amd.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include "cpu.h"
  7. /*
  8. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  9. * misexecution of code under Linux. Owners of such processors should
  10. * contact AMD for precise details and a CPU swap.
  11. *
  12. * See http://www.multimania.com/poulot/k6bug.html
  13. * http://www.amd.com/K6/k6docs/revgd.html
  14. *
  15. * The following test is erm.. interesting. AMD neglected to up
  16. * the chip setting when fixing the bug but they also tweaked some
  17. * performance at the same time..
  18. */
  19. extern void vide(void);
  20. __asm__(".align 4\nvide: ret");
  21. #define ENABLE_C1E_MASK 0x18000000
  22. #define CPUID_PROCESSOR_SIGNATURE 1
  23. #define CPUID_XFAM 0x0ff00000
  24. #define CPUID_XFAM_K8 0x00000000
  25. #define CPUID_XFAM_10H 0x00100000
  26. #define CPUID_XFAM_11H 0x00200000
  27. #define CPUID_XMOD 0x000f0000
  28. #define CPUID_XMOD_REV_F 0x00040000
  29. /* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
  30. static __cpuinit int amd_apic_timer_broken(void)
  31. {
  32. u32 lo, hi;
  33. u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
  34. switch (eax & CPUID_XFAM) {
  35. case CPUID_XFAM_K8:
  36. if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
  37. break;
  38. case CPUID_XFAM_10H:
  39. case CPUID_XFAM_11H:
  40. rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
  41. if (lo & ENABLE_C1E_MASK)
  42. return 1;
  43. break;
  44. default:
  45. /* err on the side of caution */
  46. return 1;
  47. }
  48. return 0;
  49. }
  50. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  51. {
  52. u32 l, h;
  53. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  54. int r;
  55. #ifdef CONFIG_SMP
  56. unsigned long long value;
  57. /* Disable TLB flush filter by setting HWCR.FFDIS on K8
  58. * bit 6 of msr C001_0015
  59. *
  60. * Errata 63 for SH-B3 steppings
  61. * Errata 122 for all steppings (F+ have it disabled by default)
  62. */
  63. if (c->x86 == 15) {
  64. rdmsrl(MSR_K7_HWCR, value);
  65. value |= 1 << 6;
  66. wrmsrl(MSR_K7_HWCR, value);
  67. }
  68. #endif
  69. /*
  70. * FIXME: We should handle the K5 here. Set up the write
  71. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  72. * no bus pipeline)
  73. */
  74. /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  75. 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
  76. clear_bit(0*32+31, c->x86_capability);
  77. r = get_model_name(c);
  78. switch(c->x86)
  79. {
  80. case 4:
  81. /*
  82. * General Systems BIOSen alias the cpu frequency registers
  83. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  84. * drivers subsequently pokes it, and changes the CPU speed.
  85. * Workaround : Remove the unneeded alias.
  86. */
  87. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  88. #define CBAR_ENB (0x80000000)
  89. #define CBAR_KEY (0X000000CB)
  90. if (c->x86_model==9 || c->x86_model == 10) {
  91. if (inl (CBAR) & CBAR_ENB)
  92. outl (0 | CBAR_KEY, CBAR);
  93. }
  94. break;
  95. case 5:
  96. if( c->x86_model < 6 )
  97. {
  98. /* Based on AMD doc 20734R - June 2000 */
  99. if ( c->x86_model == 0 ) {
  100. clear_bit(X86_FEATURE_APIC, c->x86_capability);
  101. set_bit(X86_FEATURE_PGE, c->x86_capability);
  102. }
  103. break;
  104. }
  105. if ( c->x86_model == 6 && c->x86_mask == 1 ) {
  106. const int K6_BUG_LOOP = 1000000;
  107. int n;
  108. void (*f_vide)(void);
  109. unsigned long d, d2;
  110. printk(KERN_INFO "AMD K6 stepping B detected - ");
  111. /*
  112. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  113. * calls at the same time.
  114. */
  115. n = K6_BUG_LOOP;
  116. f_vide = vide;
  117. rdtscl(d);
  118. while (n--)
  119. f_vide();
  120. rdtscl(d2);
  121. d = d2-d;
  122. if (d > 20*K6_BUG_LOOP)
  123. printk("system stability may be impaired when more than 32 MB are used.\n");
  124. else
  125. printk("probably OK (after B9730xxxx).\n");
  126. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  127. }
  128. /* K6 with old style WHCR */
  129. if (c->x86_model < 8 ||
  130. (c->x86_model== 8 && c->x86_mask < 8)) {
  131. /* We can only write allocate on the low 508Mb */
  132. if(mbytes>508)
  133. mbytes=508;
  134. rdmsr(MSR_K6_WHCR, l, h);
  135. if ((l&0x0000FFFF)==0) {
  136. unsigned long flags;
  137. l=(1<<0)|((mbytes/4)<<1);
  138. local_irq_save(flags);
  139. wbinvd();
  140. wrmsr(MSR_K6_WHCR, l, h);
  141. local_irq_restore(flags);
  142. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  143. mbytes);
  144. }
  145. break;
  146. }
  147. if ((c->x86_model == 8 && c->x86_mask >7) ||
  148. c->x86_model == 9 || c->x86_model == 13) {
  149. /* The more serious chips .. */
  150. if(mbytes>4092)
  151. mbytes=4092;
  152. rdmsr(MSR_K6_WHCR, l, h);
  153. if ((l&0xFFFF0000)==0) {
  154. unsigned long flags;
  155. l=((mbytes>>2)<<22)|(1<<16);
  156. local_irq_save(flags);
  157. wbinvd();
  158. wrmsr(MSR_K6_WHCR, l, h);
  159. local_irq_restore(flags);
  160. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  161. mbytes);
  162. }
  163. /* Set MTRR capability flag if appropriate */
  164. if (c->x86_model == 13 || c->x86_model == 9 ||
  165. (c->x86_model == 8 && c->x86_mask >= 8))
  166. set_bit(X86_FEATURE_K6_MTRR, c->x86_capability);
  167. break;
  168. }
  169. if (c->x86_model == 10) {
  170. /* AMD Geode LX is model 10 */
  171. /* placeholder for any needed mods */
  172. break;
  173. }
  174. break;
  175. case 6: /* An Athlon/Duron */
  176. /* Bit 15 of Athlon specific MSR 15, needs to be 0
  177. * to enable SSE on Palomino/Morgan/Barton CPU's.
  178. * If the BIOS didn't enable it already, enable it here.
  179. */
  180. if (c->x86_model >= 6 && c->x86_model <= 10) {
  181. if (!cpu_has(c, X86_FEATURE_XMM)) {
  182. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  183. rdmsr(MSR_K7_HWCR, l, h);
  184. l &= ~0x00008000;
  185. wrmsr(MSR_K7_HWCR, l, h);
  186. set_bit(X86_FEATURE_XMM, c->x86_capability);
  187. }
  188. }
  189. /* It's been determined by AMD that Athlons since model 8 stepping 1
  190. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  191. * As per AMD technical note 27212 0.2
  192. */
  193. if ((c->x86_model == 8 && c->x86_mask>=1) || (c->x86_model > 8)) {
  194. rdmsr(MSR_K7_CLK_CTL, l, h);
  195. if ((l & 0xfff00000) != 0x20000000) {
  196. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  197. ((l & 0x000fffff)|0x20000000));
  198. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  199. }
  200. }
  201. break;
  202. }
  203. switch (c->x86) {
  204. case 15:
  205. set_bit(X86_FEATURE_K8, c->x86_capability);
  206. break;
  207. case 6:
  208. set_bit(X86_FEATURE_K7, c->x86_capability);
  209. break;
  210. }
  211. if (c->x86 >= 6)
  212. set_bit(X86_FEATURE_FXSAVE_LEAK, c->x86_capability);
  213. display_cacheinfo(c);
  214. if (cpuid_eax(0x80000000) >= 0x80000008) {
  215. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  216. }
  217. if (cpuid_eax(0x80000000) >= 0x80000007) {
  218. c->x86_power = cpuid_edx(0x80000007);
  219. if (c->x86_power & (1<<8))
  220. set_bit(X86_FEATURE_CONSTANT_TSC, c->x86_capability);
  221. }
  222. #ifdef CONFIG_X86_HT
  223. /*
  224. * On a AMD multi core setup the lower bits of the APIC id
  225. * distingush the cores.
  226. */
  227. if (c->x86_max_cores > 1) {
  228. int cpu = smp_processor_id();
  229. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  230. if (bits == 0) {
  231. while ((1 << bits) < c->x86_max_cores)
  232. bits++;
  233. }
  234. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  235. c->phys_proc_id >>= bits;
  236. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  237. cpu, c->x86_max_cores, c->cpu_core_id);
  238. }
  239. #endif
  240. if (cpuid_eax(0x80000000) >= 0x80000006)
  241. num_cache_leaves = 3;
  242. if (amd_apic_timer_broken())
  243. set_bit(X86_FEATURE_LAPIC_TIMER_BROKEN, c->x86_capability);
  244. }
  245. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 * c, unsigned int size)
  246. {
  247. /* AMD errata T13 (order #21922) */
  248. if ((c->x86 == 6)) {
  249. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  250. size = 64;
  251. if (c->x86_model == 4 &&
  252. (c->x86_mask==0 || c->x86_mask==1)) /* Tbird rev A1/A2 */
  253. size = 256;
  254. }
  255. return size;
  256. }
  257. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  258. .c_vendor = "AMD",
  259. .c_ident = { "AuthenticAMD" },
  260. .c_models = {
  261. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  262. {
  263. [3] = "486 DX/2",
  264. [7] = "486 DX/2-WB",
  265. [8] = "486 DX/4",
  266. [9] = "486 DX/4-WB",
  267. [14] = "Am5x86-WT",
  268. [15] = "Am5x86-WB"
  269. }
  270. },
  271. },
  272. .c_init = init_amd,
  273. .c_size_cache = amd_size_cache,
  274. };
  275. int __init amd_init_cpu(void)
  276. {
  277. cpu_devs[X86_VENDOR_AMD] = &amd_cpu_dev;
  278. return 0;
  279. }
  280. //early_arch_initcall(amd_init_cpu);
  281. static int __init amd_exit_cpu(void)
  282. {
  283. cpu_devs[X86_VENDOR_AMD] = NULL;
  284. return 0;
  285. }
  286. late_initcall(amd_exit_cpu);