ar9003_phy.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. /*
  2. * Copyright (c) 2002-2010 Atheros Communications, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef AR9003_PHY_H
  17. #define AR9003_PHY_H
  18. /*
  19. * Channel Register Map
  20. */
  21. #define AR_CHAN_BASE 0x9800
  22. #define AR_PHY_TIMING1 (AR_CHAN_BASE + 0x0)
  23. #define AR_PHY_TIMING2 (AR_CHAN_BASE + 0x4)
  24. #define AR_PHY_TIMING3 (AR_CHAN_BASE + 0x8)
  25. #define AR_PHY_TIMING4 (AR_CHAN_BASE + 0xc)
  26. #define AR_PHY_TIMING5 (AR_CHAN_BASE + 0x10)
  27. #define AR_PHY_TIMING6 (AR_CHAN_BASE + 0x14)
  28. #define AR_PHY_TIMING11 (AR_CHAN_BASE + 0x18)
  29. #define AR_PHY_SPUR_REG (AR_CHAN_BASE + 0x1c)
  30. #define AR_PHY_RX_IQCAL_CORR_B0 (AR_CHAN_BASE + 0xdc)
  31. #define AR_PHY_TX_IQCAL_CONTROL_3 (AR_CHAN_BASE + 0xb0)
  32. #define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF00000
  33. #define AR_PHY_TIMING11_SPUR_FREQ_SD_S 20
  34. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF
  35. #define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 0
  36. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC 0x40000000
  37. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC_S 30
  38. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR 0x80000000
  39. #define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR_S 31
  40. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT 0x4000000
  41. #define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT_S 26
  42. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000 /* bins move with freq offset */
  43. #define AR_PHY_SPUR_REG_ENABLE_MASK_PPM_S 17
  44. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x000000FF
  45. #define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 0
  46. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI 0x00000100
  47. #define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI_S 8
  48. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL 0x03FC0000
  49. #define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 18
  50. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN 0x20000000
  51. #define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN_S 29
  52. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN 0x80000000
  53. #define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN_S 31
  54. #define AR_PHY_FIND_SIG_LOW (AR_CHAN_BASE + 0x20)
  55. #define AR_PHY_SFCORR (AR_CHAN_BASE + 0x24)
  56. #define AR_PHY_SFCORR_LOW (AR_CHAN_BASE + 0x28)
  57. #define AR_PHY_SFCORR_EXT (AR_CHAN_BASE + 0x2c)
  58. #define AR_PHY_EXT_CCA (AR_CHAN_BASE + 0x30)
  59. #define AR_PHY_RADAR_0 (AR_CHAN_BASE + 0x34)
  60. #define AR_PHY_RADAR_1 (AR_CHAN_BASE + 0x38)
  61. #define AR_PHY_RADAR_EXT (AR_CHAN_BASE + 0x3c)
  62. #define AR_PHY_MULTICHAIN_CTRL (AR_CHAN_BASE + 0x80)
  63. #define AR_PHY_PERCHAIN_CSD (AR_CHAN_BASE + 0x84)
  64. #define AR_PHY_TX_PHASE_RAMP_0 (AR_CHAN_BASE + 0xd0)
  65. #define AR_PHY_ADC_GAIN_DC_CORR_0 (AR_CHAN_BASE + 0xd4)
  66. #define AR_PHY_IQ_ADC_MEAS_0_B0 (AR_CHAN_BASE + 0xc0)
  67. #define AR_PHY_IQ_ADC_MEAS_1_B0 (AR_CHAN_BASE + 0xc4)
  68. #define AR_PHY_IQ_ADC_MEAS_2_B0 (AR_CHAN_BASE + 0xc8)
  69. #define AR_PHY_IQ_ADC_MEAS_3_B0 (AR_CHAN_BASE + 0xcc)
  70. /* The following registers changed position from AR9300 1.0 to AR9300 2.0 */
  71. #define AR_PHY_TX_PHASE_RAMP_0_9300_10 (AR_CHAN_BASE + 0xd0 - 0x10)
  72. #define AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 (AR_CHAN_BASE + 0xd4 - 0x10)
  73. #define AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 (AR_CHAN_BASE + 0xc0 + 0x8)
  74. #define AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 (AR_CHAN_BASE + 0xc4 + 0x8)
  75. #define AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 (AR_CHAN_BASE + 0xc8 + 0x8)
  76. #define AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 (AR_CHAN_BASE + 0xcc + 0x8)
  77. #define AR_PHY_TX_CRC (AR_CHAN_BASE + 0xa0)
  78. #define AR_PHY_TST_DAC_CONST (AR_CHAN_BASE + 0xa4)
  79. #define AR_PHY_SPUR_REPORT_0 (AR_CHAN_BASE + 0xa8)
  80. #define AR_PHY_CHAN_INFO_TAB_0 (AR_CHAN_BASE + 0x300)
  81. /*
  82. * Channel Field Definitions
  83. */
  84. #define AR_PHY_TIMING2_USE_FORCE_PPM 0x00001000
  85. #define AR_PHY_TIMING2_FORCE_PPM_VAL 0x00000fff
  86. #define AR_PHY_TIMING3_DSC_MAN 0xFFFE0000
  87. #define AR_PHY_TIMING3_DSC_MAN_S 17
  88. #define AR_PHY_TIMING3_DSC_EXP 0x0001E000
  89. #define AR_PHY_TIMING3_DSC_EXP_S 13
  90. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX 0xF000
  91. #define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX_S 12
  92. #define AR_PHY_TIMING4_DO_CAL 0x10000
  93. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK 0x10000000
  94. #define AR_PHY_TIMING4_ENABLE_PILOT_MASK_S 28
  95. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK 0x20000000
  96. #define AR_PHY_TIMING4_ENABLE_CHAN_MASK_S 29
  97. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER 0x40000000
  98. #define AR_PHY_TIMING4_ENABLE_SPUR_FILTER_S 30
  99. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI 0x80000000
  100. #define AR_PHY_TIMING4_ENABLE_SPUR_RSSI_S 31
  101. #define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000
  102. #define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000
  103. #define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001
  104. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00
  105. #define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8
  106. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000
  107. #define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14
  108. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000
  109. #define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21
  110. #define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F
  111. #define AR_PHY_SFCORR_M2COUNT_THR_S 0
  112. #define AR_PHY_SFCORR_M1_THRESH 0x00FE0000
  113. #define AR_PHY_SFCORR_M1_THRESH_S 17
  114. #define AR_PHY_SFCORR_M2_THRESH 0x7F000000
  115. #define AR_PHY_SFCORR_M2_THRESH_S 24
  116. #define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F
  117. #define AR_PHY_SFCORR_EXT_M1_THRESH_S 0
  118. #define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80
  119. #define AR_PHY_SFCORR_EXT_M2_THRESH_S 7
  120. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000
  121. #define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14
  122. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000
  123. #define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21
  124. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD 0x10000000
  125. #define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD_S 28
  126. #define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28
  127. #define AR_PHY_EXT_CCA_THRESH62 0x007F0000
  128. #define AR_PHY_EXT_CCA_THRESH62_S 16
  129. #define AR_PHY_EXT_MINCCA_PWR 0x01FF0000
  130. #define AR_PHY_EXT_MINCCA_PWR_S 16
  131. #define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE
  132. #define AR_PHY_TIMING5_CYCPWR_THR1_S 1
  133. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE 0x00000001
  134. #define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE_S 0
  135. #define AR_PHY_TIMING5_CYCPWR_THR1A 0x007F0000
  136. #define AR_PHY_TIMING5_CYCPWR_THR1A_S 16
  137. #define AR_PHY_TIMING5_RSSI_THR1A (0x7F << 16)
  138. #define AR_PHY_TIMING5_RSSI_THR1A_S 16
  139. #define AR_PHY_TIMING5_RSSI_THR1A_ENA (0x1 << 15)
  140. #define AR_PHY_RADAR_0_ENA 0x00000001
  141. #define AR_PHY_RADAR_0_FFT_ENA 0x80000000
  142. #define AR_PHY_RADAR_0_INBAND 0x0000003e
  143. #define AR_PHY_RADAR_0_INBAND_S 1
  144. #define AR_PHY_RADAR_0_PRSSI 0x00000FC0
  145. #define AR_PHY_RADAR_0_PRSSI_S 6
  146. #define AR_PHY_RADAR_0_HEIGHT 0x0003F000
  147. #define AR_PHY_RADAR_0_HEIGHT_S 12
  148. #define AR_PHY_RADAR_0_RRSSI 0x00FC0000
  149. #define AR_PHY_RADAR_0_RRSSI_S 18
  150. #define AR_PHY_RADAR_0_FIRPWR 0x7F000000
  151. #define AR_PHY_RADAR_0_FIRPWR_S 24
  152. #define AR_PHY_RADAR_1_RELPWR_ENA 0x00800000
  153. #define AR_PHY_RADAR_1_USE_FIR128 0x00400000
  154. #define AR_PHY_RADAR_1_RELPWR_THRESH 0x003F0000
  155. #define AR_PHY_RADAR_1_RELPWR_THRESH_S 16
  156. #define AR_PHY_RADAR_1_BLOCK_CHECK 0x00008000
  157. #define AR_PHY_RADAR_1_MAX_RRSSI 0x00004000
  158. #define AR_PHY_RADAR_1_RELSTEP_CHECK 0x00002000
  159. #define AR_PHY_RADAR_1_RELSTEP_THRESH 0x00001F00
  160. #define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8
  161. #define AR_PHY_RADAR_1_MAXLEN 0x000000FF
  162. #define AR_PHY_RADAR_1_MAXLEN_S 0
  163. #define AR_PHY_RADAR_EXT_ENA 0x00004000
  164. #define AR_PHY_RADAR_DC_PWR_THRESH 0x007f8000
  165. #define AR_PHY_RADAR_DC_PWR_THRESH_S 15
  166. #define AR_PHY_RADAR_LB_DC_CAP 0x7f800000
  167. #define AR_PHY_RADAR_LB_DC_CAP_S 23
  168. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW (0x3f << 6)
  169. #define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW_S 6
  170. #define AR_PHY_FIND_SIG_LOW_FIRPWR (0x7f << 12)
  171. #define AR_PHY_FIND_SIG_LOW_FIRPWR_S 12
  172. #define AR_PHY_FIND_SIG_LOW_FIRPWR_SIGN_BIT 19
  173. #define AR_PHY_FIND_SIG_LOW_RELSTEP 0x1f
  174. #define AR_PHY_FIND_SIG_LOW_RELSTEP_S 0
  175. #define AR_PHY_FIND_SIG_LOW_RELSTEP_SIGN_BIT 5
  176. #define AR_PHY_CHAN_INFO_TAB_S2_READ 0x00000008
  177. #define AR_PHY_CHAN_INFO_TAB_S2_READ_S 3
  178. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF 0x0000007F
  179. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF_S 0
  180. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF 0x00003F80
  181. #define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF_S 7
  182. #define AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE 0x00004000
  183. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF 0x003f8000
  184. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF_S 15
  185. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF 0x1fc00000
  186. #define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF_S 22
  187. /*
  188. * MRC Register Map
  189. */
  190. #define AR_MRC_BASE 0x9c00
  191. #define AR_PHY_TIMING_3A (AR_MRC_BASE + 0x0)
  192. #define AR_PHY_LDPC_CNTL1 (AR_MRC_BASE + 0x4)
  193. #define AR_PHY_LDPC_CNTL2 (AR_MRC_BASE + 0x8)
  194. #define AR_PHY_PILOT_SPUR_MASK (AR_MRC_BASE + 0xc)
  195. #define AR_PHY_CHAN_SPUR_MASK (AR_MRC_BASE + 0x10)
  196. #define AR_PHY_SGI_DELTA (AR_MRC_BASE + 0x14)
  197. #define AR_PHY_ML_CNTL_1 (AR_MRC_BASE + 0x18)
  198. #define AR_PHY_ML_CNTL_2 (AR_MRC_BASE + 0x1c)
  199. #define AR_PHY_TST_ADC (AR_MRC_BASE + 0x20)
  200. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A 0x00000FE0
  201. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A_S 5
  202. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A 0x1F
  203. #define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A_S 0
  204. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A 0x00000FE0
  205. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A_S 5
  206. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A 0x1F
  207. #define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A_S 0
  208. /*
  209. * MRC Feild Definitions
  210. */
  211. #define AR_PHY_SGI_DSC_MAN 0x0007FFF0
  212. #define AR_PHY_SGI_DSC_MAN_S 4
  213. #define AR_PHY_SGI_DSC_EXP 0x0000000F
  214. #define AR_PHY_SGI_DSC_EXP_S 0
  215. /*
  216. * BBB Register Map
  217. */
  218. #define AR_BBB_BASE 0x9d00
  219. /*
  220. * AGC Register Map
  221. */
  222. #define AR_AGC_BASE 0x9e00
  223. #define AR_PHY_SETTLING (AR_AGC_BASE + 0x0)
  224. #define AR_PHY_FORCEMAX_GAINS_0 (AR_AGC_BASE + 0x4)
  225. #define AR_PHY_GAINS_MINOFF0 (AR_AGC_BASE + 0x8)
  226. #define AR_PHY_DESIRED_SZ (AR_AGC_BASE + 0xc)
  227. #define AR_PHY_FIND_SIG (AR_AGC_BASE + 0x10)
  228. #define AR_PHY_AGC (AR_AGC_BASE + 0x14)
  229. #define AR_PHY_EXT_ATTEN_CTL_0 (AR_AGC_BASE + 0x18)
  230. #define AR_PHY_CCA_0 (AR_AGC_BASE + 0x1c)
  231. #define AR_PHY_EXT_CCA0 (AR_AGC_BASE + 0x20)
  232. #define AR_PHY_RESTART (AR_AGC_BASE + 0x24)
  233. #define AR_PHY_MC_GAIN_CTRL (AR_AGC_BASE + 0x28)
  234. #define AR_PHY_EXTCHN_PWRTHR1 (AR_AGC_BASE + 0x2c)
  235. #define AR_PHY_EXT_CHN_WIN (AR_AGC_BASE + 0x30)
  236. #define AR_PHY_20_40_DET_THR (AR_AGC_BASE + 0x34)
  237. #define AR_PHY_RIFS_SRCH (AR_AGC_BASE + 0x38)
  238. #define AR_PHY_PEAK_DET_CTRL_1 (AR_AGC_BASE + 0x3c)
  239. #define AR_PHY_PEAK_DET_CTRL_2 (AR_AGC_BASE + 0x40)
  240. #define AR_PHY_RX_GAIN_BOUNDS_1 (AR_AGC_BASE + 0x44)
  241. #define AR_PHY_RX_GAIN_BOUNDS_2 (AR_AGC_BASE + 0x48)
  242. #define AR_PHY_RSSI_0 (AR_AGC_BASE + 0x180)
  243. #define AR_PHY_SPUR_CCK_REP0 (AR_AGC_BASE + 0x184)
  244. #define AR_PHY_CCK_DETECT (AR_AGC_BASE + 0x1c0)
  245. #define AR_PHY_DAG_CTRLCCK (AR_AGC_BASE + 0x1c4)
  246. #define AR_PHY_IQCORR_CTRL_CCK (AR_AGC_BASE + 0x1c8)
  247. #define AR_PHY_CCK_SPUR_MIT (AR_AGC_BASE + 0x1cc)
  248. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR 0x000001fe
  249. #define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR_S 1
  250. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE 0x60000000
  251. #define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE_S 29
  252. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT 0x00000001
  253. #define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT_S 0
  254. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ 0x1ffffe00
  255. #define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ_S 9
  256. #define AR_PHY_RX_OCGAIN (AR_AGC_BASE + 0x200)
  257. #define AR_PHY_CCA_NOM_VAL_9300_2GHZ -110
  258. #define AR_PHY_CCA_NOM_VAL_9300_5GHZ -115
  259. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_2GHZ -125
  260. #define AR_PHY_CCA_MIN_GOOD_VAL_9300_5GHZ -125
  261. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_2GHZ -95
  262. #define AR_PHY_CCA_MAX_GOOD_VAL_9300_5GHZ -100
  263. /*
  264. * AGC Field Definitions
  265. */
  266. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN 0x00FC0000
  267. #define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN_S 18
  268. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN 0x00003C00
  269. #define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN_S 10
  270. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN 0x0000001F
  271. #define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN_S 0
  272. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN 0x003E0000
  273. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN_S 17
  274. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN 0x0001F000
  275. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN_S 12
  276. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB 0x00000FC0
  277. #define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB_S 6
  278. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB 0x0000003F
  279. #define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB_S 0
  280. #define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F000
  281. #define AR_PHY_RXGAIN_TXRX_ATTEN_S 12
  282. #define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C0000
  283. #define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18
  284. #define AR9280_PHY_RXGAIN_TXRX_ATTEN 0x00003F80
  285. #define AR9280_PHY_RXGAIN_TXRX_ATTEN_S 7
  286. #define AR9280_PHY_RXGAIN_TXRX_MARGIN 0x001FC000
  287. #define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14
  288. #define AR_PHY_SETTLING_SWITCH 0x00003F80
  289. #define AR_PHY_SETTLING_SWITCH_S 7
  290. #define AR_PHY_DESIRED_SZ_ADC 0x000000FF
  291. #define AR_PHY_DESIRED_SZ_ADC_S 0
  292. #define AR_PHY_DESIRED_SZ_PGA 0x0000FF00
  293. #define AR_PHY_DESIRED_SZ_PGA_S 8
  294. #define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF00000
  295. #define AR_PHY_DESIRED_SZ_TOT_DES_S 20
  296. #define AR_PHY_MINCCA_PWR 0x1FF00000
  297. #define AR_PHY_MINCCA_PWR_S 20
  298. #define AR_PHY_CCA_THRESH62 0x0007F000
  299. #define AR_PHY_CCA_THRESH62_S 12
  300. #define AR9280_PHY_MINCCA_PWR 0x1FF00000
  301. #define AR9280_PHY_MINCCA_PWR_S 20
  302. #define AR9280_PHY_CCA_THRESH62 0x000FF000
  303. #define AR9280_PHY_CCA_THRESH62_S 12
  304. #define AR_PHY_EXT_CCA0_THRESH62 0x000000FF
  305. #define AR_PHY_EXT_CCA0_THRESH62_S 0
  306. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F
  307. #define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0
  308. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001FC0
  309. #define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6
  310. #define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000
  311. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200
  312. #define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR_S 9
  313. #define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00
  314. #define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10
  315. #define AR_PHY_RIFS_INIT_DELAY 0x3ff0000
  316. #define AR_PHY_AGC_COARSE_LOW 0x00007F80
  317. #define AR_PHY_AGC_COARSE_LOW_S 7
  318. #define AR_PHY_AGC_COARSE_HIGH 0x003F8000
  319. #define AR_PHY_AGC_COARSE_HIGH_S 15
  320. #define AR_PHY_AGC_COARSE_PWR_CONST 0x0000007F
  321. #define AR_PHY_AGC_COARSE_PWR_CONST_S 0
  322. #define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000
  323. #define AR_PHY_FIND_SIG_FIRSTEP_S 12
  324. #define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000
  325. #define AR_PHY_FIND_SIG_FIRPWR_S 18
  326. #define AR_PHY_FIND_SIG_FIRPWR_SIGN_BIT 25
  327. #define AR_PHY_FIND_SIG_RELPWR (0x1f << 6)
  328. #define AR_PHY_FIND_SIG_RELPWR_S 6
  329. #define AR_PHY_FIND_SIG_RELPWR_SIGN_BIT 11
  330. #define AR_PHY_FIND_SIG_RELSTEP 0x1f
  331. #define AR_PHY_FIND_SIG_RELSTEP_S 0
  332. #define AR_PHY_FIND_SIG_RELSTEP_SIGN_BIT 5
  333. #define AR_PHY_RESTART_DIV_GC 0x001C0000
  334. #define AR_PHY_RESTART_DIV_GC_S 18
  335. #define AR_PHY_RESTART_ENA 0x01
  336. #define AR_PHY_DC_RESTART_DIS 0x40000000
  337. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON 0xFF000000
  338. #define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON_S 24
  339. #define AR_PHY_TPC_OLPC_GAIN_DELTA 0x00FF0000
  340. #define AR_PHY_TPC_OLPC_GAIN_DELTA_S 16
  341. #define AR_PHY_TPC_6_ERROR_EST_MODE 0x03000000
  342. #define AR_PHY_TPC_6_ERROR_EST_MODE_S 24
  343. /*
  344. * SM Register Map
  345. */
  346. #define AR_SM_BASE 0xa200
  347. #define AR_PHY_D2_CHIP_ID (AR_SM_BASE + 0x0)
  348. #define AR_PHY_GEN_CTRL (AR_SM_BASE + 0x4)
  349. #define AR_PHY_MODE (AR_SM_BASE + 0x8)
  350. #define AR_PHY_ACTIVE (AR_SM_BASE + 0xc)
  351. #define AR_PHY_SPUR_MASK_A (AR_SM_BASE + 0x20)
  352. #define AR_PHY_SPUR_MASK_B (AR_SM_BASE + 0x24)
  353. #define AR_PHY_SPECTRAL_SCAN (AR_SM_BASE + 0x28)
  354. #define AR_PHY_RADAR_BW_FILTER (AR_SM_BASE + 0x2c)
  355. #define AR_PHY_SEARCH_START_DELAY (AR_SM_BASE + 0x30)
  356. #define AR_PHY_MAX_RX_LEN (AR_SM_BASE + 0x34)
  357. #define AR_PHY_FRAME_CTL (AR_SM_BASE + 0x38)
  358. #define AR_PHY_RFBUS_REQ (AR_SM_BASE + 0x3c)
  359. #define AR_PHY_RFBUS_GRANT (AR_SM_BASE + 0x40)
  360. #define AR_PHY_RIFS (AR_SM_BASE + 0x44)
  361. #define AR_PHY_RX_CLR_DELAY (AR_SM_BASE + 0x50)
  362. #define AR_PHY_RX_DELAY (AR_SM_BASE + 0x54)
  363. #define AR_PHY_XPA_TIMING_CTL (AR_SM_BASE + 0x64)
  364. #define AR_PHY_MISC_PA_CTL (AR_SM_BASE + 0x80)
  365. #define AR_PHY_SWITCH_CHAIN_0 (AR_SM_BASE + 0x84)
  366. #define AR_PHY_SWITCH_COM (AR_SM_BASE + 0x88)
  367. #define AR_PHY_SWITCH_COM_2 (AR_SM_BASE + 0x8c)
  368. #define AR_PHY_RX_CHAINMASK (AR_SM_BASE + 0xa0)
  369. #define AR_PHY_CAL_CHAINMASK (AR_SM_BASE + 0xc0)
  370. #define AR_PHY_CALMODE (AR_SM_BASE + 0xc8)
  371. #define AR_PHY_FCAL_1 (AR_SM_BASE + 0xcc)
  372. #define AR_PHY_FCAL_2_0 (AR_SM_BASE + 0xd0)
  373. #define AR_PHY_DFT_TONE_CTL_0 (AR_SM_BASE + 0xd4)
  374. #define AR_PHY_CL_CAL_CTL (AR_SM_BASE + 0xd8)
  375. #define AR_PHY_CL_TAB_0 (AR_SM_BASE + 0x100)
  376. #define AR_PHY_SYNTH_CONTROL (AR_SM_BASE + 0x140)
  377. #define AR_PHY_ADDAC_CLK_SEL (AR_SM_BASE + 0x144)
  378. #define AR_PHY_PLL_CTL (AR_SM_BASE + 0x148)
  379. #define AR_PHY_ANALOG_SWAP (AR_SM_BASE + 0x14c)
  380. #define AR_PHY_ADDAC_PARA_CTL (AR_SM_BASE + 0x150)
  381. #define AR_PHY_XPA_CFG (AR_SM_BASE + 0x158)
  382. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A 0x0001FC00
  383. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A_S 10
  384. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A 0x3FF
  385. #define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A_S 0
  386. #define AR_PHY_TEST (AR_SM_BASE + 0x160)
  387. #define AR_PHY_TEST_BBB_OBS_SEL 0x780000
  388. #define AR_PHY_TEST_BBB_OBS_SEL_S 19
  389. #define AR_PHY_TEST_RX_OBS_SEL_BIT5_S 23
  390. #define AR_PHY_TEST_RX_OBS_SEL_BIT5 (1 << AR_PHY_TEST_RX_OBS_SEL_BIT5_S)
  391. #define AR_PHY_TEST_CHAIN_SEL 0xC0000000
  392. #define AR_PHY_TEST_CHAIN_SEL_S 30
  393. #define AR_PHY_TEST_CTL_STATUS (AR_SM_BASE + 0x164)
  394. #define AR_PHY_TEST_CTL_TSTDAC_EN 0x1
  395. #define AR_PHY_TEST_CTL_TSTDAC_EN_S 0
  396. #define AR_PHY_TEST_CTL_TX_OBS_SEL 0x1C
  397. #define AR_PHY_TEST_CTL_TX_OBS_SEL_S 2
  398. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL 0x60
  399. #define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL_S 5
  400. #define AR_PHY_TEST_CTL_TSTADC_EN 0x100
  401. #define AR_PHY_TEST_CTL_TSTADC_EN_S 8
  402. #define AR_PHY_TEST_CTL_RX_OBS_SEL 0x3C00
  403. #define AR_PHY_TEST_CTL_RX_OBS_SEL_S 10
  404. #define AR_PHY_TSTDAC (AR_SM_BASE + 0x168)
  405. #define AR_PHY_CHAN_STATUS (AR_SM_BASE + 0x16c)
  406. #define AR_PHY_CHAN_INFO_MEMORY (AR_SM_BASE + 0x170)
  407. #define AR_PHY_CHNINFO_NOISEPWR (AR_SM_BASE + 0x174)
  408. #define AR_PHY_CHNINFO_GAINDIFF (AR_SM_BASE + 0x178)
  409. #define AR_PHY_CHNINFO_FINETIM (AR_SM_BASE + 0x17c)
  410. #define AR_PHY_CHAN_INFO_GAIN_0 (AR_SM_BASE + 0x180)
  411. #define AR_PHY_SCRAMBLER_SEED (AR_SM_BASE + 0x190)
  412. #define AR_PHY_CCK_TX_CTRL (AR_SM_BASE + 0x194)
  413. #define AR_PHY_HEAVYCLIP_CTL (AR_SM_BASE + 0x1a4)
  414. #define AR_PHY_HEAVYCLIP_20 (AR_SM_BASE + 0x1a8)
  415. #define AR_PHY_HEAVYCLIP_40 (AR_SM_BASE + 0x1ac)
  416. #define AR_PHY_ILLEGAL_TXRATE (AR_SM_BASE + 0x1b0)
  417. #define AR_PHY_PWRTX_MAX (AR_SM_BASE + 0x1f0)
  418. #define AR_PHY_POWER_TX_SUB (AR_SM_BASE + 0x1f4)
  419. #define AR_PHY_TPC_4_B0 (AR_SM_BASE + 0x204)
  420. #define AR_PHY_TPC_5_B0 (AR_SM_BASE + 0x208)
  421. #define AR_PHY_TPC_6_B0 (AR_SM_BASE + 0x20c)
  422. #define AR_PHY_TPC_11_B0 (AR_SM_BASE + 0x220)
  423. #define AR_PHY_TPC_18 (AR_SM_BASE + 0x23c)
  424. #define AR_PHY_TPC_19 (AR_SM_BASE + 0x240)
  425. #define AR_PHY_TX_FORCED_GAIN (AR_SM_BASE + 0x258)
  426. #define AR_PHY_PDADC_TAB_0 (AR_SM_BASE + 0x280)
  427. #define AR_PHY_TX_IQCAL_CONTROL_1 (AR_SM_BASE + 0x448)
  428. #define AR_PHY_TX_IQCAL_START (AR_SM_BASE + 0x440)
  429. #define AR_PHY_TX_IQCAL_STATUS_B0 (AR_SM_BASE + 0x48c)
  430. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_B0 (AR_SM_BASE + 0x450)
  431. #define AR_PHY_PANIC_WD_STATUS (AR_SM_BASE + 0x5c0)
  432. #define AR_PHY_PANIC_WD_CTL_1 (AR_SM_BASE + 0x5c4)
  433. #define AR_PHY_PANIC_WD_CTL_2 (AR_SM_BASE + 0x5c8)
  434. #define AR_PHY_BT_CTL (AR_SM_BASE + 0x5cc)
  435. #define AR_PHY_ONLY_WARMRESET (AR_SM_BASE + 0x5d0)
  436. #define AR_PHY_ONLY_CTL (AR_SM_BASE + 0x5d4)
  437. #define AR_PHY_ECO_CTRL (AR_SM_BASE + 0x5dc)
  438. #define AR_PHY_BB_THERM_ADC_1 (AR_SM_BASE + 0x248)
  439. #define AR_PHY_65NM_CH0_SYNTH4 0x1608c
  440. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT 0x00000002
  441. #define AR_PHY_SYNTH4_LONG_SHIFT_SELECT_S 1
  442. #define AR_PHY_65NM_CH0_SYNTH7 0x16098
  443. #define AR_PHY_65NM_CH0_BIAS1 0x160c0
  444. #define AR_PHY_65NM_CH0_BIAS2 0x160c4
  445. #define AR_PHY_65NM_CH0_BIAS4 0x160cc
  446. #define AR_PHY_65NM_CH0_RXTX4 0x1610c
  447. #define AR_PHY_65NM_CH0_THERM 0x16290
  448. #define AR_PHY_65NM_CH0_THERM_LOCAL 0x80000000
  449. #define AR_PHY_65NM_CH0_THERM_LOCAL_S 31
  450. #define AR_PHY_65NM_CH0_THERM_START 0x20000000
  451. #define AR_PHY_65NM_CH0_THERM_START_S 29
  452. #define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT 0x0000ff00
  453. #define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT_S 8
  454. #define AR_PHY_65NM_CH0_RXTX1 0x16100
  455. #define AR_PHY_65NM_CH0_RXTX2 0x16104
  456. #define AR_PHY_65NM_CH1_RXTX1 0x16500
  457. #define AR_PHY_65NM_CH1_RXTX2 0x16504
  458. #define AR_PHY_65NM_CH2_RXTX1 0x16900
  459. #define AR_PHY_65NM_CH2_RXTX2 0x16904
  460. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT 0x00380000
  461. #define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT_S 19
  462. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT 0x00c00000
  463. #define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT_S 22
  464. #define AR_PHY_LNAGAIN_LONG_SHIFT 0xe0000000
  465. #define AR_PHY_LNAGAIN_LONG_SHIFT_S 29
  466. #define AR_PHY_MXRGAIN_LONG_SHIFT 0x03000000
  467. #define AR_PHY_MXRGAIN_LONG_SHIFT_S 24
  468. #define AR_PHY_VGAGAIN_LONG_SHIFT 0x1c000000
  469. #define AR_PHY_VGAGAIN_LONG_SHIFT_S 26
  470. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT 0x00000001
  471. #define AR_PHY_SCFIR_GAIN_LONG_SHIFT_S 0
  472. #define AR_PHY_MANRXGAIN_LONG_SHIFT 0x00000002
  473. #define AR_PHY_MANRXGAIN_LONG_SHIFT_S 1
  474. /*
  475. * SM Field Definitions
  476. */
  477. #define AR_PHY_CL_CAL_ENABLE 0x00000002
  478. #define AR_PHY_PARALLEL_CAL_ENABLE 0x00000001
  479. #define AR_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000
  480. #define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22
  481. #define AR_PHY_ADDAC_PARACTL_OFF_PWDADC 0x00008000
  482. #define AR_PHY_FCAL20_CAP_STATUS_0 0x01f00000
  483. #define AR_PHY_FCAL20_CAP_STATUS_0_S 20
  484. #define AR_PHY_RFBUS_REQ_EN 0x00000001 /* request for RF bus */
  485. #define AR_PHY_RFBUS_GRANT_EN 0x00000001 /* RF bus granted */
  486. #define AR_PHY_GC_TURBO_MODE 0x00000001 /* set turbo mode bits */
  487. #define AR_PHY_GC_TURBO_SHORT 0x00000002 /* set short symbols to turbo mode setting */
  488. #define AR_PHY_GC_DYN2040_EN 0x00000004 /* enable dyn 20/40 mode */
  489. #define AR_PHY_GC_DYN2040_PRI_ONLY 0x00000008 /* dyn 20/40 - primary only */
  490. #define AR_PHY_GC_DYN2040_PRI_CH 0x00000010 /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/
  491. #define AR_PHY_GC_DYN2040_PRI_CH_S 4
  492. #define AR_PHY_GC_DYN2040_EXT_CH 0x00000020 /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */
  493. #define AR_PHY_GC_HT_EN 0x00000040 /* ht enable */
  494. #define AR_PHY_GC_SHORT_GI_40 0x00000080 /* allow short GI for HT 40 */
  495. #define AR_PHY_GC_WALSH 0x00000100 /* walsh spatial spreading for 2 chains,2 streams TX */
  496. #define AR_PHY_GC_SINGLE_HT_LTF1 0x00000200 /* single length (4us) 1st HT long training symbol */
  497. #define AR_PHY_GC_GF_DETECT_EN 0x00000400 /* enable Green Field detection. Only affects rx, not tx */
  498. #define AR_PHY_GC_ENABLE_DAC_FIFO 0x00000800 /* fifo between bb and dac */
  499. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */
  500. #define AR_PHY_CALMODE_IQ 0x00000000
  501. #define AR_PHY_CALMODE_ADC_GAIN 0x00000001
  502. #define AR_PHY_CALMODE_ADC_DC_PER 0x00000002
  503. #define AR_PHY_CALMODE_ADC_DC_INIT 0x00000003
  504. #define AR_PHY_SWAP_ALT_CHAIN 0x00000040
  505. #define AR_PHY_MODE_OFDM 0x00000000
  506. #define AR_PHY_MODE_CCK 0x00000001
  507. #define AR_PHY_MODE_DYNAMIC 0x00000004
  508. #define AR_PHY_MODE_DYNAMIC_S 2
  509. #define AR_PHY_MODE_HALF 0x00000020
  510. #define AR_PHY_MODE_QUARTER 0x00000040
  511. #define AR_PHY_MAC_CLK_MODE 0x00000080
  512. #define AR_PHY_MODE_DYN_CCK_DISABLE 0x00000100
  513. #define AR_PHY_MODE_SVD_HALF 0x00000200
  514. #define AR_PHY_ACTIVE_EN 0x00000001
  515. #define AR_PHY_ACTIVE_DIS 0x00000000
  516. #define AR_PHY_FORCE_XPA_CFG 0x000000001
  517. #define AR_PHY_FORCE_XPA_CFG_S 0
  518. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF 0xFF000000
  519. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF_S 24
  520. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF 0x00FF0000
  521. #define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF_S 16
  522. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON 0x0000FF00
  523. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON_S 8
  524. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON 0x000000FF
  525. #define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON_S 0
  526. #define AR_PHY_TX_END_TO_A2_RX_ON 0x00FF0000
  527. #define AR_PHY_TX_END_TO_A2_RX_ON_S 16
  528. #define AR_PHY_TX_END_DATA_START 0x000000FF
  529. #define AR_PHY_TX_END_DATA_START_S 0
  530. #define AR_PHY_TX_END_PA_ON 0x0000FF00
  531. #define AR_PHY_TX_END_PA_ON_S 8
  532. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F
  533. #define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 0
  534. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F0
  535. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 4
  536. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC00
  537. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 10
  538. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F0000
  539. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 16
  540. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC00000
  541. #define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 22
  542. #define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c000
  543. #define AR_PHY_TPCRG1_NUM_PD_GAIN_S 14
  544. #define AR_PHY_TPCRG1_PD_GAIN_1 0x00030000
  545. #define AR_PHY_TPCRG1_PD_GAIN_1_S 16
  546. #define AR_PHY_TPCRG1_PD_GAIN_2 0x000C0000
  547. #define AR_PHY_TPCRG1_PD_GAIN_2_S 18
  548. #define AR_PHY_TPCRG1_PD_GAIN_3 0x00300000
  549. #define AR_PHY_TPCRG1_PD_GAIN_3_S 20
  550. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN 0x0000003e
  551. #define AR_PHY_TPCGR1_FORCED_DAC_GAIN_S 1
  552. #define AR_PHY_TPCGR1_FORCE_DAC_GAIN 0x00000001
  553. #define AR_PHY_TXGAIN_FORCE 0x00000001
  554. #define AR_PHY_TXGAIN_FORCED_PADVGNRA 0x00003c00
  555. #define AR_PHY_TXGAIN_FORCED_PADVGNRA_S 10
  556. #define AR_PHY_TXGAIN_FORCED_PADVGNRB 0x0003c000
  557. #define AR_PHY_TXGAIN_FORCED_PADVGNRB_S 14
  558. #define AR_PHY_TXGAIN_FORCED_PADVGNRD 0x00c00000
  559. #define AR_PHY_TXGAIN_FORCED_PADVGNRD_S 22
  560. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN 0x000003c0
  561. #define AR_PHY_TXGAIN_FORCED_TXMXRGAIN_S 6
  562. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN 0x0000000e
  563. #define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN_S 1
  564. #define AR_PHY_POWER_TX_RATE1 0x9934
  565. #define AR_PHY_POWER_TX_RATE2 0x9938
  566. #define AR_PHY_POWER_TX_RATE_MAX 0x993c
  567. #define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x00000040
  568. #define PHY_AGC_CLR 0x10000000
  569. #define RFSILENT_BB 0x00002000
  570. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_MASK 0xFFF
  571. #define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_SIGNED_BIT 0x800
  572. #define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320
  573. #define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x0001
  574. #define AR_PHY_RX_DELAY_DELAY 0x00003FFF
  575. #define AR_PHY_CCK_TX_CTRL_JAPAN 0x00000010
  576. #define AR_PHY_SPECTRAL_SCAN_ENABLE 0x00000001
  577. #define AR_PHY_SPECTRAL_SCAN_ENABLE_S 0
  578. #define AR_PHY_SPECTRAL_SCAN_ACTIVE 0x00000002
  579. #define AR_PHY_SPECTRAL_SCAN_ACTIVE_S 1
  580. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD 0x000000F0
  581. #define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S 4
  582. #define AR_PHY_SPECTRAL_SCAN_PERIOD 0x0000FF00
  583. #define AR_PHY_SPECTRAL_SCAN_PERIOD_S 8
  584. #define AR_PHY_SPECTRAL_SCAN_COUNT 0x00FF0000
  585. #define AR_PHY_SPECTRAL_SCAN_COUNT_S 16
  586. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT 0x01000000
  587. #define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S 24
  588. #define AR_PHY_CHANNEL_STATUS_RX_CLEAR 0x00000004
  589. #define AR_PHY_TX_IQCAQL_CONTROL_1_IQCORR_I_Q_COFF_DELPT 0x01fc0000
  590. #define AR_PHY_TX_IQCAQL_CONTROL_1_IQCORR_I_Q_COFF_DELPT_S 18
  591. #define AR_PHY_TX_IQCAL_START_DO_CAL 0x00000001
  592. #define AR_PHY_TX_IQCAL_START_DO_CAL_S 0
  593. #define AR_PHY_TX_IQCAL_STATUS_FAILED 0x00000001
  594. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE 0x00003fff
  595. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S 0
  596. #define AR_PHY_TPC_18_THERM_CAL_VALUE 0xff
  597. #define AR_PHY_TPC_18_THERM_CAL_VALUE_S 0
  598. #define AR_PHY_TPC_19_ALPHA_THERM 0xff
  599. #define AR_PHY_TPC_19_ALPHA_THERM_S 0
  600. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON 0x10000000
  601. #define AR_PHY_65NM_CH0_RXTX4_THERM_ON_S 28
  602. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM 0x000000ff
  603. #define AR_PHY_BB_THERM_ADC_1_INIT_THERM_S 0
  604. /*
  605. * Channel 1 Register Map
  606. */
  607. #define AR_CHAN1_BASE 0xa800
  608. #define AR_PHY_EXT_CCA_1 (AR_CHAN1_BASE + 0x30)
  609. #define AR_PHY_TX_PHASE_RAMP_1 (AR_CHAN1_BASE + 0xd0)
  610. #define AR_PHY_ADC_GAIN_DC_CORR_1 (AR_CHAN1_BASE + 0xd4)
  611. #define AR_PHY_SPUR_REPORT_1 (AR_CHAN1_BASE + 0xa8)
  612. #define AR_PHY_CHAN_INFO_TAB_1 (AR_CHAN1_BASE + 0x300)
  613. #define AR_PHY_RX_IQCAL_CORR_B1 (AR_CHAN1_BASE + 0xdc)
  614. /*
  615. * Channel 1 Field Definitions
  616. */
  617. #define AR_PHY_CH1_EXT_MINCCA_PWR 0x01FF0000
  618. #define AR_PHY_CH1_EXT_MINCCA_PWR_S 16
  619. /*
  620. * AGC 1 Register Map
  621. */
  622. #define AR_AGC1_BASE 0xae00
  623. #define AR_PHY_FORCEMAX_GAINS_1 (AR_AGC1_BASE + 0x4)
  624. #define AR_PHY_EXT_ATTEN_CTL_1 (AR_AGC1_BASE + 0x18)
  625. #define AR_PHY_CCA_1 (AR_AGC1_BASE + 0x1c)
  626. #define AR_PHY_CCA_CTRL_1 (AR_AGC1_BASE + 0x20)
  627. #define AR_PHY_RSSI_1 (AR_AGC1_BASE + 0x180)
  628. #define AR_PHY_SPUR_CCK_REP_1 (AR_AGC1_BASE + 0x184)
  629. #define AR_PHY_RX_OCGAIN_2 (AR_AGC1_BASE + 0x200)
  630. /*
  631. * AGC 1 Field Definitions
  632. */
  633. #define AR_PHY_CH1_MINCCA_PWR 0x1FF00000
  634. #define AR_PHY_CH1_MINCCA_PWR_S 20
  635. /*
  636. * SM 1 Register Map
  637. */
  638. #define AR_SM1_BASE 0xb200
  639. #define AR_PHY_SWITCH_CHAIN_1 (AR_SM1_BASE + 0x84)
  640. #define AR_PHY_FCAL_2_1 (AR_SM1_BASE + 0xd0)
  641. #define AR_PHY_DFT_TONE_CTL_1 (AR_SM1_BASE + 0xd4)
  642. #define AR_PHY_CL_TAB_1 (AR_SM1_BASE + 0x100)
  643. #define AR_PHY_CHAN_INFO_GAIN_1 (AR_SM1_BASE + 0x180)
  644. #define AR_PHY_TPC_4_B1 (AR_SM1_BASE + 0x204)
  645. #define AR_PHY_TPC_5_B1 (AR_SM1_BASE + 0x208)
  646. #define AR_PHY_TPC_6_B1 (AR_SM1_BASE + 0x20c)
  647. #define AR_PHY_TPC_11_B1 (AR_SM1_BASE + 0x220)
  648. #define AR_PHY_PDADC_TAB_1 (AR_SM1_BASE + 0x240)
  649. #define AR_PHY_TX_IQCAL_STATUS_B1 (AR_SM1_BASE + 0x48c)
  650. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_B1 (AR_SM1_BASE + 0x450)
  651. /*
  652. * Channel 2 Register Map
  653. */
  654. #define AR_CHAN2_BASE 0xb800
  655. #define AR_PHY_EXT_CCA_2 (AR_CHAN2_BASE + 0x30)
  656. #define AR_PHY_TX_PHASE_RAMP_2 (AR_CHAN2_BASE + 0xd0)
  657. #define AR_PHY_ADC_GAIN_DC_CORR_2 (AR_CHAN2_BASE + 0xd4)
  658. #define AR_PHY_SPUR_REPORT_2 (AR_CHAN2_BASE + 0xa8)
  659. #define AR_PHY_CHAN_INFO_TAB_2 (AR_CHAN2_BASE + 0x300)
  660. #define AR_PHY_RX_IQCAL_CORR_B2 (AR_CHAN2_BASE + 0xdc)
  661. /*
  662. * Channel 2 Field Definitions
  663. */
  664. #define AR_PHY_CH2_EXT_MINCCA_PWR 0x01FF0000
  665. #define AR_PHY_CH2_EXT_MINCCA_PWR_S 16
  666. /*
  667. * AGC 2 Register Map
  668. */
  669. #define AR_AGC2_BASE 0xbe00
  670. #define AR_PHY_FORCEMAX_GAINS_2 (AR_AGC2_BASE + 0x4)
  671. #define AR_PHY_EXT_ATTEN_CTL_2 (AR_AGC2_BASE + 0x18)
  672. #define AR_PHY_CCA_2 (AR_AGC2_BASE + 0x1c)
  673. #define AR_PHY_CCA_CTRL_2 (AR_AGC2_BASE + 0x20)
  674. #define AR_PHY_RSSI_2 (AR_AGC2_BASE + 0x180)
  675. /*
  676. * AGC 2 Field Definitions
  677. */
  678. #define AR_PHY_CH2_MINCCA_PWR 0x1FF00000
  679. #define AR_PHY_CH2_MINCCA_PWR_S 20
  680. /*
  681. * SM 2 Register Map
  682. */
  683. #define AR_SM2_BASE 0xc200
  684. #define AR_PHY_SWITCH_CHAIN_2 (AR_SM2_BASE + 0x84)
  685. #define AR_PHY_FCAL_2_2 (AR_SM2_BASE + 0xd0)
  686. #define AR_PHY_DFT_TONE_CTL_2 (AR_SM2_BASE + 0xd4)
  687. #define AR_PHY_CL_TAB_2 (AR_SM2_BASE + 0x100)
  688. #define AR_PHY_CHAN_INFO_GAIN_2 (AR_SM2_BASE + 0x180)
  689. #define AR_PHY_TPC_4_B2 (AR_SM2_BASE + 0x204)
  690. #define AR_PHY_TPC_5_B2 (AR_SM2_BASE + 0x208)
  691. #define AR_PHY_TPC_6_B2 (AR_SM2_BASE + 0x20c)
  692. #define AR_PHY_TPC_11_B2 (AR_SM2_BASE + 0x220)
  693. #define AR_PHY_PDADC_TAB_2 (AR_SM2_BASE + 0x240)
  694. #define AR_PHY_TX_IQCAL_STATUS_B2 (AR_SM2_BASE + 0x48c)
  695. #define AR_PHY_TX_IQCAL_CORR_COEFF_01_B2 (AR_SM2_BASE + 0x450)
  696. #define AR_PHY_TX_IQCAL_STATUS_B2_FAILED 0x00000001
  697. /*
  698. * AGC 3 Register Map
  699. */
  700. #define AR_AGC3_BASE 0xce00
  701. #define AR_PHY_RSSI_3 (AR_AGC3_BASE + 0x180)
  702. /*
  703. * Misc helper defines
  704. */
  705. #define AR_PHY_CHAIN_OFFSET (AR_CHAN1_BASE - AR_CHAN_BASE)
  706. #define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (AR_PHY_ADC_GAIN_DC_CORR_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  707. #define AR_PHY_NEW_ADC_DC_GAIN_CORR_9300_10(_i) (AR_PHY_ADC_GAIN_DC_CORR_0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  708. #define AR_PHY_SWITCH_CHAIN(_i) (AR_PHY_SWITCH_CHAIN_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  709. #define AR_PHY_EXT_ATTEN_CTL(_i) (AR_PHY_EXT_ATTEN_CTL_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  710. #define AR_PHY_RXGAIN(_i) (AR_PHY_FORCEMAX_GAINS_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  711. #define AR_PHY_TPCRG5(_i) (AR_PHY_TPC_5_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  712. #define AR_PHY_PDADC_TAB(_i) (AR_PHY_PDADC_TAB_0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  713. #define AR_PHY_CAL_MEAS_0(_i) (AR_PHY_IQ_ADC_MEAS_0_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  714. #define AR_PHY_CAL_MEAS_1(_i) (AR_PHY_IQ_ADC_MEAS_1_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  715. #define AR_PHY_CAL_MEAS_2(_i) (AR_PHY_IQ_ADC_MEAS_2_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  716. #define AR_PHY_CAL_MEAS_3(_i) (AR_PHY_IQ_ADC_MEAS_3_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))
  717. #define AR_PHY_CAL_MEAS_0_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_0_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  718. #define AR_PHY_CAL_MEAS_1_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_1_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  719. #define AR_PHY_CAL_MEAS_2_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_2_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  720. #define AR_PHY_CAL_MEAS_3_9300_10(_i) (AR_PHY_IQ_ADC_MEAS_3_B0_9300_10 + (AR_PHY_CHAIN_OFFSET * (_i)))
  721. #define AR_PHY_BB_PANIC_NON_IDLE_ENABLE 0x00000001
  722. #define AR_PHY_BB_PANIC_IDLE_ENABLE 0x00000002
  723. #define AR_PHY_BB_PANIC_IDLE_MASK 0xFFFF0000
  724. #define AR_PHY_BB_PANIC_NON_IDLE_MASK 0x0000FFFC
  725. #define AR_PHY_BB_PANIC_RST_ENABLE 0x00000002
  726. #define AR_PHY_BB_PANIC_IRQ_ENABLE 0x00000004
  727. #define AR_PHY_BB_PANIC_CNTL2_MASK 0xFFFFFFF9
  728. #define AR_PHY_BB_WD_STATUS 0x00000007
  729. #define AR_PHY_BB_WD_STATUS_S 0
  730. #define AR_PHY_BB_WD_DET_HANG 0x00000008
  731. #define AR_PHY_BB_WD_DET_HANG_S 3
  732. #define AR_PHY_BB_WD_RADAR_SM 0x000000F0
  733. #define AR_PHY_BB_WD_RADAR_SM_S 4
  734. #define AR_PHY_BB_WD_RX_OFDM_SM 0x00000F00
  735. #define AR_PHY_BB_WD_RX_OFDM_SM_S 8
  736. #define AR_PHY_BB_WD_RX_CCK_SM 0x0000F000
  737. #define AR_PHY_BB_WD_RX_CCK_SM_S 12
  738. #define AR_PHY_BB_WD_TX_OFDM_SM 0x000F0000
  739. #define AR_PHY_BB_WD_TX_OFDM_SM_S 16
  740. #define AR_PHY_BB_WD_TX_CCK_SM 0x00F00000
  741. #define AR_PHY_BB_WD_TX_CCK_SM_S 20
  742. #define AR_PHY_BB_WD_AGC_SM 0x0F000000
  743. #define AR_PHY_BB_WD_AGC_SM_S 24
  744. #define AR_PHY_BB_WD_SRCH_SM 0xF0000000
  745. #define AR_PHY_BB_WD_SRCH_SM_S 28
  746. #define AR_PHY_BB_WD_STATUS_CLR 0x00000008
  747. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  748. #endif /* AR9003_PHY_H */