tg3.c 394 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2010 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define DRV_MODULE_VERSION "3.110"
  62. #define DRV_MODULE_RELDATE "April 9, 2010"
  63. #define TG3_DEF_MAC_MODE 0
  64. #define TG3_DEF_RX_MODE 0
  65. #define TG3_DEF_TX_MODE 0
  66. #define TG3_DEF_MSG_ENABLE \
  67. (NETIF_MSG_DRV | \
  68. NETIF_MSG_PROBE | \
  69. NETIF_MSG_LINK | \
  70. NETIF_MSG_TIMER | \
  71. NETIF_MSG_IFDOWN | \
  72. NETIF_MSG_IFUP | \
  73. NETIF_MSG_RX_ERR | \
  74. NETIF_MSG_TX_ERR)
  75. /* length of time before we decide the hardware is borked,
  76. * and dev->tx_timeout() should be called to fix the problem
  77. */
  78. #define TG3_TX_TIMEOUT (5 * HZ)
  79. /* hardware minimum and maximum for a single frame's data payload */
  80. #define TG3_MIN_MTU 60
  81. #define TG3_MAX_MTU(tp) \
  82. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  83. /* These numbers seem to be hard coded in the NIC firmware somehow.
  84. * You can't change the ring sizes, but you can change where you place
  85. * them in the NIC onboard memory.
  86. */
  87. #define TG3_RX_RING_SIZE 512
  88. #define TG3_DEF_RX_RING_PENDING 200
  89. #define TG3_RX_JUMBO_RING_SIZE 256
  90. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  91. #define TG3_RSS_INDIR_TBL_SIZE 128
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  100. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  101. #define TG3_TX_RING_SIZE 512
  102. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  103. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  104. TG3_RX_RING_SIZE)
  105. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  106. TG3_RX_JUMBO_RING_SIZE)
  107. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  108. TG3_RX_RCB_RING_SIZE(tp))
  109. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  110. TG3_TX_RING_SIZE)
  111. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  112. #define TG3_RX_DMA_ALIGN 16
  113. #define TG3_RX_HEADROOM ALIGN(VLAN_HLEN, TG3_RX_DMA_ALIGN)
  114. #define TG3_DMA_BYTE_ENAB 64
  115. #define TG3_RX_STD_DMA_SZ 1536
  116. #define TG3_RX_JMB_DMA_SZ 9046
  117. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  118. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  119. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  120. #define TG3_RX_STD_BUFF_RING_SIZE \
  121. (sizeof(struct ring_info) * TG3_RX_RING_SIZE)
  122. #define TG3_RX_JMB_BUFF_RING_SIZE \
  123. (sizeof(struct ring_info) * TG3_RX_JUMBO_RING_SIZE)
  124. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  125. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  126. * that are at least dword aligned when used in PCIX mode. The driver
  127. * works around this bug by double copying the packet. This workaround
  128. * is built into the normal double copy length check for efficiency.
  129. *
  130. * However, the double copy is only necessary on those architectures
  131. * where unaligned memory accesses are inefficient. For those architectures
  132. * where unaligned memory accesses incur little penalty, we can reintegrate
  133. * the 5701 in the normal rx path. Doing so saves a device structure
  134. * dereference by hardcoding the double copy threshold in place.
  135. */
  136. #define TG3_RX_COPY_THRESHOLD 256
  137. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  138. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  139. #else
  140. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  141. #endif
  142. /* minimum number of free TX descriptors required to wake up TX process */
  143. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  144. #define TG3_RAW_IP_ALIGN 2
  145. /* number of ETHTOOL_GSTATS u64's */
  146. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  147. #define TG3_NUM_TEST 6
  148. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  149. #define FIRMWARE_TG3 "tigon/tg3.bin"
  150. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  151. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  152. static char version[] __devinitdata =
  153. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  154. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  155. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  156. MODULE_LICENSE("GPL");
  157. MODULE_VERSION(DRV_MODULE_VERSION);
  158. MODULE_FIRMWARE(FIRMWARE_TG3);
  159. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  160. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  161. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  162. module_param(tg3_debug, int, 0);
  163. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  164. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5724)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  247. {}
  248. };
  249. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  250. static const struct {
  251. const char string[ETH_GSTRING_LEN];
  252. } ethtool_stats_keys[TG3_NUM_STATS] = {
  253. { "rx_octets" },
  254. { "rx_fragments" },
  255. { "rx_ucast_packets" },
  256. { "rx_mcast_packets" },
  257. { "rx_bcast_packets" },
  258. { "rx_fcs_errors" },
  259. { "rx_align_errors" },
  260. { "rx_xon_pause_rcvd" },
  261. { "rx_xoff_pause_rcvd" },
  262. { "rx_mac_ctrl_rcvd" },
  263. { "rx_xoff_entered" },
  264. { "rx_frame_too_long_errors" },
  265. { "rx_jabbers" },
  266. { "rx_undersize_packets" },
  267. { "rx_in_length_errors" },
  268. { "rx_out_length_errors" },
  269. { "rx_64_or_less_octet_packets" },
  270. { "rx_65_to_127_octet_packets" },
  271. { "rx_128_to_255_octet_packets" },
  272. { "rx_256_to_511_octet_packets" },
  273. { "rx_512_to_1023_octet_packets" },
  274. { "rx_1024_to_1522_octet_packets" },
  275. { "rx_1523_to_2047_octet_packets" },
  276. { "rx_2048_to_4095_octet_packets" },
  277. { "rx_4096_to_8191_octet_packets" },
  278. { "rx_8192_to_9022_octet_packets" },
  279. { "tx_octets" },
  280. { "tx_collisions" },
  281. { "tx_xon_sent" },
  282. { "tx_xoff_sent" },
  283. { "tx_flow_control" },
  284. { "tx_mac_errors" },
  285. { "tx_single_collisions" },
  286. { "tx_mult_collisions" },
  287. { "tx_deferred" },
  288. { "tx_excessive_collisions" },
  289. { "tx_late_collisions" },
  290. { "tx_collide_2times" },
  291. { "tx_collide_3times" },
  292. { "tx_collide_4times" },
  293. { "tx_collide_5times" },
  294. { "tx_collide_6times" },
  295. { "tx_collide_7times" },
  296. { "tx_collide_8times" },
  297. { "tx_collide_9times" },
  298. { "tx_collide_10times" },
  299. { "tx_collide_11times" },
  300. { "tx_collide_12times" },
  301. { "tx_collide_13times" },
  302. { "tx_collide_14times" },
  303. { "tx_collide_15times" },
  304. { "tx_ucast_packets" },
  305. { "tx_mcast_packets" },
  306. { "tx_bcast_packets" },
  307. { "tx_carrier_sense_errors" },
  308. { "tx_discards" },
  309. { "tx_errors" },
  310. { "dma_writeq_full" },
  311. { "dma_write_prioq_full" },
  312. { "rxbds_empty" },
  313. { "rx_discards" },
  314. { "rx_errors" },
  315. { "rx_threshold_hit" },
  316. { "dma_readq_full" },
  317. { "dma_read_prioq_full" },
  318. { "tx_comp_queue_full" },
  319. { "ring_set_send_prod_index" },
  320. { "ring_status_update" },
  321. { "nic_irqs" },
  322. { "nic_avoided_irqs" },
  323. { "nic_tx_threshold_hit" }
  324. };
  325. static const struct {
  326. const char string[ETH_GSTRING_LEN];
  327. } ethtool_test_keys[TG3_NUM_TEST] = {
  328. { "nvram test (online) " },
  329. { "link test (online) " },
  330. { "register test (offline)" },
  331. { "memory test (offline)" },
  332. { "loopback test (offline)" },
  333. { "interrupt test (offline)" },
  334. };
  335. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  336. {
  337. writel(val, tp->regs + off);
  338. }
  339. static u32 tg3_read32(struct tg3 *tp, u32 off)
  340. {
  341. return readl(tp->regs + off);
  342. }
  343. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  344. {
  345. writel(val, tp->aperegs + off);
  346. }
  347. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  348. {
  349. return readl(tp->aperegs + off);
  350. }
  351. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  352. {
  353. unsigned long flags;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. }
  359. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  360. {
  361. writel(val, tp->regs + off);
  362. readl(tp->regs + off);
  363. }
  364. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  365. {
  366. unsigned long flags;
  367. u32 val;
  368. spin_lock_irqsave(&tp->indirect_lock, flags);
  369. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  370. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  371. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  372. return val;
  373. }
  374. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  375. {
  376. unsigned long flags;
  377. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  378. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  379. TG3_64BIT_REG_LOW, val);
  380. return;
  381. }
  382. if (off == TG3_RX_STD_PROD_IDX_REG) {
  383. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  384. TG3_64BIT_REG_LOW, val);
  385. return;
  386. }
  387. spin_lock_irqsave(&tp->indirect_lock, flags);
  388. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  389. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  390. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  391. /* In indirect mode when disabling interrupts, we also need
  392. * to clear the interrupt bit in the GRC local ctrl register.
  393. */
  394. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  395. (val == 0x1)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  397. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  398. }
  399. }
  400. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  401. {
  402. unsigned long flags;
  403. u32 val;
  404. spin_lock_irqsave(&tp->indirect_lock, flags);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  406. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  407. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  408. return val;
  409. }
  410. /* usec_wait specifies the wait time in usec when writing to certain registers
  411. * where it is unsafe to read back the register without some delay.
  412. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  413. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  414. */
  415. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  416. {
  417. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  418. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  419. /* Non-posted methods */
  420. tp->write32(tp, off, val);
  421. else {
  422. /* Posted method */
  423. tg3_write32(tp, off, val);
  424. if (usec_wait)
  425. udelay(usec_wait);
  426. tp->read32(tp, off);
  427. }
  428. /* Wait again after the read for the posted method to guarantee that
  429. * the wait time is met.
  430. */
  431. if (usec_wait)
  432. udelay(usec_wait);
  433. }
  434. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  435. {
  436. tp->write32_mbox(tp, off, val);
  437. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  438. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  439. tp->read32_mbox(tp, off);
  440. }
  441. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  442. {
  443. void __iomem *mbox = tp->regs + off;
  444. writel(val, mbox);
  445. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  446. writel(val, mbox);
  447. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  448. readl(mbox);
  449. }
  450. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  451. {
  452. return readl(tp->regs + off + GRCMBOX_BASE);
  453. }
  454. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  455. {
  456. writel(val, tp->regs + off + GRCMBOX_BASE);
  457. }
  458. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  459. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  460. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  461. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  462. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  463. #define tw32(reg, val) tp->write32(tp, reg, val)
  464. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  465. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  466. #define tr32(reg) tp->read32(tp, reg)
  467. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  468. {
  469. unsigned long flags;
  470. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  471. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  472. return;
  473. spin_lock_irqsave(&tp->indirect_lock, flags);
  474. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  475. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  476. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  477. /* Always leave this as zero. */
  478. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  479. } else {
  480. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  481. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  482. /* Always leave this as zero. */
  483. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  484. }
  485. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  486. }
  487. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  488. {
  489. unsigned long flags;
  490. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  491. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  492. *val = 0;
  493. return;
  494. }
  495. spin_lock_irqsave(&tp->indirect_lock, flags);
  496. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  497. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  498. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  499. /* Always leave this as zero. */
  500. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  501. } else {
  502. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  503. *val = tr32(TG3PCI_MEM_WIN_DATA);
  504. /* Always leave this as zero. */
  505. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  506. }
  507. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  508. }
  509. static void tg3_ape_lock_init(struct tg3 *tp)
  510. {
  511. int i;
  512. /* Make sure the driver hasn't any stale locks. */
  513. for (i = 0; i < 8; i++)
  514. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  515. APE_LOCK_GRANT_DRIVER);
  516. }
  517. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  518. {
  519. int i, off;
  520. int ret = 0;
  521. u32 status;
  522. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  523. return 0;
  524. switch (locknum) {
  525. case TG3_APE_LOCK_GRC:
  526. case TG3_APE_LOCK_MEM:
  527. break;
  528. default:
  529. return -EINVAL;
  530. }
  531. off = 4 * locknum;
  532. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  533. /* Wait for up to 1 millisecond to acquire lock. */
  534. for (i = 0; i < 100; i++) {
  535. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  536. if (status == APE_LOCK_GRANT_DRIVER)
  537. break;
  538. udelay(10);
  539. }
  540. if (status != APE_LOCK_GRANT_DRIVER) {
  541. /* Revoke the lock request. */
  542. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  543. APE_LOCK_GRANT_DRIVER);
  544. ret = -EBUSY;
  545. }
  546. return ret;
  547. }
  548. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  549. {
  550. int off;
  551. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  552. return;
  553. switch (locknum) {
  554. case TG3_APE_LOCK_GRC:
  555. case TG3_APE_LOCK_MEM:
  556. break;
  557. default:
  558. return;
  559. }
  560. off = 4 * locknum;
  561. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  562. }
  563. static void tg3_disable_ints(struct tg3 *tp)
  564. {
  565. int i;
  566. tw32(TG3PCI_MISC_HOST_CTRL,
  567. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  568. for (i = 0; i < tp->irq_max; i++)
  569. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  570. }
  571. static void tg3_enable_ints(struct tg3 *tp)
  572. {
  573. int i;
  574. tp->irq_sync = 0;
  575. wmb();
  576. tw32(TG3PCI_MISC_HOST_CTRL,
  577. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  578. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  579. for (i = 0; i < tp->irq_cnt; i++) {
  580. struct tg3_napi *tnapi = &tp->napi[i];
  581. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  582. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  583. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  584. tp->coal_now |= tnapi->coal_now;
  585. }
  586. /* Force an initial interrupt */
  587. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  588. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  589. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  590. else
  591. tw32(HOSTCC_MODE, tp->coal_now);
  592. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  593. }
  594. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  595. {
  596. struct tg3 *tp = tnapi->tp;
  597. struct tg3_hw_status *sblk = tnapi->hw_status;
  598. unsigned int work_exists = 0;
  599. /* check for phy events */
  600. if (!(tp->tg3_flags &
  601. (TG3_FLAG_USE_LINKCHG_REG |
  602. TG3_FLAG_POLL_SERDES))) {
  603. if (sblk->status & SD_STATUS_LINK_CHG)
  604. work_exists = 1;
  605. }
  606. /* check for RX/TX work to do */
  607. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  608. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  609. work_exists = 1;
  610. return work_exists;
  611. }
  612. /* tg3_int_reenable
  613. * similar to tg3_enable_ints, but it accurately determines whether there
  614. * is new work pending and can return without flushing the PIO write
  615. * which reenables interrupts
  616. */
  617. static void tg3_int_reenable(struct tg3_napi *tnapi)
  618. {
  619. struct tg3 *tp = tnapi->tp;
  620. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  621. mmiowb();
  622. /* When doing tagged status, this work check is unnecessary.
  623. * The last_tag we write above tells the chip which piece of
  624. * work we've completed.
  625. */
  626. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  627. tg3_has_work(tnapi))
  628. tw32(HOSTCC_MODE, tp->coalesce_mode |
  629. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  630. }
  631. static void tg3_napi_disable(struct tg3 *tp)
  632. {
  633. int i;
  634. for (i = tp->irq_cnt - 1; i >= 0; i--)
  635. napi_disable(&tp->napi[i].napi);
  636. }
  637. static void tg3_napi_enable(struct tg3 *tp)
  638. {
  639. int i;
  640. for (i = 0; i < tp->irq_cnt; i++)
  641. napi_enable(&tp->napi[i].napi);
  642. }
  643. static inline void tg3_netif_stop(struct tg3 *tp)
  644. {
  645. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  646. tg3_napi_disable(tp);
  647. netif_tx_disable(tp->dev);
  648. }
  649. static inline void tg3_netif_start(struct tg3 *tp)
  650. {
  651. /* NOTE: unconditional netif_tx_wake_all_queues is only
  652. * appropriate so long as all callers are assured to
  653. * have free tx slots (such as after tg3_init_hw)
  654. */
  655. netif_tx_wake_all_queues(tp->dev);
  656. tg3_napi_enable(tp);
  657. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  658. tg3_enable_ints(tp);
  659. }
  660. static void tg3_switch_clocks(struct tg3 *tp)
  661. {
  662. u32 clock_ctrl;
  663. u32 orig_clock_ctrl;
  664. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  665. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  666. return;
  667. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  668. orig_clock_ctrl = clock_ctrl;
  669. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  670. CLOCK_CTRL_CLKRUN_OENABLE |
  671. 0x1f);
  672. tp->pci_clock_ctrl = clock_ctrl;
  673. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  674. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  676. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  677. }
  678. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  679. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  680. clock_ctrl |
  681. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  682. 40);
  683. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  684. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  685. 40);
  686. }
  687. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  688. }
  689. #define PHY_BUSY_LOOPS 5000
  690. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  691. {
  692. u32 frame_val;
  693. unsigned int loops;
  694. int ret;
  695. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  696. tw32_f(MAC_MI_MODE,
  697. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  698. udelay(80);
  699. }
  700. *val = 0x0;
  701. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  702. MI_COM_PHY_ADDR_MASK);
  703. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  704. MI_COM_REG_ADDR_MASK);
  705. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  706. tw32_f(MAC_MI_COM, frame_val);
  707. loops = PHY_BUSY_LOOPS;
  708. while (loops != 0) {
  709. udelay(10);
  710. frame_val = tr32(MAC_MI_COM);
  711. if ((frame_val & MI_COM_BUSY) == 0) {
  712. udelay(5);
  713. frame_val = tr32(MAC_MI_COM);
  714. break;
  715. }
  716. loops -= 1;
  717. }
  718. ret = -EBUSY;
  719. if (loops != 0) {
  720. *val = frame_val & MI_COM_DATA_MASK;
  721. ret = 0;
  722. }
  723. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  724. tw32_f(MAC_MI_MODE, tp->mi_mode);
  725. udelay(80);
  726. }
  727. return ret;
  728. }
  729. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  730. {
  731. u32 frame_val;
  732. unsigned int loops;
  733. int ret;
  734. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  735. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  736. return 0;
  737. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  738. tw32_f(MAC_MI_MODE,
  739. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  740. udelay(80);
  741. }
  742. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  743. MI_COM_PHY_ADDR_MASK);
  744. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  745. MI_COM_REG_ADDR_MASK);
  746. frame_val |= (val & MI_COM_DATA_MASK);
  747. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  748. tw32_f(MAC_MI_COM, frame_val);
  749. loops = PHY_BUSY_LOOPS;
  750. while (loops != 0) {
  751. udelay(10);
  752. frame_val = tr32(MAC_MI_COM);
  753. if ((frame_val & MI_COM_BUSY) == 0) {
  754. udelay(5);
  755. frame_val = tr32(MAC_MI_COM);
  756. break;
  757. }
  758. loops -= 1;
  759. }
  760. ret = -EBUSY;
  761. if (loops != 0)
  762. ret = 0;
  763. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  764. tw32_f(MAC_MI_MODE, tp->mi_mode);
  765. udelay(80);
  766. }
  767. return ret;
  768. }
  769. static int tg3_bmcr_reset(struct tg3 *tp)
  770. {
  771. u32 phy_control;
  772. int limit, err;
  773. /* OK, reset it, and poll the BMCR_RESET bit until it
  774. * clears or we time out.
  775. */
  776. phy_control = BMCR_RESET;
  777. err = tg3_writephy(tp, MII_BMCR, phy_control);
  778. if (err != 0)
  779. return -EBUSY;
  780. limit = 5000;
  781. while (limit--) {
  782. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  783. if (err != 0)
  784. return -EBUSY;
  785. if ((phy_control & BMCR_RESET) == 0) {
  786. udelay(40);
  787. break;
  788. }
  789. udelay(10);
  790. }
  791. if (limit < 0)
  792. return -EBUSY;
  793. return 0;
  794. }
  795. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  796. {
  797. struct tg3 *tp = bp->priv;
  798. u32 val;
  799. spin_lock_bh(&tp->lock);
  800. if (tg3_readphy(tp, reg, &val))
  801. val = -EIO;
  802. spin_unlock_bh(&tp->lock);
  803. return val;
  804. }
  805. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  806. {
  807. struct tg3 *tp = bp->priv;
  808. u32 ret = 0;
  809. spin_lock_bh(&tp->lock);
  810. if (tg3_writephy(tp, reg, val))
  811. ret = -EIO;
  812. spin_unlock_bh(&tp->lock);
  813. return ret;
  814. }
  815. static int tg3_mdio_reset(struct mii_bus *bp)
  816. {
  817. return 0;
  818. }
  819. static void tg3_mdio_config_5785(struct tg3 *tp)
  820. {
  821. u32 val;
  822. struct phy_device *phydev;
  823. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  824. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  825. case PHY_ID_BCM50610:
  826. case PHY_ID_BCM50610M:
  827. val = MAC_PHYCFG2_50610_LED_MODES;
  828. break;
  829. case PHY_ID_BCMAC131:
  830. val = MAC_PHYCFG2_AC131_LED_MODES;
  831. break;
  832. case PHY_ID_RTL8211C:
  833. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  834. break;
  835. case PHY_ID_RTL8201E:
  836. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  837. break;
  838. default:
  839. return;
  840. }
  841. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  842. tw32(MAC_PHYCFG2, val);
  843. val = tr32(MAC_PHYCFG1);
  844. val &= ~(MAC_PHYCFG1_RGMII_INT |
  845. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  846. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  847. tw32(MAC_PHYCFG1, val);
  848. return;
  849. }
  850. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE))
  851. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  852. MAC_PHYCFG2_FMODE_MASK_MASK |
  853. MAC_PHYCFG2_GMODE_MASK_MASK |
  854. MAC_PHYCFG2_ACT_MASK_MASK |
  855. MAC_PHYCFG2_QUAL_MASK_MASK |
  856. MAC_PHYCFG2_INBAND_ENABLE;
  857. tw32(MAC_PHYCFG2, val);
  858. val = tr32(MAC_PHYCFG1);
  859. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  860. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  861. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  862. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  863. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  864. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  865. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  866. }
  867. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  868. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  869. tw32(MAC_PHYCFG1, val);
  870. val = tr32(MAC_EXT_RGMII_MODE);
  871. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  872. MAC_RGMII_MODE_RX_QUALITY |
  873. MAC_RGMII_MODE_RX_ACTIVITY |
  874. MAC_RGMII_MODE_RX_ENG_DET |
  875. MAC_RGMII_MODE_TX_ENABLE |
  876. MAC_RGMII_MODE_TX_LOWPWR |
  877. MAC_RGMII_MODE_TX_RESET);
  878. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)) {
  879. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  880. val |= MAC_RGMII_MODE_RX_INT_B |
  881. MAC_RGMII_MODE_RX_QUALITY |
  882. MAC_RGMII_MODE_RX_ACTIVITY |
  883. MAC_RGMII_MODE_RX_ENG_DET;
  884. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  885. val |= MAC_RGMII_MODE_TX_ENABLE |
  886. MAC_RGMII_MODE_TX_LOWPWR |
  887. MAC_RGMII_MODE_TX_RESET;
  888. }
  889. tw32(MAC_EXT_RGMII_MODE, val);
  890. }
  891. static void tg3_mdio_start(struct tg3 *tp)
  892. {
  893. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  894. tw32_f(MAC_MI_MODE, tp->mi_mode);
  895. udelay(80);
  896. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  898. tg3_mdio_config_5785(tp);
  899. }
  900. static int tg3_mdio_init(struct tg3 *tp)
  901. {
  902. int i;
  903. u32 reg;
  904. struct phy_device *phydev;
  905. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  906. u32 funcnum, is_serdes;
  907. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  908. if (funcnum)
  909. tp->phy_addr = 2;
  910. else
  911. tp->phy_addr = 1;
  912. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  913. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  914. else
  915. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  916. TG3_CPMU_PHY_STRAP_IS_SERDES;
  917. if (is_serdes)
  918. tp->phy_addr += 7;
  919. } else
  920. tp->phy_addr = TG3_PHY_MII_ADDR;
  921. tg3_mdio_start(tp);
  922. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  923. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  924. return 0;
  925. tp->mdio_bus = mdiobus_alloc();
  926. if (tp->mdio_bus == NULL)
  927. return -ENOMEM;
  928. tp->mdio_bus->name = "tg3 mdio bus";
  929. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  930. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  931. tp->mdio_bus->priv = tp;
  932. tp->mdio_bus->parent = &tp->pdev->dev;
  933. tp->mdio_bus->read = &tg3_mdio_read;
  934. tp->mdio_bus->write = &tg3_mdio_write;
  935. tp->mdio_bus->reset = &tg3_mdio_reset;
  936. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  937. tp->mdio_bus->irq = &tp->mdio_irq[0];
  938. for (i = 0; i < PHY_MAX_ADDR; i++)
  939. tp->mdio_bus->irq[i] = PHY_POLL;
  940. /* The bus registration will look for all the PHYs on the mdio bus.
  941. * Unfortunately, it does not ensure the PHY is powered up before
  942. * accessing the PHY ID registers. A chip reset is the
  943. * quickest way to bring the device back to an operational state..
  944. */
  945. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  946. tg3_bmcr_reset(tp);
  947. i = mdiobus_register(tp->mdio_bus);
  948. if (i) {
  949. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  950. mdiobus_free(tp->mdio_bus);
  951. return i;
  952. }
  953. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  954. if (!phydev || !phydev->drv) {
  955. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  956. mdiobus_unregister(tp->mdio_bus);
  957. mdiobus_free(tp->mdio_bus);
  958. return -ENODEV;
  959. }
  960. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  961. case PHY_ID_BCM57780:
  962. phydev->interface = PHY_INTERFACE_MODE_GMII;
  963. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  964. break;
  965. case PHY_ID_BCM50610:
  966. case PHY_ID_BCM50610M:
  967. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  968. PHY_BRCM_RX_REFCLK_UNUSED |
  969. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  970. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  971. if (tp->tg3_flags3 & TG3_FLG3_RGMII_INBAND_DISABLE)
  972. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  973. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  974. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  975. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  976. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  977. /* fallthru */
  978. case PHY_ID_RTL8211C:
  979. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  980. break;
  981. case PHY_ID_RTL8201E:
  982. case PHY_ID_BCMAC131:
  983. phydev->interface = PHY_INTERFACE_MODE_MII;
  984. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  985. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  986. break;
  987. }
  988. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  989. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  990. tg3_mdio_config_5785(tp);
  991. return 0;
  992. }
  993. static void tg3_mdio_fini(struct tg3 *tp)
  994. {
  995. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  996. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  997. mdiobus_unregister(tp->mdio_bus);
  998. mdiobus_free(tp->mdio_bus);
  999. }
  1000. }
  1001. /* tp->lock is held. */
  1002. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1003. {
  1004. u32 val;
  1005. val = tr32(GRC_RX_CPU_EVENT);
  1006. val |= GRC_RX_CPU_DRIVER_EVENT;
  1007. tw32_f(GRC_RX_CPU_EVENT, val);
  1008. tp->last_event_jiffies = jiffies;
  1009. }
  1010. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1011. /* tp->lock is held. */
  1012. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1013. {
  1014. int i;
  1015. unsigned int delay_cnt;
  1016. long time_remain;
  1017. /* If enough time has passed, no wait is necessary. */
  1018. time_remain = (long)(tp->last_event_jiffies + 1 +
  1019. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1020. (long)jiffies;
  1021. if (time_remain < 0)
  1022. return;
  1023. /* Check if we can shorten the wait time. */
  1024. delay_cnt = jiffies_to_usecs(time_remain);
  1025. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1026. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1027. delay_cnt = (delay_cnt >> 3) + 1;
  1028. for (i = 0; i < delay_cnt; i++) {
  1029. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1030. break;
  1031. udelay(8);
  1032. }
  1033. }
  1034. /* tp->lock is held. */
  1035. static void tg3_ump_link_report(struct tg3 *tp)
  1036. {
  1037. u32 reg;
  1038. u32 val;
  1039. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1040. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1041. return;
  1042. tg3_wait_for_event_ack(tp);
  1043. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1044. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1045. val = 0;
  1046. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1047. val = reg << 16;
  1048. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1049. val |= (reg & 0xffff);
  1050. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1051. val = 0;
  1052. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1053. val = reg << 16;
  1054. if (!tg3_readphy(tp, MII_LPA, &reg))
  1055. val |= (reg & 0xffff);
  1056. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1057. val = 0;
  1058. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1059. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1060. val = reg << 16;
  1061. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1062. val |= (reg & 0xffff);
  1063. }
  1064. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1065. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1066. val = reg << 16;
  1067. else
  1068. val = 0;
  1069. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1070. tg3_generate_fw_event(tp);
  1071. }
  1072. static void tg3_link_report(struct tg3 *tp)
  1073. {
  1074. if (!netif_carrier_ok(tp->dev)) {
  1075. netif_info(tp, link, tp->dev, "Link is down\n");
  1076. tg3_ump_link_report(tp);
  1077. } else if (netif_msg_link(tp)) {
  1078. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1079. (tp->link_config.active_speed == SPEED_1000 ?
  1080. 1000 :
  1081. (tp->link_config.active_speed == SPEED_100 ?
  1082. 100 : 10)),
  1083. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1084. "full" : "half"));
  1085. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1086. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1087. "on" : "off",
  1088. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1089. "on" : "off");
  1090. tg3_ump_link_report(tp);
  1091. }
  1092. }
  1093. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1094. {
  1095. u16 miireg;
  1096. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1097. miireg = ADVERTISE_PAUSE_CAP;
  1098. else if (flow_ctrl & FLOW_CTRL_TX)
  1099. miireg = ADVERTISE_PAUSE_ASYM;
  1100. else if (flow_ctrl & FLOW_CTRL_RX)
  1101. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1102. else
  1103. miireg = 0;
  1104. return miireg;
  1105. }
  1106. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1107. {
  1108. u16 miireg;
  1109. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1110. miireg = ADVERTISE_1000XPAUSE;
  1111. else if (flow_ctrl & FLOW_CTRL_TX)
  1112. miireg = ADVERTISE_1000XPSE_ASYM;
  1113. else if (flow_ctrl & FLOW_CTRL_RX)
  1114. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1115. else
  1116. miireg = 0;
  1117. return miireg;
  1118. }
  1119. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1120. {
  1121. u8 cap = 0;
  1122. if (lcladv & ADVERTISE_1000XPAUSE) {
  1123. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1124. if (rmtadv & LPA_1000XPAUSE)
  1125. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1126. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1127. cap = FLOW_CTRL_RX;
  1128. } else {
  1129. if (rmtadv & LPA_1000XPAUSE)
  1130. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1131. }
  1132. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1133. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1134. cap = FLOW_CTRL_TX;
  1135. }
  1136. return cap;
  1137. }
  1138. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1139. {
  1140. u8 autoneg;
  1141. u8 flowctrl = 0;
  1142. u32 old_rx_mode = tp->rx_mode;
  1143. u32 old_tx_mode = tp->tx_mode;
  1144. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1145. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1146. else
  1147. autoneg = tp->link_config.autoneg;
  1148. if (autoneg == AUTONEG_ENABLE &&
  1149. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1150. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1151. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1152. else
  1153. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1154. } else
  1155. flowctrl = tp->link_config.flowctrl;
  1156. tp->link_config.active_flowctrl = flowctrl;
  1157. if (flowctrl & FLOW_CTRL_RX)
  1158. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1159. else
  1160. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1161. if (old_rx_mode != tp->rx_mode)
  1162. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1163. if (flowctrl & FLOW_CTRL_TX)
  1164. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1165. else
  1166. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1167. if (old_tx_mode != tp->tx_mode)
  1168. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1169. }
  1170. static void tg3_adjust_link(struct net_device *dev)
  1171. {
  1172. u8 oldflowctrl, linkmesg = 0;
  1173. u32 mac_mode, lcl_adv, rmt_adv;
  1174. struct tg3 *tp = netdev_priv(dev);
  1175. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1176. spin_lock_bh(&tp->lock);
  1177. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1178. MAC_MODE_HALF_DUPLEX);
  1179. oldflowctrl = tp->link_config.active_flowctrl;
  1180. if (phydev->link) {
  1181. lcl_adv = 0;
  1182. rmt_adv = 0;
  1183. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1184. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1185. else if (phydev->speed == SPEED_1000 ||
  1186. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1187. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1188. else
  1189. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1190. if (phydev->duplex == DUPLEX_HALF)
  1191. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1192. else {
  1193. lcl_adv = tg3_advert_flowctrl_1000T(
  1194. tp->link_config.flowctrl);
  1195. if (phydev->pause)
  1196. rmt_adv = LPA_PAUSE_CAP;
  1197. if (phydev->asym_pause)
  1198. rmt_adv |= LPA_PAUSE_ASYM;
  1199. }
  1200. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1201. } else
  1202. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1203. if (mac_mode != tp->mac_mode) {
  1204. tp->mac_mode = mac_mode;
  1205. tw32_f(MAC_MODE, tp->mac_mode);
  1206. udelay(40);
  1207. }
  1208. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1209. if (phydev->speed == SPEED_10)
  1210. tw32(MAC_MI_STAT,
  1211. MAC_MI_STAT_10MBPS_MODE |
  1212. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1213. else
  1214. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1215. }
  1216. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1217. tw32(MAC_TX_LENGTHS,
  1218. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1219. (6 << TX_LENGTHS_IPG_SHIFT) |
  1220. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1221. else
  1222. tw32(MAC_TX_LENGTHS,
  1223. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1224. (6 << TX_LENGTHS_IPG_SHIFT) |
  1225. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1226. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1227. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1228. phydev->speed != tp->link_config.active_speed ||
  1229. phydev->duplex != tp->link_config.active_duplex ||
  1230. oldflowctrl != tp->link_config.active_flowctrl)
  1231. linkmesg = 1;
  1232. tp->link_config.active_speed = phydev->speed;
  1233. tp->link_config.active_duplex = phydev->duplex;
  1234. spin_unlock_bh(&tp->lock);
  1235. if (linkmesg)
  1236. tg3_link_report(tp);
  1237. }
  1238. static int tg3_phy_init(struct tg3 *tp)
  1239. {
  1240. struct phy_device *phydev;
  1241. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1242. return 0;
  1243. /* Bring the PHY back to a known state. */
  1244. tg3_bmcr_reset(tp);
  1245. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1246. /* Attach the MAC to the PHY. */
  1247. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1248. phydev->dev_flags, phydev->interface);
  1249. if (IS_ERR(phydev)) {
  1250. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1251. return PTR_ERR(phydev);
  1252. }
  1253. /* Mask with MAC supported features. */
  1254. switch (phydev->interface) {
  1255. case PHY_INTERFACE_MODE_GMII:
  1256. case PHY_INTERFACE_MODE_RGMII:
  1257. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1258. phydev->supported &= (PHY_GBIT_FEATURES |
  1259. SUPPORTED_Pause |
  1260. SUPPORTED_Asym_Pause);
  1261. break;
  1262. }
  1263. /* fallthru */
  1264. case PHY_INTERFACE_MODE_MII:
  1265. phydev->supported &= (PHY_BASIC_FEATURES |
  1266. SUPPORTED_Pause |
  1267. SUPPORTED_Asym_Pause);
  1268. break;
  1269. default:
  1270. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1271. return -EINVAL;
  1272. }
  1273. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1274. phydev->advertising = phydev->supported;
  1275. return 0;
  1276. }
  1277. static void tg3_phy_start(struct tg3 *tp)
  1278. {
  1279. struct phy_device *phydev;
  1280. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1281. return;
  1282. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1283. if (tp->link_config.phy_is_low_power) {
  1284. tp->link_config.phy_is_low_power = 0;
  1285. phydev->speed = tp->link_config.orig_speed;
  1286. phydev->duplex = tp->link_config.orig_duplex;
  1287. phydev->autoneg = tp->link_config.orig_autoneg;
  1288. phydev->advertising = tp->link_config.orig_advertising;
  1289. }
  1290. phy_start(phydev);
  1291. phy_start_aneg(phydev);
  1292. }
  1293. static void tg3_phy_stop(struct tg3 *tp)
  1294. {
  1295. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1296. return;
  1297. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1298. }
  1299. static void tg3_phy_fini(struct tg3 *tp)
  1300. {
  1301. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1302. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1303. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1304. }
  1305. }
  1306. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1307. {
  1308. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1309. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1310. }
  1311. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1312. {
  1313. u32 phytest;
  1314. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1315. u32 phy;
  1316. tg3_writephy(tp, MII_TG3_FET_TEST,
  1317. phytest | MII_TG3_FET_SHADOW_EN);
  1318. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1319. if (enable)
  1320. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1321. else
  1322. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1323. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1324. }
  1325. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1326. }
  1327. }
  1328. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1329. {
  1330. u32 reg;
  1331. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1332. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1333. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1334. return;
  1335. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1336. tg3_phy_fet_toggle_apd(tp, enable);
  1337. return;
  1338. }
  1339. reg = MII_TG3_MISC_SHDW_WREN |
  1340. MII_TG3_MISC_SHDW_SCR5_SEL |
  1341. MII_TG3_MISC_SHDW_SCR5_LPED |
  1342. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1343. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1344. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1345. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1346. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1347. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1348. reg = MII_TG3_MISC_SHDW_WREN |
  1349. MII_TG3_MISC_SHDW_APD_SEL |
  1350. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1351. if (enable)
  1352. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1353. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1354. }
  1355. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1356. {
  1357. u32 phy;
  1358. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1359. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1360. return;
  1361. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1362. u32 ephy;
  1363. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1364. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1365. tg3_writephy(tp, MII_TG3_FET_TEST,
  1366. ephy | MII_TG3_FET_SHADOW_EN);
  1367. if (!tg3_readphy(tp, reg, &phy)) {
  1368. if (enable)
  1369. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1370. else
  1371. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1372. tg3_writephy(tp, reg, phy);
  1373. }
  1374. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1375. }
  1376. } else {
  1377. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1378. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1379. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1380. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1381. if (enable)
  1382. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1383. else
  1384. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1385. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1386. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1387. }
  1388. }
  1389. }
  1390. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1391. {
  1392. u32 val;
  1393. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1394. return;
  1395. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1396. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1397. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1398. (val | (1 << 15) | (1 << 4)));
  1399. }
  1400. static void tg3_phy_apply_otp(struct tg3 *tp)
  1401. {
  1402. u32 otp, phy;
  1403. if (!tp->phy_otp)
  1404. return;
  1405. otp = tp->phy_otp;
  1406. /* Enable SM_DSP clock and tx 6dB coding. */
  1407. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1408. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1409. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1410. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1411. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1412. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1413. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1414. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1415. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1416. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1417. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1418. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1419. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1420. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1421. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1422. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1423. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1424. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1425. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1426. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1427. /* Turn off SM_DSP clock. */
  1428. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1429. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1430. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1431. }
  1432. static int tg3_wait_macro_done(struct tg3 *tp)
  1433. {
  1434. int limit = 100;
  1435. while (limit--) {
  1436. u32 tmp32;
  1437. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1438. if ((tmp32 & 0x1000) == 0)
  1439. break;
  1440. }
  1441. }
  1442. if (limit < 0)
  1443. return -EBUSY;
  1444. return 0;
  1445. }
  1446. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1447. {
  1448. static const u32 test_pat[4][6] = {
  1449. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1450. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1451. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1452. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1453. };
  1454. int chan;
  1455. for (chan = 0; chan < 4; chan++) {
  1456. int i;
  1457. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1458. (chan * 0x2000) | 0x0200);
  1459. tg3_writephy(tp, 0x16, 0x0002);
  1460. for (i = 0; i < 6; i++)
  1461. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1462. test_pat[chan][i]);
  1463. tg3_writephy(tp, 0x16, 0x0202);
  1464. if (tg3_wait_macro_done(tp)) {
  1465. *resetp = 1;
  1466. return -EBUSY;
  1467. }
  1468. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1469. (chan * 0x2000) | 0x0200);
  1470. tg3_writephy(tp, 0x16, 0x0082);
  1471. if (tg3_wait_macro_done(tp)) {
  1472. *resetp = 1;
  1473. return -EBUSY;
  1474. }
  1475. tg3_writephy(tp, 0x16, 0x0802);
  1476. if (tg3_wait_macro_done(tp)) {
  1477. *resetp = 1;
  1478. return -EBUSY;
  1479. }
  1480. for (i = 0; i < 6; i += 2) {
  1481. u32 low, high;
  1482. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1483. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1484. tg3_wait_macro_done(tp)) {
  1485. *resetp = 1;
  1486. return -EBUSY;
  1487. }
  1488. low &= 0x7fff;
  1489. high &= 0x000f;
  1490. if (low != test_pat[chan][i] ||
  1491. high != test_pat[chan][i+1]) {
  1492. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1493. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1494. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1495. return -EBUSY;
  1496. }
  1497. }
  1498. }
  1499. return 0;
  1500. }
  1501. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1502. {
  1503. int chan;
  1504. for (chan = 0; chan < 4; chan++) {
  1505. int i;
  1506. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1507. (chan * 0x2000) | 0x0200);
  1508. tg3_writephy(tp, 0x16, 0x0002);
  1509. for (i = 0; i < 6; i++)
  1510. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1511. tg3_writephy(tp, 0x16, 0x0202);
  1512. if (tg3_wait_macro_done(tp))
  1513. return -EBUSY;
  1514. }
  1515. return 0;
  1516. }
  1517. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1518. {
  1519. u32 reg32, phy9_orig;
  1520. int retries, do_phy_reset, err;
  1521. retries = 10;
  1522. do_phy_reset = 1;
  1523. do {
  1524. if (do_phy_reset) {
  1525. err = tg3_bmcr_reset(tp);
  1526. if (err)
  1527. return err;
  1528. do_phy_reset = 0;
  1529. }
  1530. /* Disable transmitter and interrupt. */
  1531. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1532. continue;
  1533. reg32 |= 0x3000;
  1534. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1535. /* Set full-duplex, 1000 mbps. */
  1536. tg3_writephy(tp, MII_BMCR,
  1537. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1538. /* Set to master mode. */
  1539. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1540. continue;
  1541. tg3_writephy(tp, MII_TG3_CTRL,
  1542. (MII_TG3_CTRL_AS_MASTER |
  1543. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1544. /* Enable SM_DSP_CLOCK and 6dB. */
  1545. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1546. /* Block the PHY control access. */
  1547. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1548. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1549. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1550. if (!err)
  1551. break;
  1552. } while (--retries);
  1553. err = tg3_phy_reset_chanpat(tp);
  1554. if (err)
  1555. return err;
  1556. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1557. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1558. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1559. tg3_writephy(tp, 0x16, 0x0000);
  1560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1562. /* Set Extended packet length bit for jumbo frames */
  1563. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1564. } else {
  1565. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1566. }
  1567. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1568. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1569. reg32 &= ~0x3000;
  1570. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1571. } else if (!err)
  1572. err = -EBUSY;
  1573. return err;
  1574. }
  1575. /* This will reset the tigon3 PHY if there is no valid
  1576. * link unless the FORCE argument is non-zero.
  1577. */
  1578. static int tg3_phy_reset(struct tg3 *tp)
  1579. {
  1580. u32 cpmuctrl;
  1581. u32 phy_status;
  1582. int err;
  1583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1584. u32 val;
  1585. val = tr32(GRC_MISC_CFG);
  1586. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1587. udelay(40);
  1588. }
  1589. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1590. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1591. if (err != 0)
  1592. return -EBUSY;
  1593. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1594. netif_carrier_off(tp->dev);
  1595. tg3_link_report(tp);
  1596. }
  1597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1598. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1599. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1600. err = tg3_phy_reset_5703_4_5(tp);
  1601. if (err)
  1602. return err;
  1603. goto out;
  1604. }
  1605. cpmuctrl = 0;
  1606. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1607. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1608. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1609. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1610. tw32(TG3_CPMU_CTRL,
  1611. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1612. }
  1613. err = tg3_bmcr_reset(tp);
  1614. if (err)
  1615. return err;
  1616. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1617. u32 phy;
  1618. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1619. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1620. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1621. }
  1622. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1623. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1624. u32 val;
  1625. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1626. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1627. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1628. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1629. udelay(40);
  1630. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1631. }
  1632. }
  1633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  1634. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES))
  1635. return 0;
  1636. tg3_phy_apply_otp(tp);
  1637. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1638. tg3_phy_toggle_apd(tp, true);
  1639. else
  1640. tg3_phy_toggle_apd(tp, false);
  1641. out:
  1642. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1643. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1644. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1645. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1646. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1647. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1648. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1649. }
  1650. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1651. tg3_writephy(tp, 0x1c, 0x8d68);
  1652. tg3_writephy(tp, 0x1c, 0x8d68);
  1653. }
  1654. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1655. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1656. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1657. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1658. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1659. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1660. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1661. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1662. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1663. } else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1664. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1665. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1666. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1667. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1668. tg3_writephy(tp, MII_TG3_TEST1,
  1669. MII_TG3_TEST1_TRIM_EN | 0x4);
  1670. } else
  1671. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1672. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1673. }
  1674. /* Set Extended packet length bit (bit 14) on all chips that */
  1675. /* support jumbo frames */
  1676. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1677. /* Cannot do read-modify-write on 5401 */
  1678. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1679. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1680. u32 phy_reg;
  1681. /* Set bit 14 with read-modify-write to preserve other bits */
  1682. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1683. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1684. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1685. }
  1686. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1687. * jumbo frames transmission.
  1688. */
  1689. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1690. u32 phy_reg;
  1691. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1692. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1693. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1694. }
  1695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1696. /* adjust output voltage */
  1697. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1698. }
  1699. tg3_phy_toggle_automdix(tp, 1);
  1700. tg3_phy_set_wirespeed(tp);
  1701. return 0;
  1702. }
  1703. static void tg3_frob_aux_power(struct tg3 *tp)
  1704. {
  1705. struct tg3 *tp_peer = tp;
  1706. /* The GPIOs do something completely different on 57765. */
  1707. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0 ||
  1708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1709. return;
  1710. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1711. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1713. struct net_device *dev_peer;
  1714. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1715. /* remove_one() may have been run on the peer. */
  1716. if (!dev_peer)
  1717. tp_peer = tp;
  1718. else
  1719. tp_peer = netdev_priv(dev_peer);
  1720. }
  1721. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1722. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1723. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1724. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1725. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1726. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1727. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1728. (GRC_LCLCTRL_GPIO_OE0 |
  1729. GRC_LCLCTRL_GPIO_OE1 |
  1730. GRC_LCLCTRL_GPIO_OE2 |
  1731. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1732. GRC_LCLCTRL_GPIO_OUTPUT1),
  1733. 100);
  1734. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1735. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1736. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1737. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1738. GRC_LCLCTRL_GPIO_OE1 |
  1739. GRC_LCLCTRL_GPIO_OE2 |
  1740. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1741. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1742. tp->grc_local_ctrl;
  1743. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1744. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1745. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1746. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1747. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1748. } else {
  1749. u32 no_gpio2;
  1750. u32 grc_local_ctrl = 0;
  1751. if (tp_peer != tp &&
  1752. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1753. return;
  1754. /* Workaround to prevent overdrawing Amps. */
  1755. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1756. ASIC_REV_5714) {
  1757. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1758. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1759. grc_local_ctrl, 100);
  1760. }
  1761. /* On 5753 and variants, GPIO2 cannot be used. */
  1762. no_gpio2 = tp->nic_sram_data_cfg &
  1763. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1764. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1765. GRC_LCLCTRL_GPIO_OE1 |
  1766. GRC_LCLCTRL_GPIO_OE2 |
  1767. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1768. GRC_LCLCTRL_GPIO_OUTPUT2;
  1769. if (no_gpio2) {
  1770. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1771. GRC_LCLCTRL_GPIO_OUTPUT2);
  1772. }
  1773. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1774. grc_local_ctrl, 100);
  1775. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1776. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1777. grc_local_ctrl, 100);
  1778. if (!no_gpio2) {
  1779. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1780. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1781. grc_local_ctrl, 100);
  1782. }
  1783. }
  1784. } else {
  1785. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1786. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1787. if (tp_peer != tp &&
  1788. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1789. return;
  1790. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1791. (GRC_LCLCTRL_GPIO_OE1 |
  1792. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1793. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1794. GRC_LCLCTRL_GPIO_OE1, 100);
  1795. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1796. (GRC_LCLCTRL_GPIO_OE1 |
  1797. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1798. }
  1799. }
  1800. }
  1801. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1802. {
  1803. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1804. return 1;
  1805. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1806. if (speed != SPEED_10)
  1807. return 1;
  1808. } else if (speed == SPEED_10)
  1809. return 1;
  1810. return 0;
  1811. }
  1812. static int tg3_setup_phy(struct tg3 *, int);
  1813. #define RESET_KIND_SHUTDOWN 0
  1814. #define RESET_KIND_INIT 1
  1815. #define RESET_KIND_SUSPEND 2
  1816. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1817. static int tg3_halt_cpu(struct tg3 *, u32);
  1818. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1819. {
  1820. u32 val;
  1821. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1823. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1824. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1825. sg_dig_ctrl |=
  1826. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1827. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1828. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1829. }
  1830. return;
  1831. }
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1833. tg3_bmcr_reset(tp);
  1834. val = tr32(GRC_MISC_CFG);
  1835. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1836. udelay(40);
  1837. return;
  1838. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1839. u32 phytest;
  1840. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1841. u32 phy;
  1842. tg3_writephy(tp, MII_ADVERTISE, 0);
  1843. tg3_writephy(tp, MII_BMCR,
  1844. BMCR_ANENABLE | BMCR_ANRESTART);
  1845. tg3_writephy(tp, MII_TG3_FET_TEST,
  1846. phytest | MII_TG3_FET_SHADOW_EN);
  1847. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1848. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1849. tg3_writephy(tp,
  1850. MII_TG3_FET_SHDW_AUXMODE4,
  1851. phy);
  1852. }
  1853. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1854. }
  1855. return;
  1856. } else if (do_low_power) {
  1857. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1858. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1859. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1860. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1861. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1862. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1863. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1864. }
  1865. /* The PHY should not be powered down on some chips because
  1866. * of bugs.
  1867. */
  1868. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1869. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1870. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1871. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1872. return;
  1873. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1874. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1875. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1876. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1877. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1878. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1879. }
  1880. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1881. }
  1882. /* tp->lock is held. */
  1883. static int tg3_nvram_lock(struct tg3 *tp)
  1884. {
  1885. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1886. int i;
  1887. if (tp->nvram_lock_cnt == 0) {
  1888. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1889. for (i = 0; i < 8000; i++) {
  1890. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1891. break;
  1892. udelay(20);
  1893. }
  1894. if (i == 8000) {
  1895. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1896. return -ENODEV;
  1897. }
  1898. }
  1899. tp->nvram_lock_cnt++;
  1900. }
  1901. return 0;
  1902. }
  1903. /* tp->lock is held. */
  1904. static void tg3_nvram_unlock(struct tg3 *tp)
  1905. {
  1906. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1907. if (tp->nvram_lock_cnt > 0)
  1908. tp->nvram_lock_cnt--;
  1909. if (tp->nvram_lock_cnt == 0)
  1910. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1911. }
  1912. }
  1913. /* tp->lock is held. */
  1914. static void tg3_enable_nvram_access(struct tg3 *tp)
  1915. {
  1916. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1917. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1918. u32 nvaccess = tr32(NVRAM_ACCESS);
  1919. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1920. }
  1921. }
  1922. /* tp->lock is held. */
  1923. static void tg3_disable_nvram_access(struct tg3 *tp)
  1924. {
  1925. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1926. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM)) {
  1927. u32 nvaccess = tr32(NVRAM_ACCESS);
  1928. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1929. }
  1930. }
  1931. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1932. u32 offset, u32 *val)
  1933. {
  1934. u32 tmp;
  1935. int i;
  1936. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1937. return -EINVAL;
  1938. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1939. EEPROM_ADDR_DEVID_MASK |
  1940. EEPROM_ADDR_READ);
  1941. tw32(GRC_EEPROM_ADDR,
  1942. tmp |
  1943. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1944. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1945. EEPROM_ADDR_ADDR_MASK) |
  1946. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1947. for (i = 0; i < 1000; i++) {
  1948. tmp = tr32(GRC_EEPROM_ADDR);
  1949. if (tmp & EEPROM_ADDR_COMPLETE)
  1950. break;
  1951. msleep(1);
  1952. }
  1953. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1954. return -EBUSY;
  1955. tmp = tr32(GRC_EEPROM_DATA);
  1956. /*
  1957. * The data will always be opposite the native endian
  1958. * format. Perform a blind byteswap to compensate.
  1959. */
  1960. *val = swab32(tmp);
  1961. return 0;
  1962. }
  1963. #define NVRAM_CMD_TIMEOUT 10000
  1964. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1965. {
  1966. int i;
  1967. tw32(NVRAM_CMD, nvram_cmd);
  1968. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1969. udelay(10);
  1970. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1971. udelay(10);
  1972. break;
  1973. }
  1974. }
  1975. if (i == NVRAM_CMD_TIMEOUT)
  1976. return -EBUSY;
  1977. return 0;
  1978. }
  1979. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1980. {
  1981. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1982. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1983. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1984. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1985. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1986. addr = ((addr / tp->nvram_pagesize) <<
  1987. ATMEL_AT45DB0X1B_PAGE_POS) +
  1988. (addr % tp->nvram_pagesize);
  1989. return addr;
  1990. }
  1991. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1992. {
  1993. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1994. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1995. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1996. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1997. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1998. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1999. tp->nvram_pagesize) +
  2000. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2001. return addr;
  2002. }
  2003. /* NOTE: Data read in from NVRAM is byteswapped according to
  2004. * the byteswapping settings for all other register accesses.
  2005. * tg3 devices are BE devices, so on a BE machine, the data
  2006. * returned will be exactly as it is seen in NVRAM. On a LE
  2007. * machine, the 32-bit value will be byteswapped.
  2008. */
  2009. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2010. {
  2011. int ret;
  2012. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  2013. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2014. offset = tg3_nvram_phys_addr(tp, offset);
  2015. if (offset > NVRAM_ADDR_MSK)
  2016. return -EINVAL;
  2017. ret = tg3_nvram_lock(tp);
  2018. if (ret)
  2019. return ret;
  2020. tg3_enable_nvram_access(tp);
  2021. tw32(NVRAM_ADDR, offset);
  2022. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2023. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2024. if (ret == 0)
  2025. *val = tr32(NVRAM_RDDATA);
  2026. tg3_disable_nvram_access(tp);
  2027. tg3_nvram_unlock(tp);
  2028. return ret;
  2029. }
  2030. /* Ensures NVRAM data is in bytestream format. */
  2031. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2032. {
  2033. u32 v;
  2034. int res = tg3_nvram_read(tp, offset, &v);
  2035. if (!res)
  2036. *val = cpu_to_be32(v);
  2037. return res;
  2038. }
  2039. /* tp->lock is held. */
  2040. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2041. {
  2042. u32 addr_high, addr_low;
  2043. int i;
  2044. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2045. tp->dev->dev_addr[1]);
  2046. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2047. (tp->dev->dev_addr[3] << 16) |
  2048. (tp->dev->dev_addr[4] << 8) |
  2049. (tp->dev->dev_addr[5] << 0));
  2050. for (i = 0; i < 4; i++) {
  2051. if (i == 1 && skip_mac_1)
  2052. continue;
  2053. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2054. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2055. }
  2056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2058. for (i = 0; i < 12; i++) {
  2059. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2060. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2061. }
  2062. }
  2063. addr_high = (tp->dev->dev_addr[0] +
  2064. tp->dev->dev_addr[1] +
  2065. tp->dev->dev_addr[2] +
  2066. tp->dev->dev_addr[3] +
  2067. tp->dev->dev_addr[4] +
  2068. tp->dev->dev_addr[5]) &
  2069. TX_BACKOFF_SEED_MASK;
  2070. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2071. }
  2072. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2073. {
  2074. u32 misc_host_ctrl;
  2075. bool device_should_wake, do_low_power;
  2076. /* Make sure register accesses (indirect or otherwise)
  2077. * will function correctly.
  2078. */
  2079. pci_write_config_dword(tp->pdev,
  2080. TG3PCI_MISC_HOST_CTRL,
  2081. tp->misc_host_ctrl);
  2082. switch (state) {
  2083. case PCI_D0:
  2084. pci_enable_wake(tp->pdev, state, false);
  2085. pci_set_power_state(tp->pdev, PCI_D0);
  2086. /* Switch out of Vaux if it is a NIC */
  2087. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2088. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2089. return 0;
  2090. case PCI_D1:
  2091. case PCI_D2:
  2092. case PCI_D3hot:
  2093. break;
  2094. default:
  2095. netdev_err(tp->dev, "Invalid power state (D%d) requested\n",
  2096. state);
  2097. return -EINVAL;
  2098. }
  2099. /* Restore the CLKREQ setting. */
  2100. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2101. u16 lnkctl;
  2102. pci_read_config_word(tp->pdev,
  2103. tp->pcie_cap + PCI_EXP_LNKCTL,
  2104. &lnkctl);
  2105. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2106. pci_write_config_word(tp->pdev,
  2107. tp->pcie_cap + PCI_EXP_LNKCTL,
  2108. lnkctl);
  2109. }
  2110. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2111. tw32(TG3PCI_MISC_HOST_CTRL,
  2112. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2113. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2114. device_may_wakeup(&tp->pdev->dev) &&
  2115. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2116. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2117. do_low_power = false;
  2118. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2119. !tp->link_config.phy_is_low_power) {
  2120. struct phy_device *phydev;
  2121. u32 phyid, advertising;
  2122. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2123. tp->link_config.phy_is_low_power = 1;
  2124. tp->link_config.orig_speed = phydev->speed;
  2125. tp->link_config.orig_duplex = phydev->duplex;
  2126. tp->link_config.orig_autoneg = phydev->autoneg;
  2127. tp->link_config.orig_advertising = phydev->advertising;
  2128. advertising = ADVERTISED_TP |
  2129. ADVERTISED_Pause |
  2130. ADVERTISED_Autoneg |
  2131. ADVERTISED_10baseT_Half;
  2132. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2133. device_should_wake) {
  2134. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2135. advertising |=
  2136. ADVERTISED_100baseT_Half |
  2137. ADVERTISED_100baseT_Full |
  2138. ADVERTISED_10baseT_Full;
  2139. else
  2140. advertising |= ADVERTISED_10baseT_Full;
  2141. }
  2142. phydev->advertising = advertising;
  2143. phy_start_aneg(phydev);
  2144. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2145. if (phyid != PHY_ID_BCMAC131) {
  2146. phyid &= PHY_BCM_OUI_MASK;
  2147. if (phyid == PHY_BCM_OUI_1 ||
  2148. phyid == PHY_BCM_OUI_2 ||
  2149. phyid == PHY_BCM_OUI_3)
  2150. do_low_power = true;
  2151. }
  2152. }
  2153. } else {
  2154. do_low_power = true;
  2155. if (tp->link_config.phy_is_low_power == 0) {
  2156. tp->link_config.phy_is_low_power = 1;
  2157. tp->link_config.orig_speed = tp->link_config.speed;
  2158. tp->link_config.orig_duplex = tp->link_config.duplex;
  2159. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2160. }
  2161. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2162. tp->link_config.speed = SPEED_10;
  2163. tp->link_config.duplex = DUPLEX_HALF;
  2164. tp->link_config.autoneg = AUTONEG_ENABLE;
  2165. tg3_setup_phy(tp, 0);
  2166. }
  2167. }
  2168. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2169. u32 val;
  2170. val = tr32(GRC_VCPU_EXT_CTRL);
  2171. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2172. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2173. int i;
  2174. u32 val;
  2175. for (i = 0; i < 200; i++) {
  2176. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2177. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2178. break;
  2179. msleep(1);
  2180. }
  2181. }
  2182. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2183. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2184. WOL_DRV_STATE_SHUTDOWN |
  2185. WOL_DRV_WOL |
  2186. WOL_SET_MAGIC_PKT);
  2187. if (device_should_wake) {
  2188. u32 mac_mode;
  2189. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2190. if (do_low_power) {
  2191. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2192. udelay(40);
  2193. }
  2194. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2195. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2196. else
  2197. mac_mode = MAC_MODE_PORT_MODE_MII;
  2198. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2199. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2200. ASIC_REV_5700) {
  2201. u32 speed = (tp->tg3_flags &
  2202. TG3_FLAG_WOL_SPEED_100MB) ?
  2203. SPEED_100 : SPEED_10;
  2204. if (tg3_5700_link_polarity(tp, speed))
  2205. mac_mode |= MAC_MODE_LINK_POLARITY;
  2206. else
  2207. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2208. }
  2209. } else {
  2210. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2211. }
  2212. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2213. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2214. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2215. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2216. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2217. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2218. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2219. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2220. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2221. mac_mode |= tp->mac_mode &
  2222. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2223. if (mac_mode & MAC_MODE_APE_TX_EN)
  2224. mac_mode |= MAC_MODE_TDE_ENABLE;
  2225. }
  2226. tw32_f(MAC_MODE, mac_mode);
  2227. udelay(100);
  2228. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2229. udelay(10);
  2230. }
  2231. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2232. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2233. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2234. u32 base_val;
  2235. base_val = tp->pci_clock_ctrl;
  2236. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2237. CLOCK_CTRL_TXCLK_DISABLE);
  2238. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2239. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2240. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2241. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2242. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2243. /* do nothing */
  2244. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2245. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2246. u32 newbits1, newbits2;
  2247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2249. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2250. CLOCK_CTRL_TXCLK_DISABLE |
  2251. CLOCK_CTRL_ALTCLK);
  2252. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2253. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2254. newbits1 = CLOCK_CTRL_625_CORE;
  2255. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2256. } else {
  2257. newbits1 = CLOCK_CTRL_ALTCLK;
  2258. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2259. }
  2260. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2261. 40);
  2262. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2263. 40);
  2264. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2265. u32 newbits3;
  2266. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2268. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2269. CLOCK_CTRL_TXCLK_DISABLE |
  2270. CLOCK_CTRL_44MHZ_CORE);
  2271. } else {
  2272. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2273. }
  2274. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2275. tp->pci_clock_ctrl | newbits3, 40);
  2276. }
  2277. }
  2278. if (!(device_should_wake) &&
  2279. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2280. tg3_power_down_phy(tp, do_low_power);
  2281. tg3_frob_aux_power(tp);
  2282. /* Workaround for unstable PLL clock */
  2283. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2284. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2285. u32 val = tr32(0x7d00);
  2286. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2287. tw32(0x7d00, val);
  2288. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2289. int err;
  2290. err = tg3_nvram_lock(tp);
  2291. tg3_halt_cpu(tp, RX_CPU_BASE);
  2292. if (!err)
  2293. tg3_nvram_unlock(tp);
  2294. }
  2295. }
  2296. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2297. if (device_should_wake)
  2298. pci_enable_wake(tp->pdev, state, true);
  2299. /* Finally, set the new power state. */
  2300. pci_set_power_state(tp->pdev, state);
  2301. return 0;
  2302. }
  2303. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2304. {
  2305. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2306. case MII_TG3_AUX_STAT_10HALF:
  2307. *speed = SPEED_10;
  2308. *duplex = DUPLEX_HALF;
  2309. break;
  2310. case MII_TG3_AUX_STAT_10FULL:
  2311. *speed = SPEED_10;
  2312. *duplex = DUPLEX_FULL;
  2313. break;
  2314. case MII_TG3_AUX_STAT_100HALF:
  2315. *speed = SPEED_100;
  2316. *duplex = DUPLEX_HALF;
  2317. break;
  2318. case MII_TG3_AUX_STAT_100FULL:
  2319. *speed = SPEED_100;
  2320. *duplex = DUPLEX_FULL;
  2321. break;
  2322. case MII_TG3_AUX_STAT_1000HALF:
  2323. *speed = SPEED_1000;
  2324. *duplex = DUPLEX_HALF;
  2325. break;
  2326. case MII_TG3_AUX_STAT_1000FULL:
  2327. *speed = SPEED_1000;
  2328. *duplex = DUPLEX_FULL;
  2329. break;
  2330. default:
  2331. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2332. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2333. SPEED_10;
  2334. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2335. DUPLEX_HALF;
  2336. break;
  2337. }
  2338. *speed = SPEED_INVALID;
  2339. *duplex = DUPLEX_INVALID;
  2340. break;
  2341. }
  2342. }
  2343. static void tg3_phy_copper_begin(struct tg3 *tp)
  2344. {
  2345. u32 new_adv;
  2346. int i;
  2347. if (tp->link_config.phy_is_low_power) {
  2348. /* Entering low power mode. Disable gigabit and
  2349. * 100baseT advertisements.
  2350. */
  2351. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2352. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2353. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2354. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2355. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2356. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2357. } else if (tp->link_config.speed == SPEED_INVALID) {
  2358. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2359. tp->link_config.advertising &=
  2360. ~(ADVERTISED_1000baseT_Half |
  2361. ADVERTISED_1000baseT_Full);
  2362. new_adv = ADVERTISE_CSMA;
  2363. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2364. new_adv |= ADVERTISE_10HALF;
  2365. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2366. new_adv |= ADVERTISE_10FULL;
  2367. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2368. new_adv |= ADVERTISE_100HALF;
  2369. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2370. new_adv |= ADVERTISE_100FULL;
  2371. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2372. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2373. if (tp->link_config.advertising &
  2374. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2375. new_adv = 0;
  2376. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2377. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2378. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2379. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2380. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2381. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2382. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2383. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2384. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2385. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2386. } else {
  2387. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2388. }
  2389. } else {
  2390. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2391. new_adv |= ADVERTISE_CSMA;
  2392. /* Asking for a specific link mode. */
  2393. if (tp->link_config.speed == SPEED_1000) {
  2394. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2395. if (tp->link_config.duplex == DUPLEX_FULL)
  2396. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2397. else
  2398. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2399. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2400. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2401. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2402. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2403. } else {
  2404. if (tp->link_config.speed == SPEED_100) {
  2405. if (tp->link_config.duplex == DUPLEX_FULL)
  2406. new_adv |= ADVERTISE_100FULL;
  2407. else
  2408. new_adv |= ADVERTISE_100HALF;
  2409. } else {
  2410. if (tp->link_config.duplex == DUPLEX_FULL)
  2411. new_adv |= ADVERTISE_10FULL;
  2412. else
  2413. new_adv |= ADVERTISE_10HALF;
  2414. }
  2415. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2416. new_adv = 0;
  2417. }
  2418. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2419. }
  2420. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2421. tp->link_config.speed != SPEED_INVALID) {
  2422. u32 bmcr, orig_bmcr;
  2423. tp->link_config.active_speed = tp->link_config.speed;
  2424. tp->link_config.active_duplex = tp->link_config.duplex;
  2425. bmcr = 0;
  2426. switch (tp->link_config.speed) {
  2427. default:
  2428. case SPEED_10:
  2429. break;
  2430. case SPEED_100:
  2431. bmcr |= BMCR_SPEED100;
  2432. break;
  2433. case SPEED_1000:
  2434. bmcr |= TG3_BMCR_SPEED1000;
  2435. break;
  2436. }
  2437. if (tp->link_config.duplex == DUPLEX_FULL)
  2438. bmcr |= BMCR_FULLDPLX;
  2439. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2440. (bmcr != orig_bmcr)) {
  2441. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2442. for (i = 0; i < 1500; i++) {
  2443. u32 tmp;
  2444. udelay(10);
  2445. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2446. tg3_readphy(tp, MII_BMSR, &tmp))
  2447. continue;
  2448. if (!(tmp & BMSR_LSTATUS)) {
  2449. udelay(40);
  2450. break;
  2451. }
  2452. }
  2453. tg3_writephy(tp, MII_BMCR, bmcr);
  2454. udelay(40);
  2455. }
  2456. } else {
  2457. tg3_writephy(tp, MII_BMCR,
  2458. BMCR_ANENABLE | BMCR_ANRESTART);
  2459. }
  2460. }
  2461. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2462. {
  2463. int err;
  2464. /* Turn off tap power management. */
  2465. /* Set Extended packet length bit */
  2466. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2467. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2468. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2469. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2470. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2471. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2472. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2473. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2474. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2475. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2476. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2477. udelay(40);
  2478. return err;
  2479. }
  2480. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2481. {
  2482. u32 adv_reg, all_mask = 0;
  2483. if (mask & ADVERTISED_10baseT_Half)
  2484. all_mask |= ADVERTISE_10HALF;
  2485. if (mask & ADVERTISED_10baseT_Full)
  2486. all_mask |= ADVERTISE_10FULL;
  2487. if (mask & ADVERTISED_100baseT_Half)
  2488. all_mask |= ADVERTISE_100HALF;
  2489. if (mask & ADVERTISED_100baseT_Full)
  2490. all_mask |= ADVERTISE_100FULL;
  2491. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2492. return 0;
  2493. if ((adv_reg & all_mask) != all_mask)
  2494. return 0;
  2495. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2496. u32 tg3_ctrl;
  2497. all_mask = 0;
  2498. if (mask & ADVERTISED_1000baseT_Half)
  2499. all_mask |= ADVERTISE_1000HALF;
  2500. if (mask & ADVERTISED_1000baseT_Full)
  2501. all_mask |= ADVERTISE_1000FULL;
  2502. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2503. return 0;
  2504. if ((tg3_ctrl & all_mask) != all_mask)
  2505. return 0;
  2506. }
  2507. return 1;
  2508. }
  2509. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2510. {
  2511. u32 curadv, reqadv;
  2512. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2513. return 1;
  2514. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2515. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2516. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2517. if (curadv != reqadv)
  2518. return 0;
  2519. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2520. tg3_readphy(tp, MII_LPA, rmtadv);
  2521. } else {
  2522. /* Reprogram the advertisement register, even if it
  2523. * does not affect the current link. If the link
  2524. * gets renegotiated in the future, we can save an
  2525. * additional renegotiation cycle by advertising
  2526. * it correctly in the first place.
  2527. */
  2528. if (curadv != reqadv) {
  2529. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2530. ADVERTISE_PAUSE_ASYM);
  2531. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2532. }
  2533. }
  2534. return 1;
  2535. }
  2536. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2537. {
  2538. int current_link_up;
  2539. u32 bmsr, dummy;
  2540. u32 lcl_adv, rmt_adv;
  2541. u16 current_speed;
  2542. u8 current_duplex;
  2543. int i, err;
  2544. tw32(MAC_EVENT, 0);
  2545. tw32_f(MAC_STATUS,
  2546. (MAC_STATUS_SYNC_CHANGED |
  2547. MAC_STATUS_CFG_CHANGED |
  2548. MAC_STATUS_MI_COMPLETION |
  2549. MAC_STATUS_LNKSTATE_CHANGED));
  2550. udelay(40);
  2551. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2552. tw32_f(MAC_MI_MODE,
  2553. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2554. udelay(80);
  2555. }
  2556. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2557. /* Some third-party PHYs need to be reset on link going
  2558. * down.
  2559. */
  2560. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2561. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2563. netif_carrier_ok(tp->dev)) {
  2564. tg3_readphy(tp, MII_BMSR, &bmsr);
  2565. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2566. !(bmsr & BMSR_LSTATUS))
  2567. force_reset = 1;
  2568. }
  2569. if (force_reset)
  2570. tg3_phy_reset(tp);
  2571. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2572. tg3_readphy(tp, MII_BMSR, &bmsr);
  2573. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2574. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2575. bmsr = 0;
  2576. if (!(bmsr & BMSR_LSTATUS)) {
  2577. err = tg3_init_5401phy_dsp(tp);
  2578. if (err)
  2579. return err;
  2580. tg3_readphy(tp, MII_BMSR, &bmsr);
  2581. for (i = 0; i < 1000; i++) {
  2582. udelay(10);
  2583. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2584. (bmsr & BMSR_LSTATUS)) {
  2585. udelay(40);
  2586. break;
  2587. }
  2588. }
  2589. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2590. TG3_PHY_REV_BCM5401_B0 &&
  2591. !(bmsr & BMSR_LSTATUS) &&
  2592. tp->link_config.active_speed == SPEED_1000) {
  2593. err = tg3_phy_reset(tp);
  2594. if (!err)
  2595. err = tg3_init_5401phy_dsp(tp);
  2596. if (err)
  2597. return err;
  2598. }
  2599. }
  2600. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2601. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2602. /* 5701 {A0,B0} CRC bug workaround */
  2603. tg3_writephy(tp, 0x15, 0x0a75);
  2604. tg3_writephy(tp, 0x1c, 0x8c68);
  2605. tg3_writephy(tp, 0x1c, 0x8d68);
  2606. tg3_writephy(tp, 0x1c, 0x8c68);
  2607. }
  2608. /* Clear pending interrupts... */
  2609. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2610. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2611. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2612. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2613. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2614. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2615. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2616. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2617. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2618. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2619. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2620. else
  2621. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2622. }
  2623. current_link_up = 0;
  2624. current_speed = SPEED_INVALID;
  2625. current_duplex = DUPLEX_INVALID;
  2626. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2627. u32 val;
  2628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2629. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2630. if (!(val & (1 << 10))) {
  2631. val |= (1 << 10);
  2632. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2633. goto relink;
  2634. }
  2635. }
  2636. bmsr = 0;
  2637. for (i = 0; i < 100; i++) {
  2638. tg3_readphy(tp, MII_BMSR, &bmsr);
  2639. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2640. (bmsr & BMSR_LSTATUS))
  2641. break;
  2642. udelay(40);
  2643. }
  2644. if (bmsr & BMSR_LSTATUS) {
  2645. u32 aux_stat, bmcr;
  2646. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2647. for (i = 0; i < 2000; i++) {
  2648. udelay(10);
  2649. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2650. aux_stat)
  2651. break;
  2652. }
  2653. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2654. &current_speed,
  2655. &current_duplex);
  2656. bmcr = 0;
  2657. for (i = 0; i < 200; i++) {
  2658. tg3_readphy(tp, MII_BMCR, &bmcr);
  2659. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2660. continue;
  2661. if (bmcr && bmcr != 0x7fff)
  2662. break;
  2663. udelay(10);
  2664. }
  2665. lcl_adv = 0;
  2666. rmt_adv = 0;
  2667. tp->link_config.active_speed = current_speed;
  2668. tp->link_config.active_duplex = current_duplex;
  2669. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2670. if ((bmcr & BMCR_ANENABLE) &&
  2671. tg3_copper_is_advertising_all(tp,
  2672. tp->link_config.advertising)) {
  2673. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2674. &rmt_adv))
  2675. current_link_up = 1;
  2676. }
  2677. } else {
  2678. if (!(bmcr & BMCR_ANENABLE) &&
  2679. tp->link_config.speed == current_speed &&
  2680. tp->link_config.duplex == current_duplex &&
  2681. tp->link_config.flowctrl ==
  2682. tp->link_config.active_flowctrl) {
  2683. current_link_up = 1;
  2684. }
  2685. }
  2686. if (current_link_up == 1 &&
  2687. tp->link_config.active_duplex == DUPLEX_FULL)
  2688. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2689. }
  2690. relink:
  2691. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2692. u32 tmp;
  2693. tg3_phy_copper_begin(tp);
  2694. tg3_readphy(tp, MII_BMSR, &tmp);
  2695. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2696. (tmp & BMSR_LSTATUS))
  2697. current_link_up = 1;
  2698. }
  2699. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2700. if (current_link_up == 1) {
  2701. if (tp->link_config.active_speed == SPEED_100 ||
  2702. tp->link_config.active_speed == SPEED_10)
  2703. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2704. else
  2705. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2706. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2707. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2708. else
  2709. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2710. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2711. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2712. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2713. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2714. if (current_link_up == 1 &&
  2715. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2716. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2717. else
  2718. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2719. }
  2720. /* ??? Without this setting Netgear GA302T PHY does not
  2721. * ??? send/receive packets...
  2722. */
  2723. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2724. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2725. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2726. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2727. udelay(80);
  2728. }
  2729. tw32_f(MAC_MODE, tp->mac_mode);
  2730. udelay(40);
  2731. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2732. /* Polled via timer. */
  2733. tw32_f(MAC_EVENT, 0);
  2734. } else {
  2735. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2736. }
  2737. udelay(40);
  2738. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2739. current_link_up == 1 &&
  2740. tp->link_config.active_speed == SPEED_1000 &&
  2741. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2742. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2743. udelay(120);
  2744. tw32_f(MAC_STATUS,
  2745. (MAC_STATUS_SYNC_CHANGED |
  2746. MAC_STATUS_CFG_CHANGED));
  2747. udelay(40);
  2748. tg3_write_mem(tp,
  2749. NIC_SRAM_FIRMWARE_MBOX,
  2750. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2751. }
  2752. /* Prevent send BD corruption. */
  2753. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2754. u16 oldlnkctl, newlnkctl;
  2755. pci_read_config_word(tp->pdev,
  2756. tp->pcie_cap + PCI_EXP_LNKCTL,
  2757. &oldlnkctl);
  2758. if (tp->link_config.active_speed == SPEED_100 ||
  2759. tp->link_config.active_speed == SPEED_10)
  2760. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2761. else
  2762. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2763. if (newlnkctl != oldlnkctl)
  2764. pci_write_config_word(tp->pdev,
  2765. tp->pcie_cap + PCI_EXP_LNKCTL,
  2766. newlnkctl);
  2767. }
  2768. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2769. if (current_link_up)
  2770. netif_carrier_on(tp->dev);
  2771. else
  2772. netif_carrier_off(tp->dev);
  2773. tg3_link_report(tp);
  2774. }
  2775. return 0;
  2776. }
  2777. struct tg3_fiber_aneginfo {
  2778. int state;
  2779. #define ANEG_STATE_UNKNOWN 0
  2780. #define ANEG_STATE_AN_ENABLE 1
  2781. #define ANEG_STATE_RESTART_INIT 2
  2782. #define ANEG_STATE_RESTART 3
  2783. #define ANEG_STATE_DISABLE_LINK_OK 4
  2784. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2785. #define ANEG_STATE_ABILITY_DETECT 6
  2786. #define ANEG_STATE_ACK_DETECT_INIT 7
  2787. #define ANEG_STATE_ACK_DETECT 8
  2788. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2789. #define ANEG_STATE_COMPLETE_ACK 10
  2790. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2791. #define ANEG_STATE_IDLE_DETECT 12
  2792. #define ANEG_STATE_LINK_OK 13
  2793. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2794. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2795. u32 flags;
  2796. #define MR_AN_ENABLE 0x00000001
  2797. #define MR_RESTART_AN 0x00000002
  2798. #define MR_AN_COMPLETE 0x00000004
  2799. #define MR_PAGE_RX 0x00000008
  2800. #define MR_NP_LOADED 0x00000010
  2801. #define MR_TOGGLE_TX 0x00000020
  2802. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2803. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2804. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2805. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2806. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2807. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2808. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2809. #define MR_TOGGLE_RX 0x00002000
  2810. #define MR_NP_RX 0x00004000
  2811. #define MR_LINK_OK 0x80000000
  2812. unsigned long link_time, cur_time;
  2813. u32 ability_match_cfg;
  2814. int ability_match_count;
  2815. char ability_match, idle_match, ack_match;
  2816. u32 txconfig, rxconfig;
  2817. #define ANEG_CFG_NP 0x00000080
  2818. #define ANEG_CFG_ACK 0x00000040
  2819. #define ANEG_CFG_RF2 0x00000020
  2820. #define ANEG_CFG_RF1 0x00000010
  2821. #define ANEG_CFG_PS2 0x00000001
  2822. #define ANEG_CFG_PS1 0x00008000
  2823. #define ANEG_CFG_HD 0x00004000
  2824. #define ANEG_CFG_FD 0x00002000
  2825. #define ANEG_CFG_INVAL 0x00001f06
  2826. };
  2827. #define ANEG_OK 0
  2828. #define ANEG_DONE 1
  2829. #define ANEG_TIMER_ENAB 2
  2830. #define ANEG_FAILED -1
  2831. #define ANEG_STATE_SETTLE_TIME 10000
  2832. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2833. struct tg3_fiber_aneginfo *ap)
  2834. {
  2835. u16 flowctrl;
  2836. unsigned long delta;
  2837. u32 rx_cfg_reg;
  2838. int ret;
  2839. if (ap->state == ANEG_STATE_UNKNOWN) {
  2840. ap->rxconfig = 0;
  2841. ap->link_time = 0;
  2842. ap->cur_time = 0;
  2843. ap->ability_match_cfg = 0;
  2844. ap->ability_match_count = 0;
  2845. ap->ability_match = 0;
  2846. ap->idle_match = 0;
  2847. ap->ack_match = 0;
  2848. }
  2849. ap->cur_time++;
  2850. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2851. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2852. if (rx_cfg_reg != ap->ability_match_cfg) {
  2853. ap->ability_match_cfg = rx_cfg_reg;
  2854. ap->ability_match = 0;
  2855. ap->ability_match_count = 0;
  2856. } else {
  2857. if (++ap->ability_match_count > 1) {
  2858. ap->ability_match = 1;
  2859. ap->ability_match_cfg = rx_cfg_reg;
  2860. }
  2861. }
  2862. if (rx_cfg_reg & ANEG_CFG_ACK)
  2863. ap->ack_match = 1;
  2864. else
  2865. ap->ack_match = 0;
  2866. ap->idle_match = 0;
  2867. } else {
  2868. ap->idle_match = 1;
  2869. ap->ability_match_cfg = 0;
  2870. ap->ability_match_count = 0;
  2871. ap->ability_match = 0;
  2872. ap->ack_match = 0;
  2873. rx_cfg_reg = 0;
  2874. }
  2875. ap->rxconfig = rx_cfg_reg;
  2876. ret = ANEG_OK;
  2877. switch (ap->state) {
  2878. case ANEG_STATE_UNKNOWN:
  2879. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2880. ap->state = ANEG_STATE_AN_ENABLE;
  2881. /* fallthru */
  2882. case ANEG_STATE_AN_ENABLE:
  2883. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2884. if (ap->flags & MR_AN_ENABLE) {
  2885. ap->link_time = 0;
  2886. ap->cur_time = 0;
  2887. ap->ability_match_cfg = 0;
  2888. ap->ability_match_count = 0;
  2889. ap->ability_match = 0;
  2890. ap->idle_match = 0;
  2891. ap->ack_match = 0;
  2892. ap->state = ANEG_STATE_RESTART_INIT;
  2893. } else {
  2894. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2895. }
  2896. break;
  2897. case ANEG_STATE_RESTART_INIT:
  2898. ap->link_time = ap->cur_time;
  2899. ap->flags &= ~(MR_NP_LOADED);
  2900. ap->txconfig = 0;
  2901. tw32(MAC_TX_AUTO_NEG, 0);
  2902. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2903. tw32_f(MAC_MODE, tp->mac_mode);
  2904. udelay(40);
  2905. ret = ANEG_TIMER_ENAB;
  2906. ap->state = ANEG_STATE_RESTART;
  2907. /* fallthru */
  2908. case ANEG_STATE_RESTART:
  2909. delta = ap->cur_time - ap->link_time;
  2910. if (delta > ANEG_STATE_SETTLE_TIME)
  2911. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2912. else
  2913. ret = ANEG_TIMER_ENAB;
  2914. break;
  2915. case ANEG_STATE_DISABLE_LINK_OK:
  2916. ret = ANEG_DONE;
  2917. break;
  2918. case ANEG_STATE_ABILITY_DETECT_INIT:
  2919. ap->flags &= ~(MR_TOGGLE_TX);
  2920. ap->txconfig = ANEG_CFG_FD;
  2921. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2922. if (flowctrl & ADVERTISE_1000XPAUSE)
  2923. ap->txconfig |= ANEG_CFG_PS1;
  2924. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2925. ap->txconfig |= ANEG_CFG_PS2;
  2926. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2927. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2928. tw32_f(MAC_MODE, tp->mac_mode);
  2929. udelay(40);
  2930. ap->state = ANEG_STATE_ABILITY_DETECT;
  2931. break;
  2932. case ANEG_STATE_ABILITY_DETECT:
  2933. if (ap->ability_match != 0 && ap->rxconfig != 0)
  2934. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2935. break;
  2936. case ANEG_STATE_ACK_DETECT_INIT:
  2937. ap->txconfig |= ANEG_CFG_ACK;
  2938. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2939. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2940. tw32_f(MAC_MODE, tp->mac_mode);
  2941. udelay(40);
  2942. ap->state = ANEG_STATE_ACK_DETECT;
  2943. /* fallthru */
  2944. case ANEG_STATE_ACK_DETECT:
  2945. if (ap->ack_match != 0) {
  2946. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2947. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2948. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2949. } else {
  2950. ap->state = ANEG_STATE_AN_ENABLE;
  2951. }
  2952. } else if (ap->ability_match != 0 &&
  2953. ap->rxconfig == 0) {
  2954. ap->state = ANEG_STATE_AN_ENABLE;
  2955. }
  2956. break;
  2957. case ANEG_STATE_COMPLETE_ACK_INIT:
  2958. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2959. ret = ANEG_FAILED;
  2960. break;
  2961. }
  2962. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2963. MR_LP_ADV_HALF_DUPLEX |
  2964. MR_LP_ADV_SYM_PAUSE |
  2965. MR_LP_ADV_ASYM_PAUSE |
  2966. MR_LP_ADV_REMOTE_FAULT1 |
  2967. MR_LP_ADV_REMOTE_FAULT2 |
  2968. MR_LP_ADV_NEXT_PAGE |
  2969. MR_TOGGLE_RX |
  2970. MR_NP_RX);
  2971. if (ap->rxconfig & ANEG_CFG_FD)
  2972. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2973. if (ap->rxconfig & ANEG_CFG_HD)
  2974. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2975. if (ap->rxconfig & ANEG_CFG_PS1)
  2976. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2977. if (ap->rxconfig & ANEG_CFG_PS2)
  2978. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2979. if (ap->rxconfig & ANEG_CFG_RF1)
  2980. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2981. if (ap->rxconfig & ANEG_CFG_RF2)
  2982. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2983. if (ap->rxconfig & ANEG_CFG_NP)
  2984. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2985. ap->link_time = ap->cur_time;
  2986. ap->flags ^= (MR_TOGGLE_TX);
  2987. if (ap->rxconfig & 0x0008)
  2988. ap->flags |= MR_TOGGLE_RX;
  2989. if (ap->rxconfig & ANEG_CFG_NP)
  2990. ap->flags |= MR_NP_RX;
  2991. ap->flags |= MR_PAGE_RX;
  2992. ap->state = ANEG_STATE_COMPLETE_ACK;
  2993. ret = ANEG_TIMER_ENAB;
  2994. break;
  2995. case ANEG_STATE_COMPLETE_ACK:
  2996. if (ap->ability_match != 0 &&
  2997. ap->rxconfig == 0) {
  2998. ap->state = ANEG_STATE_AN_ENABLE;
  2999. break;
  3000. }
  3001. delta = ap->cur_time - ap->link_time;
  3002. if (delta > ANEG_STATE_SETTLE_TIME) {
  3003. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3004. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3005. } else {
  3006. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3007. !(ap->flags & MR_NP_RX)) {
  3008. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3009. } else {
  3010. ret = ANEG_FAILED;
  3011. }
  3012. }
  3013. }
  3014. break;
  3015. case ANEG_STATE_IDLE_DETECT_INIT:
  3016. ap->link_time = ap->cur_time;
  3017. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3018. tw32_f(MAC_MODE, tp->mac_mode);
  3019. udelay(40);
  3020. ap->state = ANEG_STATE_IDLE_DETECT;
  3021. ret = ANEG_TIMER_ENAB;
  3022. break;
  3023. case ANEG_STATE_IDLE_DETECT:
  3024. if (ap->ability_match != 0 &&
  3025. ap->rxconfig == 0) {
  3026. ap->state = ANEG_STATE_AN_ENABLE;
  3027. break;
  3028. }
  3029. delta = ap->cur_time - ap->link_time;
  3030. if (delta > ANEG_STATE_SETTLE_TIME) {
  3031. /* XXX another gem from the Broadcom driver :( */
  3032. ap->state = ANEG_STATE_LINK_OK;
  3033. }
  3034. break;
  3035. case ANEG_STATE_LINK_OK:
  3036. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3037. ret = ANEG_DONE;
  3038. break;
  3039. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3040. /* ??? unimplemented */
  3041. break;
  3042. case ANEG_STATE_NEXT_PAGE_WAIT:
  3043. /* ??? unimplemented */
  3044. break;
  3045. default:
  3046. ret = ANEG_FAILED;
  3047. break;
  3048. }
  3049. return ret;
  3050. }
  3051. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3052. {
  3053. int res = 0;
  3054. struct tg3_fiber_aneginfo aninfo;
  3055. int status = ANEG_FAILED;
  3056. unsigned int tick;
  3057. u32 tmp;
  3058. tw32_f(MAC_TX_AUTO_NEG, 0);
  3059. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3060. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3061. udelay(40);
  3062. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3063. udelay(40);
  3064. memset(&aninfo, 0, sizeof(aninfo));
  3065. aninfo.flags |= MR_AN_ENABLE;
  3066. aninfo.state = ANEG_STATE_UNKNOWN;
  3067. aninfo.cur_time = 0;
  3068. tick = 0;
  3069. while (++tick < 195000) {
  3070. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3071. if (status == ANEG_DONE || status == ANEG_FAILED)
  3072. break;
  3073. udelay(1);
  3074. }
  3075. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3076. tw32_f(MAC_MODE, tp->mac_mode);
  3077. udelay(40);
  3078. *txflags = aninfo.txconfig;
  3079. *rxflags = aninfo.flags;
  3080. if (status == ANEG_DONE &&
  3081. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3082. MR_LP_ADV_FULL_DUPLEX)))
  3083. res = 1;
  3084. return res;
  3085. }
  3086. static void tg3_init_bcm8002(struct tg3 *tp)
  3087. {
  3088. u32 mac_status = tr32(MAC_STATUS);
  3089. int i;
  3090. /* Reset when initting first time or we have a link. */
  3091. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3092. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3093. return;
  3094. /* Set PLL lock range. */
  3095. tg3_writephy(tp, 0x16, 0x8007);
  3096. /* SW reset */
  3097. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3098. /* Wait for reset to complete. */
  3099. /* XXX schedule_timeout() ... */
  3100. for (i = 0; i < 500; i++)
  3101. udelay(10);
  3102. /* Config mode; select PMA/Ch 1 regs. */
  3103. tg3_writephy(tp, 0x10, 0x8411);
  3104. /* Enable auto-lock and comdet, select txclk for tx. */
  3105. tg3_writephy(tp, 0x11, 0x0a10);
  3106. tg3_writephy(tp, 0x18, 0x00a0);
  3107. tg3_writephy(tp, 0x16, 0x41ff);
  3108. /* Assert and deassert POR. */
  3109. tg3_writephy(tp, 0x13, 0x0400);
  3110. udelay(40);
  3111. tg3_writephy(tp, 0x13, 0x0000);
  3112. tg3_writephy(tp, 0x11, 0x0a50);
  3113. udelay(40);
  3114. tg3_writephy(tp, 0x11, 0x0a10);
  3115. /* Wait for signal to stabilize */
  3116. /* XXX schedule_timeout() ... */
  3117. for (i = 0; i < 15000; i++)
  3118. udelay(10);
  3119. /* Deselect the channel register so we can read the PHYID
  3120. * later.
  3121. */
  3122. tg3_writephy(tp, 0x10, 0x8011);
  3123. }
  3124. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3125. {
  3126. u16 flowctrl;
  3127. u32 sg_dig_ctrl, sg_dig_status;
  3128. u32 serdes_cfg, expected_sg_dig_ctrl;
  3129. int workaround, port_a;
  3130. int current_link_up;
  3131. serdes_cfg = 0;
  3132. expected_sg_dig_ctrl = 0;
  3133. workaround = 0;
  3134. port_a = 1;
  3135. current_link_up = 0;
  3136. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3137. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3138. workaround = 1;
  3139. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3140. port_a = 0;
  3141. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3142. /* preserve bits 20-23 for voltage regulator */
  3143. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3144. }
  3145. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3146. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3147. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3148. if (workaround) {
  3149. u32 val = serdes_cfg;
  3150. if (port_a)
  3151. val |= 0xc010000;
  3152. else
  3153. val |= 0x4010000;
  3154. tw32_f(MAC_SERDES_CFG, val);
  3155. }
  3156. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3157. }
  3158. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3159. tg3_setup_flow_control(tp, 0, 0);
  3160. current_link_up = 1;
  3161. }
  3162. goto out;
  3163. }
  3164. /* Want auto-negotiation. */
  3165. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3166. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3167. if (flowctrl & ADVERTISE_1000XPAUSE)
  3168. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3169. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3170. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3171. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3172. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3173. tp->serdes_counter &&
  3174. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3175. MAC_STATUS_RCVD_CFG)) ==
  3176. MAC_STATUS_PCS_SYNCED)) {
  3177. tp->serdes_counter--;
  3178. current_link_up = 1;
  3179. goto out;
  3180. }
  3181. restart_autoneg:
  3182. if (workaround)
  3183. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3184. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3185. udelay(5);
  3186. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3187. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3188. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3189. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3190. MAC_STATUS_SIGNAL_DET)) {
  3191. sg_dig_status = tr32(SG_DIG_STATUS);
  3192. mac_status = tr32(MAC_STATUS);
  3193. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3194. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3195. u32 local_adv = 0, remote_adv = 0;
  3196. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3197. local_adv |= ADVERTISE_1000XPAUSE;
  3198. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3199. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3200. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3201. remote_adv |= LPA_1000XPAUSE;
  3202. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3203. remote_adv |= LPA_1000XPAUSE_ASYM;
  3204. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3205. current_link_up = 1;
  3206. tp->serdes_counter = 0;
  3207. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3208. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3209. if (tp->serdes_counter)
  3210. tp->serdes_counter--;
  3211. else {
  3212. if (workaround) {
  3213. u32 val = serdes_cfg;
  3214. if (port_a)
  3215. val |= 0xc010000;
  3216. else
  3217. val |= 0x4010000;
  3218. tw32_f(MAC_SERDES_CFG, val);
  3219. }
  3220. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3221. udelay(40);
  3222. /* Link parallel detection - link is up */
  3223. /* only if we have PCS_SYNC and not */
  3224. /* receiving config code words */
  3225. mac_status = tr32(MAC_STATUS);
  3226. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3227. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3228. tg3_setup_flow_control(tp, 0, 0);
  3229. current_link_up = 1;
  3230. tp->tg3_flags2 |=
  3231. TG3_FLG2_PARALLEL_DETECT;
  3232. tp->serdes_counter =
  3233. SERDES_PARALLEL_DET_TIMEOUT;
  3234. } else
  3235. goto restart_autoneg;
  3236. }
  3237. }
  3238. } else {
  3239. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3240. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3241. }
  3242. out:
  3243. return current_link_up;
  3244. }
  3245. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3246. {
  3247. int current_link_up = 0;
  3248. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3249. goto out;
  3250. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3251. u32 txflags, rxflags;
  3252. int i;
  3253. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3254. u32 local_adv = 0, remote_adv = 0;
  3255. if (txflags & ANEG_CFG_PS1)
  3256. local_adv |= ADVERTISE_1000XPAUSE;
  3257. if (txflags & ANEG_CFG_PS2)
  3258. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3259. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3260. remote_adv |= LPA_1000XPAUSE;
  3261. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3262. remote_adv |= LPA_1000XPAUSE_ASYM;
  3263. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3264. current_link_up = 1;
  3265. }
  3266. for (i = 0; i < 30; i++) {
  3267. udelay(20);
  3268. tw32_f(MAC_STATUS,
  3269. (MAC_STATUS_SYNC_CHANGED |
  3270. MAC_STATUS_CFG_CHANGED));
  3271. udelay(40);
  3272. if ((tr32(MAC_STATUS) &
  3273. (MAC_STATUS_SYNC_CHANGED |
  3274. MAC_STATUS_CFG_CHANGED)) == 0)
  3275. break;
  3276. }
  3277. mac_status = tr32(MAC_STATUS);
  3278. if (current_link_up == 0 &&
  3279. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3280. !(mac_status & MAC_STATUS_RCVD_CFG))
  3281. current_link_up = 1;
  3282. } else {
  3283. tg3_setup_flow_control(tp, 0, 0);
  3284. /* Forcing 1000FD link up. */
  3285. current_link_up = 1;
  3286. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3287. udelay(40);
  3288. tw32_f(MAC_MODE, tp->mac_mode);
  3289. udelay(40);
  3290. }
  3291. out:
  3292. return current_link_up;
  3293. }
  3294. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3295. {
  3296. u32 orig_pause_cfg;
  3297. u16 orig_active_speed;
  3298. u8 orig_active_duplex;
  3299. u32 mac_status;
  3300. int current_link_up;
  3301. int i;
  3302. orig_pause_cfg = tp->link_config.active_flowctrl;
  3303. orig_active_speed = tp->link_config.active_speed;
  3304. orig_active_duplex = tp->link_config.active_duplex;
  3305. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3306. netif_carrier_ok(tp->dev) &&
  3307. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3308. mac_status = tr32(MAC_STATUS);
  3309. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3310. MAC_STATUS_SIGNAL_DET |
  3311. MAC_STATUS_CFG_CHANGED |
  3312. MAC_STATUS_RCVD_CFG);
  3313. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3314. MAC_STATUS_SIGNAL_DET)) {
  3315. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3316. MAC_STATUS_CFG_CHANGED));
  3317. return 0;
  3318. }
  3319. }
  3320. tw32_f(MAC_TX_AUTO_NEG, 0);
  3321. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3322. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3323. tw32_f(MAC_MODE, tp->mac_mode);
  3324. udelay(40);
  3325. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3326. tg3_init_bcm8002(tp);
  3327. /* Enable link change event even when serdes polling. */
  3328. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3329. udelay(40);
  3330. current_link_up = 0;
  3331. mac_status = tr32(MAC_STATUS);
  3332. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3333. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3334. else
  3335. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3336. tp->napi[0].hw_status->status =
  3337. (SD_STATUS_UPDATED |
  3338. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3339. for (i = 0; i < 100; i++) {
  3340. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3341. MAC_STATUS_CFG_CHANGED));
  3342. udelay(5);
  3343. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3344. MAC_STATUS_CFG_CHANGED |
  3345. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3346. break;
  3347. }
  3348. mac_status = tr32(MAC_STATUS);
  3349. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3350. current_link_up = 0;
  3351. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3352. tp->serdes_counter == 0) {
  3353. tw32_f(MAC_MODE, (tp->mac_mode |
  3354. MAC_MODE_SEND_CONFIGS));
  3355. udelay(1);
  3356. tw32_f(MAC_MODE, tp->mac_mode);
  3357. }
  3358. }
  3359. if (current_link_up == 1) {
  3360. tp->link_config.active_speed = SPEED_1000;
  3361. tp->link_config.active_duplex = DUPLEX_FULL;
  3362. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3363. LED_CTRL_LNKLED_OVERRIDE |
  3364. LED_CTRL_1000MBPS_ON));
  3365. } else {
  3366. tp->link_config.active_speed = SPEED_INVALID;
  3367. tp->link_config.active_duplex = DUPLEX_INVALID;
  3368. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3369. LED_CTRL_LNKLED_OVERRIDE |
  3370. LED_CTRL_TRAFFIC_OVERRIDE));
  3371. }
  3372. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3373. if (current_link_up)
  3374. netif_carrier_on(tp->dev);
  3375. else
  3376. netif_carrier_off(tp->dev);
  3377. tg3_link_report(tp);
  3378. } else {
  3379. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3380. if (orig_pause_cfg != now_pause_cfg ||
  3381. orig_active_speed != tp->link_config.active_speed ||
  3382. orig_active_duplex != tp->link_config.active_duplex)
  3383. tg3_link_report(tp);
  3384. }
  3385. return 0;
  3386. }
  3387. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3388. {
  3389. int current_link_up, err = 0;
  3390. u32 bmsr, bmcr;
  3391. u16 current_speed;
  3392. u8 current_duplex;
  3393. u32 local_adv, remote_adv;
  3394. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3395. tw32_f(MAC_MODE, tp->mac_mode);
  3396. udelay(40);
  3397. tw32(MAC_EVENT, 0);
  3398. tw32_f(MAC_STATUS,
  3399. (MAC_STATUS_SYNC_CHANGED |
  3400. MAC_STATUS_CFG_CHANGED |
  3401. MAC_STATUS_MI_COMPLETION |
  3402. MAC_STATUS_LNKSTATE_CHANGED));
  3403. udelay(40);
  3404. if (force_reset)
  3405. tg3_phy_reset(tp);
  3406. current_link_up = 0;
  3407. current_speed = SPEED_INVALID;
  3408. current_duplex = DUPLEX_INVALID;
  3409. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3410. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3412. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3413. bmsr |= BMSR_LSTATUS;
  3414. else
  3415. bmsr &= ~BMSR_LSTATUS;
  3416. }
  3417. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3418. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3419. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3420. /* do nothing, just check for link up at the end */
  3421. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3422. u32 adv, new_adv;
  3423. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3424. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3425. ADVERTISE_1000XPAUSE |
  3426. ADVERTISE_1000XPSE_ASYM |
  3427. ADVERTISE_SLCT);
  3428. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3429. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3430. new_adv |= ADVERTISE_1000XHALF;
  3431. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3432. new_adv |= ADVERTISE_1000XFULL;
  3433. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3434. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3435. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3436. tg3_writephy(tp, MII_BMCR, bmcr);
  3437. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3438. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3439. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3440. return err;
  3441. }
  3442. } else {
  3443. u32 new_bmcr;
  3444. bmcr &= ~BMCR_SPEED1000;
  3445. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3446. if (tp->link_config.duplex == DUPLEX_FULL)
  3447. new_bmcr |= BMCR_FULLDPLX;
  3448. if (new_bmcr != bmcr) {
  3449. /* BMCR_SPEED1000 is a reserved bit that needs
  3450. * to be set on write.
  3451. */
  3452. new_bmcr |= BMCR_SPEED1000;
  3453. /* Force a linkdown */
  3454. if (netif_carrier_ok(tp->dev)) {
  3455. u32 adv;
  3456. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3457. adv &= ~(ADVERTISE_1000XFULL |
  3458. ADVERTISE_1000XHALF |
  3459. ADVERTISE_SLCT);
  3460. tg3_writephy(tp, MII_ADVERTISE, adv);
  3461. tg3_writephy(tp, MII_BMCR, bmcr |
  3462. BMCR_ANRESTART |
  3463. BMCR_ANENABLE);
  3464. udelay(10);
  3465. netif_carrier_off(tp->dev);
  3466. }
  3467. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3468. bmcr = new_bmcr;
  3469. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3470. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3471. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3472. ASIC_REV_5714) {
  3473. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3474. bmsr |= BMSR_LSTATUS;
  3475. else
  3476. bmsr &= ~BMSR_LSTATUS;
  3477. }
  3478. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3479. }
  3480. }
  3481. if (bmsr & BMSR_LSTATUS) {
  3482. current_speed = SPEED_1000;
  3483. current_link_up = 1;
  3484. if (bmcr & BMCR_FULLDPLX)
  3485. current_duplex = DUPLEX_FULL;
  3486. else
  3487. current_duplex = DUPLEX_HALF;
  3488. local_adv = 0;
  3489. remote_adv = 0;
  3490. if (bmcr & BMCR_ANENABLE) {
  3491. u32 common;
  3492. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3493. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3494. common = local_adv & remote_adv;
  3495. if (common & (ADVERTISE_1000XHALF |
  3496. ADVERTISE_1000XFULL)) {
  3497. if (common & ADVERTISE_1000XFULL)
  3498. current_duplex = DUPLEX_FULL;
  3499. else
  3500. current_duplex = DUPLEX_HALF;
  3501. } else {
  3502. current_link_up = 0;
  3503. }
  3504. }
  3505. }
  3506. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3507. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3508. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3509. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3510. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3511. tw32_f(MAC_MODE, tp->mac_mode);
  3512. udelay(40);
  3513. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3514. tp->link_config.active_speed = current_speed;
  3515. tp->link_config.active_duplex = current_duplex;
  3516. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3517. if (current_link_up)
  3518. netif_carrier_on(tp->dev);
  3519. else {
  3520. netif_carrier_off(tp->dev);
  3521. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3522. }
  3523. tg3_link_report(tp);
  3524. }
  3525. return err;
  3526. }
  3527. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3528. {
  3529. if (tp->serdes_counter) {
  3530. /* Give autoneg time to complete. */
  3531. tp->serdes_counter--;
  3532. return;
  3533. }
  3534. if (!netif_carrier_ok(tp->dev) &&
  3535. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3536. u32 bmcr;
  3537. tg3_readphy(tp, MII_BMCR, &bmcr);
  3538. if (bmcr & BMCR_ANENABLE) {
  3539. u32 phy1, phy2;
  3540. /* Select shadow register 0x1f */
  3541. tg3_writephy(tp, 0x1c, 0x7c00);
  3542. tg3_readphy(tp, 0x1c, &phy1);
  3543. /* Select expansion interrupt status register */
  3544. tg3_writephy(tp, 0x17, 0x0f01);
  3545. tg3_readphy(tp, 0x15, &phy2);
  3546. tg3_readphy(tp, 0x15, &phy2);
  3547. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3548. /* We have signal detect and not receiving
  3549. * config code words, link is up by parallel
  3550. * detection.
  3551. */
  3552. bmcr &= ~BMCR_ANENABLE;
  3553. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3554. tg3_writephy(tp, MII_BMCR, bmcr);
  3555. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3556. }
  3557. }
  3558. } else if (netif_carrier_ok(tp->dev) &&
  3559. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3560. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3561. u32 phy2;
  3562. /* Select expansion interrupt status register */
  3563. tg3_writephy(tp, 0x17, 0x0f01);
  3564. tg3_readphy(tp, 0x15, &phy2);
  3565. if (phy2 & 0x20) {
  3566. u32 bmcr;
  3567. /* Config code words received, turn on autoneg. */
  3568. tg3_readphy(tp, MII_BMCR, &bmcr);
  3569. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3570. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3571. }
  3572. }
  3573. }
  3574. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3575. {
  3576. int err;
  3577. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  3578. err = tg3_setup_fiber_phy(tp, force_reset);
  3579. else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  3580. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3581. else
  3582. err = tg3_setup_copper_phy(tp, force_reset);
  3583. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3584. u32 val, scale;
  3585. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3586. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3587. scale = 65;
  3588. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3589. scale = 6;
  3590. else
  3591. scale = 12;
  3592. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3593. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3594. tw32(GRC_MISC_CFG, val);
  3595. }
  3596. if (tp->link_config.active_speed == SPEED_1000 &&
  3597. tp->link_config.active_duplex == DUPLEX_HALF)
  3598. tw32(MAC_TX_LENGTHS,
  3599. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3600. (6 << TX_LENGTHS_IPG_SHIFT) |
  3601. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3602. else
  3603. tw32(MAC_TX_LENGTHS,
  3604. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3605. (6 << TX_LENGTHS_IPG_SHIFT) |
  3606. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3607. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3608. if (netif_carrier_ok(tp->dev)) {
  3609. tw32(HOSTCC_STAT_COAL_TICKS,
  3610. tp->coal.stats_block_coalesce_usecs);
  3611. } else {
  3612. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3613. }
  3614. }
  3615. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3616. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3617. if (!netif_carrier_ok(tp->dev))
  3618. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3619. tp->pwrmgmt_thresh;
  3620. else
  3621. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3622. tw32(PCIE_PWR_MGMT_THRESH, val);
  3623. }
  3624. return err;
  3625. }
  3626. /* This is called whenever we suspect that the system chipset is re-
  3627. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3628. * is bogus tx completions. We try to recover by setting the
  3629. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3630. * in the workqueue.
  3631. */
  3632. static void tg3_tx_recover(struct tg3 *tp)
  3633. {
  3634. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3635. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3636. netdev_warn(tp->dev,
  3637. "The system may be re-ordering memory-mapped I/O "
  3638. "cycles to the network device, attempting to recover. "
  3639. "Please report the problem to the driver maintainer "
  3640. "and include system chipset information.\n");
  3641. spin_lock(&tp->lock);
  3642. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3643. spin_unlock(&tp->lock);
  3644. }
  3645. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3646. {
  3647. smp_mb();
  3648. return tnapi->tx_pending -
  3649. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3650. }
  3651. /* Tigon3 never reports partial packet sends. So we do not
  3652. * need special logic to handle SKBs that have not had all
  3653. * of their frags sent yet, like SunGEM does.
  3654. */
  3655. static void tg3_tx(struct tg3_napi *tnapi)
  3656. {
  3657. struct tg3 *tp = tnapi->tp;
  3658. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3659. u32 sw_idx = tnapi->tx_cons;
  3660. struct netdev_queue *txq;
  3661. int index = tnapi - tp->napi;
  3662. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  3663. index--;
  3664. txq = netdev_get_tx_queue(tp->dev, index);
  3665. while (sw_idx != hw_idx) {
  3666. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3667. struct sk_buff *skb = ri->skb;
  3668. int i, tx_bug = 0;
  3669. if (unlikely(skb == NULL)) {
  3670. tg3_tx_recover(tp);
  3671. return;
  3672. }
  3673. pci_unmap_single(tp->pdev,
  3674. dma_unmap_addr(ri, mapping),
  3675. skb_headlen(skb),
  3676. PCI_DMA_TODEVICE);
  3677. ri->skb = NULL;
  3678. sw_idx = NEXT_TX(sw_idx);
  3679. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3680. ri = &tnapi->tx_buffers[sw_idx];
  3681. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3682. tx_bug = 1;
  3683. pci_unmap_page(tp->pdev,
  3684. dma_unmap_addr(ri, mapping),
  3685. skb_shinfo(skb)->frags[i].size,
  3686. PCI_DMA_TODEVICE);
  3687. sw_idx = NEXT_TX(sw_idx);
  3688. }
  3689. dev_kfree_skb(skb);
  3690. if (unlikely(tx_bug)) {
  3691. tg3_tx_recover(tp);
  3692. return;
  3693. }
  3694. }
  3695. tnapi->tx_cons = sw_idx;
  3696. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3697. * before checking for netif_queue_stopped(). Without the
  3698. * memory barrier, there is a small possibility that tg3_start_xmit()
  3699. * will miss it and cause the queue to be stopped forever.
  3700. */
  3701. smp_mb();
  3702. if (unlikely(netif_tx_queue_stopped(txq) &&
  3703. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3704. __netif_tx_lock(txq, smp_processor_id());
  3705. if (netif_tx_queue_stopped(txq) &&
  3706. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3707. netif_tx_wake_queue(txq);
  3708. __netif_tx_unlock(txq);
  3709. }
  3710. }
  3711. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3712. {
  3713. if (!ri->skb)
  3714. return;
  3715. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3716. map_sz, PCI_DMA_FROMDEVICE);
  3717. dev_kfree_skb_any(ri->skb);
  3718. ri->skb = NULL;
  3719. }
  3720. /* Returns size of skb allocated or < 0 on error.
  3721. *
  3722. * We only need to fill in the address because the other members
  3723. * of the RX descriptor are invariant, see tg3_init_rings.
  3724. *
  3725. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3726. * posting buffers we only dirty the first cache line of the RX
  3727. * descriptor (containing the address). Whereas for the RX status
  3728. * buffers the cpu only reads the last cacheline of the RX descriptor
  3729. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3730. */
  3731. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3732. u32 opaque_key, u32 dest_idx_unmasked)
  3733. {
  3734. struct tg3_rx_buffer_desc *desc;
  3735. struct ring_info *map, *src_map;
  3736. struct sk_buff *skb;
  3737. dma_addr_t mapping;
  3738. int skb_size, dest_idx;
  3739. src_map = NULL;
  3740. switch (opaque_key) {
  3741. case RXD_OPAQUE_RING_STD:
  3742. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3743. desc = &tpr->rx_std[dest_idx];
  3744. map = &tpr->rx_std_buffers[dest_idx];
  3745. skb_size = tp->rx_pkt_map_sz;
  3746. break;
  3747. case RXD_OPAQUE_RING_JUMBO:
  3748. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3749. desc = &tpr->rx_jmb[dest_idx].std;
  3750. map = &tpr->rx_jmb_buffers[dest_idx];
  3751. skb_size = TG3_RX_JMB_MAP_SZ;
  3752. break;
  3753. default:
  3754. return -EINVAL;
  3755. }
  3756. /* Do not overwrite any of the map or rp information
  3757. * until we are sure we can commit to a new buffer.
  3758. *
  3759. * Callers depend upon this behavior and assume that
  3760. * we leave everything unchanged if we fail.
  3761. */
  3762. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3763. if (skb == NULL)
  3764. return -ENOMEM;
  3765. skb_reserve(skb, tp->rx_offset);
  3766. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3767. PCI_DMA_FROMDEVICE);
  3768. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3769. dev_kfree_skb(skb);
  3770. return -EIO;
  3771. }
  3772. map->skb = skb;
  3773. dma_unmap_addr_set(map, mapping, mapping);
  3774. desc->addr_hi = ((u64)mapping >> 32);
  3775. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3776. return skb_size;
  3777. }
  3778. /* We only need to move over in the address because the other
  3779. * members of the RX descriptor are invariant. See notes above
  3780. * tg3_alloc_rx_skb for full details.
  3781. */
  3782. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3783. struct tg3_rx_prodring_set *dpr,
  3784. u32 opaque_key, int src_idx,
  3785. u32 dest_idx_unmasked)
  3786. {
  3787. struct tg3 *tp = tnapi->tp;
  3788. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3789. struct ring_info *src_map, *dest_map;
  3790. struct tg3_rx_prodring_set *spr = &tp->prodring[0];
  3791. int dest_idx;
  3792. switch (opaque_key) {
  3793. case RXD_OPAQUE_RING_STD:
  3794. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3795. dest_desc = &dpr->rx_std[dest_idx];
  3796. dest_map = &dpr->rx_std_buffers[dest_idx];
  3797. src_desc = &spr->rx_std[src_idx];
  3798. src_map = &spr->rx_std_buffers[src_idx];
  3799. break;
  3800. case RXD_OPAQUE_RING_JUMBO:
  3801. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3802. dest_desc = &dpr->rx_jmb[dest_idx].std;
  3803. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  3804. src_desc = &spr->rx_jmb[src_idx].std;
  3805. src_map = &spr->rx_jmb_buffers[src_idx];
  3806. break;
  3807. default:
  3808. return;
  3809. }
  3810. dest_map->skb = src_map->skb;
  3811. dma_unmap_addr_set(dest_map, mapping,
  3812. dma_unmap_addr(src_map, mapping));
  3813. dest_desc->addr_hi = src_desc->addr_hi;
  3814. dest_desc->addr_lo = src_desc->addr_lo;
  3815. /* Ensure that the update to the skb happens after the physical
  3816. * addresses have been transferred to the new BD location.
  3817. */
  3818. smp_wmb();
  3819. src_map->skb = NULL;
  3820. }
  3821. /* The RX ring scheme is composed of multiple rings which post fresh
  3822. * buffers to the chip, and one special ring the chip uses to report
  3823. * status back to the host.
  3824. *
  3825. * The special ring reports the status of received packets to the
  3826. * host. The chip does not write into the original descriptor the
  3827. * RX buffer was obtained from. The chip simply takes the original
  3828. * descriptor as provided by the host, updates the status and length
  3829. * field, then writes this into the next status ring entry.
  3830. *
  3831. * Each ring the host uses to post buffers to the chip is described
  3832. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3833. * it is first placed into the on-chip ram. When the packet's length
  3834. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3835. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3836. * which is within the range of the new packet's length is chosen.
  3837. *
  3838. * The "separate ring for rx status" scheme may sound queer, but it makes
  3839. * sense from a cache coherency perspective. If only the host writes
  3840. * to the buffer post rings, and only the chip writes to the rx status
  3841. * rings, then cache lines never move beyond shared-modified state.
  3842. * If both the host and chip were to write into the same ring, cache line
  3843. * eviction could occur since both entities want it in an exclusive state.
  3844. */
  3845. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3846. {
  3847. struct tg3 *tp = tnapi->tp;
  3848. u32 work_mask, rx_std_posted = 0;
  3849. u32 std_prod_idx, jmb_prod_idx;
  3850. u32 sw_idx = tnapi->rx_rcb_ptr;
  3851. u16 hw_idx;
  3852. int received;
  3853. struct tg3_rx_prodring_set *tpr = tnapi->prodring;
  3854. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3855. /*
  3856. * We need to order the read of hw_idx and the read of
  3857. * the opaque cookie.
  3858. */
  3859. rmb();
  3860. work_mask = 0;
  3861. received = 0;
  3862. std_prod_idx = tpr->rx_std_prod_idx;
  3863. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  3864. while (sw_idx != hw_idx && budget > 0) {
  3865. struct ring_info *ri;
  3866. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3867. unsigned int len;
  3868. struct sk_buff *skb;
  3869. dma_addr_t dma_addr;
  3870. u32 opaque_key, desc_idx, *post_ptr;
  3871. bool hw_vlan __maybe_unused = false;
  3872. u16 vtag __maybe_unused = 0;
  3873. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3874. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3875. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3876. ri = &tp->prodring[0].rx_std_buffers[desc_idx];
  3877. dma_addr = dma_unmap_addr(ri, mapping);
  3878. skb = ri->skb;
  3879. post_ptr = &std_prod_idx;
  3880. rx_std_posted++;
  3881. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3882. ri = &tp->prodring[0].rx_jmb_buffers[desc_idx];
  3883. dma_addr = dma_unmap_addr(ri, mapping);
  3884. skb = ri->skb;
  3885. post_ptr = &jmb_prod_idx;
  3886. } else
  3887. goto next_pkt_nopost;
  3888. work_mask |= opaque_key;
  3889. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3890. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3891. drop_it:
  3892. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3893. desc_idx, *post_ptr);
  3894. drop_it_no_recycle:
  3895. /* Other statistics kept track of by card. */
  3896. tp->net_stats.rx_dropped++;
  3897. goto next_pkt;
  3898. }
  3899. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3900. ETH_FCS_LEN;
  3901. if (len > TG3_RX_COPY_THRESH(tp)) {
  3902. int skb_size;
  3903. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  3904. *post_ptr);
  3905. if (skb_size < 0)
  3906. goto drop_it;
  3907. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3908. PCI_DMA_FROMDEVICE);
  3909. /* Ensure that the update to the skb happens
  3910. * after the usage of the old DMA mapping.
  3911. */
  3912. smp_wmb();
  3913. ri->skb = NULL;
  3914. skb_put(skb, len);
  3915. } else {
  3916. struct sk_buff *copy_skb;
  3917. tg3_recycle_rx(tnapi, tpr, opaque_key,
  3918. desc_idx, *post_ptr);
  3919. copy_skb = netdev_alloc_skb(tp->dev, len + VLAN_HLEN +
  3920. TG3_RAW_IP_ALIGN);
  3921. if (copy_skb == NULL)
  3922. goto drop_it_no_recycle;
  3923. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN + VLAN_HLEN);
  3924. skb_put(copy_skb, len);
  3925. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3926. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3927. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3928. /* We'll reuse the original ring buffer. */
  3929. skb = copy_skb;
  3930. }
  3931. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3932. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3933. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3934. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3935. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3936. else
  3937. skb->ip_summed = CHECKSUM_NONE;
  3938. skb->protocol = eth_type_trans(skb, tp->dev);
  3939. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3940. skb->protocol != htons(ETH_P_8021Q)) {
  3941. dev_kfree_skb(skb);
  3942. goto next_pkt;
  3943. }
  3944. if (desc->type_flags & RXD_FLAG_VLAN &&
  3945. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG)) {
  3946. vtag = desc->err_vlan & RXD_VLAN_MASK;
  3947. #if TG3_VLAN_TAG_USED
  3948. if (tp->vlgrp)
  3949. hw_vlan = true;
  3950. else
  3951. #endif
  3952. {
  3953. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  3954. __skb_push(skb, VLAN_HLEN);
  3955. memmove(ve, skb->data + VLAN_HLEN,
  3956. ETH_ALEN * 2);
  3957. ve->h_vlan_proto = htons(ETH_P_8021Q);
  3958. ve->h_vlan_TCI = htons(vtag);
  3959. }
  3960. }
  3961. #if TG3_VLAN_TAG_USED
  3962. if (hw_vlan)
  3963. vlan_gro_receive(&tnapi->napi, tp->vlgrp, vtag, skb);
  3964. else
  3965. #endif
  3966. napi_gro_receive(&tnapi->napi, skb);
  3967. received++;
  3968. budget--;
  3969. next_pkt:
  3970. (*post_ptr)++;
  3971. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3972. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3973. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3974. tpr->rx_std_prod_idx);
  3975. work_mask &= ~RXD_OPAQUE_RING_STD;
  3976. rx_std_posted = 0;
  3977. }
  3978. next_pkt_nopost:
  3979. sw_idx++;
  3980. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3981. /* Refresh hw_idx to see if there is new work */
  3982. if (sw_idx == hw_idx) {
  3983. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3984. rmb();
  3985. }
  3986. }
  3987. /* ACK the status ring. */
  3988. tnapi->rx_rcb_ptr = sw_idx;
  3989. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3990. /* Refill RX ring(s). */
  3991. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)) {
  3992. if (work_mask & RXD_OPAQUE_RING_STD) {
  3993. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  3994. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  3995. tpr->rx_std_prod_idx);
  3996. }
  3997. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3998. tpr->rx_jmb_prod_idx = jmb_prod_idx %
  3999. TG3_RX_JUMBO_RING_SIZE;
  4000. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4001. tpr->rx_jmb_prod_idx);
  4002. }
  4003. mmiowb();
  4004. } else if (work_mask) {
  4005. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4006. * updated before the producer indices can be updated.
  4007. */
  4008. smp_wmb();
  4009. tpr->rx_std_prod_idx = std_prod_idx % TG3_RX_RING_SIZE;
  4010. tpr->rx_jmb_prod_idx = jmb_prod_idx % TG3_RX_JUMBO_RING_SIZE;
  4011. if (tnapi != &tp->napi[1])
  4012. napi_schedule(&tp->napi[1].napi);
  4013. }
  4014. return received;
  4015. }
  4016. static void tg3_poll_link(struct tg3 *tp)
  4017. {
  4018. /* handle link change and other phy events */
  4019. if (!(tp->tg3_flags &
  4020. (TG3_FLAG_USE_LINKCHG_REG |
  4021. TG3_FLAG_POLL_SERDES))) {
  4022. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4023. if (sblk->status & SD_STATUS_LINK_CHG) {
  4024. sblk->status = SD_STATUS_UPDATED |
  4025. (sblk->status & ~SD_STATUS_LINK_CHG);
  4026. spin_lock(&tp->lock);
  4027. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  4028. tw32_f(MAC_STATUS,
  4029. (MAC_STATUS_SYNC_CHANGED |
  4030. MAC_STATUS_CFG_CHANGED |
  4031. MAC_STATUS_MI_COMPLETION |
  4032. MAC_STATUS_LNKSTATE_CHANGED));
  4033. udelay(40);
  4034. } else
  4035. tg3_setup_phy(tp, 0);
  4036. spin_unlock(&tp->lock);
  4037. }
  4038. }
  4039. }
  4040. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4041. struct tg3_rx_prodring_set *dpr,
  4042. struct tg3_rx_prodring_set *spr)
  4043. {
  4044. u32 si, di, cpycnt, src_prod_idx;
  4045. int i, err = 0;
  4046. while (1) {
  4047. src_prod_idx = spr->rx_std_prod_idx;
  4048. /* Make sure updates to the rx_std_buffers[] entries and the
  4049. * standard producer index are seen in the correct order.
  4050. */
  4051. smp_rmb();
  4052. if (spr->rx_std_cons_idx == src_prod_idx)
  4053. break;
  4054. if (spr->rx_std_cons_idx < src_prod_idx)
  4055. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4056. else
  4057. cpycnt = TG3_RX_RING_SIZE - spr->rx_std_cons_idx;
  4058. cpycnt = min(cpycnt, TG3_RX_RING_SIZE - dpr->rx_std_prod_idx);
  4059. si = spr->rx_std_cons_idx;
  4060. di = dpr->rx_std_prod_idx;
  4061. for (i = di; i < di + cpycnt; i++) {
  4062. if (dpr->rx_std_buffers[i].skb) {
  4063. cpycnt = i - di;
  4064. err = -ENOSPC;
  4065. break;
  4066. }
  4067. }
  4068. if (!cpycnt)
  4069. break;
  4070. /* Ensure that updates to the rx_std_buffers ring and the
  4071. * shadowed hardware producer ring from tg3_recycle_skb() are
  4072. * ordered correctly WRT the skb check above.
  4073. */
  4074. smp_rmb();
  4075. memcpy(&dpr->rx_std_buffers[di],
  4076. &spr->rx_std_buffers[si],
  4077. cpycnt * sizeof(struct ring_info));
  4078. for (i = 0; i < cpycnt; i++, di++, si++) {
  4079. struct tg3_rx_buffer_desc *sbd, *dbd;
  4080. sbd = &spr->rx_std[si];
  4081. dbd = &dpr->rx_std[di];
  4082. dbd->addr_hi = sbd->addr_hi;
  4083. dbd->addr_lo = sbd->addr_lo;
  4084. }
  4085. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) %
  4086. TG3_RX_RING_SIZE;
  4087. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) %
  4088. TG3_RX_RING_SIZE;
  4089. }
  4090. while (1) {
  4091. src_prod_idx = spr->rx_jmb_prod_idx;
  4092. /* Make sure updates to the rx_jmb_buffers[] entries and
  4093. * the jumbo producer index are seen in the correct order.
  4094. */
  4095. smp_rmb();
  4096. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4097. break;
  4098. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4099. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4100. else
  4101. cpycnt = TG3_RX_JUMBO_RING_SIZE - spr->rx_jmb_cons_idx;
  4102. cpycnt = min(cpycnt,
  4103. TG3_RX_JUMBO_RING_SIZE - dpr->rx_jmb_prod_idx);
  4104. si = spr->rx_jmb_cons_idx;
  4105. di = dpr->rx_jmb_prod_idx;
  4106. for (i = di; i < di + cpycnt; i++) {
  4107. if (dpr->rx_jmb_buffers[i].skb) {
  4108. cpycnt = i - di;
  4109. err = -ENOSPC;
  4110. break;
  4111. }
  4112. }
  4113. if (!cpycnt)
  4114. break;
  4115. /* Ensure that updates to the rx_jmb_buffers ring and the
  4116. * shadowed hardware producer ring from tg3_recycle_skb() are
  4117. * ordered correctly WRT the skb check above.
  4118. */
  4119. smp_rmb();
  4120. memcpy(&dpr->rx_jmb_buffers[di],
  4121. &spr->rx_jmb_buffers[si],
  4122. cpycnt * sizeof(struct ring_info));
  4123. for (i = 0; i < cpycnt; i++, di++, si++) {
  4124. struct tg3_rx_buffer_desc *sbd, *dbd;
  4125. sbd = &spr->rx_jmb[si].std;
  4126. dbd = &dpr->rx_jmb[di].std;
  4127. dbd->addr_hi = sbd->addr_hi;
  4128. dbd->addr_lo = sbd->addr_lo;
  4129. }
  4130. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) %
  4131. TG3_RX_JUMBO_RING_SIZE;
  4132. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) %
  4133. TG3_RX_JUMBO_RING_SIZE;
  4134. }
  4135. return err;
  4136. }
  4137. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4138. {
  4139. struct tg3 *tp = tnapi->tp;
  4140. /* run TX completion thread */
  4141. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4142. tg3_tx(tnapi);
  4143. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4144. return work_done;
  4145. }
  4146. /* run RX thread, within the bounds set by NAPI.
  4147. * All RX "locking" is done by ensuring outside
  4148. * code synchronizes with tg3->napi.poll()
  4149. */
  4150. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4151. work_done += tg3_rx(tnapi, budget - work_done);
  4152. if ((tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4153. struct tg3_rx_prodring_set *dpr = &tp->prodring[0];
  4154. int i, err = 0;
  4155. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4156. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4157. for (i = 1; i < tp->irq_cnt; i++)
  4158. err |= tg3_rx_prodring_xfer(tp, dpr,
  4159. tp->napi[i].prodring);
  4160. wmb();
  4161. if (std_prod_idx != dpr->rx_std_prod_idx)
  4162. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4163. dpr->rx_std_prod_idx);
  4164. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4165. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4166. dpr->rx_jmb_prod_idx);
  4167. mmiowb();
  4168. if (err)
  4169. tw32_f(HOSTCC_MODE, tp->coal_now);
  4170. }
  4171. return work_done;
  4172. }
  4173. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4174. {
  4175. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4176. struct tg3 *tp = tnapi->tp;
  4177. int work_done = 0;
  4178. struct tg3_hw_status *sblk = tnapi->hw_status;
  4179. while (1) {
  4180. work_done = tg3_poll_work(tnapi, work_done, budget);
  4181. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4182. goto tx_recovery;
  4183. if (unlikely(work_done >= budget))
  4184. break;
  4185. /* tp->last_tag is used in tg3_int_reenable() below
  4186. * to tell the hw how much work has been processed,
  4187. * so we must read it before checking for more work.
  4188. */
  4189. tnapi->last_tag = sblk->status_tag;
  4190. tnapi->last_irq_tag = tnapi->last_tag;
  4191. rmb();
  4192. /* check for RX/TX work to do */
  4193. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4194. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4195. napi_complete(napi);
  4196. /* Reenable interrupts. */
  4197. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4198. mmiowb();
  4199. break;
  4200. }
  4201. }
  4202. return work_done;
  4203. tx_recovery:
  4204. /* work_done is guaranteed to be less than budget. */
  4205. napi_complete(napi);
  4206. schedule_work(&tp->reset_task);
  4207. return work_done;
  4208. }
  4209. static int tg3_poll(struct napi_struct *napi, int budget)
  4210. {
  4211. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4212. struct tg3 *tp = tnapi->tp;
  4213. int work_done = 0;
  4214. struct tg3_hw_status *sblk = tnapi->hw_status;
  4215. while (1) {
  4216. tg3_poll_link(tp);
  4217. work_done = tg3_poll_work(tnapi, work_done, budget);
  4218. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  4219. goto tx_recovery;
  4220. if (unlikely(work_done >= budget))
  4221. break;
  4222. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  4223. /* tp->last_tag is used in tg3_int_reenable() below
  4224. * to tell the hw how much work has been processed,
  4225. * so we must read it before checking for more work.
  4226. */
  4227. tnapi->last_tag = sblk->status_tag;
  4228. tnapi->last_irq_tag = tnapi->last_tag;
  4229. rmb();
  4230. } else
  4231. sblk->status &= ~SD_STATUS_UPDATED;
  4232. if (likely(!tg3_has_work(tnapi))) {
  4233. napi_complete(napi);
  4234. tg3_int_reenable(tnapi);
  4235. break;
  4236. }
  4237. }
  4238. return work_done;
  4239. tx_recovery:
  4240. /* work_done is guaranteed to be less than budget. */
  4241. napi_complete(napi);
  4242. schedule_work(&tp->reset_task);
  4243. return work_done;
  4244. }
  4245. static void tg3_irq_quiesce(struct tg3 *tp)
  4246. {
  4247. int i;
  4248. BUG_ON(tp->irq_sync);
  4249. tp->irq_sync = 1;
  4250. smp_mb();
  4251. for (i = 0; i < tp->irq_cnt; i++)
  4252. synchronize_irq(tp->napi[i].irq_vec);
  4253. }
  4254. static inline int tg3_irq_sync(struct tg3 *tp)
  4255. {
  4256. return tp->irq_sync;
  4257. }
  4258. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4259. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4260. * with as well. Most of the time, this is not necessary except when
  4261. * shutting down the device.
  4262. */
  4263. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4264. {
  4265. spin_lock_bh(&tp->lock);
  4266. if (irq_sync)
  4267. tg3_irq_quiesce(tp);
  4268. }
  4269. static inline void tg3_full_unlock(struct tg3 *tp)
  4270. {
  4271. spin_unlock_bh(&tp->lock);
  4272. }
  4273. /* One-shot MSI handler - Chip automatically disables interrupt
  4274. * after sending MSI so driver doesn't have to do it.
  4275. */
  4276. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4277. {
  4278. struct tg3_napi *tnapi = dev_id;
  4279. struct tg3 *tp = tnapi->tp;
  4280. prefetch(tnapi->hw_status);
  4281. if (tnapi->rx_rcb)
  4282. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4283. if (likely(!tg3_irq_sync(tp)))
  4284. napi_schedule(&tnapi->napi);
  4285. return IRQ_HANDLED;
  4286. }
  4287. /* MSI ISR - No need to check for interrupt sharing and no need to
  4288. * flush status block and interrupt mailbox. PCI ordering rules
  4289. * guarantee that MSI will arrive after the status block.
  4290. */
  4291. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4292. {
  4293. struct tg3_napi *tnapi = dev_id;
  4294. struct tg3 *tp = tnapi->tp;
  4295. prefetch(tnapi->hw_status);
  4296. if (tnapi->rx_rcb)
  4297. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4298. /*
  4299. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4300. * chip-internal interrupt pending events.
  4301. * Writing non-zero to intr-mbox-0 additional tells the
  4302. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4303. * event coalescing.
  4304. */
  4305. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4306. if (likely(!tg3_irq_sync(tp)))
  4307. napi_schedule(&tnapi->napi);
  4308. return IRQ_RETVAL(1);
  4309. }
  4310. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4311. {
  4312. struct tg3_napi *tnapi = dev_id;
  4313. struct tg3 *tp = tnapi->tp;
  4314. struct tg3_hw_status *sblk = tnapi->hw_status;
  4315. unsigned int handled = 1;
  4316. /* In INTx mode, it is possible for the interrupt to arrive at
  4317. * the CPU before the status block posted prior to the interrupt.
  4318. * Reading the PCI State register will confirm whether the
  4319. * interrupt is ours and will flush the status block.
  4320. */
  4321. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4322. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4323. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4324. handled = 0;
  4325. goto out;
  4326. }
  4327. }
  4328. /*
  4329. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4330. * chip-internal interrupt pending events.
  4331. * Writing non-zero to intr-mbox-0 additional tells the
  4332. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4333. * event coalescing.
  4334. *
  4335. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4336. * spurious interrupts. The flush impacts performance but
  4337. * excessive spurious interrupts can be worse in some cases.
  4338. */
  4339. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4340. if (tg3_irq_sync(tp))
  4341. goto out;
  4342. sblk->status &= ~SD_STATUS_UPDATED;
  4343. if (likely(tg3_has_work(tnapi))) {
  4344. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4345. napi_schedule(&tnapi->napi);
  4346. } else {
  4347. /* No work, shared interrupt perhaps? re-enable
  4348. * interrupts, and flush that PCI write
  4349. */
  4350. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4351. 0x00000000);
  4352. }
  4353. out:
  4354. return IRQ_RETVAL(handled);
  4355. }
  4356. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4357. {
  4358. struct tg3_napi *tnapi = dev_id;
  4359. struct tg3 *tp = tnapi->tp;
  4360. struct tg3_hw_status *sblk = tnapi->hw_status;
  4361. unsigned int handled = 1;
  4362. /* In INTx mode, it is possible for the interrupt to arrive at
  4363. * the CPU before the status block posted prior to the interrupt.
  4364. * Reading the PCI State register will confirm whether the
  4365. * interrupt is ours and will flush the status block.
  4366. */
  4367. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4368. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4369. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4370. handled = 0;
  4371. goto out;
  4372. }
  4373. }
  4374. /*
  4375. * writing any value to intr-mbox-0 clears PCI INTA# and
  4376. * chip-internal interrupt pending events.
  4377. * writing non-zero to intr-mbox-0 additional tells the
  4378. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4379. * event coalescing.
  4380. *
  4381. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4382. * spurious interrupts. The flush impacts performance but
  4383. * excessive spurious interrupts can be worse in some cases.
  4384. */
  4385. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4386. /*
  4387. * In a shared interrupt configuration, sometimes other devices'
  4388. * interrupts will scream. We record the current status tag here
  4389. * so that the above check can report that the screaming interrupts
  4390. * are unhandled. Eventually they will be silenced.
  4391. */
  4392. tnapi->last_irq_tag = sblk->status_tag;
  4393. if (tg3_irq_sync(tp))
  4394. goto out;
  4395. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4396. napi_schedule(&tnapi->napi);
  4397. out:
  4398. return IRQ_RETVAL(handled);
  4399. }
  4400. /* ISR for interrupt test */
  4401. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4402. {
  4403. struct tg3_napi *tnapi = dev_id;
  4404. struct tg3 *tp = tnapi->tp;
  4405. struct tg3_hw_status *sblk = tnapi->hw_status;
  4406. if ((sblk->status & SD_STATUS_UPDATED) ||
  4407. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4408. tg3_disable_ints(tp);
  4409. return IRQ_RETVAL(1);
  4410. }
  4411. return IRQ_RETVAL(0);
  4412. }
  4413. static int tg3_init_hw(struct tg3 *, int);
  4414. static int tg3_halt(struct tg3 *, int, int);
  4415. /* Restart hardware after configuration changes, self-test, etc.
  4416. * Invoked with tp->lock held.
  4417. */
  4418. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4419. __releases(tp->lock)
  4420. __acquires(tp->lock)
  4421. {
  4422. int err;
  4423. err = tg3_init_hw(tp, reset_phy);
  4424. if (err) {
  4425. netdev_err(tp->dev,
  4426. "Failed to re-initialize device, aborting\n");
  4427. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4428. tg3_full_unlock(tp);
  4429. del_timer_sync(&tp->timer);
  4430. tp->irq_sync = 0;
  4431. tg3_napi_enable(tp);
  4432. dev_close(tp->dev);
  4433. tg3_full_lock(tp, 0);
  4434. }
  4435. return err;
  4436. }
  4437. #ifdef CONFIG_NET_POLL_CONTROLLER
  4438. static void tg3_poll_controller(struct net_device *dev)
  4439. {
  4440. int i;
  4441. struct tg3 *tp = netdev_priv(dev);
  4442. for (i = 0; i < tp->irq_cnt; i++)
  4443. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4444. }
  4445. #endif
  4446. static void tg3_reset_task(struct work_struct *work)
  4447. {
  4448. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4449. int err;
  4450. unsigned int restart_timer;
  4451. tg3_full_lock(tp, 0);
  4452. if (!netif_running(tp->dev)) {
  4453. tg3_full_unlock(tp);
  4454. return;
  4455. }
  4456. tg3_full_unlock(tp);
  4457. tg3_phy_stop(tp);
  4458. tg3_netif_stop(tp);
  4459. tg3_full_lock(tp, 1);
  4460. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4461. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4462. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4463. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4464. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4465. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4466. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4467. }
  4468. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4469. err = tg3_init_hw(tp, 1);
  4470. if (err)
  4471. goto out;
  4472. tg3_netif_start(tp);
  4473. if (restart_timer)
  4474. mod_timer(&tp->timer, jiffies + 1);
  4475. out:
  4476. tg3_full_unlock(tp);
  4477. if (!err)
  4478. tg3_phy_start(tp);
  4479. }
  4480. static void tg3_dump_short_state(struct tg3 *tp)
  4481. {
  4482. netdev_err(tp->dev, "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4483. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4484. netdev_err(tp->dev, "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4485. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4486. }
  4487. static void tg3_tx_timeout(struct net_device *dev)
  4488. {
  4489. struct tg3 *tp = netdev_priv(dev);
  4490. if (netif_msg_tx_err(tp)) {
  4491. netdev_err(dev, "transmit timed out, resetting\n");
  4492. tg3_dump_short_state(tp);
  4493. }
  4494. schedule_work(&tp->reset_task);
  4495. }
  4496. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4497. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4498. {
  4499. u32 base = (u32) mapping & 0xffffffff;
  4500. return ((base > 0xffffdcc0) &&
  4501. (base + len + 8 < base));
  4502. }
  4503. /* Test for DMA addresses > 40-bit */
  4504. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4505. int len)
  4506. {
  4507. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4508. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4509. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4510. return 0;
  4511. #else
  4512. return 0;
  4513. #endif
  4514. }
  4515. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4516. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4517. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4518. struct sk_buff *skb, u32 last_plus_one,
  4519. u32 *start, u32 base_flags, u32 mss)
  4520. {
  4521. struct tg3 *tp = tnapi->tp;
  4522. struct sk_buff *new_skb;
  4523. dma_addr_t new_addr = 0;
  4524. u32 entry = *start;
  4525. int i, ret = 0;
  4526. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4527. new_skb = skb_copy(skb, GFP_ATOMIC);
  4528. else {
  4529. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4530. new_skb = skb_copy_expand(skb,
  4531. skb_headroom(skb) + more_headroom,
  4532. skb_tailroom(skb), GFP_ATOMIC);
  4533. }
  4534. if (!new_skb) {
  4535. ret = -1;
  4536. } else {
  4537. /* New SKB is guaranteed to be linear. */
  4538. entry = *start;
  4539. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4540. PCI_DMA_TODEVICE);
  4541. /* Make sure the mapping succeeded */
  4542. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4543. ret = -1;
  4544. dev_kfree_skb(new_skb);
  4545. new_skb = NULL;
  4546. /* Make sure new skb does not cross any 4G boundaries.
  4547. * Drop the packet if it does.
  4548. */
  4549. } else if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4550. tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4551. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4552. PCI_DMA_TODEVICE);
  4553. ret = -1;
  4554. dev_kfree_skb(new_skb);
  4555. new_skb = NULL;
  4556. } else {
  4557. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4558. base_flags, 1 | (mss << 1));
  4559. *start = NEXT_TX(entry);
  4560. }
  4561. }
  4562. /* Now clean up the sw ring entries. */
  4563. i = 0;
  4564. while (entry != last_plus_one) {
  4565. int len;
  4566. if (i == 0)
  4567. len = skb_headlen(skb);
  4568. else
  4569. len = skb_shinfo(skb)->frags[i-1].size;
  4570. pci_unmap_single(tp->pdev,
  4571. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4572. mapping),
  4573. len, PCI_DMA_TODEVICE);
  4574. if (i == 0) {
  4575. tnapi->tx_buffers[entry].skb = new_skb;
  4576. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4577. new_addr);
  4578. } else {
  4579. tnapi->tx_buffers[entry].skb = NULL;
  4580. }
  4581. entry = NEXT_TX(entry);
  4582. i++;
  4583. }
  4584. dev_kfree_skb(skb);
  4585. return ret;
  4586. }
  4587. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4588. dma_addr_t mapping, int len, u32 flags,
  4589. u32 mss_and_is_end)
  4590. {
  4591. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4592. int is_end = (mss_and_is_end & 0x1);
  4593. u32 mss = (mss_and_is_end >> 1);
  4594. u32 vlan_tag = 0;
  4595. if (is_end)
  4596. flags |= TXD_FLAG_END;
  4597. if (flags & TXD_FLAG_VLAN) {
  4598. vlan_tag = flags >> 16;
  4599. flags &= 0xffff;
  4600. }
  4601. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4602. txd->addr_hi = ((u64) mapping >> 32);
  4603. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4604. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4605. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4606. }
  4607. /* hard_start_xmit for devices that don't have any bugs and
  4608. * support TG3_FLG2_HW_TSO_2 and TG3_FLG2_HW_TSO_3 only.
  4609. */
  4610. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4611. struct net_device *dev)
  4612. {
  4613. struct tg3 *tp = netdev_priv(dev);
  4614. u32 len, entry, base_flags, mss;
  4615. dma_addr_t mapping;
  4616. struct tg3_napi *tnapi;
  4617. struct netdev_queue *txq;
  4618. unsigned int i, last;
  4619. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4620. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4621. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4622. tnapi++;
  4623. /* We are running in BH disabled context with netif_tx_lock
  4624. * and TX reclaim runs via tp->napi.poll inside of a software
  4625. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4626. * no IRQ context deadlocks to worry about either. Rejoice!
  4627. */
  4628. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4629. if (!netif_tx_queue_stopped(txq)) {
  4630. netif_tx_stop_queue(txq);
  4631. /* This is a hard error, log it. */
  4632. netdev_err(dev,
  4633. "BUG! Tx Ring full when queue awake!\n");
  4634. }
  4635. return NETDEV_TX_BUSY;
  4636. }
  4637. entry = tnapi->tx_prod;
  4638. base_flags = 0;
  4639. mss = 0;
  4640. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4641. int tcp_opt_len, ip_tcp_len;
  4642. u32 hdrlen;
  4643. if (skb_header_cloned(skb) &&
  4644. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4645. dev_kfree_skb(skb);
  4646. goto out_unlock;
  4647. }
  4648. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4649. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4650. else {
  4651. struct iphdr *iph = ip_hdr(skb);
  4652. tcp_opt_len = tcp_optlen(skb);
  4653. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4654. iph->check = 0;
  4655. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4656. hdrlen = ip_tcp_len + tcp_opt_len;
  4657. }
  4658. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4659. mss |= (hdrlen & 0xc) << 12;
  4660. if (hdrlen & 0x10)
  4661. base_flags |= 0x00000010;
  4662. base_flags |= (hdrlen & 0x3e0) << 5;
  4663. } else
  4664. mss |= hdrlen << 9;
  4665. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4666. TXD_FLAG_CPU_POST_DMA);
  4667. tcp_hdr(skb)->check = 0;
  4668. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  4669. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4670. }
  4671. #if TG3_VLAN_TAG_USED
  4672. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4673. base_flags |= (TXD_FLAG_VLAN |
  4674. (vlan_tx_tag_get(skb) << 16));
  4675. #endif
  4676. len = skb_headlen(skb);
  4677. /* Queue skb data, a.k.a. the main skb fragment. */
  4678. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4679. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4680. dev_kfree_skb(skb);
  4681. goto out_unlock;
  4682. }
  4683. tnapi->tx_buffers[entry].skb = skb;
  4684. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4685. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4686. !mss && skb->len > ETH_DATA_LEN)
  4687. base_flags |= TXD_FLAG_JMB_PKT;
  4688. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4689. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4690. entry = NEXT_TX(entry);
  4691. /* Now loop through additional data fragments, and queue them. */
  4692. if (skb_shinfo(skb)->nr_frags > 0) {
  4693. last = skb_shinfo(skb)->nr_frags - 1;
  4694. for (i = 0; i <= last; i++) {
  4695. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4696. len = frag->size;
  4697. mapping = pci_map_page(tp->pdev,
  4698. frag->page,
  4699. frag->page_offset,
  4700. len, PCI_DMA_TODEVICE);
  4701. if (pci_dma_mapping_error(tp->pdev, mapping))
  4702. goto dma_error;
  4703. tnapi->tx_buffers[entry].skb = NULL;
  4704. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4705. mapping);
  4706. tg3_set_txd(tnapi, entry, mapping, len,
  4707. base_flags, (i == last) | (mss << 1));
  4708. entry = NEXT_TX(entry);
  4709. }
  4710. }
  4711. /* Packets are ready, update Tx producer idx local and on card. */
  4712. tw32_tx_mbox(tnapi->prodmbox, entry);
  4713. tnapi->tx_prod = entry;
  4714. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4715. netif_tx_stop_queue(txq);
  4716. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4717. netif_tx_wake_queue(txq);
  4718. }
  4719. out_unlock:
  4720. mmiowb();
  4721. return NETDEV_TX_OK;
  4722. dma_error:
  4723. last = i;
  4724. entry = tnapi->tx_prod;
  4725. tnapi->tx_buffers[entry].skb = NULL;
  4726. pci_unmap_single(tp->pdev,
  4727. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4728. skb_headlen(skb),
  4729. PCI_DMA_TODEVICE);
  4730. for (i = 0; i <= last; i++) {
  4731. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4732. entry = NEXT_TX(entry);
  4733. pci_unmap_page(tp->pdev,
  4734. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4735. mapping),
  4736. frag->size, PCI_DMA_TODEVICE);
  4737. }
  4738. dev_kfree_skb(skb);
  4739. return NETDEV_TX_OK;
  4740. }
  4741. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4742. struct net_device *);
  4743. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4744. * TSO header is greater than 80 bytes.
  4745. */
  4746. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4747. {
  4748. struct sk_buff *segs, *nskb;
  4749. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4750. /* Estimate the number of fragments in the worst case */
  4751. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4752. netif_stop_queue(tp->dev);
  4753. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4754. return NETDEV_TX_BUSY;
  4755. netif_wake_queue(tp->dev);
  4756. }
  4757. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4758. if (IS_ERR(segs))
  4759. goto tg3_tso_bug_end;
  4760. do {
  4761. nskb = segs;
  4762. segs = segs->next;
  4763. nskb->next = NULL;
  4764. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4765. } while (segs);
  4766. tg3_tso_bug_end:
  4767. dev_kfree_skb(skb);
  4768. return NETDEV_TX_OK;
  4769. }
  4770. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4771. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4772. */
  4773. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4774. struct net_device *dev)
  4775. {
  4776. struct tg3 *tp = netdev_priv(dev);
  4777. u32 len, entry, base_flags, mss;
  4778. int would_hit_hwbug;
  4779. dma_addr_t mapping;
  4780. struct tg3_napi *tnapi;
  4781. struct netdev_queue *txq;
  4782. unsigned int i, last;
  4783. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4784. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4785. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  4786. tnapi++;
  4787. /* We are running in BH disabled context with netif_tx_lock
  4788. * and TX reclaim runs via tp->napi.poll inside of a software
  4789. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4790. * no IRQ context deadlocks to worry about either. Rejoice!
  4791. */
  4792. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4793. if (!netif_tx_queue_stopped(txq)) {
  4794. netif_tx_stop_queue(txq);
  4795. /* This is a hard error, log it. */
  4796. netdev_err(dev,
  4797. "BUG! Tx Ring full when queue awake!\n");
  4798. }
  4799. return NETDEV_TX_BUSY;
  4800. }
  4801. entry = tnapi->tx_prod;
  4802. base_flags = 0;
  4803. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4804. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4805. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4806. struct iphdr *iph;
  4807. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4808. if (skb_header_cloned(skb) &&
  4809. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4810. dev_kfree_skb(skb);
  4811. goto out_unlock;
  4812. }
  4813. tcp_opt_len = tcp_optlen(skb);
  4814. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4815. hdr_len = ip_tcp_len + tcp_opt_len;
  4816. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4817. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4818. return tg3_tso_bug(tp, skb);
  4819. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4820. TXD_FLAG_CPU_POST_DMA);
  4821. iph = ip_hdr(skb);
  4822. iph->check = 0;
  4823. iph->tot_len = htons(mss + hdr_len);
  4824. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4825. tcp_hdr(skb)->check = 0;
  4826. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4827. } else
  4828. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4829. iph->daddr, 0,
  4830. IPPROTO_TCP,
  4831. 0);
  4832. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) {
  4833. mss |= (hdr_len & 0xc) << 12;
  4834. if (hdr_len & 0x10)
  4835. base_flags |= 0x00000010;
  4836. base_flags |= (hdr_len & 0x3e0) << 5;
  4837. } else if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4838. mss |= hdr_len << 9;
  4839. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4841. if (tcp_opt_len || iph->ihl > 5) {
  4842. int tsflags;
  4843. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4844. mss |= (tsflags << 11);
  4845. }
  4846. } else {
  4847. if (tcp_opt_len || iph->ihl > 5) {
  4848. int tsflags;
  4849. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4850. base_flags |= tsflags << 12;
  4851. }
  4852. }
  4853. }
  4854. #if TG3_VLAN_TAG_USED
  4855. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4856. base_flags |= (TXD_FLAG_VLAN |
  4857. (vlan_tx_tag_get(skb) << 16));
  4858. #endif
  4859. if ((tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG) &&
  4860. !mss && skb->len > ETH_DATA_LEN)
  4861. base_flags |= TXD_FLAG_JMB_PKT;
  4862. len = skb_headlen(skb);
  4863. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4864. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4865. dev_kfree_skb(skb);
  4866. goto out_unlock;
  4867. }
  4868. tnapi->tx_buffers[entry].skb = skb;
  4869. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4870. would_hit_hwbug = 0;
  4871. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4872. would_hit_hwbug = 1;
  4873. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4874. tg3_4g_overflow_test(mapping, len))
  4875. would_hit_hwbug = 1;
  4876. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4877. tg3_40bit_overflow_test(tp, mapping, len))
  4878. would_hit_hwbug = 1;
  4879. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4880. would_hit_hwbug = 1;
  4881. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4882. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4883. entry = NEXT_TX(entry);
  4884. /* Now loop through additional data fragments, and queue them. */
  4885. if (skb_shinfo(skb)->nr_frags > 0) {
  4886. last = skb_shinfo(skb)->nr_frags - 1;
  4887. for (i = 0; i <= last; i++) {
  4888. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4889. len = frag->size;
  4890. mapping = pci_map_page(tp->pdev,
  4891. frag->page,
  4892. frag->page_offset,
  4893. len, PCI_DMA_TODEVICE);
  4894. tnapi->tx_buffers[entry].skb = NULL;
  4895. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  4896. mapping);
  4897. if (pci_dma_mapping_error(tp->pdev, mapping))
  4898. goto dma_error;
  4899. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4900. len <= 8)
  4901. would_hit_hwbug = 1;
  4902. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4903. tg3_4g_overflow_test(mapping, len))
  4904. would_hit_hwbug = 1;
  4905. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4906. tg3_40bit_overflow_test(tp, mapping, len))
  4907. would_hit_hwbug = 1;
  4908. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4909. tg3_set_txd(tnapi, entry, mapping, len,
  4910. base_flags, (i == last)|(mss << 1));
  4911. else
  4912. tg3_set_txd(tnapi, entry, mapping, len,
  4913. base_flags, (i == last));
  4914. entry = NEXT_TX(entry);
  4915. }
  4916. }
  4917. if (would_hit_hwbug) {
  4918. u32 last_plus_one = entry;
  4919. u32 start;
  4920. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4921. start &= (TG3_TX_RING_SIZE - 1);
  4922. /* If the workaround fails due to memory/mapping
  4923. * failure, silently drop this packet.
  4924. */
  4925. if (tigon3_dma_hwbug_workaround(tnapi, skb, last_plus_one,
  4926. &start, base_flags, mss))
  4927. goto out_unlock;
  4928. entry = start;
  4929. }
  4930. /* Packets are ready, update Tx producer idx local and on card. */
  4931. tw32_tx_mbox(tnapi->prodmbox, entry);
  4932. tnapi->tx_prod = entry;
  4933. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4934. netif_tx_stop_queue(txq);
  4935. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4936. netif_tx_wake_queue(txq);
  4937. }
  4938. out_unlock:
  4939. mmiowb();
  4940. return NETDEV_TX_OK;
  4941. dma_error:
  4942. last = i;
  4943. entry = tnapi->tx_prod;
  4944. tnapi->tx_buffers[entry].skb = NULL;
  4945. pci_unmap_single(tp->pdev,
  4946. dma_unmap_addr(&tnapi->tx_buffers[entry], mapping),
  4947. skb_headlen(skb),
  4948. PCI_DMA_TODEVICE);
  4949. for (i = 0; i <= last; i++) {
  4950. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4951. entry = NEXT_TX(entry);
  4952. pci_unmap_page(tp->pdev,
  4953. dma_unmap_addr(&tnapi->tx_buffers[entry],
  4954. mapping),
  4955. frag->size, PCI_DMA_TODEVICE);
  4956. }
  4957. dev_kfree_skb(skb);
  4958. return NETDEV_TX_OK;
  4959. }
  4960. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4961. int new_mtu)
  4962. {
  4963. dev->mtu = new_mtu;
  4964. if (new_mtu > ETH_DATA_LEN) {
  4965. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4966. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4967. ethtool_op_set_tso(dev, 0);
  4968. } else {
  4969. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4970. }
  4971. } else {
  4972. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4973. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4974. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4975. }
  4976. }
  4977. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4978. {
  4979. struct tg3 *tp = netdev_priv(dev);
  4980. int err;
  4981. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4982. return -EINVAL;
  4983. if (!netif_running(dev)) {
  4984. /* We'll just catch it later when the
  4985. * device is up'd.
  4986. */
  4987. tg3_set_mtu(dev, tp, new_mtu);
  4988. return 0;
  4989. }
  4990. tg3_phy_stop(tp);
  4991. tg3_netif_stop(tp);
  4992. tg3_full_lock(tp, 1);
  4993. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4994. tg3_set_mtu(dev, tp, new_mtu);
  4995. err = tg3_restart_hw(tp, 0);
  4996. if (!err)
  4997. tg3_netif_start(tp);
  4998. tg3_full_unlock(tp);
  4999. if (!err)
  5000. tg3_phy_start(tp);
  5001. return err;
  5002. }
  5003. static void tg3_rx_prodring_free(struct tg3 *tp,
  5004. struct tg3_rx_prodring_set *tpr)
  5005. {
  5006. int i;
  5007. if (tpr != &tp->prodring[0]) {
  5008. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5009. i = (i + 1) % TG3_RX_RING_SIZE)
  5010. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5011. tp->rx_pkt_map_sz);
  5012. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5013. for (i = tpr->rx_jmb_cons_idx;
  5014. i != tpr->rx_jmb_prod_idx;
  5015. i = (i + 1) % TG3_RX_JUMBO_RING_SIZE) {
  5016. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5017. TG3_RX_JMB_MAP_SZ);
  5018. }
  5019. }
  5020. return;
  5021. }
  5022. for (i = 0; i < TG3_RX_RING_SIZE; i++)
  5023. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5024. tp->rx_pkt_map_sz);
  5025. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5026. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++)
  5027. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5028. TG3_RX_JMB_MAP_SZ);
  5029. }
  5030. }
  5031. /* Initialize rx rings for packet processing.
  5032. *
  5033. * The chip has been shut down and the driver detached from
  5034. * the networking, so no interrupts or new tx packets will
  5035. * end up in the driver. tp->{tx,}lock are held and thus
  5036. * we may not sleep.
  5037. */
  5038. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5039. struct tg3_rx_prodring_set *tpr)
  5040. {
  5041. u32 i, rx_pkt_dma_sz;
  5042. tpr->rx_std_cons_idx = 0;
  5043. tpr->rx_std_prod_idx = 0;
  5044. tpr->rx_jmb_cons_idx = 0;
  5045. tpr->rx_jmb_prod_idx = 0;
  5046. if (tpr != &tp->prodring[0]) {
  5047. memset(&tpr->rx_std_buffers[0], 0, TG3_RX_STD_BUFF_RING_SIZE);
  5048. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE)
  5049. memset(&tpr->rx_jmb_buffers[0], 0,
  5050. TG3_RX_JMB_BUFF_RING_SIZE);
  5051. goto done;
  5052. }
  5053. /* Zero out all descriptors. */
  5054. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  5055. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5056. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  5057. tp->dev->mtu > ETH_DATA_LEN)
  5058. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5059. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5060. /* Initialize invariants of the rings, we only set this
  5061. * stuff once. This works because the card does not
  5062. * write into the rx buffer posting rings.
  5063. */
  5064. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  5065. struct tg3_rx_buffer_desc *rxd;
  5066. rxd = &tpr->rx_std[i];
  5067. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5068. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5069. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5070. (i << RXD_OPAQUE_INDEX_SHIFT));
  5071. }
  5072. /* Now allocate fresh SKBs for each rx ring. */
  5073. for (i = 0; i < tp->rx_pending; i++) {
  5074. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5075. netdev_warn(tp->dev,
  5076. "Using a smaller RX standard ring. Only "
  5077. "%d out of %d buffers were allocated "
  5078. "successfully\n", i, tp->rx_pending);
  5079. if (i == 0)
  5080. goto initfail;
  5081. tp->rx_pending = i;
  5082. break;
  5083. }
  5084. }
  5085. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  5086. goto done;
  5087. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  5088. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE))
  5089. goto done;
  5090. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  5091. struct tg3_rx_buffer_desc *rxd;
  5092. rxd = &tpr->rx_jmb[i].std;
  5093. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5094. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5095. RXD_FLAG_JUMBO;
  5096. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5097. (i << RXD_OPAQUE_INDEX_SHIFT));
  5098. }
  5099. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5100. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5101. netdev_warn(tp->dev,
  5102. "Using a smaller RX jumbo ring. Only %d "
  5103. "out of %d buffers were allocated "
  5104. "successfully\n", i, tp->rx_jumbo_pending);
  5105. if (i == 0)
  5106. goto initfail;
  5107. tp->rx_jumbo_pending = i;
  5108. break;
  5109. }
  5110. }
  5111. done:
  5112. return 0;
  5113. initfail:
  5114. tg3_rx_prodring_free(tp, tpr);
  5115. return -ENOMEM;
  5116. }
  5117. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5118. struct tg3_rx_prodring_set *tpr)
  5119. {
  5120. kfree(tpr->rx_std_buffers);
  5121. tpr->rx_std_buffers = NULL;
  5122. kfree(tpr->rx_jmb_buffers);
  5123. tpr->rx_jmb_buffers = NULL;
  5124. if (tpr->rx_std) {
  5125. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5126. tpr->rx_std, tpr->rx_std_mapping);
  5127. tpr->rx_std = NULL;
  5128. }
  5129. if (tpr->rx_jmb) {
  5130. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  5131. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5132. tpr->rx_jmb = NULL;
  5133. }
  5134. }
  5135. static int tg3_rx_prodring_init(struct tg3 *tp,
  5136. struct tg3_rx_prodring_set *tpr)
  5137. {
  5138. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE, GFP_KERNEL);
  5139. if (!tpr->rx_std_buffers)
  5140. return -ENOMEM;
  5141. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  5142. &tpr->rx_std_mapping);
  5143. if (!tpr->rx_std)
  5144. goto err_out;
  5145. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  5146. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE,
  5147. GFP_KERNEL);
  5148. if (!tpr->rx_jmb_buffers)
  5149. goto err_out;
  5150. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  5151. TG3_RX_JUMBO_RING_BYTES,
  5152. &tpr->rx_jmb_mapping);
  5153. if (!tpr->rx_jmb)
  5154. goto err_out;
  5155. }
  5156. return 0;
  5157. err_out:
  5158. tg3_rx_prodring_fini(tp, tpr);
  5159. return -ENOMEM;
  5160. }
  5161. /* Free up pending packets in all rx/tx rings.
  5162. *
  5163. * The chip has been shut down and the driver detached from
  5164. * the networking, so no interrupts or new tx packets will
  5165. * end up in the driver. tp->{tx,}lock is not held and we are not
  5166. * in an interrupt context and thus may sleep.
  5167. */
  5168. static void tg3_free_rings(struct tg3 *tp)
  5169. {
  5170. int i, j;
  5171. for (j = 0; j < tp->irq_cnt; j++) {
  5172. struct tg3_napi *tnapi = &tp->napi[j];
  5173. if (!tnapi->tx_buffers)
  5174. continue;
  5175. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5176. struct ring_info *txp;
  5177. struct sk_buff *skb;
  5178. unsigned int k;
  5179. txp = &tnapi->tx_buffers[i];
  5180. skb = txp->skb;
  5181. if (skb == NULL) {
  5182. i++;
  5183. continue;
  5184. }
  5185. pci_unmap_single(tp->pdev,
  5186. dma_unmap_addr(txp, mapping),
  5187. skb_headlen(skb),
  5188. PCI_DMA_TODEVICE);
  5189. txp->skb = NULL;
  5190. i++;
  5191. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5192. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5193. pci_unmap_page(tp->pdev,
  5194. dma_unmap_addr(txp, mapping),
  5195. skb_shinfo(skb)->frags[k].size,
  5196. PCI_DMA_TODEVICE);
  5197. i++;
  5198. }
  5199. dev_kfree_skb_any(skb);
  5200. }
  5201. tg3_rx_prodring_free(tp, &tp->prodring[j]);
  5202. }
  5203. }
  5204. /* Initialize tx/rx rings for packet processing.
  5205. *
  5206. * The chip has been shut down and the driver detached from
  5207. * the networking, so no interrupts or new tx packets will
  5208. * end up in the driver. tp->{tx,}lock are held and thus
  5209. * we may not sleep.
  5210. */
  5211. static int tg3_init_rings(struct tg3 *tp)
  5212. {
  5213. int i;
  5214. /* Free up all the SKBs. */
  5215. tg3_free_rings(tp);
  5216. for (i = 0; i < tp->irq_cnt; i++) {
  5217. struct tg3_napi *tnapi = &tp->napi[i];
  5218. tnapi->last_tag = 0;
  5219. tnapi->last_irq_tag = 0;
  5220. tnapi->hw_status->status = 0;
  5221. tnapi->hw_status->status_tag = 0;
  5222. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5223. tnapi->tx_prod = 0;
  5224. tnapi->tx_cons = 0;
  5225. if (tnapi->tx_ring)
  5226. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5227. tnapi->rx_rcb_ptr = 0;
  5228. if (tnapi->rx_rcb)
  5229. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5230. if (tg3_rx_prodring_alloc(tp, &tp->prodring[i])) {
  5231. tg3_free_rings(tp);
  5232. return -ENOMEM;
  5233. }
  5234. }
  5235. return 0;
  5236. }
  5237. /*
  5238. * Must not be invoked with interrupt sources disabled and
  5239. * the hardware shutdown down.
  5240. */
  5241. static void tg3_free_consistent(struct tg3 *tp)
  5242. {
  5243. int i;
  5244. for (i = 0; i < tp->irq_cnt; i++) {
  5245. struct tg3_napi *tnapi = &tp->napi[i];
  5246. if (tnapi->tx_ring) {
  5247. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  5248. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5249. tnapi->tx_ring = NULL;
  5250. }
  5251. kfree(tnapi->tx_buffers);
  5252. tnapi->tx_buffers = NULL;
  5253. if (tnapi->rx_rcb) {
  5254. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  5255. tnapi->rx_rcb,
  5256. tnapi->rx_rcb_mapping);
  5257. tnapi->rx_rcb = NULL;
  5258. }
  5259. if (tnapi->hw_status) {
  5260. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  5261. tnapi->hw_status,
  5262. tnapi->status_mapping);
  5263. tnapi->hw_status = NULL;
  5264. }
  5265. }
  5266. if (tp->hw_stats) {
  5267. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  5268. tp->hw_stats, tp->stats_mapping);
  5269. tp->hw_stats = NULL;
  5270. }
  5271. for (i = 0; i < tp->irq_cnt; i++)
  5272. tg3_rx_prodring_fini(tp, &tp->prodring[i]);
  5273. }
  5274. /*
  5275. * Must not be invoked with interrupt sources disabled and
  5276. * the hardware shutdown down. Can sleep.
  5277. */
  5278. static int tg3_alloc_consistent(struct tg3 *tp)
  5279. {
  5280. int i;
  5281. for (i = 0; i < tp->irq_cnt; i++) {
  5282. if (tg3_rx_prodring_init(tp, &tp->prodring[i]))
  5283. goto err_out;
  5284. }
  5285. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  5286. sizeof(struct tg3_hw_stats),
  5287. &tp->stats_mapping);
  5288. if (!tp->hw_stats)
  5289. goto err_out;
  5290. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5291. for (i = 0; i < tp->irq_cnt; i++) {
  5292. struct tg3_napi *tnapi = &tp->napi[i];
  5293. struct tg3_hw_status *sblk;
  5294. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  5295. TG3_HW_STATUS_SIZE,
  5296. &tnapi->status_mapping);
  5297. if (!tnapi->hw_status)
  5298. goto err_out;
  5299. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5300. sblk = tnapi->hw_status;
  5301. /* If multivector TSS is enabled, vector 0 does not handle
  5302. * tx interrupts. Don't allocate any resources for it.
  5303. */
  5304. if ((!i && !(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) ||
  5305. (i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))) {
  5306. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5307. TG3_TX_RING_SIZE,
  5308. GFP_KERNEL);
  5309. if (!tnapi->tx_buffers)
  5310. goto err_out;
  5311. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5312. TG3_TX_RING_BYTES,
  5313. &tnapi->tx_desc_mapping);
  5314. if (!tnapi->tx_ring)
  5315. goto err_out;
  5316. }
  5317. /*
  5318. * When RSS is enabled, the status block format changes
  5319. * slightly. The "rx_jumbo_consumer", "reserved",
  5320. * and "rx_mini_consumer" members get mapped to the
  5321. * other three rx return ring producer indexes.
  5322. */
  5323. switch (i) {
  5324. default:
  5325. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5326. break;
  5327. case 2:
  5328. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5329. break;
  5330. case 3:
  5331. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5332. break;
  5333. case 4:
  5334. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5335. break;
  5336. }
  5337. tnapi->prodring = &tp->prodring[i];
  5338. /*
  5339. * If multivector RSS is enabled, vector 0 does not handle
  5340. * rx or tx interrupts. Don't allocate any resources for it.
  5341. */
  5342. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  5343. continue;
  5344. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  5345. TG3_RX_RCB_RING_BYTES(tp),
  5346. &tnapi->rx_rcb_mapping);
  5347. if (!tnapi->rx_rcb)
  5348. goto err_out;
  5349. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5350. }
  5351. return 0;
  5352. err_out:
  5353. tg3_free_consistent(tp);
  5354. return -ENOMEM;
  5355. }
  5356. #define MAX_WAIT_CNT 1000
  5357. /* To stop a block, clear the enable bit and poll till it
  5358. * clears. tp->lock is held.
  5359. */
  5360. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5361. {
  5362. unsigned int i;
  5363. u32 val;
  5364. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5365. switch (ofs) {
  5366. case RCVLSC_MODE:
  5367. case DMAC_MODE:
  5368. case MBFREE_MODE:
  5369. case BUFMGR_MODE:
  5370. case MEMARB_MODE:
  5371. /* We can't enable/disable these bits of the
  5372. * 5705/5750, just say success.
  5373. */
  5374. return 0;
  5375. default:
  5376. break;
  5377. }
  5378. }
  5379. val = tr32(ofs);
  5380. val &= ~enable_bit;
  5381. tw32_f(ofs, val);
  5382. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5383. udelay(100);
  5384. val = tr32(ofs);
  5385. if ((val & enable_bit) == 0)
  5386. break;
  5387. }
  5388. if (i == MAX_WAIT_CNT && !silent) {
  5389. dev_err(&tp->pdev->dev,
  5390. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5391. ofs, enable_bit);
  5392. return -ENODEV;
  5393. }
  5394. return 0;
  5395. }
  5396. /* tp->lock is held. */
  5397. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5398. {
  5399. int i, err;
  5400. tg3_disable_ints(tp);
  5401. tp->rx_mode &= ~RX_MODE_ENABLE;
  5402. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5403. udelay(10);
  5404. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5405. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5406. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5407. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5408. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5409. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5410. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5411. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5412. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5413. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5414. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5415. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5416. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5417. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5418. tw32_f(MAC_MODE, tp->mac_mode);
  5419. udelay(40);
  5420. tp->tx_mode &= ~TX_MODE_ENABLE;
  5421. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5422. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5423. udelay(100);
  5424. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5425. break;
  5426. }
  5427. if (i >= MAX_WAIT_CNT) {
  5428. dev_err(&tp->pdev->dev,
  5429. "%s timed out, TX_MODE_ENABLE will not clear "
  5430. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5431. err |= -ENODEV;
  5432. }
  5433. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5434. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5435. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5436. tw32(FTQ_RESET, 0xffffffff);
  5437. tw32(FTQ_RESET, 0x00000000);
  5438. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5439. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5440. for (i = 0; i < tp->irq_cnt; i++) {
  5441. struct tg3_napi *tnapi = &tp->napi[i];
  5442. if (tnapi->hw_status)
  5443. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5444. }
  5445. if (tp->hw_stats)
  5446. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5447. return err;
  5448. }
  5449. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5450. {
  5451. int i;
  5452. u32 apedata;
  5453. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5454. if (apedata != APE_SEG_SIG_MAGIC)
  5455. return;
  5456. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5457. if (!(apedata & APE_FW_STATUS_READY))
  5458. return;
  5459. /* Wait for up to 1 millisecond for APE to service previous event. */
  5460. for (i = 0; i < 10; i++) {
  5461. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5462. return;
  5463. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5464. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5465. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5466. event | APE_EVENT_STATUS_EVENT_PENDING);
  5467. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5468. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5469. break;
  5470. udelay(100);
  5471. }
  5472. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5473. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5474. }
  5475. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5476. {
  5477. u32 event;
  5478. u32 apedata;
  5479. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5480. return;
  5481. switch (kind) {
  5482. case RESET_KIND_INIT:
  5483. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5484. APE_HOST_SEG_SIG_MAGIC);
  5485. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5486. APE_HOST_SEG_LEN_MAGIC);
  5487. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5488. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5489. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5490. APE_HOST_DRIVER_ID_MAGIC);
  5491. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5492. APE_HOST_BEHAV_NO_PHYLOCK);
  5493. event = APE_EVENT_STATUS_STATE_START;
  5494. break;
  5495. case RESET_KIND_SHUTDOWN:
  5496. /* With the interface we are currently using,
  5497. * APE does not track driver state. Wiping
  5498. * out the HOST SEGMENT SIGNATURE forces
  5499. * the APE to assume OS absent status.
  5500. */
  5501. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5502. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5503. break;
  5504. case RESET_KIND_SUSPEND:
  5505. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5506. break;
  5507. default:
  5508. return;
  5509. }
  5510. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5511. tg3_ape_send_event(tp, event);
  5512. }
  5513. /* tp->lock is held. */
  5514. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5515. {
  5516. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5517. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5518. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5519. switch (kind) {
  5520. case RESET_KIND_INIT:
  5521. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5522. DRV_STATE_START);
  5523. break;
  5524. case RESET_KIND_SHUTDOWN:
  5525. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5526. DRV_STATE_UNLOAD);
  5527. break;
  5528. case RESET_KIND_SUSPEND:
  5529. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5530. DRV_STATE_SUSPEND);
  5531. break;
  5532. default:
  5533. break;
  5534. }
  5535. }
  5536. if (kind == RESET_KIND_INIT ||
  5537. kind == RESET_KIND_SUSPEND)
  5538. tg3_ape_driver_state_change(tp, kind);
  5539. }
  5540. /* tp->lock is held. */
  5541. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5542. {
  5543. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5544. switch (kind) {
  5545. case RESET_KIND_INIT:
  5546. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5547. DRV_STATE_START_DONE);
  5548. break;
  5549. case RESET_KIND_SHUTDOWN:
  5550. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5551. DRV_STATE_UNLOAD_DONE);
  5552. break;
  5553. default:
  5554. break;
  5555. }
  5556. }
  5557. if (kind == RESET_KIND_SHUTDOWN)
  5558. tg3_ape_driver_state_change(tp, kind);
  5559. }
  5560. /* tp->lock is held. */
  5561. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5562. {
  5563. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5564. switch (kind) {
  5565. case RESET_KIND_INIT:
  5566. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5567. DRV_STATE_START);
  5568. break;
  5569. case RESET_KIND_SHUTDOWN:
  5570. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5571. DRV_STATE_UNLOAD);
  5572. break;
  5573. case RESET_KIND_SUSPEND:
  5574. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5575. DRV_STATE_SUSPEND);
  5576. break;
  5577. default:
  5578. break;
  5579. }
  5580. }
  5581. }
  5582. static int tg3_poll_fw(struct tg3 *tp)
  5583. {
  5584. int i;
  5585. u32 val;
  5586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5587. /* Wait up to 20ms for init done. */
  5588. for (i = 0; i < 200; i++) {
  5589. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5590. return 0;
  5591. udelay(100);
  5592. }
  5593. return -ENODEV;
  5594. }
  5595. /* Wait for firmware initialization to complete. */
  5596. for (i = 0; i < 100000; i++) {
  5597. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5598. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5599. break;
  5600. udelay(10);
  5601. }
  5602. /* Chip might not be fitted with firmware. Some Sun onboard
  5603. * parts are configured like that. So don't signal the timeout
  5604. * of the above loop as an error, but do report the lack of
  5605. * running firmware once.
  5606. */
  5607. if (i >= 100000 &&
  5608. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5609. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5610. netdev_info(tp->dev, "No firmware running\n");
  5611. }
  5612. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5613. /* The 57765 A0 needs a little more
  5614. * time to do some important work.
  5615. */
  5616. mdelay(10);
  5617. }
  5618. return 0;
  5619. }
  5620. /* Save PCI command register before chip reset */
  5621. static void tg3_save_pci_state(struct tg3 *tp)
  5622. {
  5623. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5624. }
  5625. /* Restore PCI state after chip reset */
  5626. static void tg3_restore_pci_state(struct tg3 *tp)
  5627. {
  5628. u32 val;
  5629. /* Re-enable indirect register accesses. */
  5630. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5631. tp->misc_host_ctrl);
  5632. /* Set MAX PCI retry to zero. */
  5633. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5634. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5635. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5636. val |= PCISTATE_RETRY_SAME_DMA;
  5637. /* Allow reads and writes to the APE register and memory space. */
  5638. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5639. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5640. PCISTATE_ALLOW_APE_SHMEM_WR;
  5641. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5642. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5643. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5644. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5645. pcie_set_readrq(tp->pdev, 4096);
  5646. else {
  5647. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5648. tp->pci_cacheline_sz);
  5649. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5650. tp->pci_lat_timer);
  5651. }
  5652. }
  5653. /* Make sure PCI-X relaxed ordering bit is clear. */
  5654. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5655. u16 pcix_cmd;
  5656. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5657. &pcix_cmd);
  5658. pcix_cmd &= ~PCI_X_CMD_ERO;
  5659. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5660. pcix_cmd);
  5661. }
  5662. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5663. /* Chip reset on 5780 will reset MSI enable bit,
  5664. * so need to restore it.
  5665. */
  5666. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5667. u16 ctrl;
  5668. pci_read_config_word(tp->pdev,
  5669. tp->msi_cap + PCI_MSI_FLAGS,
  5670. &ctrl);
  5671. pci_write_config_word(tp->pdev,
  5672. tp->msi_cap + PCI_MSI_FLAGS,
  5673. ctrl | PCI_MSI_FLAGS_ENABLE);
  5674. val = tr32(MSGINT_MODE);
  5675. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5676. }
  5677. }
  5678. }
  5679. static void tg3_stop_fw(struct tg3 *);
  5680. /* tp->lock is held. */
  5681. static int tg3_chip_reset(struct tg3 *tp)
  5682. {
  5683. u32 val;
  5684. void (*write_op)(struct tg3 *, u32, u32);
  5685. int i, err;
  5686. tg3_nvram_lock(tp);
  5687. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5688. /* No matching tg3_nvram_unlock() after this because
  5689. * chip reset below will undo the nvram lock.
  5690. */
  5691. tp->nvram_lock_cnt = 0;
  5692. /* GRC_MISC_CFG core clock reset will clear the memory
  5693. * enable bit in PCI register 4 and the MSI enable bit
  5694. * on some chips, so we save relevant registers here.
  5695. */
  5696. tg3_save_pci_state(tp);
  5697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5698. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5699. tw32(GRC_FASTBOOT_PC, 0);
  5700. /*
  5701. * We must avoid the readl() that normally takes place.
  5702. * It locks machines, causes machine checks, and other
  5703. * fun things. So, temporarily disable the 5701
  5704. * hardware workaround, while we do the reset.
  5705. */
  5706. write_op = tp->write32;
  5707. if (write_op == tg3_write_flush_reg32)
  5708. tp->write32 = tg3_write32;
  5709. /* Prevent the irq handler from reading or writing PCI registers
  5710. * during chip reset when the memory enable bit in the PCI command
  5711. * register may be cleared. The chip does not generate interrupt
  5712. * at this time, but the irq handler may still be called due to irq
  5713. * sharing or irqpoll.
  5714. */
  5715. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5716. for (i = 0; i < tp->irq_cnt; i++) {
  5717. struct tg3_napi *tnapi = &tp->napi[i];
  5718. if (tnapi->hw_status) {
  5719. tnapi->hw_status->status = 0;
  5720. tnapi->hw_status->status_tag = 0;
  5721. }
  5722. tnapi->last_tag = 0;
  5723. tnapi->last_irq_tag = 0;
  5724. }
  5725. smp_mb();
  5726. for (i = 0; i < tp->irq_cnt; i++)
  5727. synchronize_irq(tp->napi[i].irq_vec);
  5728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5729. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5730. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5731. }
  5732. /* do the reset */
  5733. val = GRC_MISC_CFG_CORECLK_RESET;
  5734. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5735. if (tr32(0x7e2c) == 0x60) {
  5736. tw32(0x7e2c, 0x20);
  5737. }
  5738. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5739. tw32(GRC_MISC_CFG, (1 << 29));
  5740. val |= (1 << 29);
  5741. }
  5742. }
  5743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5744. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5745. tw32(GRC_VCPU_EXT_CTRL,
  5746. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5747. }
  5748. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5749. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5750. tw32(GRC_MISC_CFG, val);
  5751. /* restore 5701 hardware bug workaround write method */
  5752. tp->write32 = write_op;
  5753. /* Unfortunately, we have to delay before the PCI read back.
  5754. * Some 575X chips even will not respond to a PCI cfg access
  5755. * when the reset command is given to the chip.
  5756. *
  5757. * How do these hardware designers expect things to work
  5758. * properly if the PCI write is posted for a long period
  5759. * of time? It is always necessary to have some method by
  5760. * which a register read back can occur to push the write
  5761. * out which does the reset.
  5762. *
  5763. * For most tg3 variants the trick below was working.
  5764. * Ho hum...
  5765. */
  5766. udelay(120);
  5767. /* Flush PCI posted writes. The normal MMIO registers
  5768. * are inaccessible at this time so this is the only
  5769. * way to make this reliably (actually, this is no longer
  5770. * the case, see above). I tried to use indirect
  5771. * register read/write but this upset some 5701 variants.
  5772. */
  5773. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5774. udelay(120);
  5775. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5776. u16 val16;
  5777. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5778. int i;
  5779. u32 cfg_val;
  5780. /* Wait for link training to complete. */
  5781. for (i = 0; i < 5000; i++)
  5782. udelay(100);
  5783. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5784. pci_write_config_dword(tp->pdev, 0xc4,
  5785. cfg_val | (1 << 15));
  5786. }
  5787. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5788. pci_read_config_word(tp->pdev,
  5789. tp->pcie_cap + PCI_EXP_DEVCTL,
  5790. &val16);
  5791. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5792. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5793. /*
  5794. * Older PCIe devices only support the 128 byte
  5795. * MPS setting. Enforce the restriction.
  5796. */
  5797. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5798. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5799. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5800. pci_write_config_word(tp->pdev,
  5801. tp->pcie_cap + PCI_EXP_DEVCTL,
  5802. val16);
  5803. pcie_set_readrq(tp->pdev, 4096);
  5804. /* Clear error status */
  5805. pci_write_config_word(tp->pdev,
  5806. tp->pcie_cap + PCI_EXP_DEVSTA,
  5807. PCI_EXP_DEVSTA_CED |
  5808. PCI_EXP_DEVSTA_NFED |
  5809. PCI_EXP_DEVSTA_FED |
  5810. PCI_EXP_DEVSTA_URD);
  5811. }
  5812. tg3_restore_pci_state(tp);
  5813. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5814. val = 0;
  5815. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5816. val = tr32(MEMARB_MODE);
  5817. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5818. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5819. tg3_stop_fw(tp);
  5820. tw32(0x5000, 0x400);
  5821. }
  5822. tw32(GRC_MODE, tp->grc_mode);
  5823. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5824. val = tr32(0xc4);
  5825. tw32(0xc4, val | (1 << 15));
  5826. }
  5827. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5829. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5830. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5831. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5832. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5833. }
  5834. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5835. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5836. tw32_f(MAC_MODE, tp->mac_mode);
  5837. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5838. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5839. tw32_f(MAC_MODE, tp->mac_mode);
  5840. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5841. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5842. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5843. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5844. tw32_f(MAC_MODE, tp->mac_mode);
  5845. } else
  5846. tw32_f(MAC_MODE, 0);
  5847. udelay(40);
  5848. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5849. err = tg3_poll_fw(tp);
  5850. if (err)
  5851. return err;
  5852. tg3_mdio_start(tp);
  5853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5854. u8 phy_addr;
  5855. phy_addr = tp->phy_addr;
  5856. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5857. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5858. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5859. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5860. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5861. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5862. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5863. udelay(10);
  5864. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5865. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5866. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5867. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5868. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5869. udelay(10);
  5870. tp->phy_addr = phy_addr;
  5871. }
  5872. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5873. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5874. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5875. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  5876. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  5877. val = tr32(0x7c00);
  5878. tw32(0x7c00, val | (1 << 25));
  5879. }
  5880. /* Reprobe ASF enable state. */
  5881. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5882. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5883. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5884. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5885. u32 nic_cfg;
  5886. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5887. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5888. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5889. tp->last_event_jiffies = jiffies;
  5890. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5891. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5892. }
  5893. }
  5894. return 0;
  5895. }
  5896. /* tp->lock is held. */
  5897. static void tg3_stop_fw(struct tg3 *tp)
  5898. {
  5899. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5900. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5901. /* Wait for RX cpu to ACK the previous event. */
  5902. tg3_wait_for_event_ack(tp);
  5903. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5904. tg3_generate_fw_event(tp);
  5905. /* Wait for RX cpu to ACK this event. */
  5906. tg3_wait_for_event_ack(tp);
  5907. }
  5908. }
  5909. /* tp->lock is held. */
  5910. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5911. {
  5912. int err;
  5913. tg3_stop_fw(tp);
  5914. tg3_write_sig_pre_reset(tp, kind);
  5915. tg3_abort_hw(tp, silent);
  5916. err = tg3_chip_reset(tp);
  5917. __tg3_set_mac_addr(tp, 0);
  5918. tg3_write_sig_legacy(tp, kind);
  5919. tg3_write_sig_post_reset(tp, kind);
  5920. if (err)
  5921. return err;
  5922. return 0;
  5923. }
  5924. #define RX_CPU_SCRATCH_BASE 0x30000
  5925. #define RX_CPU_SCRATCH_SIZE 0x04000
  5926. #define TX_CPU_SCRATCH_BASE 0x34000
  5927. #define TX_CPU_SCRATCH_SIZE 0x04000
  5928. /* tp->lock is held. */
  5929. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5930. {
  5931. int i;
  5932. BUG_ON(offset == TX_CPU_BASE &&
  5933. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5934. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5935. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5936. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5937. return 0;
  5938. }
  5939. if (offset == RX_CPU_BASE) {
  5940. for (i = 0; i < 10000; i++) {
  5941. tw32(offset + CPU_STATE, 0xffffffff);
  5942. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5943. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5944. break;
  5945. }
  5946. tw32(offset + CPU_STATE, 0xffffffff);
  5947. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5948. udelay(10);
  5949. } else {
  5950. for (i = 0; i < 10000; i++) {
  5951. tw32(offset + CPU_STATE, 0xffffffff);
  5952. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5953. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5954. break;
  5955. }
  5956. }
  5957. if (i >= 10000) {
  5958. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  5959. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  5960. return -ENODEV;
  5961. }
  5962. /* Clear firmware's nvram arbitration. */
  5963. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5964. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5965. return 0;
  5966. }
  5967. struct fw_info {
  5968. unsigned int fw_base;
  5969. unsigned int fw_len;
  5970. const __be32 *fw_data;
  5971. };
  5972. /* tp->lock is held. */
  5973. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5974. int cpu_scratch_size, struct fw_info *info)
  5975. {
  5976. int err, lock_err, i;
  5977. void (*write_op)(struct tg3 *, u32, u32);
  5978. if (cpu_base == TX_CPU_BASE &&
  5979. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5980. netdev_err(tp->dev,
  5981. "%s: Trying to load TX cpu firmware which is 5705\n",
  5982. __func__);
  5983. return -EINVAL;
  5984. }
  5985. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5986. write_op = tg3_write_mem;
  5987. else
  5988. write_op = tg3_write_indirect_reg32;
  5989. /* It is possible that bootcode is still loading at this point.
  5990. * Get the nvram lock first before halting the cpu.
  5991. */
  5992. lock_err = tg3_nvram_lock(tp);
  5993. err = tg3_halt_cpu(tp, cpu_base);
  5994. if (!lock_err)
  5995. tg3_nvram_unlock(tp);
  5996. if (err)
  5997. goto out;
  5998. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5999. write_op(tp, cpu_scratch_base + i, 0);
  6000. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6001. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6002. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6003. write_op(tp, (cpu_scratch_base +
  6004. (info->fw_base & 0xffff) +
  6005. (i * sizeof(u32))),
  6006. be32_to_cpu(info->fw_data[i]));
  6007. err = 0;
  6008. out:
  6009. return err;
  6010. }
  6011. /* tp->lock is held. */
  6012. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6013. {
  6014. struct fw_info info;
  6015. const __be32 *fw_data;
  6016. int err, i;
  6017. fw_data = (void *)tp->fw->data;
  6018. /* Firmware blob starts with version numbers, followed by
  6019. start address and length. We are setting complete length.
  6020. length = end_address_of_bss - start_address_of_text.
  6021. Remainder is the blob to be loaded contiguously
  6022. from start address. */
  6023. info.fw_base = be32_to_cpu(fw_data[1]);
  6024. info.fw_len = tp->fw->size - 12;
  6025. info.fw_data = &fw_data[3];
  6026. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6027. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6028. &info);
  6029. if (err)
  6030. return err;
  6031. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6032. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6033. &info);
  6034. if (err)
  6035. return err;
  6036. /* Now startup only the RX cpu. */
  6037. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6038. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6039. for (i = 0; i < 5; i++) {
  6040. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6041. break;
  6042. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6043. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6044. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6045. udelay(1000);
  6046. }
  6047. if (i >= 5) {
  6048. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6049. "should be %08x\n", __func__,
  6050. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6051. return -ENODEV;
  6052. }
  6053. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6054. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6055. return 0;
  6056. }
  6057. /* 5705 needs a special version of the TSO firmware. */
  6058. /* tp->lock is held. */
  6059. static int tg3_load_tso_firmware(struct tg3 *tp)
  6060. {
  6061. struct fw_info info;
  6062. const __be32 *fw_data;
  6063. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6064. int err, i;
  6065. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6066. return 0;
  6067. fw_data = (void *)tp->fw->data;
  6068. /* Firmware blob starts with version numbers, followed by
  6069. start address and length. We are setting complete length.
  6070. length = end_address_of_bss - start_address_of_text.
  6071. Remainder is the blob to be loaded contiguously
  6072. from start address. */
  6073. info.fw_base = be32_to_cpu(fw_data[1]);
  6074. cpu_scratch_size = tp->fw_len;
  6075. info.fw_len = tp->fw->size - 12;
  6076. info.fw_data = &fw_data[3];
  6077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6078. cpu_base = RX_CPU_BASE;
  6079. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6080. } else {
  6081. cpu_base = TX_CPU_BASE;
  6082. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6083. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6084. }
  6085. err = tg3_load_firmware_cpu(tp, cpu_base,
  6086. cpu_scratch_base, cpu_scratch_size,
  6087. &info);
  6088. if (err)
  6089. return err;
  6090. /* Now startup the cpu. */
  6091. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6092. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6093. for (i = 0; i < 5; i++) {
  6094. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6095. break;
  6096. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6097. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6098. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6099. udelay(1000);
  6100. }
  6101. if (i >= 5) {
  6102. netdev_err(tp->dev,
  6103. "%s fails to set CPU PC, is %08x should be %08x\n",
  6104. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6105. return -ENODEV;
  6106. }
  6107. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6108. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6109. return 0;
  6110. }
  6111. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6112. {
  6113. struct tg3 *tp = netdev_priv(dev);
  6114. struct sockaddr *addr = p;
  6115. int err = 0, skip_mac_1 = 0;
  6116. if (!is_valid_ether_addr(addr->sa_data))
  6117. return -EINVAL;
  6118. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6119. if (!netif_running(dev))
  6120. return 0;
  6121. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6122. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6123. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6124. addr0_low = tr32(MAC_ADDR_0_LOW);
  6125. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6126. addr1_low = tr32(MAC_ADDR_1_LOW);
  6127. /* Skip MAC addr 1 if ASF is using it. */
  6128. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6129. !(addr1_high == 0 && addr1_low == 0))
  6130. skip_mac_1 = 1;
  6131. }
  6132. spin_lock_bh(&tp->lock);
  6133. __tg3_set_mac_addr(tp, skip_mac_1);
  6134. spin_unlock_bh(&tp->lock);
  6135. return err;
  6136. }
  6137. /* tp->lock is held. */
  6138. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6139. dma_addr_t mapping, u32 maxlen_flags,
  6140. u32 nic_addr)
  6141. {
  6142. tg3_write_mem(tp,
  6143. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6144. ((u64) mapping >> 32));
  6145. tg3_write_mem(tp,
  6146. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6147. ((u64) mapping & 0xffffffff));
  6148. tg3_write_mem(tp,
  6149. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6150. maxlen_flags);
  6151. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6152. tg3_write_mem(tp,
  6153. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6154. nic_addr);
  6155. }
  6156. static void __tg3_set_rx_mode(struct net_device *);
  6157. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6158. {
  6159. int i;
  6160. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)) {
  6161. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6162. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6163. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6164. } else {
  6165. tw32(HOSTCC_TXCOL_TICKS, 0);
  6166. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6167. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6168. }
  6169. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6170. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6171. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6172. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6173. } else {
  6174. tw32(HOSTCC_RXCOL_TICKS, 0);
  6175. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6176. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6177. }
  6178. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6179. u32 val = ec->stats_block_coalesce_usecs;
  6180. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6181. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6182. if (!netif_carrier_ok(tp->dev))
  6183. val = 0;
  6184. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6185. }
  6186. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6187. u32 reg;
  6188. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6189. tw32(reg, ec->rx_coalesce_usecs);
  6190. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6191. tw32(reg, ec->rx_max_coalesced_frames);
  6192. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6193. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6194. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6195. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6196. tw32(reg, ec->tx_coalesce_usecs);
  6197. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6198. tw32(reg, ec->tx_max_coalesced_frames);
  6199. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6200. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6201. }
  6202. }
  6203. for (; i < tp->irq_max - 1; i++) {
  6204. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6205. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6206. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6207. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS) {
  6208. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6209. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6210. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6211. }
  6212. }
  6213. }
  6214. /* tp->lock is held. */
  6215. static void tg3_rings_reset(struct tg3 *tp)
  6216. {
  6217. int i;
  6218. u32 stblk, txrcb, rxrcb, limit;
  6219. struct tg3_napi *tnapi = &tp->napi[0];
  6220. /* Disable all transmit rings but the first. */
  6221. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6222. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6223. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6224. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6225. else
  6226. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6227. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6228. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6229. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6230. BDINFO_FLAGS_DISABLED);
  6231. /* Disable all receive return rings but the first. */
  6232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6233. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6234. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6235. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6236. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6237. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6238. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6239. else
  6240. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6241. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6242. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6243. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6244. BDINFO_FLAGS_DISABLED);
  6245. /* Disable interrupts */
  6246. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6247. /* Zero mailbox registers. */
  6248. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  6249. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  6250. tp->napi[i].tx_prod = 0;
  6251. tp->napi[i].tx_cons = 0;
  6252. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6253. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6254. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6255. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6256. }
  6257. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS))
  6258. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6259. } else {
  6260. tp->napi[0].tx_prod = 0;
  6261. tp->napi[0].tx_cons = 0;
  6262. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6263. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6264. }
  6265. /* Make sure the NIC-based send BD rings are disabled. */
  6266. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6267. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6268. for (i = 0; i < 16; i++)
  6269. tw32_tx_mbox(mbox + i * 8, 0);
  6270. }
  6271. txrcb = NIC_SRAM_SEND_RCB;
  6272. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6273. /* Clear status block in ram. */
  6274. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6275. /* Set status block DMA address */
  6276. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6277. ((u64) tnapi->status_mapping >> 32));
  6278. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6279. ((u64) tnapi->status_mapping & 0xffffffff));
  6280. if (tnapi->tx_ring) {
  6281. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6282. (TG3_TX_RING_SIZE <<
  6283. BDINFO_FLAGS_MAXLEN_SHIFT),
  6284. NIC_SRAM_TX_BUFFER_DESC);
  6285. txrcb += TG3_BDINFO_SIZE;
  6286. }
  6287. if (tnapi->rx_rcb) {
  6288. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6289. (TG3_RX_RCB_RING_SIZE(tp) <<
  6290. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6291. rxrcb += TG3_BDINFO_SIZE;
  6292. }
  6293. stblk = HOSTCC_STATBLCK_RING1;
  6294. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6295. u64 mapping = (u64)tnapi->status_mapping;
  6296. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6297. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6298. /* Clear status block in ram. */
  6299. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6300. if (tnapi->tx_ring) {
  6301. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6302. (TG3_TX_RING_SIZE <<
  6303. BDINFO_FLAGS_MAXLEN_SHIFT),
  6304. NIC_SRAM_TX_BUFFER_DESC);
  6305. txrcb += TG3_BDINFO_SIZE;
  6306. }
  6307. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6308. (TG3_RX_RCB_RING_SIZE(tp) <<
  6309. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6310. stblk += 8;
  6311. rxrcb += TG3_BDINFO_SIZE;
  6312. }
  6313. }
  6314. /* tp->lock is held. */
  6315. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6316. {
  6317. u32 val, rdmac_mode;
  6318. int i, err, limit;
  6319. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  6320. tg3_disable_ints(tp);
  6321. tg3_stop_fw(tp);
  6322. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6323. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  6324. tg3_abort_hw(tp, 1);
  6325. if (reset_phy)
  6326. tg3_phy_reset(tp);
  6327. err = tg3_chip_reset(tp);
  6328. if (err)
  6329. return err;
  6330. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6331. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6332. val = tr32(TG3_CPMU_CTRL);
  6333. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6334. tw32(TG3_CPMU_CTRL, val);
  6335. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6336. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6337. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6338. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6339. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6340. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6341. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6342. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6343. val = tr32(TG3_CPMU_HST_ACC);
  6344. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6345. val |= CPMU_HST_ACC_MACCLK_6_25;
  6346. tw32(TG3_CPMU_HST_ACC, val);
  6347. }
  6348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6349. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6350. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6351. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6352. tw32(PCIE_PWR_MGMT_THRESH, val);
  6353. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6354. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6355. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6356. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6357. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6358. }
  6359. if (tp->tg3_flags3 & TG3_FLG3_L1PLLPD_EN) {
  6360. u32 grc_mode = tr32(GRC_MODE);
  6361. /* Access the lower 1K of PL PCIE block registers. */
  6362. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6363. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6364. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6365. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6366. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6367. tw32(GRC_MODE, grc_mode);
  6368. }
  6369. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6370. u32 grc_mode = tr32(GRC_MODE);
  6371. /* Access the lower 1K of PL PCIE block registers. */
  6372. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6373. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6374. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5);
  6375. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6376. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6377. tw32(GRC_MODE, grc_mode);
  6378. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6379. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6380. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6381. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6382. }
  6383. /* This works around an issue with Athlon chipsets on
  6384. * B3 tigon3 silicon. This bit has no effect on any
  6385. * other revision. But do not set this on PCI Express
  6386. * chips and don't even touch the clocks if the CPMU is present.
  6387. */
  6388. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6389. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6390. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6391. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6392. }
  6393. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6394. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6395. val = tr32(TG3PCI_PCISTATE);
  6396. val |= PCISTATE_RETRY_SAME_DMA;
  6397. tw32(TG3PCI_PCISTATE, val);
  6398. }
  6399. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6400. /* Allow reads and writes to the
  6401. * APE register and memory space.
  6402. */
  6403. val = tr32(TG3PCI_PCISTATE);
  6404. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6405. PCISTATE_ALLOW_APE_SHMEM_WR;
  6406. tw32(TG3PCI_PCISTATE, val);
  6407. }
  6408. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6409. /* Enable some hw fixes. */
  6410. val = tr32(TG3PCI_MSI_DATA);
  6411. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6412. tw32(TG3PCI_MSI_DATA, val);
  6413. }
  6414. /* Descriptor ring init may make accesses to the
  6415. * NIC SRAM area to setup the TX descriptors, so we
  6416. * can only do this after the hardware has been
  6417. * successfully reset.
  6418. */
  6419. err = tg3_init_rings(tp);
  6420. if (err)
  6421. return err;
  6422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6423. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6424. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6425. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6426. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6427. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6428. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6429. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6430. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6431. /* This value is determined during the probe time DMA
  6432. * engine test, tg3_test_dma.
  6433. */
  6434. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6435. }
  6436. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6437. GRC_MODE_4X_NIC_SEND_RINGS |
  6438. GRC_MODE_NO_TX_PHDR_CSUM |
  6439. GRC_MODE_NO_RX_PHDR_CSUM);
  6440. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6441. /* Pseudo-header checksum is done by hardware logic and not
  6442. * the offload processers, so make the chip do the pseudo-
  6443. * header checksums on receive. For transmit it is more
  6444. * convenient to do the pseudo-header checksum in software
  6445. * as Linux does that on transmit for us in all cases.
  6446. */
  6447. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6448. tw32(GRC_MODE,
  6449. tp->grc_mode |
  6450. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6451. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6452. val = tr32(GRC_MISC_CFG);
  6453. val &= ~0xff;
  6454. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6455. tw32(GRC_MISC_CFG, val);
  6456. /* Initialize MBUF/DESC pool. */
  6457. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6458. /* Do nothing. */
  6459. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6460. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6461. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6462. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6463. else
  6464. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6465. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6466. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6467. } else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6468. int fw_len;
  6469. fw_len = tp->fw_len;
  6470. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6471. tw32(BUFMGR_MB_POOL_ADDR,
  6472. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6473. tw32(BUFMGR_MB_POOL_SIZE,
  6474. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6475. }
  6476. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6477. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6478. tp->bufmgr_config.mbuf_read_dma_low_water);
  6479. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6480. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6481. tw32(BUFMGR_MB_HIGH_WATER,
  6482. tp->bufmgr_config.mbuf_high_water);
  6483. } else {
  6484. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6485. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6486. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6487. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6488. tw32(BUFMGR_MB_HIGH_WATER,
  6489. tp->bufmgr_config.mbuf_high_water_jumbo);
  6490. }
  6491. tw32(BUFMGR_DMA_LOW_WATER,
  6492. tp->bufmgr_config.dma_low_water);
  6493. tw32(BUFMGR_DMA_HIGH_WATER,
  6494. tp->bufmgr_config.dma_high_water);
  6495. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6496. for (i = 0; i < 2000; i++) {
  6497. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6498. break;
  6499. udelay(10);
  6500. }
  6501. if (i >= 2000) {
  6502. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6503. return -ENODEV;
  6504. }
  6505. /* Setup replenish threshold. */
  6506. val = tp->rx_pending / 8;
  6507. if (val == 0)
  6508. val = 1;
  6509. else if (val > tp->rx_std_max_post)
  6510. val = tp->rx_std_max_post;
  6511. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6512. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6513. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6514. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6515. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6516. }
  6517. tw32(RCVBDI_STD_THRESH, val);
  6518. /* Initialize TG3_BDINFO's at:
  6519. * RCVDBDI_STD_BD: standard eth size rx ring
  6520. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6521. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6522. *
  6523. * like so:
  6524. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6525. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6526. * ring attribute flags
  6527. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6528. *
  6529. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6530. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6531. *
  6532. * The size of each ring is fixed in the firmware, but the location is
  6533. * configurable.
  6534. */
  6535. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6536. ((u64) tpr->rx_std_mapping >> 32));
  6537. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6538. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6539. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6540. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6541. NIC_SRAM_RX_BUFFER_DESC);
  6542. /* Disable the mini ring */
  6543. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6544. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6545. BDINFO_FLAGS_DISABLED);
  6546. /* Program the jumbo buffer descriptor ring control
  6547. * blocks on those devices that have them.
  6548. */
  6549. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6550. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6551. /* Setup replenish threshold. */
  6552. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6553. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6554. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6555. ((u64) tpr->rx_jmb_mapping >> 32));
  6556. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6557. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6558. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6559. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6560. BDINFO_FLAGS_USE_EXT_RECV);
  6561. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6562. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6563. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6564. } else {
  6565. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6566. BDINFO_FLAGS_DISABLED);
  6567. }
  6568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6569. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6570. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6571. (TG3_RX_STD_DMA_SZ << 2);
  6572. else
  6573. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6574. } else
  6575. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6576. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6577. tpr->rx_std_prod_idx = tp->rx_pending;
  6578. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6579. tpr->rx_jmb_prod_idx = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6580. tp->rx_jumbo_pending : 0;
  6581. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6584. tw32(STD_REPLENISH_LWM, 32);
  6585. tw32(JMB_REPLENISH_LWM, 16);
  6586. }
  6587. tg3_rings_reset(tp);
  6588. /* Initialize MAC address and backoff seed. */
  6589. __tg3_set_mac_addr(tp, 0);
  6590. /* MTU + ethernet header + FCS + optional VLAN tag */
  6591. tw32(MAC_RX_MTU_SIZE,
  6592. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6593. /* The slot time is changed by tg3_setup_phy if we
  6594. * run at gigabit with half duplex.
  6595. */
  6596. tw32(MAC_TX_LENGTHS,
  6597. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6598. (6 << TX_LENGTHS_IPG_SHIFT) |
  6599. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6600. /* Receive rules. */
  6601. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6602. tw32(RCVLPC_CONFIG, 0x0181);
  6603. /* Calculate RDMAC_MODE setting early, we need it to determine
  6604. * the RCVLPC_STATE_ENABLE mask.
  6605. */
  6606. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6607. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6608. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6609. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6610. RDMAC_MODE_LNGREAD_ENAB);
  6611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6612. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6616. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6617. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6618. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6619. /* If statement applies to 5705 and 5750 PCI devices only */
  6620. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6621. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6622. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6623. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6624. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6625. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6626. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6627. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6628. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6629. }
  6630. }
  6631. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6632. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6633. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6634. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6635. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  6636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6638. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6639. /* Receive/send statistics. */
  6640. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6641. val = tr32(RCVLPC_STATS_ENABLE);
  6642. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6643. tw32(RCVLPC_STATS_ENABLE, val);
  6644. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6645. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6646. val = tr32(RCVLPC_STATS_ENABLE);
  6647. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6648. tw32(RCVLPC_STATS_ENABLE, val);
  6649. } else {
  6650. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6651. }
  6652. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6653. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6654. tw32(SNDDATAI_STATSCTRL,
  6655. (SNDDATAI_SCTRL_ENABLE |
  6656. SNDDATAI_SCTRL_FASTUPD));
  6657. /* Setup host coalescing engine. */
  6658. tw32(HOSTCC_MODE, 0);
  6659. for (i = 0; i < 2000; i++) {
  6660. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6661. break;
  6662. udelay(10);
  6663. }
  6664. __tg3_set_coalesce(tp, &tp->coal);
  6665. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6666. /* Status/statistics block address. See tg3_timer,
  6667. * the tg3_periodic_fetch_stats call there, and
  6668. * tg3_get_stats to see how this works for 5705/5750 chips.
  6669. */
  6670. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6671. ((u64) tp->stats_mapping >> 32));
  6672. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6673. ((u64) tp->stats_mapping & 0xffffffff));
  6674. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6675. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6676. /* Clear statistics and status block memory areas */
  6677. for (i = NIC_SRAM_STATS_BLK;
  6678. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6679. i += sizeof(u32)) {
  6680. tg3_write_mem(tp, i, 0);
  6681. udelay(40);
  6682. }
  6683. }
  6684. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6685. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6686. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6687. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6688. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6689. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6690. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6691. /* reset to prevent losing 1st rx packet intermittently */
  6692. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6693. udelay(10);
  6694. }
  6695. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6696. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6697. else
  6698. tp->mac_mode = 0;
  6699. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6700. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6701. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6702. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6703. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6704. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6705. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6706. udelay(40);
  6707. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6708. * If TG3_FLG2_IS_NIC is zero, we should read the
  6709. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6710. * whether used as inputs or outputs, are set by boot code after
  6711. * reset.
  6712. */
  6713. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6714. u32 gpio_mask;
  6715. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6716. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6717. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6719. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6720. GRC_LCLCTRL_GPIO_OUTPUT3;
  6721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6722. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6723. tp->grc_local_ctrl &= ~gpio_mask;
  6724. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6725. /* GPIO1 must be driven high for eeprom write protect */
  6726. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6727. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6728. GRC_LCLCTRL_GPIO_OUTPUT1);
  6729. }
  6730. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6731. udelay(100);
  6732. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6733. val = tr32(MSGINT_MODE);
  6734. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6735. tw32(MSGINT_MODE, val);
  6736. }
  6737. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6738. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6739. udelay(40);
  6740. }
  6741. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6742. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6743. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6744. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6745. WDMAC_MODE_LNGREAD_ENAB);
  6746. /* If statement applies to 5705 and 5750 PCI devices only */
  6747. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6748. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6750. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6751. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6752. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6753. /* nothing */
  6754. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6755. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6756. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6757. val |= WDMAC_MODE_RX_ACCEL;
  6758. }
  6759. }
  6760. /* Enable host coalescing bug fix */
  6761. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6762. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6763. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6764. val |= WDMAC_MODE_BURST_ALL_DATA;
  6765. tw32_f(WDMAC_MODE, val);
  6766. udelay(40);
  6767. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6768. u16 pcix_cmd;
  6769. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6770. &pcix_cmd);
  6771. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6772. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6773. pcix_cmd |= PCI_X_CMD_READ_2K;
  6774. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6775. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6776. pcix_cmd |= PCI_X_CMD_READ_2K;
  6777. }
  6778. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6779. pcix_cmd);
  6780. }
  6781. tw32_f(RDMAC_MODE, rdmac_mode);
  6782. udelay(40);
  6783. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6784. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6785. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6787. tw32(SNDDATAC_MODE,
  6788. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6789. else
  6790. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6791. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6792. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6793. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6794. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6795. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6796. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6797. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6798. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  6799. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6800. tw32(SNDBDI_MODE, val);
  6801. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6802. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6803. err = tg3_load_5701_a0_firmware_fix(tp);
  6804. if (err)
  6805. return err;
  6806. }
  6807. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6808. err = tg3_load_tso_firmware(tp);
  6809. if (err)
  6810. return err;
  6811. }
  6812. tp->tx_mode = TX_MODE_ENABLE;
  6813. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6814. udelay(100);
  6815. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6816. u32 reg = MAC_RSS_INDIR_TBL_0;
  6817. u8 *ent = (u8 *)&val;
  6818. /* Setup the indirection table */
  6819. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6820. int idx = i % sizeof(val);
  6821. ent[idx] = i % (tp->irq_cnt - 1);
  6822. if (idx == sizeof(val) - 1) {
  6823. tw32(reg, val);
  6824. reg += 4;
  6825. }
  6826. }
  6827. /* Setup the "secret" hash key. */
  6828. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6829. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6830. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6831. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6832. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6833. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6834. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6835. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6836. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6837. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6838. }
  6839. tp->rx_mode = RX_MODE_ENABLE;
  6840. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6841. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6842. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6843. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6844. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6845. RX_MODE_RSS_IPV6_HASH_EN |
  6846. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6847. RX_MODE_RSS_IPV4_HASH_EN |
  6848. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6849. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6850. udelay(10);
  6851. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6852. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6853. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6854. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6855. udelay(10);
  6856. }
  6857. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6858. udelay(10);
  6859. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6860. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6861. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6862. /* Set drive transmission level to 1.2V */
  6863. /* only if the signal pre-emphasis bit is not set */
  6864. val = tr32(MAC_SERDES_CFG);
  6865. val &= 0xfffff000;
  6866. val |= 0x880;
  6867. tw32(MAC_SERDES_CFG, val);
  6868. }
  6869. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6870. tw32(MAC_SERDES_CFG, 0x616000);
  6871. }
  6872. /* Prevent chip from dropping frames when flow control
  6873. * is enabled.
  6874. */
  6875. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6876. val = 1;
  6877. else
  6878. val = 2;
  6879. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  6880. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6881. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6882. /* Use hardware link auto-negotiation */
  6883. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6884. }
  6885. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6886. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6887. u32 tmp;
  6888. tmp = tr32(SERDES_RX_CTRL);
  6889. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6890. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6891. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6892. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6893. }
  6894. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6895. if (tp->link_config.phy_is_low_power) {
  6896. tp->link_config.phy_is_low_power = 0;
  6897. tp->link_config.speed = tp->link_config.orig_speed;
  6898. tp->link_config.duplex = tp->link_config.orig_duplex;
  6899. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6900. }
  6901. err = tg3_setup_phy(tp, 0);
  6902. if (err)
  6903. return err;
  6904. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6905. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6906. u32 tmp;
  6907. /* Clear CRC stats. */
  6908. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6909. tg3_writephy(tp, MII_TG3_TEST1,
  6910. tmp | MII_TG3_TEST1_CRC_EN);
  6911. tg3_readphy(tp, 0x14, &tmp);
  6912. }
  6913. }
  6914. }
  6915. __tg3_set_rx_mode(tp->dev);
  6916. /* Initialize receive rules. */
  6917. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6918. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6919. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6920. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6921. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6922. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6923. limit = 8;
  6924. else
  6925. limit = 16;
  6926. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6927. limit -= 4;
  6928. switch (limit) {
  6929. case 16:
  6930. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6931. case 15:
  6932. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6933. case 14:
  6934. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6935. case 13:
  6936. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6937. case 12:
  6938. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6939. case 11:
  6940. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6941. case 10:
  6942. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6943. case 9:
  6944. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6945. case 8:
  6946. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6947. case 7:
  6948. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6949. case 6:
  6950. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6951. case 5:
  6952. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6953. case 4:
  6954. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6955. case 3:
  6956. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6957. case 2:
  6958. case 1:
  6959. default:
  6960. break;
  6961. }
  6962. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6963. /* Write our heartbeat update interval to APE. */
  6964. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6965. APE_HOST_HEARTBEAT_INT_DISABLE);
  6966. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6967. return 0;
  6968. }
  6969. /* Called at device open time to get the chip ready for
  6970. * packet processing. Invoked with tp->lock held.
  6971. */
  6972. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6973. {
  6974. tg3_switch_clocks(tp);
  6975. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6976. return tg3_reset_hw(tp, reset_phy);
  6977. }
  6978. #define TG3_STAT_ADD32(PSTAT, REG) \
  6979. do { u32 __val = tr32(REG); \
  6980. (PSTAT)->low += __val; \
  6981. if ((PSTAT)->low < __val) \
  6982. (PSTAT)->high += 1; \
  6983. } while (0)
  6984. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6985. {
  6986. struct tg3_hw_stats *sp = tp->hw_stats;
  6987. if (!netif_carrier_ok(tp->dev))
  6988. return;
  6989. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6990. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6991. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6992. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6993. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6994. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6995. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6996. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6997. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6998. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6999. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7000. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7001. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7002. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7003. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7004. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7005. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7006. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7007. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7008. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7009. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7010. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7011. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7012. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7013. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7014. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7015. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7016. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7017. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7018. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7019. }
  7020. static void tg3_timer(unsigned long __opaque)
  7021. {
  7022. struct tg3 *tp = (struct tg3 *) __opaque;
  7023. if (tp->irq_sync)
  7024. goto restart_timer;
  7025. spin_lock(&tp->lock);
  7026. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7027. /* All of this garbage is because when using non-tagged
  7028. * IRQ status the mailbox/status_block protocol the chip
  7029. * uses with the cpu is race prone.
  7030. */
  7031. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7032. tw32(GRC_LOCAL_CTRL,
  7033. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7034. } else {
  7035. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7036. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7037. }
  7038. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7039. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  7040. spin_unlock(&tp->lock);
  7041. schedule_work(&tp->reset_task);
  7042. return;
  7043. }
  7044. }
  7045. /* This part only runs once per second. */
  7046. if (!--tp->timer_counter) {
  7047. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7048. tg3_periodic_fetch_stats(tp);
  7049. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  7050. u32 mac_stat;
  7051. int phy_event;
  7052. mac_stat = tr32(MAC_STATUS);
  7053. phy_event = 0;
  7054. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  7055. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7056. phy_event = 1;
  7057. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7058. phy_event = 1;
  7059. if (phy_event)
  7060. tg3_setup_phy(tp, 0);
  7061. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  7062. u32 mac_stat = tr32(MAC_STATUS);
  7063. int need_setup = 0;
  7064. if (netif_carrier_ok(tp->dev) &&
  7065. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7066. need_setup = 1;
  7067. }
  7068. if (! netif_carrier_ok(tp->dev) &&
  7069. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7070. MAC_STATUS_SIGNAL_DET))) {
  7071. need_setup = 1;
  7072. }
  7073. if (need_setup) {
  7074. if (!tp->serdes_counter) {
  7075. tw32_f(MAC_MODE,
  7076. (tp->mac_mode &
  7077. ~MAC_MODE_PORT_MODE_MASK));
  7078. udelay(40);
  7079. tw32_f(MAC_MODE, tp->mac_mode);
  7080. udelay(40);
  7081. }
  7082. tg3_setup_phy(tp, 0);
  7083. }
  7084. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7085. tg3_serdes_parallel_detect(tp);
  7086. tp->timer_counter = tp->timer_multiplier;
  7087. }
  7088. /* Heartbeat is only sent once every 2 seconds.
  7089. *
  7090. * The heartbeat is to tell the ASF firmware that the host
  7091. * driver is still alive. In the event that the OS crashes,
  7092. * ASF needs to reset the hardware to free up the FIFO space
  7093. * that may be filled with rx packets destined for the host.
  7094. * If the FIFO is full, ASF will no longer function properly.
  7095. *
  7096. * Unintended resets have been reported on real time kernels
  7097. * where the timer doesn't run on time. Netpoll will also have
  7098. * same problem.
  7099. *
  7100. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7101. * to check the ring condition when the heartbeat is expiring
  7102. * before doing the reset. This will prevent most unintended
  7103. * resets.
  7104. */
  7105. if (!--tp->asf_counter) {
  7106. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  7107. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  7108. tg3_wait_for_event_ack(tp);
  7109. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7110. FWCMD_NICDRV_ALIVE3);
  7111. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7112. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7113. TG3_FW_UPDATE_TIMEOUT_SEC);
  7114. tg3_generate_fw_event(tp);
  7115. }
  7116. tp->asf_counter = tp->asf_multiplier;
  7117. }
  7118. spin_unlock(&tp->lock);
  7119. restart_timer:
  7120. tp->timer.expires = jiffies + tp->timer_offset;
  7121. add_timer(&tp->timer);
  7122. }
  7123. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7124. {
  7125. irq_handler_t fn;
  7126. unsigned long flags;
  7127. char *name;
  7128. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7129. if (tp->irq_cnt == 1)
  7130. name = tp->dev->name;
  7131. else {
  7132. name = &tnapi->irq_lbl[0];
  7133. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7134. name[IFNAMSIZ-1] = 0;
  7135. }
  7136. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7137. fn = tg3_msi;
  7138. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  7139. fn = tg3_msi_1shot;
  7140. flags = IRQF_SAMPLE_RANDOM;
  7141. } else {
  7142. fn = tg3_interrupt;
  7143. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7144. fn = tg3_interrupt_tagged;
  7145. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  7146. }
  7147. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7148. }
  7149. static int tg3_test_interrupt(struct tg3 *tp)
  7150. {
  7151. struct tg3_napi *tnapi = &tp->napi[0];
  7152. struct net_device *dev = tp->dev;
  7153. int err, i, intr_ok = 0;
  7154. u32 val;
  7155. if (!netif_running(dev))
  7156. return -ENODEV;
  7157. tg3_disable_ints(tp);
  7158. free_irq(tnapi->irq_vec, tnapi);
  7159. /*
  7160. * Turn off MSI one shot mode. Otherwise this test has no
  7161. * observable way to know whether the interrupt was delivered.
  7162. */
  7163. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7164. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7165. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7166. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7167. tw32(MSGINT_MODE, val);
  7168. }
  7169. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7170. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7171. if (err)
  7172. return err;
  7173. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7174. tg3_enable_ints(tp);
  7175. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7176. tnapi->coal_now);
  7177. for (i = 0; i < 5; i++) {
  7178. u32 int_mbox, misc_host_ctrl;
  7179. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7180. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7181. if ((int_mbox != 0) ||
  7182. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7183. intr_ok = 1;
  7184. break;
  7185. }
  7186. msleep(10);
  7187. }
  7188. tg3_disable_ints(tp);
  7189. free_irq(tnapi->irq_vec, tnapi);
  7190. err = tg3_request_irq(tp, 0);
  7191. if (err)
  7192. return err;
  7193. if (intr_ok) {
  7194. /* Reenable MSI one shot mode. */
  7195. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7196. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  7197. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  7198. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7199. tw32(MSGINT_MODE, val);
  7200. }
  7201. return 0;
  7202. }
  7203. return -EIO;
  7204. }
  7205. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7206. * successfully restored
  7207. */
  7208. static int tg3_test_msi(struct tg3 *tp)
  7209. {
  7210. int err;
  7211. u16 pci_cmd;
  7212. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  7213. return 0;
  7214. /* Turn off SERR reporting in case MSI terminates with Master
  7215. * Abort.
  7216. */
  7217. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7218. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7219. pci_cmd & ~PCI_COMMAND_SERR);
  7220. err = tg3_test_interrupt(tp);
  7221. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7222. if (!err)
  7223. return 0;
  7224. /* other failures */
  7225. if (err != -EIO)
  7226. return err;
  7227. /* MSI test failed, go back to INTx mode */
  7228. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7229. "to INTx mode. Please report this failure to the PCI "
  7230. "maintainer and include system chipset information\n");
  7231. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7232. pci_disable_msi(tp->pdev);
  7233. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7234. tp->napi[0].irq_vec = tp->pdev->irq;
  7235. err = tg3_request_irq(tp, 0);
  7236. if (err)
  7237. return err;
  7238. /* Need to reset the chip because the MSI cycle may have terminated
  7239. * with Master Abort.
  7240. */
  7241. tg3_full_lock(tp, 1);
  7242. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7243. err = tg3_init_hw(tp, 1);
  7244. tg3_full_unlock(tp);
  7245. if (err)
  7246. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7247. return err;
  7248. }
  7249. static int tg3_request_firmware(struct tg3 *tp)
  7250. {
  7251. const __be32 *fw_data;
  7252. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7253. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7254. tp->fw_needed);
  7255. return -ENOENT;
  7256. }
  7257. fw_data = (void *)tp->fw->data;
  7258. /* Firmware blob starts with version numbers, followed by
  7259. * start address and _full_ length including BSS sections
  7260. * (which must be longer than the actual data, of course
  7261. */
  7262. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7263. if (tp->fw_len < (tp->fw->size - 12)) {
  7264. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7265. tp->fw_len, tp->fw_needed);
  7266. release_firmware(tp->fw);
  7267. tp->fw = NULL;
  7268. return -EINVAL;
  7269. }
  7270. /* We no longer need firmware; we have it. */
  7271. tp->fw_needed = NULL;
  7272. return 0;
  7273. }
  7274. static bool tg3_enable_msix(struct tg3 *tp)
  7275. {
  7276. int i, rc, cpus = num_online_cpus();
  7277. struct msix_entry msix_ent[tp->irq_max];
  7278. if (cpus == 1)
  7279. /* Just fallback to the simpler MSI mode. */
  7280. return false;
  7281. /*
  7282. * We want as many rx rings enabled as there are cpus.
  7283. * The first MSIX vector only deals with link interrupts, etc,
  7284. * so we add one to the number of vectors we are requesting.
  7285. */
  7286. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7287. for (i = 0; i < tp->irq_max; i++) {
  7288. msix_ent[i].entry = i;
  7289. msix_ent[i].vector = 0;
  7290. }
  7291. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7292. if (rc != 0) {
  7293. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  7294. return false;
  7295. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7296. return false;
  7297. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7298. tp->irq_cnt, rc);
  7299. tp->irq_cnt = rc;
  7300. }
  7301. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  7302. for (i = 0; i < tp->irq_max; i++)
  7303. tp->napi[i].irq_vec = msix_ent[i].vector;
  7304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  7305. tp->tg3_flags3 |= TG3_FLG3_ENABLE_TSS;
  7306. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  7307. } else
  7308. tp->dev->real_num_tx_queues = 1;
  7309. return true;
  7310. }
  7311. static void tg3_ints_init(struct tg3 *tp)
  7312. {
  7313. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  7314. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  7315. /* All MSI supporting chips should support tagged
  7316. * status. Assert that this is the case.
  7317. */
  7318. netdev_warn(tp->dev,
  7319. "MSI without TAGGED_STATUS? Not using MSI\n");
  7320. goto defcfg;
  7321. }
  7322. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  7323. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  7324. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  7325. pci_enable_msi(tp->pdev) == 0)
  7326. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  7327. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  7328. u32 msi_mode = tr32(MSGINT_MODE);
  7329. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7330. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7331. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7332. }
  7333. defcfg:
  7334. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  7335. tp->irq_cnt = 1;
  7336. tp->napi[0].irq_vec = tp->pdev->irq;
  7337. tp->dev->real_num_tx_queues = 1;
  7338. }
  7339. }
  7340. static void tg3_ints_fini(struct tg3 *tp)
  7341. {
  7342. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  7343. pci_disable_msix(tp->pdev);
  7344. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  7345. pci_disable_msi(tp->pdev);
  7346. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  7347. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  7348. }
  7349. static int tg3_open(struct net_device *dev)
  7350. {
  7351. struct tg3 *tp = netdev_priv(dev);
  7352. int i, err;
  7353. if (tp->fw_needed) {
  7354. err = tg3_request_firmware(tp);
  7355. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7356. if (err)
  7357. return err;
  7358. } else if (err) {
  7359. netdev_warn(tp->dev, "TSO capability disabled\n");
  7360. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7361. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7362. netdev_notice(tp->dev, "TSO capability restored\n");
  7363. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7364. }
  7365. }
  7366. netif_carrier_off(tp->dev);
  7367. err = tg3_set_power_state(tp, PCI_D0);
  7368. if (err)
  7369. return err;
  7370. tg3_full_lock(tp, 0);
  7371. tg3_disable_ints(tp);
  7372. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7373. tg3_full_unlock(tp);
  7374. /*
  7375. * Setup interrupts first so we know how
  7376. * many NAPI resources to allocate
  7377. */
  7378. tg3_ints_init(tp);
  7379. /* The placement of this call is tied
  7380. * to the setup and use of Host TX descriptors.
  7381. */
  7382. err = tg3_alloc_consistent(tp);
  7383. if (err)
  7384. goto err_out1;
  7385. tg3_napi_enable(tp);
  7386. for (i = 0; i < tp->irq_cnt; i++) {
  7387. struct tg3_napi *tnapi = &tp->napi[i];
  7388. err = tg3_request_irq(tp, i);
  7389. if (err) {
  7390. for (i--; i >= 0; i--)
  7391. free_irq(tnapi->irq_vec, tnapi);
  7392. break;
  7393. }
  7394. }
  7395. if (err)
  7396. goto err_out2;
  7397. tg3_full_lock(tp, 0);
  7398. err = tg3_init_hw(tp, 1);
  7399. if (err) {
  7400. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7401. tg3_free_rings(tp);
  7402. } else {
  7403. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7404. tp->timer_offset = HZ;
  7405. else
  7406. tp->timer_offset = HZ / 10;
  7407. BUG_ON(tp->timer_offset > HZ);
  7408. tp->timer_counter = tp->timer_multiplier =
  7409. (HZ / tp->timer_offset);
  7410. tp->asf_counter = tp->asf_multiplier =
  7411. ((HZ / tp->timer_offset) * 2);
  7412. init_timer(&tp->timer);
  7413. tp->timer.expires = jiffies + tp->timer_offset;
  7414. tp->timer.data = (unsigned long) tp;
  7415. tp->timer.function = tg3_timer;
  7416. }
  7417. tg3_full_unlock(tp);
  7418. if (err)
  7419. goto err_out3;
  7420. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7421. err = tg3_test_msi(tp);
  7422. if (err) {
  7423. tg3_full_lock(tp, 0);
  7424. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7425. tg3_free_rings(tp);
  7426. tg3_full_unlock(tp);
  7427. goto err_out2;
  7428. }
  7429. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7430. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  7431. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7432. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7433. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7434. tw32(PCIE_TRANSACTION_CFG,
  7435. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7436. }
  7437. }
  7438. tg3_phy_start(tp);
  7439. tg3_full_lock(tp, 0);
  7440. add_timer(&tp->timer);
  7441. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7442. tg3_enable_ints(tp);
  7443. tg3_full_unlock(tp);
  7444. netif_tx_start_all_queues(dev);
  7445. return 0;
  7446. err_out3:
  7447. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7448. struct tg3_napi *tnapi = &tp->napi[i];
  7449. free_irq(tnapi->irq_vec, tnapi);
  7450. }
  7451. err_out2:
  7452. tg3_napi_disable(tp);
  7453. tg3_free_consistent(tp);
  7454. err_out1:
  7455. tg3_ints_fini(tp);
  7456. return err;
  7457. }
  7458. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7459. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7460. static int tg3_close(struct net_device *dev)
  7461. {
  7462. int i;
  7463. struct tg3 *tp = netdev_priv(dev);
  7464. tg3_napi_disable(tp);
  7465. cancel_work_sync(&tp->reset_task);
  7466. netif_tx_stop_all_queues(dev);
  7467. del_timer_sync(&tp->timer);
  7468. tg3_phy_stop(tp);
  7469. tg3_full_lock(tp, 1);
  7470. tg3_disable_ints(tp);
  7471. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7472. tg3_free_rings(tp);
  7473. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7474. tg3_full_unlock(tp);
  7475. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7476. struct tg3_napi *tnapi = &tp->napi[i];
  7477. free_irq(tnapi->irq_vec, tnapi);
  7478. }
  7479. tg3_ints_fini(tp);
  7480. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7481. sizeof(tp->net_stats_prev));
  7482. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7483. sizeof(tp->estats_prev));
  7484. tg3_free_consistent(tp);
  7485. tg3_set_power_state(tp, PCI_D3hot);
  7486. netif_carrier_off(tp->dev);
  7487. return 0;
  7488. }
  7489. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7490. {
  7491. unsigned long ret;
  7492. #if (BITS_PER_LONG == 32)
  7493. ret = val->low;
  7494. #else
  7495. ret = ((u64)val->high << 32) | ((u64)val->low);
  7496. #endif
  7497. return ret;
  7498. }
  7499. static inline u64 get_estat64(tg3_stat64_t *val)
  7500. {
  7501. return ((u64)val->high << 32) | ((u64)val->low);
  7502. }
  7503. static unsigned long calc_crc_errors(struct tg3 *tp)
  7504. {
  7505. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7506. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7507. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7509. u32 val;
  7510. spin_lock_bh(&tp->lock);
  7511. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7512. tg3_writephy(tp, MII_TG3_TEST1,
  7513. val | MII_TG3_TEST1_CRC_EN);
  7514. tg3_readphy(tp, 0x14, &val);
  7515. } else
  7516. val = 0;
  7517. spin_unlock_bh(&tp->lock);
  7518. tp->phy_crc_errors += val;
  7519. return tp->phy_crc_errors;
  7520. }
  7521. return get_stat64(&hw_stats->rx_fcs_errors);
  7522. }
  7523. #define ESTAT_ADD(member) \
  7524. estats->member = old_estats->member + \
  7525. get_estat64(&hw_stats->member)
  7526. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7527. {
  7528. struct tg3_ethtool_stats *estats = &tp->estats;
  7529. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7530. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7531. if (!hw_stats)
  7532. return old_estats;
  7533. ESTAT_ADD(rx_octets);
  7534. ESTAT_ADD(rx_fragments);
  7535. ESTAT_ADD(rx_ucast_packets);
  7536. ESTAT_ADD(rx_mcast_packets);
  7537. ESTAT_ADD(rx_bcast_packets);
  7538. ESTAT_ADD(rx_fcs_errors);
  7539. ESTAT_ADD(rx_align_errors);
  7540. ESTAT_ADD(rx_xon_pause_rcvd);
  7541. ESTAT_ADD(rx_xoff_pause_rcvd);
  7542. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7543. ESTAT_ADD(rx_xoff_entered);
  7544. ESTAT_ADD(rx_frame_too_long_errors);
  7545. ESTAT_ADD(rx_jabbers);
  7546. ESTAT_ADD(rx_undersize_packets);
  7547. ESTAT_ADD(rx_in_length_errors);
  7548. ESTAT_ADD(rx_out_length_errors);
  7549. ESTAT_ADD(rx_64_or_less_octet_packets);
  7550. ESTAT_ADD(rx_65_to_127_octet_packets);
  7551. ESTAT_ADD(rx_128_to_255_octet_packets);
  7552. ESTAT_ADD(rx_256_to_511_octet_packets);
  7553. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7554. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7555. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7556. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7557. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7558. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7559. ESTAT_ADD(tx_octets);
  7560. ESTAT_ADD(tx_collisions);
  7561. ESTAT_ADD(tx_xon_sent);
  7562. ESTAT_ADD(tx_xoff_sent);
  7563. ESTAT_ADD(tx_flow_control);
  7564. ESTAT_ADD(tx_mac_errors);
  7565. ESTAT_ADD(tx_single_collisions);
  7566. ESTAT_ADD(tx_mult_collisions);
  7567. ESTAT_ADD(tx_deferred);
  7568. ESTAT_ADD(tx_excessive_collisions);
  7569. ESTAT_ADD(tx_late_collisions);
  7570. ESTAT_ADD(tx_collide_2times);
  7571. ESTAT_ADD(tx_collide_3times);
  7572. ESTAT_ADD(tx_collide_4times);
  7573. ESTAT_ADD(tx_collide_5times);
  7574. ESTAT_ADD(tx_collide_6times);
  7575. ESTAT_ADD(tx_collide_7times);
  7576. ESTAT_ADD(tx_collide_8times);
  7577. ESTAT_ADD(tx_collide_9times);
  7578. ESTAT_ADD(tx_collide_10times);
  7579. ESTAT_ADD(tx_collide_11times);
  7580. ESTAT_ADD(tx_collide_12times);
  7581. ESTAT_ADD(tx_collide_13times);
  7582. ESTAT_ADD(tx_collide_14times);
  7583. ESTAT_ADD(tx_collide_15times);
  7584. ESTAT_ADD(tx_ucast_packets);
  7585. ESTAT_ADD(tx_mcast_packets);
  7586. ESTAT_ADD(tx_bcast_packets);
  7587. ESTAT_ADD(tx_carrier_sense_errors);
  7588. ESTAT_ADD(tx_discards);
  7589. ESTAT_ADD(tx_errors);
  7590. ESTAT_ADD(dma_writeq_full);
  7591. ESTAT_ADD(dma_write_prioq_full);
  7592. ESTAT_ADD(rxbds_empty);
  7593. ESTAT_ADD(rx_discards);
  7594. ESTAT_ADD(rx_errors);
  7595. ESTAT_ADD(rx_threshold_hit);
  7596. ESTAT_ADD(dma_readq_full);
  7597. ESTAT_ADD(dma_read_prioq_full);
  7598. ESTAT_ADD(tx_comp_queue_full);
  7599. ESTAT_ADD(ring_set_send_prod_index);
  7600. ESTAT_ADD(ring_status_update);
  7601. ESTAT_ADD(nic_irqs);
  7602. ESTAT_ADD(nic_avoided_irqs);
  7603. ESTAT_ADD(nic_tx_threshold_hit);
  7604. return estats;
  7605. }
  7606. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7607. {
  7608. struct tg3 *tp = netdev_priv(dev);
  7609. struct net_device_stats *stats = &tp->net_stats;
  7610. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7611. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7612. if (!hw_stats)
  7613. return old_stats;
  7614. stats->rx_packets = old_stats->rx_packets +
  7615. get_stat64(&hw_stats->rx_ucast_packets) +
  7616. get_stat64(&hw_stats->rx_mcast_packets) +
  7617. get_stat64(&hw_stats->rx_bcast_packets);
  7618. stats->tx_packets = old_stats->tx_packets +
  7619. get_stat64(&hw_stats->tx_ucast_packets) +
  7620. get_stat64(&hw_stats->tx_mcast_packets) +
  7621. get_stat64(&hw_stats->tx_bcast_packets);
  7622. stats->rx_bytes = old_stats->rx_bytes +
  7623. get_stat64(&hw_stats->rx_octets);
  7624. stats->tx_bytes = old_stats->tx_bytes +
  7625. get_stat64(&hw_stats->tx_octets);
  7626. stats->rx_errors = old_stats->rx_errors +
  7627. get_stat64(&hw_stats->rx_errors);
  7628. stats->tx_errors = old_stats->tx_errors +
  7629. get_stat64(&hw_stats->tx_errors) +
  7630. get_stat64(&hw_stats->tx_mac_errors) +
  7631. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7632. get_stat64(&hw_stats->tx_discards);
  7633. stats->multicast = old_stats->multicast +
  7634. get_stat64(&hw_stats->rx_mcast_packets);
  7635. stats->collisions = old_stats->collisions +
  7636. get_stat64(&hw_stats->tx_collisions);
  7637. stats->rx_length_errors = old_stats->rx_length_errors +
  7638. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7639. get_stat64(&hw_stats->rx_undersize_packets);
  7640. stats->rx_over_errors = old_stats->rx_over_errors +
  7641. get_stat64(&hw_stats->rxbds_empty);
  7642. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7643. get_stat64(&hw_stats->rx_align_errors);
  7644. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7645. get_stat64(&hw_stats->tx_discards);
  7646. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7647. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7648. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7649. calc_crc_errors(tp);
  7650. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7651. get_stat64(&hw_stats->rx_discards);
  7652. return stats;
  7653. }
  7654. static inline u32 calc_crc(unsigned char *buf, int len)
  7655. {
  7656. u32 reg;
  7657. u32 tmp;
  7658. int j, k;
  7659. reg = 0xffffffff;
  7660. for (j = 0; j < len; j++) {
  7661. reg ^= buf[j];
  7662. for (k = 0; k < 8; k++) {
  7663. tmp = reg & 0x01;
  7664. reg >>= 1;
  7665. if (tmp)
  7666. reg ^= 0xedb88320;
  7667. }
  7668. }
  7669. return ~reg;
  7670. }
  7671. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7672. {
  7673. /* accept or reject all multicast frames */
  7674. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7675. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7676. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7677. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7678. }
  7679. static void __tg3_set_rx_mode(struct net_device *dev)
  7680. {
  7681. struct tg3 *tp = netdev_priv(dev);
  7682. u32 rx_mode;
  7683. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7684. RX_MODE_KEEP_VLAN_TAG);
  7685. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7686. * flag clear.
  7687. */
  7688. #if TG3_VLAN_TAG_USED
  7689. if (!tp->vlgrp &&
  7690. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7691. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7692. #else
  7693. /* By definition, VLAN is disabled always in this
  7694. * case.
  7695. */
  7696. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7697. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7698. #endif
  7699. if (dev->flags & IFF_PROMISC) {
  7700. /* Promiscuous mode. */
  7701. rx_mode |= RX_MODE_PROMISC;
  7702. } else if (dev->flags & IFF_ALLMULTI) {
  7703. /* Accept all multicast. */
  7704. tg3_set_multi(tp, 1);
  7705. } else if (netdev_mc_empty(dev)) {
  7706. /* Reject all multicast. */
  7707. tg3_set_multi(tp, 0);
  7708. } else {
  7709. /* Accept one or more multicast(s). */
  7710. struct netdev_hw_addr *ha;
  7711. u32 mc_filter[4] = { 0, };
  7712. u32 regidx;
  7713. u32 bit;
  7714. u32 crc;
  7715. netdev_for_each_mc_addr(ha, dev) {
  7716. crc = calc_crc(ha->addr, ETH_ALEN);
  7717. bit = ~crc & 0x7f;
  7718. regidx = (bit & 0x60) >> 5;
  7719. bit &= 0x1f;
  7720. mc_filter[regidx] |= (1 << bit);
  7721. }
  7722. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7723. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7724. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7725. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7726. }
  7727. if (rx_mode != tp->rx_mode) {
  7728. tp->rx_mode = rx_mode;
  7729. tw32_f(MAC_RX_MODE, rx_mode);
  7730. udelay(10);
  7731. }
  7732. }
  7733. static void tg3_set_rx_mode(struct net_device *dev)
  7734. {
  7735. struct tg3 *tp = netdev_priv(dev);
  7736. if (!netif_running(dev))
  7737. return;
  7738. tg3_full_lock(tp, 0);
  7739. __tg3_set_rx_mode(dev);
  7740. tg3_full_unlock(tp);
  7741. }
  7742. #define TG3_REGDUMP_LEN (32 * 1024)
  7743. static int tg3_get_regs_len(struct net_device *dev)
  7744. {
  7745. return TG3_REGDUMP_LEN;
  7746. }
  7747. static void tg3_get_regs(struct net_device *dev,
  7748. struct ethtool_regs *regs, void *_p)
  7749. {
  7750. u32 *p = _p;
  7751. struct tg3 *tp = netdev_priv(dev);
  7752. u8 *orig_p = _p;
  7753. int i;
  7754. regs->version = 0;
  7755. memset(p, 0, TG3_REGDUMP_LEN);
  7756. if (tp->link_config.phy_is_low_power)
  7757. return;
  7758. tg3_full_lock(tp, 0);
  7759. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7760. #define GET_REG32_LOOP(base,len) \
  7761. do { p = (u32 *)(orig_p + (base)); \
  7762. for (i = 0; i < len; i += 4) \
  7763. __GET_REG32((base) + i); \
  7764. } while (0)
  7765. #define GET_REG32_1(reg) \
  7766. do { p = (u32 *)(orig_p + (reg)); \
  7767. __GET_REG32((reg)); \
  7768. } while (0)
  7769. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7770. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7771. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7772. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7773. GET_REG32_1(SNDDATAC_MODE);
  7774. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7775. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7776. GET_REG32_1(SNDBDC_MODE);
  7777. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7778. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7779. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7780. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7781. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7782. GET_REG32_1(RCVDCC_MODE);
  7783. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7784. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7785. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7786. GET_REG32_1(MBFREE_MODE);
  7787. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7788. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7789. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7790. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7791. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7792. GET_REG32_1(RX_CPU_MODE);
  7793. GET_REG32_1(RX_CPU_STATE);
  7794. GET_REG32_1(RX_CPU_PGMCTR);
  7795. GET_REG32_1(RX_CPU_HWBKPT);
  7796. GET_REG32_1(TX_CPU_MODE);
  7797. GET_REG32_1(TX_CPU_STATE);
  7798. GET_REG32_1(TX_CPU_PGMCTR);
  7799. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7800. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7801. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7802. GET_REG32_1(DMAC_MODE);
  7803. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7804. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7805. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7806. #undef __GET_REG32
  7807. #undef GET_REG32_LOOP
  7808. #undef GET_REG32_1
  7809. tg3_full_unlock(tp);
  7810. }
  7811. static int tg3_get_eeprom_len(struct net_device *dev)
  7812. {
  7813. struct tg3 *tp = netdev_priv(dev);
  7814. return tp->nvram_size;
  7815. }
  7816. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7817. {
  7818. struct tg3 *tp = netdev_priv(dev);
  7819. int ret;
  7820. u8 *pd;
  7821. u32 i, offset, len, b_offset, b_count;
  7822. __be32 val;
  7823. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7824. return -EINVAL;
  7825. if (tp->link_config.phy_is_low_power)
  7826. return -EAGAIN;
  7827. offset = eeprom->offset;
  7828. len = eeprom->len;
  7829. eeprom->len = 0;
  7830. eeprom->magic = TG3_EEPROM_MAGIC;
  7831. if (offset & 3) {
  7832. /* adjustments to start on required 4 byte boundary */
  7833. b_offset = offset & 3;
  7834. b_count = 4 - b_offset;
  7835. if (b_count > len) {
  7836. /* i.e. offset=1 len=2 */
  7837. b_count = len;
  7838. }
  7839. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7840. if (ret)
  7841. return ret;
  7842. memcpy(data, ((char*)&val) + b_offset, b_count);
  7843. len -= b_count;
  7844. offset += b_count;
  7845. eeprom->len += b_count;
  7846. }
  7847. /* read bytes upto the last 4 byte boundary */
  7848. pd = &data[eeprom->len];
  7849. for (i = 0; i < (len - (len & 3)); i += 4) {
  7850. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7851. if (ret) {
  7852. eeprom->len += i;
  7853. return ret;
  7854. }
  7855. memcpy(pd + i, &val, 4);
  7856. }
  7857. eeprom->len += i;
  7858. if (len & 3) {
  7859. /* read last bytes not ending on 4 byte boundary */
  7860. pd = &data[eeprom->len];
  7861. b_count = len & 3;
  7862. b_offset = offset + len - b_count;
  7863. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7864. if (ret)
  7865. return ret;
  7866. memcpy(pd, &val, b_count);
  7867. eeprom->len += b_count;
  7868. }
  7869. return 0;
  7870. }
  7871. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7872. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7873. {
  7874. struct tg3 *tp = netdev_priv(dev);
  7875. int ret;
  7876. u32 offset, len, b_offset, odd_len;
  7877. u8 *buf;
  7878. __be32 start, end;
  7879. if (tp->link_config.phy_is_low_power)
  7880. return -EAGAIN;
  7881. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7882. eeprom->magic != TG3_EEPROM_MAGIC)
  7883. return -EINVAL;
  7884. offset = eeprom->offset;
  7885. len = eeprom->len;
  7886. if ((b_offset = (offset & 3))) {
  7887. /* adjustments to start on required 4 byte boundary */
  7888. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7889. if (ret)
  7890. return ret;
  7891. len += b_offset;
  7892. offset &= ~3;
  7893. if (len < 4)
  7894. len = 4;
  7895. }
  7896. odd_len = 0;
  7897. if (len & 3) {
  7898. /* adjustments to end on required 4 byte boundary */
  7899. odd_len = 1;
  7900. len = (len + 3) & ~3;
  7901. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7902. if (ret)
  7903. return ret;
  7904. }
  7905. buf = data;
  7906. if (b_offset || odd_len) {
  7907. buf = kmalloc(len, GFP_KERNEL);
  7908. if (!buf)
  7909. return -ENOMEM;
  7910. if (b_offset)
  7911. memcpy(buf, &start, 4);
  7912. if (odd_len)
  7913. memcpy(buf+len-4, &end, 4);
  7914. memcpy(buf + b_offset, data, eeprom->len);
  7915. }
  7916. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7917. if (buf != data)
  7918. kfree(buf);
  7919. return ret;
  7920. }
  7921. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7922. {
  7923. struct tg3 *tp = netdev_priv(dev);
  7924. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7925. struct phy_device *phydev;
  7926. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7927. return -EAGAIN;
  7928. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7929. return phy_ethtool_gset(phydev, cmd);
  7930. }
  7931. cmd->supported = (SUPPORTED_Autoneg);
  7932. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7933. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7934. SUPPORTED_1000baseT_Full);
  7935. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7936. cmd->supported |= (SUPPORTED_100baseT_Half |
  7937. SUPPORTED_100baseT_Full |
  7938. SUPPORTED_10baseT_Half |
  7939. SUPPORTED_10baseT_Full |
  7940. SUPPORTED_TP);
  7941. cmd->port = PORT_TP;
  7942. } else {
  7943. cmd->supported |= SUPPORTED_FIBRE;
  7944. cmd->port = PORT_FIBRE;
  7945. }
  7946. cmd->advertising = tp->link_config.advertising;
  7947. if (netif_running(dev)) {
  7948. cmd->speed = tp->link_config.active_speed;
  7949. cmd->duplex = tp->link_config.active_duplex;
  7950. }
  7951. cmd->phy_address = tp->phy_addr;
  7952. cmd->transceiver = XCVR_INTERNAL;
  7953. cmd->autoneg = tp->link_config.autoneg;
  7954. cmd->maxtxpkt = 0;
  7955. cmd->maxrxpkt = 0;
  7956. return 0;
  7957. }
  7958. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7959. {
  7960. struct tg3 *tp = netdev_priv(dev);
  7961. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7962. struct phy_device *phydev;
  7963. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7964. return -EAGAIN;
  7965. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7966. return phy_ethtool_sset(phydev, cmd);
  7967. }
  7968. if (cmd->autoneg != AUTONEG_ENABLE &&
  7969. cmd->autoneg != AUTONEG_DISABLE)
  7970. return -EINVAL;
  7971. if (cmd->autoneg == AUTONEG_DISABLE &&
  7972. cmd->duplex != DUPLEX_FULL &&
  7973. cmd->duplex != DUPLEX_HALF)
  7974. return -EINVAL;
  7975. if (cmd->autoneg == AUTONEG_ENABLE) {
  7976. u32 mask = ADVERTISED_Autoneg |
  7977. ADVERTISED_Pause |
  7978. ADVERTISED_Asym_Pause;
  7979. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7980. mask |= ADVERTISED_1000baseT_Half |
  7981. ADVERTISED_1000baseT_Full;
  7982. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7983. mask |= ADVERTISED_100baseT_Half |
  7984. ADVERTISED_100baseT_Full |
  7985. ADVERTISED_10baseT_Half |
  7986. ADVERTISED_10baseT_Full |
  7987. ADVERTISED_TP;
  7988. else
  7989. mask |= ADVERTISED_FIBRE;
  7990. if (cmd->advertising & ~mask)
  7991. return -EINVAL;
  7992. mask &= (ADVERTISED_1000baseT_Half |
  7993. ADVERTISED_1000baseT_Full |
  7994. ADVERTISED_100baseT_Half |
  7995. ADVERTISED_100baseT_Full |
  7996. ADVERTISED_10baseT_Half |
  7997. ADVERTISED_10baseT_Full);
  7998. cmd->advertising &= mask;
  7999. } else {
  8000. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  8001. if (cmd->speed != SPEED_1000)
  8002. return -EINVAL;
  8003. if (cmd->duplex != DUPLEX_FULL)
  8004. return -EINVAL;
  8005. } else {
  8006. if (cmd->speed != SPEED_100 &&
  8007. cmd->speed != SPEED_10)
  8008. return -EINVAL;
  8009. }
  8010. }
  8011. tg3_full_lock(tp, 0);
  8012. tp->link_config.autoneg = cmd->autoneg;
  8013. if (cmd->autoneg == AUTONEG_ENABLE) {
  8014. tp->link_config.advertising = (cmd->advertising |
  8015. ADVERTISED_Autoneg);
  8016. tp->link_config.speed = SPEED_INVALID;
  8017. tp->link_config.duplex = DUPLEX_INVALID;
  8018. } else {
  8019. tp->link_config.advertising = 0;
  8020. tp->link_config.speed = cmd->speed;
  8021. tp->link_config.duplex = cmd->duplex;
  8022. }
  8023. tp->link_config.orig_speed = tp->link_config.speed;
  8024. tp->link_config.orig_duplex = tp->link_config.duplex;
  8025. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8026. if (netif_running(dev))
  8027. tg3_setup_phy(tp, 1);
  8028. tg3_full_unlock(tp);
  8029. return 0;
  8030. }
  8031. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8032. {
  8033. struct tg3 *tp = netdev_priv(dev);
  8034. strcpy(info->driver, DRV_MODULE_NAME);
  8035. strcpy(info->version, DRV_MODULE_VERSION);
  8036. strcpy(info->fw_version, tp->fw_ver);
  8037. strcpy(info->bus_info, pci_name(tp->pdev));
  8038. }
  8039. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8040. {
  8041. struct tg3 *tp = netdev_priv(dev);
  8042. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  8043. device_can_wakeup(&tp->pdev->dev))
  8044. wol->supported = WAKE_MAGIC;
  8045. else
  8046. wol->supported = 0;
  8047. wol->wolopts = 0;
  8048. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  8049. device_can_wakeup(&tp->pdev->dev))
  8050. wol->wolopts = WAKE_MAGIC;
  8051. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8052. }
  8053. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8054. {
  8055. struct tg3 *tp = netdev_priv(dev);
  8056. struct device *dp = &tp->pdev->dev;
  8057. if (wol->wolopts & ~WAKE_MAGIC)
  8058. return -EINVAL;
  8059. if ((wol->wolopts & WAKE_MAGIC) &&
  8060. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  8061. return -EINVAL;
  8062. spin_lock_bh(&tp->lock);
  8063. if (wol->wolopts & WAKE_MAGIC) {
  8064. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8065. device_set_wakeup_enable(dp, true);
  8066. } else {
  8067. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  8068. device_set_wakeup_enable(dp, false);
  8069. }
  8070. spin_unlock_bh(&tp->lock);
  8071. return 0;
  8072. }
  8073. static u32 tg3_get_msglevel(struct net_device *dev)
  8074. {
  8075. struct tg3 *tp = netdev_priv(dev);
  8076. return tp->msg_enable;
  8077. }
  8078. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8079. {
  8080. struct tg3 *tp = netdev_priv(dev);
  8081. tp->msg_enable = value;
  8082. }
  8083. static int tg3_set_tso(struct net_device *dev, u32 value)
  8084. {
  8085. struct tg3 *tp = netdev_priv(dev);
  8086. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  8087. if (value)
  8088. return -EINVAL;
  8089. return 0;
  8090. }
  8091. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  8092. ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  8093. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3))) {
  8094. if (value) {
  8095. dev->features |= NETIF_F_TSO6;
  8096. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  8097. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8098. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  8099. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  8100. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  8101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  8102. dev->features |= NETIF_F_TSO_ECN;
  8103. } else
  8104. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  8105. }
  8106. return ethtool_op_set_tso(dev, value);
  8107. }
  8108. static int tg3_nway_reset(struct net_device *dev)
  8109. {
  8110. struct tg3 *tp = netdev_priv(dev);
  8111. int r;
  8112. if (!netif_running(dev))
  8113. return -EAGAIN;
  8114. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8115. return -EINVAL;
  8116. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8117. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8118. return -EAGAIN;
  8119. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8120. } else {
  8121. u32 bmcr;
  8122. spin_lock_bh(&tp->lock);
  8123. r = -EINVAL;
  8124. tg3_readphy(tp, MII_BMCR, &bmcr);
  8125. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8126. ((bmcr & BMCR_ANENABLE) ||
  8127. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  8128. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8129. BMCR_ANENABLE);
  8130. r = 0;
  8131. }
  8132. spin_unlock_bh(&tp->lock);
  8133. }
  8134. return r;
  8135. }
  8136. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8137. {
  8138. struct tg3 *tp = netdev_priv(dev);
  8139. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  8140. ering->rx_mini_max_pending = 0;
  8141. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8142. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  8143. else
  8144. ering->rx_jumbo_max_pending = 0;
  8145. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8146. ering->rx_pending = tp->rx_pending;
  8147. ering->rx_mini_pending = 0;
  8148. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  8149. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8150. else
  8151. ering->rx_jumbo_pending = 0;
  8152. ering->tx_pending = tp->napi[0].tx_pending;
  8153. }
  8154. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8155. {
  8156. struct tg3 *tp = netdev_priv(dev);
  8157. int i, irq_sync = 0, err = 0;
  8158. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  8159. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  8160. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8161. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8162. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  8163. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8164. return -EINVAL;
  8165. if (netif_running(dev)) {
  8166. tg3_phy_stop(tp);
  8167. tg3_netif_stop(tp);
  8168. irq_sync = 1;
  8169. }
  8170. tg3_full_lock(tp, irq_sync);
  8171. tp->rx_pending = ering->rx_pending;
  8172. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  8173. tp->rx_pending > 63)
  8174. tp->rx_pending = 63;
  8175. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8176. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  8177. tp->napi[i].tx_pending = ering->tx_pending;
  8178. if (netif_running(dev)) {
  8179. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8180. err = tg3_restart_hw(tp, 1);
  8181. if (!err)
  8182. tg3_netif_start(tp);
  8183. }
  8184. tg3_full_unlock(tp);
  8185. if (irq_sync && !err)
  8186. tg3_phy_start(tp);
  8187. return err;
  8188. }
  8189. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8190. {
  8191. struct tg3 *tp = netdev_priv(dev);
  8192. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  8193. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8194. epause->rx_pause = 1;
  8195. else
  8196. epause->rx_pause = 0;
  8197. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8198. epause->tx_pause = 1;
  8199. else
  8200. epause->tx_pause = 0;
  8201. }
  8202. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8203. {
  8204. struct tg3 *tp = netdev_priv(dev);
  8205. int err = 0;
  8206. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8207. u32 newadv;
  8208. struct phy_device *phydev;
  8209. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8210. if (!(phydev->supported & SUPPORTED_Pause) ||
  8211. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8212. ((epause->rx_pause && !epause->tx_pause) ||
  8213. (!epause->rx_pause && epause->tx_pause))))
  8214. return -EINVAL;
  8215. tp->link_config.flowctrl = 0;
  8216. if (epause->rx_pause) {
  8217. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8218. if (epause->tx_pause) {
  8219. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8220. newadv = ADVERTISED_Pause;
  8221. } else
  8222. newadv = ADVERTISED_Pause |
  8223. ADVERTISED_Asym_Pause;
  8224. } else if (epause->tx_pause) {
  8225. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8226. newadv = ADVERTISED_Asym_Pause;
  8227. } else
  8228. newadv = 0;
  8229. if (epause->autoneg)
  8230. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8231. else
  8232. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8233. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8234. u32 oldadv = phydev->advertising &
  8235. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8236. if (oldadv != newadv) {
  8237. phydev->advertising &=
  8238. ~(ADVERTISED_Pause |
  8239. ADVERTISED_Asym_Pause);
  8240. phydev->advertising |= newadv;
  8241. if (phydev->autoneg) {
  8242. /*
  8243. * Always renegotiate the link to
  8244. * inform our link partner of our
  8245. * flow control settings, even if the
  8246. * flow control is forced. Let
  8247. * tg3_adjust_link() do the final
  8248. * flow control setup.
  8249. */
  8250. return phy_start_aneg(phydev);
  8251. }
  8252. }
  8253. if (!epause->autoneg)
  8254. tg3_setup_flow_control(tp, 0, 0);
  8255. } else {
  8256. tp->link_config.orig_advertising &=
  8257. ~(ADVERTISED_Pause |
  8258. ADVERTISED_Asym_Pause);
  8259. tp->link_config.orig_advertising |= newadv;
  8260. }
  8261. } else {
  8262. int irq_sync = 0;
  8263. if (netif_running(dev)) {
  8264. tg3_netif_stop(tp);
  8265. irq_sync = 1;
  8266. }
  8267. tg3_full_lock(tp, irq_sync);
  8268. if (epause->autoneg)
  8269. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8270. else
  8271. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8272. if (epause->rx_pause)
  8273. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8274. else
  8275. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8276. if (epause->tx_pause)
  8277. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8278. else
  8279. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8280. if (netif_running(dev)) {
  8281. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8282. err = tg3_restart_hw(tp, 1);
  8283. if (!err)
  8284. tg3_netif_start(tp);
  8285. }
  8286. tg3_full_unlock(tp);
  8287. }
  8288. return err;
  8289. }
  8290. static u32 tg3_get_rx_csum(struct net_device *dev)
  8291. {
  8292. struct tg3 *tp = netdev_priv(dev);
  8293. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8294. }
  8295. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8296. {
  8297. struct tg3 *tp = netdev_priv(dev);
  8298. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8299. if (data != 0)
  8300. return -EINVAL;
  8301. return 0;
  8302. }
  8303. spin_lock_bh(&tp->lock);
  8304. if (data)
  8305. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8306. else
  8307. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8308. spin_unlock_bh(&tp->lock);
  8309. return 0;
  8310. }
  8311. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8312. {
  8313. struct tg3 *tp = netdev_priv(dev);
  8314. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8315. if (data != 0)
  8316. return -EINVAL;
  8317. return 0;
  8318. }
  8319. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8320. ethtool_op_set_tx_ipv6_csum(dev, data);
  8321. else
  8322. ethtool_op_set_tx_csum(dev, data);
  8323. return 0;
  8324. }
  8325. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8326. {
  8327. switch (sset) {
  8328. case ETH_SS_TEST:
  8329. return TG3_NUM_TEST;
  8330. case ETH_SS_STATS:
  8331. return TG3_NUM_STATS;
  8332. default:
  8333. return -EOPNOTSUPP;
  8334. }
  8335. }
  8336. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8337. {
  8338. switch (stringset) {
  8339. case ETH_SS_STATS:
  8340. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8341. break;
  8342. case ETH_SS_TEST:
  8343. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8344. break;
  8345. default:
  8346. WARN_ON(1); /* we need a WARN() */
  8347. break;
  8348. }
  8349. }
  8350. static int tg3_phys_id(struct net_device *dev, u32 data)
  8351. {
  8352. struct tg3 *tp = netdev_priv(dev);
  8353. int i;
  8354. if (!netif_running(tp->dev))
  8355. return -EAGAIN;
  8356. if (data == 0)
  8357. data = UINT_MAX / 2;
  8358. for (i = 0; i < (data * 2); i++) {
  8359. if ((i % 2) == 0)
  8360. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8361. LED_CTRL_1000MBPS_ON |
  8362. LED_CTRL_100MBPS_ON |
  8363. LED_CTRL_10MBPS_ON |
  8364. LED_CTRL_TRAFFIC_OVERRIDE |
  8365. LED_CTRL_TRAFFIC_BLINK |
  8366. LED_CTRL_TRAFFIC_LED);
  8367. else
  8368. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8369. LED_CTRL_TRAFFIC_OVERRIDE);
  8370. if (msleep_interruptible(500))
  8371. break;
  8372. }
  8373. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8374. return 0;
  8375. }
  8376. static void tg3_get_ethtool_stats(struct net_device *dev,
  8377. struct ethtool_stats *estats, u64 *tmp_stats)
  8378. {
  8379. struct tg3 *tp = netdev_priv(dev);
  8380. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8381. }
  8382. #define NVRAM_TEST_SIZE 0x100
  8383. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8384. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8385. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8386. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8387. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8388. static int tg3_test_nvram(struct tg3 *tp)
  8389. {
  8390. u32 csum, magic;
  8391. __be32 *buf;
  8392. int i, j, k, err = 0, size;
  8393. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8394. return 0;
  8395. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8396. return -EIO;
  8397. if (magic == TG3_EEPROM_MAGIC)
  8398. size = NVRAM_TEST_SIZE;
  8399. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8400. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8401. TG3_EEPROM_SB_FORMAT_1) {
  8402. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8403. case TG3_EEPROM_SB_REVISION_0:
  8404. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8405. break;
  8406. case TG3_EEPROM_SB_REVISION_2:
  8407. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8408. break;
  8409. case TG3_EEPROM_SB_REVISION_3:
  8410. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8411. break;
  8412. default:
  8413. return 0;
  8414. }
  8415. } else
  8416. return 0;
  8417. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8418. size = NVRAM_SELFBOOT_HW_SIZE;
  8419. else
  8420. return -EIO;
  8421. buf = kmalloc(size, GFP_KERNEL);
  8422. if (buf == NULL)
  8423. return -ENOMEM;
  8424. err = -EIO;
  8425. for (i = 0, j = 0; i < size; i += 4, j++) {
  8426. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8427. if (err)
  8428. break;
  8429. }
  8430. if (i < size)
  8431. goto out;
  8432. /* Selfboot format */
  8433. magic = be32_to_cpu(buf[0]);
  8434. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8435. TG3_EEPROM_MAGIC_FW) {
  8436. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8437. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8438. TG3_EEPROM_SB_REVISION_2) {
  8439. /* For rev 2, the csum doesn't include the MBA. */
  8440. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8441. csum8 += buf8[i];
  8442. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8443. csum8 += buf8[i];
  8444. } else {
  8445. for (i = 0; i < size; i++)
  8446. csum8 += buf8[i];
  8447. }
  8448. if (csum8 == 0) {
  8449. err = 0;
  8450. goto out;
  8451. }
  8452. err = -EIO;
  8453. goto out;
  8454. }
  8455. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8456. TG3_EEPROM_MAGIC_HW) {
  8457. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8458. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8459. u8 *buf8 = (u8 *) buf;
  8460. /* Separate the parity bits and the data bytes. */
  8461. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8462. if ((i == 0) || (i == 8)) {
  8463. int l;
  8464. u8 msk;
  8465. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8466. parity[k++] = buf8[i] & msk;
  8467. i++;
  8468. } else if (i == 16) {
  8469. int l;
  8470. u8 msk;
  8471. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8472. parity[k++] = buf8[i] & msk;
  8473. i++;
  8474. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8475. parity[k++] = buf8[i] & msk;
  8476. i++;
  8477. }
  8478. data[j++] = buf8[i];
  8479. }
  8480. err = -EIO;
  8481. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8482. u8 hw8 = hweight8(data[i]);
  8483. if ((hw8 & 0x1) && parity[i])
  8484. goto out;
  8485. else if (!(hw8 & 0x1) && !parity[i])
  8486. goto out;
  8487. }
  8488. err = 0;
  8489. goto out;
  8490. }
  8491. /* Bootstrap checksum at offset 0x10 */
  8492. csum = calc_crc((unsigned char *) buf, 0x10);
  8493. if (csum != be32_to_cpu(buf[0x10/4]))
  8494. goto out;
  8495. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8496. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8497. if (csum != be32_to_cpu(buf[0xfc/4]))
  8498. goto out;
  8499. err = 0;
  8500. out:
  8501. kfree(buf);
  8502. return err;
  8503. }
  8504. #define TG3_SERDES_TIMEOUT_SEC 2
  8505. #define TG3_COPPER_TIMEOUT_SEC 6
  8506. static int tg3_test_link(struct tg3 *tp)
  8507. {
  8508. int i, max;
  8509. if (!netif_running(tp->dev))
  8510. return -ENODEV;
  8511. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8512. max = TG3_SERDES_TIMEOUT_SEC;
  8513. else
  8514. max = TG3_COPPER_TIMEOUT_SEC;
  8515. for (i = 0; i < max; i++) {
  8516. if (netif_carrier_ok(tp->dev))
  8517. return 0;
  8518. if (msleep_interruptible(1000))
  8519. break;
  8520. }
  8521. return -EIO;
  8522. }
  8523. /* Only test the commonly used registers */
  8524. static int tg3_test_registers(struct tg3 *tp)
  8525. {
  8526. int i, is_5705, is_5750;
  8527. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8528. static struct {
  8529. u16 offset;
  8530. u16 flags;
  8531. #define TG3_FL_5705 0x1
  8532. #define TG3_FL_NOT_5705 0x2
  8533. #define TG3_FL_NOT_5788 0x4
  8534. #define TG3_FL_NOT_5750 0x8
  8535. u32 read_mask;
  8536. u32 write_mask;
  8537. } reg_tbl[] = {
  8538. /* MAC Control Registers */
  8539. { MAC_MODE, TG3_FL_NOT_5705,
  8540. 0x00000000, 0x00ef6f8c },
  8541. { MAC_MODE, TG3_FL_5705,
  8542. 0x00000000, 0x01ef6b8c },
  8543. { MAC_STATUS, TG3_FL_NOT_5705,
  8544. 0x03800107, 0x00000000 },
  8545. { MAC_STATUS, TG3_FL_5705,
  8546. 0x03800100, 0x00000000 },
  8547. { MAC_ADDR_0_HIGH, 0x0000,
  8548. 0x00000000, 0x0000ffff },
  8549. { MAC_ADDR_0_LOW, 0x0000,
  8550. 0x00000000, 0xffffffff },
  8551. { MAC_RX_MTU_SIZE, 0x0000,
  8552. 0x00000000, 0x0000ffff },
  8553. { MAC_TX_MODE, 0x0000,
  8554. 0x00000000, 0x00000070 },
  8555. { MAC_TX_LENGTHS, 0x0000,
  8556. 0x00000000, 0x00003fff },
  8557. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8558. 0x00000000, 0x000007fc },
  8559. { MAC_RX_MODE, TG3_FL_5705,
  8560. 0x00000000, 0x000007dc },
  8561. { MAC_HASH_REG_0, 0x0000,
  8562. 0x00000000, 0xffffffff },
  8563. { MAC_HASH_REG_1, 0x0000,
  8564. 0x00000000, 0xffffffff },
  8565. { MAC_HASH_REG_2, 0x0000,
  8566. 0x00000000, 0xffffffff },
  8567. { MAC_HASH_REG_3, 0x0000,
  8568. 0x00000000, 0xffffffff },
  8569. /* Receive Data and Receive BD Initiator Control Registers. */
  8570. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8571. 0x00000000, 0xffffffff },
  8572. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8573. 0x00000000, 0xffffffff },
  8574. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8575. 0x00000000, 0x00000003 },
  8576. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8577. 0x00000000, 0xffffffff },
  8578. { RCVDBDI_STD_BD+0, 0x0000,
  8579. 0x00000000, 0xffffffff },
  8580. { RCVDBDI_STD_BD+4, 0x0000,
  8581. 0x00000000, 0xffffffff },
  8582. { RCVDBDI_STD_BD+8, 0x0000,
  8583. 0x00000000, 0xffff0002 },
  8584. { RCVDBDI_STD_BD+0xc, 0x0000,
  8585. 0x00000000, 0xffffffff },
  8586. /* Receive BD Initiator Control Registers. */
  8587. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8588. 0x00000000, 0xffffffff },
  8589. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8590. 0x00000000, 0x000003ff },
  8591. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8592. 0x00000000, 0xffffffff },
  8593. /* Host Coalescing Control Registers. */
  8594. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8595. 0x00000000, 0x00000004 },
  8596. { HOSTCC_MODE, TG3_FL_5705,
  8597. 0x00000000, 0x000000f6 },
  8598. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8599. 0x00000000, 0xffffffff },
  8600. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8601. 0x00000000, 0x000003ff },
  8602. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8603. 0x00000000, 0xffffffff },
  8604. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8605. 0x00000000, 0x000003ff },
  8606. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8607. 0x00000000, 0xffffffff },
  8608. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8609. 0x00000000, 0x000000ff },
  8610. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8611. 0x00000000, 0xffffffff },
  8612. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8613. 0x00000000, 0x000000ff },
  8614. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8615. 0x00000000, 0xffffffff },
  8616. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8617. 0x00000000, 0xffffffff },
  8618. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8619. 0x00000000, 0xffffffff },
  8620. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8621. 0x00000000, 0x000000ff },
  8622. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8623. 0x00000000, 0xffffffff },
  8624. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8625. 0x00000000, 0x000000ff },
  8626. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8627. 0x00000000, 0xffffffff },
  8628. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8629. 0x00000000, 0xffffffff },
  8630. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8631. 0x00000000, 0xffffffff },
  8632. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8633. 0x00000000, 0xffffffff },
  8634. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8635. 0x00000000, 0xffffffff },
  8636. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8637. 0xffffffff, 0x00000000 },
  8638. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8639. 0xffffffff, 0x00000000 },
  8640. /* Buffer Manager Control Registers. */
  8641. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8642. 0x00000000, 0x007fff80 },
  8643. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8644. 0x00000000, 0x007fffff },
  8645. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8646. 0x00000000, 0x0000003f },
  8647. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8648. 0x00000000, 0x000001ff },
  8649. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8650. 0x00000000, 0x000001ff },
  8651. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8652. 0xffffffff, 0x00000000 },
  8653. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8654. 0xffffffff, 0x00000000 },
  8655. /* Mailbox Registers */
  8656. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8657. 0x00000000, 0x000001ff },
  8658. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8659. 0x00000000, 0x000001ff },
  8660. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8661. 0x00000000, 0x000007ff },
  8662. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8663. 0x00000000, 0x000001ff },
  8664. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8665. };
  8666. is_5705 = is_5750 = 0;
  8667. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8668. is_5705 = 1;
  8669. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8670. is_5750 = 1;
  8671. }
  8672. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8673. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8674. continue;
  8675. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8676. continue;
  8677. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8678. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8679. continue;
  8680. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8681. continue;
  8682. offset = (u32) reg_tbl[i].offset;
  8683. read_mask = reg_tbl[i].read_mask;
  8684. write_mask = reg_tbl[i].write_mask;
  8685. /* Save the original register content */
  8686. save_val = tr32(offset);
  8687. /* Determine the read-only value. */
  8688. read_val = save_val & read_mask;
  8689. /* Write zero to the register, then make sure the read-only bits
  8690. * are not changed and the read/write bits are all zeros.
  8691. */
  8692. tw32(offset, 0);
  8693. val = tr32(offset);
  8694. /* Test the read-only and read/write bits. */
  8695. if (((val & read_mask) != read_val) || (val & write_mask))
  8696. goto out;
  8697. /* Write ones to all the bits defined by RdMask and WrMask, then
  8698. * make sure the read-only bits are not changed and the
  8699. * read/write bits are all ones.
  8700. */
  8701. tw32(offset, read_mask | write_mask);
  8702. val = tr32(offset);
  8703. /* Test the read-only bits. */
  8704. if ((val & read_mask) != read_val)
  8705. goto out;
  8706. /* Test the read/write bits. */
  8707. if ((val & write_mask) != write_mask)
  8708. goto out;
  8709. tw32(offset, save_val);
  8710. }
  8711. return 0;
  8712. out:
  8713. if (netif_msg_hw(tp))
  8714. netdev_err(tp->dev,
  8715. "Register test failed at offset %x\n", offset);
  8716. tw32(offset, save_val);
  8717. return -EIO;
  8718. }
  8719. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8720. {
  8721. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8722. int i;
  8723. u32 j;
  8724. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8725. for (j = 0; j < len; j += 4) {
  8726. u32 val;
  8727. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8728. tg3_read_mem(tp, offset + j, &val);
  8729. if (val != test_pattern[i])
  8730. return -EIO;
  8731. }
  8732. }
  8733. return 0;
  8734. }
  8735. static int tg3_test_memory(struct tg3 *tp)
  8736. {
  8737. static struct mem_entry {
  8738. u32 offset;
  8739. u32 len;
  8740. } mem_tbl_570x[] = {
  8741. { 0x00000000, 0x00b50},
  8742. { 0x00002000, 0x1c000},
  8743. { 0xffffffff, 0x00000}
  8744. }, mem_tbl_5705[] = {
  8745. { 0x00000100, 0x0000c},
  8746. { 0x00000200, 0x00008},
  8747. { 0x00004000, 0x00800},
  8748. { 0x00006000, 0x01000},
  8749. { 0x00008000, 0x02000},
  8750. { 0x00010000, 0x0e000},
  8751. { 0xffffffff, 0x00000}
  8752. }, mem_tbl_5755[] = {
  8753. { 0x00000200, 0x00008},
  8754. { 0x00004000, 0x00800},
  8755. { 0x00006000, 0x00800},
  8756. { 0x00008000, 0x02000},
  8757. { 0x00010000, 0x0c000},
  8758. { 0xffffffff, 0x00000}
  8759. }, mem_tbl_5906[] = {
  8760. { 0x00000200, 0x00008},
  8761. { 0x00004000, 0x00400},
  8762. { 0x00006000, 0x00400},
  8763. { 0x00008000, 0x01000},
  8764. { 0x00010000, 0x01000},
  8765. { 0xffffffff, 0x00000}
  8766. }, mem_tbl_5717[] = {
  8767. { 0x00000200, 0x00008},
  8768. { 0x00010000, 0x0a000},
  8769. { 0x00020000, 0x13c00},
  8770. { 0xffffffff, 0x00000}
  8771. }, mem_tbl_57765[] = {
  8772. { 0x00000200, 0x00008},
  8773. { 0x00004000, 0x00800},
  8774. { 0x00006000, 0x09800},
  8775. { 0x00010000, 0x0a000},
  8776. { 0xffffffff, 0x00000}
  8777. };
  8778. struct mem_entry *mem_tbl;
  8779. int err = 0;
  8780. int i;
  8781. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  8782. mem_tbl = mem_tbl_5717;
  8783. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  8784. mem_tbl = mem_tbl_57765;
  8785. else if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8786. mem_tbl = mem_tbl_5755;
  8787. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8788. mem_tbl = mem_tbl_5906;
  8789. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8790. mem_tbl = mem_tbl_5705;
  8791. else
  8792. mem_tbl = mem_tbl_570x;
  8793. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8794. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8795. mem_tbl[i].len)) != 0)
  8796. break;
  8797. }
  8798. return err;
  8799. }
  8800. #define TG3_MAC_LOOPBACK 0
  8801. #define TG3_PHY_LOOPBACK 1
  8802. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8803. {
  8804. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8805. u32 desc_idx, coal_now;
  8806. struct sk_buff *skb, *rx_skb;
  8807. u8 *tx_data;
  8808. dma_addr_t map;
  8809. int num_pkts, tx_len, rx_len, i, err;
  8810. struct tg3_rx_buffer_desc *desc;
  8811. struct tg3_napi *tnapi, *rnapi;
  8812. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8813. tnapi = &tp->napi[0];
  8814. rnapi = &tp->napi[0];
  8815. if (tp->irq_cnt > 1) {
  8816. rnapi = &tp->napi[1];
  8817. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_TSS)
  8818. tnapi = &tp->napi[1];
  8819. }
  8820. coal_now = tnapi->coal_now | rnapi->coal_now;
  8821. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8822. /* HW errata - mac loopback fails in some cases on 5780.
  8823. * Normal traffic and PHY loopback are not affected by
  8824. * errata.
  8825. */
  8826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8827. return 0;
  8828. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8829. MAC_MODE_PORT_INT_LPBACK;
  8830. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8831. mac_mode |= MAC_MODE_LINK_POLARITY;
  8832. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8833. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8834. else
  8835. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8836. tw32(MAC_MODE, mac_mode);
  8837. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8838. u32 val;
  8839. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8840. tg3_phy_fet_toggle_apd(tp, false);
  8841. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8842. } else
  8843. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8844. tg3_phy_toggle_automdix(tp, 0);
  8845. tg3_writephy(tp, MII_BMCR, val);
  8846. udelay(40);
  8847. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8848. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8849. tg3_writephy(tp, MII_TG3_FET_PTEST,
  8850. MII_TG3_FET_PTEST_FRC_TX_LINK |
  8851. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  8852. /* The write needs to be flushed for the AC131 */
  8853. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8854. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  8855. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8856. } else
  8857. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8858. /* reset to prevent losing 1st rx packet intermittently */
  8859. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8860. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8861. udelay(10);
  8862. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8863. }
  8864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8865. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  8866. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  8867. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8868. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  8869. mac_mode |= MAC_MODE_LINK_POLARITY;
  8870. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8871. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8872. }
  8873. tw32(MAC_MODE, mac_mode);
  8874. } else {
  8875. return -EINVAL;
  8876. }
  8877. err = -EIO;
  8878. tx_len = 1514;
  8879. skb = netdev_alloc_skb(tp->dev, tx_len);
  8880. if (!skb)
  8881. return -ENOMEM;
  8882. tx_data = skb_put(skb, tx_len);
  8883. memcpy(tx_data, tp->dev->dev_addr, 6);
  8884. memset(tx_data + 6, 0x0, 8);
  8885. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8886. for (i = 14; i < tx_len; i++)
  8887. tx_data[i] = (u8) (i & 0xff);
  8888. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8889. if (pci_dma_mapping_error(tp->pdev, map)) {
  8890. dev_kfree_skb(skb);
  8891. return -EIO;
  8892. }
  8893. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8894. rnapi->coal_now);
  8895. udelay(10);
  8896. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8897. num_pkts = 0;
  8898. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len, 0, 1);
  8899. tnapi->tx_prod++;
  8900. num_pkts++;
  8901. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8902. tr32_mailbox(tnapi->prodmbox);
  8903. udelay(10);
  8904. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8905. for (i = 0; i < 35; i++) {
  8906. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8907. coal_now);
  8908. udelay(10);
  8909. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8910. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8911. if ((tx_idx == tnapi->tx_prod) &&
  8912. (rx_idx == (rx_start_idx + num_pkts)))
  8913. break;
  8914. }
  8915. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8916. dev_kfree_skb(skb);
  8917. if (tx_idx != tnapi->tx_prod)
  8918. goto out;
  8919. if (rx_idx != rx_start_idx + num_pkts)
  8920. goto out;
  8921. desc = &rnapi->rx_rcb[rx_start_idx];
  8922. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8923. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8924. if (opaque_key != RXD_OPAQUE_RING_STD)
  8925. goto out;
  8926. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8927. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8928. goto out;
  8929. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8930. if (rx_len != tx_len)
  8931. goto out;
  8932. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8933. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8934. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8935. for (i = 14; i < tx_len; i++) {
  8936. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8937. goto out;
  8938. }
  8939. err = 0;
  8940. /* tg3_free_rings will unmap and free the rx_skb */
  8941. out:
  8942. return err;
  8943. }
  8944. #define TG3_MAC_LOOPBACK_FAILED 1
  8945. #define TG3_PHY_LOOPBACK_FAILED 2
  8946. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8947. TG3_PHY_LOOPBACK_FAILED)
  8948. static int tg3_test_loopback(struct tg3 *tp)
  8949. {
  8950. int err = 0;
  8951. u32 cpmuctrl = 0;
  8952. if (!netif_running(tp->dev))
  8953. return TG3_LOOPBACK_FAILED;
  8954. err = tg3_reset_hw(tp, 1);
  8955. if (err)
  8956. return TG3_LOOPBACK_FAILED;
  8957. /* Turn off gphy autopowerdown. */
  8958. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8959. tg3_phy_toggle_apd(tp, false);
  8960. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8961. int i;
  8962. u32 status;
  8963. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8964. /* Wait for up to 40 microseconds to acquire lock. */
  8965. for (i = 0; i < 4; i++) {
  8966. status = tr32(TG3_CPMU_MUTEX_GNT);
  8967. if (status == CPMU_MUTEX_GNT_DRIVER)
  8968. break;
  8969. udelay(10);
  8970. }
  8971. if (status != CPMU_MUTEX_GNT_DRIVER)
  8972. return TG3_LOOPBACK_FAILED;
  8973. /* Turn off link-based power management. */
  8974. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8975. tw32(TG3_CPMU_CTRL,
  8976. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8977. CPMU_CTRL_LINK_AWARE_MODE));
  8978. }
  8979. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8980. err |= TG3_MAC_LOOPBACK_FAILED;
  8981. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8982. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8983. /* Release the mutex */
  8984. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8985. }
  8986. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8987. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8988. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8989. err |= TG3_PHY_LOOPBACK_FAILED;
  8990. }
  8991. /* Re-enable gphy autopowerdown. */
  8992. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8993. tg3_phy_toggle_apd(tp, true);
  8994. return err;
  8995. }
  8996. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8997. u64 *data)
  8998. {
  8999. struct tg3 *tp = netdev_priv(dev);
  9000. if (tp->link_config.phy_is_low_power)
  9001. tg3_set_power_state(tp, PCI_D0);
  9002. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9003. if (tg3_test_nvram(tp) != 0) {
  9004. etest->flags |= ETH_TEST_FL_FAILED;
  9005. data[0] = 1;
  9006. }
  9007. if (tg3_test_link(tp) != 0) {
  9008. etest->flags |= ETH_TEST_FL_FAILED;
  9009. data[1] = 1;
  9010. }
  9011. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9012. int err, err2 = 0, irq_sync = 0;
  9013. if (netif_running(dev)) {
  9014. tg3_phy_stop(tp);
  9015. tg3_netif_stop(tp);
  9016. irq_sync = 1;
  9017. }
  9018. tg3_full_lock(tp, irq_sync);
  9019. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9020. err = tg3_nvram_lock(tp);
  9021. tg3_halt_cpu(tp, RX_CPU_BASE);
  9022. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9023. tg3_halt_cpu(tp, TX_CPU_BASE);
  9024. if (!err)
  9025. tg3_nvram_unlock(tp);
  9026. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  9027. tg3_phy_reset(tp);
  9028. if (tg3_test_registers(tp) != 0) {
  9029. etest->flags |= ETH_TEST_FL_FAILED;
  9030. data[2] = 1;
  9031. }
  9032. if (tg3_test_memory(tp) != 0) {
  9033. etest->flags |= ETH_TEST_FL_FAILED;
  9034. data[3] = 1;
  9035. }
  9036. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9037. etest->flags |= ETH_TEST_FL_FAILED;
  9038. tg3_full_unlock(tp);
  9039. if (tg3_test_interrupt(tp) != 0) {
  9040. etest->flags |= ETH_TEST_FL_FAILED;
  9041. data[5] = 1;
  9042. }
  9043. tg3_full_lock(tp, 0);
  9044. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9045. if (netif_running(dev)) {
  9046. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  9047. err2 = tg3_restart_hw(tp, 1);
  9048. if (!err2)
  9049. tg3_netif_start(tp);
  9050. }
  9051. tg3_full_unlock(tp);
  9052. if (irq_sync && !err2)
  9053. tg3_phy_start(tp);
  9054. }
  9055. if (tp->link_config.phy_is_low_power)
  9056. tg3_set_power_state(tp, PCI_D3hot);
  9057. }
  9058. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9059. {
  9060. struct mii_ioctl_data *data = if_mii(ifr);
  9061. struct tg3 *tp = netdev_priv(dev);
  9062. int err;
  9063. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  9064. struct phy_device *phydev;
  9065. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  9066. return -EAGAIN;
  9067. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9068. return phy_mii_ioctl(phydev, data, cmd);
  9069. }
  9070. switch (cmd) {
  9071. case SIOCGMIIPHY:
  9072. data->phy_id = tp->phy_addr;
  9073. /* fallthru */
  9074. case SIOCGMIIREG: {
  9075. u32 mii_regval;
  9076. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9077. break; /* We have no PHY */
  9078. if (tp->link_config.phy_is_low_power)
  9079. return -EAGAIN;
  9080. spin_lock_bh(&tp->lock);
  9081. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9082. spin_unlock_bh(&tp->lock);
  9083. data->val_out = mii_regval;
  9084. return err;
  9085. }
  9086. case SIOCSMIIREG:
  9087. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9088. break; /* We have no PHY */
  9089. if (tp->link_config.phy_is_low_power)
  9090. return -EAGAIN;
  9091. spin_lock_bh(&tp->lock);
  9092. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9093. spin_unlock_bh(&tp->lock);
  9094. return err;
  9095. default:
  9096. /* do nothing */
  9097. break;
  9098. }
  9099. return -EOPNOTSUPP;
  9100. }
  9101. #if TG3_VLAN_TAG_USED
  9102. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  9103. {
  9104. struct tg3 *tp = netdev_priv(dev);
  9105. if (!netif_running(dev)) {
  9106. tp->vlgrp = grp;
  9107. return;
  9108. }
  9109. tg3_netif_stop(tp);
  9110. tg3_full_lock(tp, 0);
  9111. tp->vlgrp = grp;
  9112. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  9113. __tg3_set_rx_mode(dev);
  9114. tg3_netif_start(tp);
  9115. tg3_full_unlock(tp);
  9116. }
  9117. #endif
  9118. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9119. {
  9120. struct tg3 *tp = netdev_priv(dev);
  9121. memcpy(ec, &tp->coal, sizeof(*ec));
  9122. return 0;
  9123. }
  9124. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9125. {
  9126. struct tg3 *tp = netdev_priv(dev);
  9127. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9128. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9129. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  9130. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9131. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9132. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9133. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9134. }
  9135. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9136. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9137. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9138. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9139. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9140. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9141. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9142. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9143. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9144. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9145. return -EINVAL;
  9146. /* No rx interrupts will be generated if both are zero */
  9147. if ((ec->rx_coalesce_usecs == 0) &&
  9148. (ec->rx_max_coalesced_frames == 0))
  9149. return -EINVAL;
  9150. /* No tx interrupts will be generated if both are zero */
  9151. if ((ec->tx_coalesce_usecs == 0) &&
  9152. (ec->tx_max_coalesced_frames == 0))
  9153. return -EINVAL;
  9154. /* Only copy relevant parameters, ignore all others. */
  9155. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9156. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9157. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9158. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9159. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9160. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9161. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9162. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9163. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9164. if (netif_running(dev)) {
  9165. tg3_full_lock(tp, 0);
  9166. __tg3_set_coalesce(tp, &tp->coal);
  9167. tg3_full_unlock(tp);
  9168. }
  9169. return 0;
  9170. }
  9171. static const struct ethtool_ops tg3_ethtool_ops = {
  9172. .get_settings = tg3_get_settings,
  9173. .set_settings = tg3_set_settings,
  9174. .get_drvinfo = tg3_get_drvinfo,
  9175. .get_regs_len = tg3_get_regs_len,
  9176. .get_regs = tg3_get_regs,
  9177. .get_wol = tg3_get_wol,
  9178. .set_wol = tg3_set_wol,
  9179. .get_msglevel = tg3_get_msglevel,
  9180. .set_msglevel = tg3_set_msglevel,
  9181. .nway_reset = tg3_nway_reset,
  9182. .get_link = ethtool_op_get_link,
  9183. .get_eeprom_len = tg3_get_eeprom_len,
  9184. .get_eeprom = tg3_get_eeprom,
  9185. .set_eeprom = tg3_set_eeprom,
  9186. .get_ringparam = tg3_get_ringparam,
  9187. .set_ringparam = tg3_set_ringparam,
  9188. .get_pauseparam = tg3_get_pauseparam,
  9189. .set_pauseparam = tg3_set_pauseparam,
  9190. .get_rx_csum = tg3_get_rx_csum,
  9191. .set_rx_csum = tg3_set_rx_csum,
  9192. .set_tx_csum = tg3_set_tx_csum,
  9193. .set_sg = ethtool_op_set_sg,
  9194. .set_tso = tg3_set_tso,
  9195. .self_test = tg3_self_test,
  9196. .get_strings = tg3_get_strings,
  9197. .phys_id = tg3_phys_id,
  9198. .get_ethtool_stats = tg3_get_ethtool_stats,
  9199. .get_coalesce = tg3_get_coalesce,
  9200. .set_coalesce = tg3_set_coalesce,
  9201. .get_sset_count = tg3_get_sset_count,
  9202. };
  9203. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9204. {
  9205. u32 cursize, val, magic;
  9206. tp->nvram_size = EEPROM_CHIP_SIZE;
  9207. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9208. return;
  9209. if ((magic != TG3_EEPROM_MAGIC) &&
  9210. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9211. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9212. return;
  9213. /*
  9214. * Size the chip by reading offsets at increasing powers of two.
  9215. * When we encounter our validation signature, we know the addressing
  9216. * has wrapped around, and thus have our chip size.
  9217. */
  9218. cursize = 0x10;
  9219. while (cursize < tp->nvram_size) {
  9220. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9221. return;
  9222. if (val == magic)
  9223. break;
  9224. cursize <<= 1;
  9225. }
  9226. tp->nvram_size = cursize;
  9227. }
  9228. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9229. {
  9230. u32 val;
  9231. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9232. tg3_nvram_read(tp, 0, &val) != 0)
  9233. return;
  9234. /* Selfboot format */
  9235. if (val != TG3_EEPROM_MAGIC) {
  9236. tg3_get_eeprom_size(tp);
  9237. return;
  9238. }
  9239. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9240. if (val != 0) {
  9241. /* This is confusing. We want to operate on the
  9242. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9243. * call will read from NVRAM and byteswap the data
  9244. * according to the byteswapping settings for all
  9245. * other register accesses. This ensures the data we
  9246. * want will always reside in the lower 16-bits.
  9247. * However, the data in NVRAM is in LE format, which
  9248. * means the data from the NVRAM read will always be
  9249. * opposite the endianness of the CPU. The 16-bit
  9250. * byteswap then brings the data to CPU endianness.
  9251. */
  9252. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9253. return;
  9254. }
  9255. }
  9256. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9257. }
  9258. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9259. {
  9260. u32 nvcfg1;
  9261. nvcfg1 = tr32(NVRAM_CFG1);
  9262. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9263. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9264. } else {
  9265. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9266. tw32(NVRAM_CFG1, nvcfg1);
  9267. }
  9268. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9269. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9270. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9271. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9272. tp->nvram_jedecnum = JEDEC_ATMEL;
  9273. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9274. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9275. break;
  9276. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9277. tp->nvram_jedecnum = JEDEC_ATMEL;
  9278. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9279. break;
  9280. case FLASH_VENDOR_ATMEL_EEPROM:
  9281. tp->nvram_jedecnum = JEDEC_ATMEL;
  9282. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9283. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9284. break;
  9285. case FLASH_VENDOR_ST:
  9286. tp->nvram_jedecnum = JEDEC_ST;
  9287. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9288. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9289. break;
  9290. case FLASH_VENDOR_SAIFUN:
  9291. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9292. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9293. break;
  9294. case FLASH_VENDOR_SST_SMALL:
  9295. case FLASH_VENDOR_SST_LARGE:
  9296. tp->nvram_jedecnum = JEDEC_SST;
  9297. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9298. break;
  9299. }
  9300. } else {
  9301. tp->nvram_jedecnum = JEDEC_ATMEL;
  9302. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9303. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9304. }
  9305. }
  9306. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9307. {
  9308. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9309. case FLASH_5752PAGE_SIZE_256:
  9310. tp->nvram_pagesize = 256;
  9311. break;
  9312. case FLASH_5752PAGE_SIZE_512:
  9313. tp->nvram_pagesize = 512;
  9314. break;
  9315. case FLASH_5752PAGE_SIZE_1K:
  9316. tp->nvram_pagesize = 1024;
  9317. break;
  9318. case FLASH_5752PAGE_SIZE_2K:
  9319. tp->nvram_pagesize = 2048;
  9320. break;
  9321. case FLASH_5752PAGE_SIZE_4K:
  9322. tp->nvram_pagesize = 4096;
  9323. break;
  9324. case FLASH_5752PAGE_SIZE_264:
  9325. tp->nvram_pagesize = 264;
  9326. break;
  9327. case FLASH_5752PAGE_SIZE_528:
  9328. tp->nvram_pagesize = 528;
  9329. break;
  9330. }
  9331. }
  9332. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9333. {
  9334. u32 nvcfg1;
  9335. nvcfg1 = tr32(NVRAM_CFG1);
  9336. /* NVRAM protection for TPM */
  9337. if (nvcfg1 & (1 << 27))
  9338. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9339. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9340. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9341. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9342. tp->nvram_jedecnum = JEDEC_ATMEL;
  9343. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9344. break;
  9345. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9346. tp->nvram_jedecnum = JEDEC_ATMEL;
  9347. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9348. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9349. break;
  9350. case FLASH_5752VENDOR_ST_M45PE10:
  9351. case FLASH_5752VENDOR_ST_M45PE20:
  9352. case FLASH_5752VENDOR_ST_M45PE40:
  9353. tp->nvram_jedecnum = JEDEC_ST;
  9354. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9355. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9356. break;
  9357. }
  9358. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9359. tg3_nvram_get_pagesize(tp, nvcfg1);
  9360. } else {
  9361. /* For eeprom, set pagesize to maximum eeprom size */
  9362. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9363. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9364. tw32(NVRAM_CFG1, nvcfg1);
  9365. }
  9366. }
  9367. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9368. {
  9369. u32 nvcfg1, protect = 0;
  9370. nvcfg1 = tr32(NVRAM_CFG1);
  9371. /* NVRAM protection for TPM */
  9372. if (nvcfg1 & (1 << 27)) {
  9373. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9374. protect = 1;
  9375. }
  9376. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9377. switch (nvcfg1) {
  9378. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9379. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9380. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9381. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9382. tp->nvram_jedecnum = JEDEC_ATMEL;
  9383. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9384. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9385. tp->nvram_pagesize = 264;
  9386. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9387. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9388. tp->nvram_size = (protect ? 0x3e200 :
  9389. TG3_NVRAM_SIZE_512KB);
  9390. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9391. tp->nvram_size = (protect ? 0x1f200 :
  9392. TG3_NVRAM_SIZE_256KB);
  9393. else
  9394. tp->nvram_size = (protect ? 0x1f200 :
  9395. TG3_NVRAM_SIZE_128KB);
  9396. break;
  9397. case FLASH_5752VENDOR_ST_M45PE10:
  9398. case FLASH_5752VENDOR_ST_M45PE20:
  9399. case FLASH_5752VENDOR_ST_M45PE40:
  9400. tp->nvram_jedecnum = JEDEC_ST;
  9401. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9402. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9403. tp->nvram_pagesize = 256;
  9404. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9405. tp->nvram_size = (protect ?
  9406. TG3_NVRAM_SIZE_64KB :
  9407. TG3_NVRAM_SIZE_128KB);
  9408. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9409. tp->nvram_size = (protect ?
  9410. TG3_NVRAM_SIZE_64KB :
  9411. TG3_NVRAM_SIZE_256KB);
  9412. else
  9413. tp->nvram_size = (protect ?
  9414. TG3_NVRAM_SIZE_128KB :
  9415. TG3_NVRAM_SIZE_512KB);
  9416. break;
  9417. }
  9418. }
  9419. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9420. {
  9421. u32 nvcfg1;
  9422. nvcfg1 = tr32(NVRAM_CFG1);
  9423. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9424. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9425. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9426. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9427. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9428. tp->nvram_jedecnum = JEDEC_ATMEL;
  9429. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9430. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9431. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9432. tw32(NVRAM_CFG1, nvcfg1);
  9433. break;
  9434. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9435. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9436. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9437. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9438. tp->nvram_jedecnum = JEDEC_ATMEL;
  9439. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9440. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9441. tp->nvram_pagesize = 264;
  9442. break;
  9443. case FLASH_5752VENDOR_ST_M45PE10:
  9444. case FLASH_5752VENDOR_ST_M45PE20:
  9445. case FLASH_5752VENDOR_ST_M45PE40:
  9446. tp->nvram_jedecnum = JEDEC_ST;
  9447. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9448. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9449. tp->nvram_pagesize = 256;
  9450. break;
  9451. }
  9452. }
  9453. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9454. {
  9455. u32 nvcfg1, protect = 0;
  9456. nvcfg1 = tr32(NVRAM_CFG1);
  9457. /* NVRAM protection for TPM */
  9458. if (nvcfg1 & (1 << 27)) {
  9459. tp->tg3_flags3 |= TG3_FLG3_PROTECTED_NVRAM;
  9460. protect = 1;
  9461. }
  9462. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9463. switch (nvcfg1) {
  9464. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9465. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9466. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9467. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9468. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9469. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9470. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9471. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9472. tp->nvram_jedecnum = JEDEC_ATMEL;
  9473. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9474. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9475. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9476. tp->nvram_pagesize = 256;
  9477. break;
  9478. case FLASH_5761VENDOR_ST_A_M45PE20:
  9479. case FLASH_5761VENDOR_ST_A_M45PE40:
  9480. case FLASH_5761VENDOR_ST_A_M45PE80:
  9481. case FLASH_5761VENDOR_ST_A_M45PE16:
  9482. case FLASH_5761VENDOR_ST_M_M45PE20:
  9483. case FLASH_5761VENDOR_ST_M_M45PE40:
  9484. case FLASH_5761VENDOR_ST_M_M45PE80:
  9485. case FLASH_5761VENDOR_ST_M_M45PE16:
  9486. tp->nvram_jedecnum = JEDEC_ST;
  9487. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9488. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9489. tp->nvram_pagesize = 256;
  9490. break;
  9491. }
  9492. if (protect) {
  9493. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9494. } else {
  9495. switch (nvcfg1) {
  9496. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9497. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9498. case FLASH_5761VENDOR_ST_A_M45PE16:
  9499. case FLASH_5761VENDOR_ST_M_M45PE16:
  9500. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9501. break;
  9502. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9503. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9504. case FLASH_5761VENDOR_ST_A_M45PE80:
  9505. case FLASH_5761VENDOR_ST_M_M45PE80:
  9506. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9507. break;
  9508. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9509. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9510. case FLASH_5761VENDOR_ST_A_M45PE40:
  9511. case FLASH_5761VENDOR_ST_M_M45PE40:
  9512. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9513. break;
  9514. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9515. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9516. case FLASH_5761VENDOR_ST_A_M45PE20:
  9517. case FLASH_5761VENDOR_ST_M_M45PE20:
  9518. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9519. break;
  9520. }
  9521. }
  9522. }
  9523. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9524. {
  9525. tp->nvram_jedecnum = JEDEC_ATMEL;
  9526. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9527. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9528. }
  9529. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9530. {
  9531. u32 nvcfg1;
  9532. nvcfg1 = tr32(NVRAM_CFG1);
  9533. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9534. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9535. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9536. tp->nvram_jedecnum = JEDEC_ATMEL;
  9537. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9538. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9539. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9540. tw32(NVRAM_CFG1, nvcfg1);
  9541. return;
  9542. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9543. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9544. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9545. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9546. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9547. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9548. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9549. tp->nvram_jedecnum = JEDEC_ATMEL;
  9550. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9551. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9552. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9553. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9554. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9555. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9556. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9557. break;
  9558. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9559. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9560. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9561. break;
  9562. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9563. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9564. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9565. break;
  9566. }
  9567. break;
  9568. case FLASH_5752VENDOR_ST_M45PE10:
  9569. case FLASH_5752VENDOR_ST_M45PE20:
  9570. case FLASH_5752VENDOR_ST_M45PE40:
  9571. tp->nvram_jedecnum = JEDEC_ST;
  9572. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9573. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9574. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9575. case FLASH_5752VENDOR_ST_M45PE10:
  9576. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9577. break;
  9578. case FLASH_5752VENDOR_ST_M45PE20:
  9579. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9580. break;
  9581. case FLASH_5752VENDOR_ST_M45PE40:
  9582. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9583. break;
  9584. }
  9585. break;
  9586. default:
  9587. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9588. return;
  9589. }
  9590. tg3_nvram_get_pagesize(tp, nvcfg1);
  9591. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9592. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9593. }
  9594. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9595. {
  9596. u32 nvcfg1;
  9597. nvcfg1 = tr32(NVRAM_CFG1);
  9598. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9599. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9600. case FLASH_5717VENDOR_MICRO_EEPROM:
  9601. tp->nvram_jedecnum = JEDEC_ATMEL;
  9602. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9603. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9604. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9605. tw32(NVRAM_CFG1, nvcfg1);
  9606. return;
  9607. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9608. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9609. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9610. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9611. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9612. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9613. case FLASH_5717VENDOR_ATMEL_45USPT:
  9614. tp->nvram_jedecnum = JEDEC_ATMEL;
  9615. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9616. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9617. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9618. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9619. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9620. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9621. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9622. break;
  9623. default:
  9624. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9625. break;
  9626. }
  9627. break;
  9628. case FLASH_5717VENDOR_ST_M_M25PE10:
  9629. case FLASH_5717VENDOR_ST_A_M25PE10:
  9630. case FLASH_5717VENDOR_ST_M_M45PE10:
  9631. case FLASH_5717VENDOR_ST_A_M45PE10:
  9632. case FLASH_5717VENDOR_ST_M_M25PE20:
  9633. case FLASH_5717VENDOR_ST_A_M25PE20:
  9634. case FLASH_5717VENDOR_ST_M_M45PE20:
  9635. case FLASH_5717VENDOR_ST_A_M45PE20:
  9636. case FLASH_5717VENDOR_ST_25USPT:
  9637. case FLASH_5717VENDOR_ST_45USPT:
  9638. tp->nvram_jedecnum = JEDEC_ST;
  9639. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9640. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9641. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9642. case FLASH_5717VENDOR_ST_M_M25PE20:
  9643. case FLASH_5717VENDOR_ST_A_M25PE20:
  9644. case FLASH_5717VENDOR_ST_M_M45PE20:
  9645. case FLASH_5717VENDOR_ST_A_M45PE20:
  9646. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9647. break;
  9648. default:
  9649. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9650. break;
  9651. }
  9652. break;
  9653. default:
  9654. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9655. return;
  9656. }
  9657. tg3_nvram_get_pagesize(tp, nvcfg1);
  9658. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9659. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9660. }
  9661. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9662. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9663. {
  9664. tw32_f(GRC_EEPROM_ADDR,
  9665. (EEPROM_ADDR_FSM_RESET |
  9666. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9667. EEPROM_ADDR_CLKPERD_SHIFT)));
  9668. msleep(1);
  9669. /* Enable seeprom accesses. */
  9670. tw32_f(GRC_LOCAL_CTRL,
  9671. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9672. udelay(100);
  9673. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9674. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9675. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9676. if (tg3_nvram_lock(tp)) {
  9677. netdev_warn(tp->dev,
  9678. "Cannot get nvram lock, %s failed\n",
  9679. __func__);
  9680. return;
  9681. }
  9682. tg3_enable_nvram_access(tp);
  9683. tp->nvram_size = 0;
  9684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9685. tg3_get_5752_nvram_info(tp);
  9686. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9687. tg3_get_5755_nvram_info(tp);
  9688. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9689. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9691. tg3_get_5787_nvram_info(tp);
  9692. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9693. tg3_get_5761_nvram_info(tp);
  9694. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9695. tg3_get_5906_nvram_info(tp);
  9696. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  9697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9698. tg3_get_57780_nvram_info(tp);
  9699. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9700. tg3_get_5717_nvram_info(tp);
  9701. else
  9702. tg3_get_nvram_info(tp);
  9703. if (tp->nvram_size == 0)
  9704. tg3_get_nvram_size(tp);
  9705. tg3_disable_nvram_access(tp);
  9706. tg3_nvram_unlock(tp);
  9707. } else {
  9708. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9709. tg3_get_eeprom_size(tp);
  9710. }
  9711. }
  9712. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9713. u32 offset, u32 len, u8 *buf)
  9714. {
  9715. int i, j, rc = 0;
  9716. u32 val;
  9717. for (i = 0; i < len; i += 4) {
  9718. u32 addr;
  9719. __be32 data;
  9720. addr = offset + i;
  9721. memcpy(&data, buf + i, 4);
  9722. /*
  9723. * The SEEPROM interface expects the data to always be opposite
  9724. * the native endian format. We accomplish this by reversing
  9725. * all the operations that would have been performed on the
  9726. * data from a call to tg3_nvram_read_be32().
  9727. */
  9728. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9729. val = tr32(GRC_EEPROM_ADDR);
  9730. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9731. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9732. EEPROM_ADDR_READ);
  9733. tw32(GRC_EEPROM_ADDR, val |
  9734. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9735. (addr & EEPROM_ADDR_ADDR_MASK) |
  9736. EEPROM_ADDR_START |
  9737. EEPROM_ADDR_WRITE);
  9738. for (j = 0; j < 1000; j++) {
  9739. val = tr32(GRC_EEPROM_ADDR);
  9740. if (val & EEPROM_ADDR_COMPLETE)
  9741. break;
  9742. msleep(1);
  9743. }
  9744. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9745. rc = -EBUSY;
  9746. break;
  9747. }
  9748. }
  9749. return rc;
  9750. }
  9751. /* offset and length are dword aligned */
  9752. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9753. u8 *buf)
  9754. {
  9755. int ret = 0;
  9756. u32 pagesize = tp->nvram_pagesize;
  9757. u32 pagemask = pagesize - 1;
  9758. u32 nvram_cmd;
  9759. u8 *tmp;
  9760. tmp = kmalloc(pagesize, GFP_KERNEL);
  9761. if (tmp == NULL)
  9762. return -ENOMEM;
  9763. while (len) {
  9764. int j;
  9765. u32 phy_addr, page_off, size;
  9766. phy_addr = offset & ~pagemask;
  9767. for (j = 0; j < pagesize; j += 4) {
  9768. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9769. (__be32 *) (tmp + j));
  9770. if (ret)
  9771. break;
  9772. }
  9773. if (ret)
  9774. break;
  9775. page_off = offset & pagemask;
  9776. size = pagesize;
  9777. if (len < size)
  9778. size = len;
  9779. len -= size;
  9780. memcpy(tmp + page_off, buf, size);
  9781. offset = offset + (pagesize - page_off);
  9782. tg3_enable_nvram_access(tp);
  9783. /*
  9784. * Before we can erase the flash page, we need
  9785. * to issue a special "write enable" command.
  9786. */
  9787. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9788. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9789. break;
  9790. /* Erase the target page */
  9791. tw32(NVRAM_ADDR, phy_addr);
  9792. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9793. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9794. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9795. break;
  9796. /* Issue another write enable to start the write. */
  9797. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9798. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9799. break;
  9800. for (j = 0; j < pagesize; j += 4) {
  9801. __be32 data;
  9802. data = *((__be32 *) (tmp + j));
  9803. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9804. tw32(NVRAM_ADDR, phy_addr + j);
  9805. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9806. NVRAM_CMD_WR;
  9807. if (j == 0)
  9808. nvram_cmd |= NVRAM_CMD_FIRST;
  9809. else if (j == (pagesize - 4))
  9810. nvram_cmd |= NVRAM_CMD_LAST;
  9811. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9812. break;
  9813. }
  9814. if (ret)
  9815. break;
  9816. }
  9817. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9818. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9819. kfree(tmp);
  9820. return ret;
  9821. }
  9822. /* offset and length are dword aligned */
  9823. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9824. u8 *buf)
  9825. {
  9826. int i, ret = 0;
  9827. for (i = 0; i < len; i += 4, offset += 4) {
  9828. u32 page_off, phy_addr, nvram_cmd;
  9829. __be32 data;
  9830. memcpy(&data, buf + i, 4);
  9831. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9832. page_off = offset % tp->nvram_pagesize;
  9833. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9834. tw32(NVRAM_ADDR, phy_addr);
  9835. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9836. if (page_off == 0 || i == 0)
  9837. nvram_cmd |= NVRAM_CMD_FIRST;
  9838. if (page_off == (tp->nvram_pagesize - 4))
  9839. nvram_cmd |= NVRAM_CMD_LAST;
  9840. if (i == (len - 4))
  9841. nvram_cmd |= NVRAM_CMD_LAST;
  9842. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9843. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9844. (tp->nvram_jedecnum == JEDEC_ST) &&
  9845. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9846. if ((ret = tg3_nvram_exec_cmd(tp,
  9847. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9848. NVRAM_CMD_DONE)))
  9849. break;
  9850. }
  9851. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9852. /* We always do complete word writes to eeprom. */
  9853. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9854. }
  9855. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9856. break;
  9857. }
  9858. return ret;
  9859. }
  9860. /* offset and length are dword aligned */
  9861. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9862. {
  9863. int ret;
  9864. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9865. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9866. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9867. udelay(40);
  9868. }
  9869. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9870. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9871. } else {
  9872. u32 grc_mode;
  9873. ret = tg3_nvram_lock(tp);
  9874. if (ret)
  9875. return ret;
  9876. tg3_enable_nvram_access(tp);
  9877. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9878. !(tp->tg3_flags3 & TG3_FLG3_PROTECTED_NVRAM))
  9879. tw32(NVRAM_WRITE1, 0x406);
  9880. grc_mode = tr32(GRC_MODE);
  9881. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9882. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9883. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9884. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9885. buf);
  9886. } else {
  9887. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9888. buf);
  9889. }
  9890. grc_mode = tr32(GRC_MODE);
  9891. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9892. tg3_disable_nvram_access(tp);
  9893. tg3_nvram_unlock(tp);
  9894. }
  9895. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9896. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9897. udelay(40);
  9898. }
  9899. return ret;
  9900. }
  9901. struct subsys_tbl_ent {
  9902. u16 subsys_vendor, subsys_devid;
  9903. u32 phy_id;
  9904. };
  9905. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  9906. /* Broadcom boards. */
  9907. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9908. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  9909. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9910. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  9911. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9912. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  9913. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9914. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  9915. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9916. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  9917. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9918. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  9919. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9920. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  9921. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9922. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  9923. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9924. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  9925. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9926. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  9927. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  9928. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  9929. /* 3com boards. */
  9930. { TG3PCI_SUBVENDOR_ID_3COM,
  9931. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  9932. { TG3PCI_SUBVENDOR_ID_3COM,
  9933. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  9934. { TG3PCI_SUBVENDOR_ID_3COM,
  9935. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  9936. { TG3PCI_SUBVENDOR_ID_3COM,
  9937. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  9938. { TG3PCI_SUBVENDOR_ID_3COM,
  9939. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  9940. /* DELL boards. */
  9941. { TG3PCI_SUBVENDOR_ID_DELL,
  9942. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  9943. { TG3PCI_SUBVENDOR_ID_DELL,
  9944. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  9945. { TG3PCI_SUBVENDOR_ID_DELL,
  9946. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  9947. { TG3PCI_SUBVENDOR_ID_DELL,
  9948. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  9949. /* Compaq boards. */
  9950. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9951. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  9952. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9953. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  9954. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9955. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  9956. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9957. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  9958. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  9959. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  9960. /* IBM boards. */
  9961. { TG3PCI_SUBVENDOR_ID_IBM,
  9962. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  9963. };
  9964. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  9965. {
  9966. int i;
  9967. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9968. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9969. tp->pdev->subsystem_vendor) &&
  9970. (subsys_id_to_phy_id[i].subsys_devid ==
  9971. tp->pdev->subsystem_device))
  9972. return &subsys_id_to_phy_id[i];
  9973. }
  9974. return NULL;
  9975. }
  9976. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9977. {
  9978. u32 val;
  9979. u16 pmcsr;
  9980. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9981. * so need make sure we're in D0.
  9982. */
  9983. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9984. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9985. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9986. msleep(1);
  9987. /* Make sure register accesses (indirect or otherwise)
  9988. * will function correctly.
  9989. */
  9990. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9991. tp->misc_host_ctrl);
  9992. /* The memory arbiter has to be enabled in order for SRAM accesses
  9993. * to succeed. Normally on powerup the tg3 chip firmware will make
  9994. * sure it is enabled, but other entities such as system netboot
  9995. * code might disable it.
  9996. */
  9997. val = tr32(MEMARB_MODE);
  9998. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9999. tp->phy_id = TG3_PHY_ID_INVALID;
  10000. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10001. /* Assume an onboard device and WOL capable by default. */
  10002. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  10003. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10004. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10005. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10006. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10007. }
  10008. val = tr32(VCPU_CFGSHDW);
  10009. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10010. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10011. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10012. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  10013. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10014. goto done;
  10015. }
  10016. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10017. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10018. u32 nic_cfg, led_cfg;
  10019. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10020. int eeprom_phy_serdes = 0;
  10021. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10022. tp->nic_sram_data_cfg = nic_cfg;
  10023. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10024. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10025. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  10026. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  10027. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  10028. (ver > 0) && (ver < 0x100))
  10029. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10031. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10032. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10033. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10034. eeprom_phy_serdes = 1;
  10035. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10036. if (nic_phy_id != 0) {
  10037. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10038. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10039. eeprom_phy_id = (id1 >> 16) << 10;
  10040. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10041. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10042. } else
  10043. eeprom_phy_id = 0;
  10044. tp->phy_id = eeprom_phy_id;
  10045. if (eeprom_phy_serdes) {
  10046. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10047. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10048. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  10049. else
  10050. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10051. }
  10052. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10053. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10054. SHASTA_EXT_LED_MODE_MASK);
  10055. else
  10056. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10057. switch (led_cfg) {
  10058. default:
  10059. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10060. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10061. break;
  10062. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10063. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10064. break;
  10065. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10066. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10067. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10068. * read on some older 5700/5701 bootcode.
  10069. */
  10070. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10071. ASIC_REV_5700 ||
  10072. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10073. ASIC_REV_5701)
  10074. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10075. break;
  10076. case SHASTA_EXT_LED_SHARED:
  10077. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10078. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10079. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10080. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10081. LED_CTRL_MODE_PHY_2);
  10082. break;
  10083. case SHASTA_EXT_LED_MAC:
  10084. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10085. break;
  10086. case SHASTA_EXT_LED_COMBO:
  10087. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10088. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10089. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10090. LED_CTRL_MODE_PHY_2);
  10091. break;
  10092. }
  10093. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10094. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10095. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10096. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10097. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10098. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10099. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10100. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  10101. if ((tp->pdev->subsystem_vendor ==
  10102. PCI_VENDOR_ID_ARIMA) &&
  10103. (tp->pdev->subsystem_device == 0x205a ||
  10104. tp->pdev->subsystem_device == 0x2063))
  10105. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10106. } else {
  10107. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  10108. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  10109. }
  10110. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10111. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  10112. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  10113. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  10114. }
  10115. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10116. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10117. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  10118. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  10119. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10120. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  10121. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  10122. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  10123. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  10124. if (cfg2 & (1 << 17))
  10125. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  10126. /* serdes signal pre-emphasis in register 0x590 set by */
  10127. /* bootcode if bit 18 is set */
  10128. if (cfg2 & (1 << 18))
  10129. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  10130. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10131. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10132. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10133. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  10134. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10135. u32 cfg3;
  10136. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10137. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10138. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  10139. }
  10140. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10141. tp->tg3_flags3 |= TG3_FLG3_RGMII_INBAND_DISABLE;
  10142. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10143. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  10144. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10145. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  10146. }
  10147. done:
  10148. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  10149. device_set_wakeup_enable(&tp->pdev->dev,
  10150. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  10151. }
  10152. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10153. {
  10154. int i;
  10155. u32 val;
  10156. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10157. tw32(OTP_CTRL, cmd);
  10158. /* Wait for up to 1 ms for command to execute. */
  10159. for (i = 0; i < 100; i++) {
  10160. val = tr32(OTP_STATUS);
  10161. if (val & OTP_STATUS_CMD_DONE)
  10162. break;
  10163. udelay(10);
  10164. }
  10165. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10166. }
  10167. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10168. * configuration is a 32-bit value that straddles the alignment boundary.
  10169. * We do two 32-bit reads and then shift and merge the results.
  10170. */
  10171. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10172. {
  10173. u32 bhalf_otp, thalf_otp;
  10174. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10175. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10176. return 0;
  10177. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10178. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10179. return 0;
  10180. thalf_otp = tr32(OTP_READ_DATA);
  10181. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10182. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10183. return 0;
  10184. bhalf_otp = tr32(OTP_READ_DATA);
  10185. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10186. }
  10187. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10188. {
  10189. u32 hw_phy_id_1, hw_phy_id_2;
  10190. u32 hw_phy_id, hw_phy_id_masked;
  10191. int err;
  10192. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  10193. return tg3_phy_init(tp);
  10194. /* Reading the PHY ID register can conflict with ASF
  10195. * firmware access to the PHY hardware.
  10196. */
  10197. err = 0;
  10198. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10199. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  10200. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10201. } else {
  10202. /* Now read the physical PHY_ID from the chip and verify
  10203. * that it is sane. If it doesn't look good, we fall back
  10204. * to either the hard-coded table based PHY_ID and failing
  10205. * that the value found in the eeprom area.
  10206. */
  10207. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10208. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10209. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10210. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10211. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10212. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10213. }
  10214. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10215. tp->phy_id = hw_phy_id;
  10216. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10217. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10218. else
  10219. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  10220. } else {
  10221. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10222. /* Do nothing, phy ID already set up in
  10223. * tg3_get_eeprom_hw_cfg().
  10224. */
  10225. } else {
  10226. struct subsys_tbl_ent *p;
  10227. /* No eeprom signature? Try the hardcoded
  10228. * subsys device table.
  10229. */
  10230. p = tg3_lookup_by_subsys(tp);
  10231. if (!p)
  10232. return -ENODEV;
  10233. tp->phy_id = p->phy_id;
  10234. if (!tp->phy_id ||
  10235. tp->phy_id == TG3_PHY_ID_BCM8002)
  10236. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  10237. }
  10238. }
  10239. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  10240. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  10241. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  10242. u32 bmsr, adv_reg, tg3_ctrl, mask;
  10243. tg3_readphy(tp, MII_BMSR, &bmsr);
  10244. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10245. (bmsr & BMSR_LSTATUS))
  10246. goto skip_phy_reset;
  10247. err = tg3_phy_reset(tp);
  10248. if (err)
  10249. return err;
  10250. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  10251. ADVERTISE_100HALF | ADVERTISE_100FULL |
  10252. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  10253. tg3_ctrl = 0;
  10254. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10255. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10256. MII_TG3_CTRL_ADV_1000_FULL);
  10257. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10258. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10259. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10260. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10261. }
  10262. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10263. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10264. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10265. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10266. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10267. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10268. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10269. tg3_writephy(tp, MII_BMCR,
  10270. BMCR_ANENABLE | BMCR_ANRESTART);
  10271. }
  10272. tg3_phy_set_wirespeed(tp);
  10273. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10274. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10275. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10276. }
  10277. skip_phy_reset:
  10278. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10279. err = tg3_init_5401phy_dsp(tp);
  10280. if (err)
  10281. return err;
  10282. err = tg3_init_5401phy_dsp(tp);
  10283. }
  10284. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10285. tp->link_config.advertising =
  10286. (ADVERTISED_1000baseT_Half |
  10287. ADVERTISED_1000baseT_Full |
  10288. ADVERTISED_Autoneg |
  10289. ADVERTISED_FIBRE);
  10290. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10291. tp->link_config.advertising &=
  10292. ~(ADVERTISED_1000baseT_Half |
  10293. ADVERTISED_1000baseT_Full);
  10294. return err;
  10295. }
  10296. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10297. {
  10298. u8 vpd_data[TG3_NVM_VPD_LEN];
  10299. unsigned int block_end, rosize, len;
  10300. int j, i = 0;
  10301. u32 magic;
  10302. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10303. tg3_nvram_read(tp, 0x0, &magic))
  10304. goto out_not_found;
  10305. if (magic == TG3_EEPROM_MAGIC) {
  10306. for (i = 0; i < TG3_NVM_VPD_LEN; i += 4) {
  10307. u32 tmp;
  10308. /* The data is in little-endian format in NVRAM.
  10309. * Use the big-endian read routines to preserve
  10310. * the byte order as it exists in NVRAM.
  10311. */
  10312. if (tg3_nvram_read_be32(tp, TG3_NVM_VPD_OFF + i, &tmp))
  10313. goto out_not_found;
  10314. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10315. }
  10316. } else {
  10317. ssize_t cnt;
  10318. unsigned int pos = 0;
  10319. for (; pos < TG3_NVM_VPD_LEN && i < 3; i++, pos += cnt) {
  10320. cnt = pci_read_vpd(tp->pdev, pos,
  10321. TG3_NVM_VPD_LEN - pos,
  10322. &vpd_data[pos]);
  10323. if (cnt == -ETIMEDOUT || -EINTR)
  10324. cnt = 0;
  10325. else if (cnt < 0)
  10326. goto out_not_found;
  10327. }
  10328. if (pos != TG3_NVM_VPD_LEN)
  10329. goto out_not_found;
  10330. }
  10331. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10332. PCI_VPD_LRDT_RO_DATA);
  10333. if (i < 0)
  10334. goto out_not_found;
  10335. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10336. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10337. i += PCI_VPD_LRDT_TAG_SIZE;
  10338. if (block_end > TG3_NVM_VPD_LEN)
  10339. goto out_not_found;
  10340. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10341. PCI_VPD_RO_KEYWORD_MFR_ID);
  10342. if (j > 0) {
  10343. len = pci_vpd_info_field_size(&vpd_data[j]);
  10344. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10345. if (j + len > block_end || len != 4 ||
  10346. memcmp(&vpd_data[j], "1028", 4))
  10347. goto partno;
  10348. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10349. PCI_VPD_RO_KEYWORD_VENDOR0);
  10350. if (j < 0)
  10351. goto partno;
  10352. len = pci_vpd_info_field_size(&vpd_data[j]);
  10353. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10354. if (j + len > block_end)
  10355. goto partno;
  10356. memcpy(tp->fw_ver, &vpd_data[j], len);
  10357. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10358. }
  10359. partno:
  10360. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10361. PCI_VPD_RO_KEYWORD_PARTNO);
  10362. if (i < 0)
  10363. goto out_not_found;
  10364. len = pci_vpd_info_field_size(&vpd_data[i]);
  10365. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10366. if (len > TG3_BPN_SIZE ||
  10367. (len + i) > TG3_NVM_VPD_LEN)
  10368. goto out_not_found;
  10369. memcpy(tp->board_part_number, &vpd_data[i], len);
  10370. return;
  10371. out_not_found:
  10372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10373. strcpy(tp->board_part_number, "BCM95906");
  10374. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10375. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10376. strcpy(tp->board_part_number, "BCM57780");
  10377. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10378. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10379. strcpy(tp->board_part_number, "BCM57760");
  10380. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10381. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10382. strcpy(tp->board_part_number, "BCM57790");
  10383. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10384. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10385. strcpy(tp->board_part_number, "BCM57788");
  10386. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10387. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10388. strcpy(tp->board_part_number, "BCM57761");
  10389. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10390. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10391. strcpy(tp->board_part_number, "BCM57765");
  10392. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10393. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10394. strcpy(tp->board_part_number, "BCM57781");
  10395. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10396. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10397. strcpy(tp->board_part_number, "BCM57785");
  10398. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10399. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10400. strcpy(tp->board_part_number, "BCM57791");
  10401. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10402. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10403. strcpy(tp->board_part_number, "BCM57795");
  10404. else
  10405. strcpy(tp->board_part_number, "none");
  10406. }
  10407. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10408. {
  10409. u32 val;
  10410. if (tg3_nvram_read(tp, offset, &val) ||
  10411. (val & 0xfc000000) != 0x0c000000 ||
  10412. tg3_nvram_read(tp, offset + 4, &val) ||
  10413. val != 0)
  10414. return 0;
  10415. return 1;
  10416. }
  10417. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10418. {
  10419. u32 val, offset, start, ver_offset;
  10420. int i, dst_off;
  10421. bool newver = false;
  10422. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10423. tg3_nvram_read(tp, 0x4, &start))
  10424. return;
  10425. offset = tg3_nvram_logical_addr(tp, offset);
  10426. if (tg3_nvram_read(tp, offset, &val))
  10427. return;
  10428. if ((val & 0xfc000000) == 0x0c000000) {
  10429. if (tg3_nvram_read(tp, offset + 4, &val))
  10430. return;
  10431. if (val == 0)
  10432. newver = true;
  10433. }
  10434. dst_off = strlen(tp->fw_ver);
  10435. if (newver) {
  10436. if (TG3_VER_SIZE - dst_off < 16 ||
  10437. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10438. return;
  10439. offset = offset + ver_offset - start;
  10440. for (i = 0; i < 16; i += 4) {
  10441. __be32 v;
  10442. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10443. return;
  10444. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10445. }
  10446. } else {
  10447. u32 major, minor;
  10448. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10449. return;
  10450. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10451. TG3_NVM_BCVER_MAJSFT;
  10452. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10453. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10454. "v%d.%02d", major, minor);
  10455. }
  10456. }
  10457. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10458. {
  10459. u32 val, major, minor;
  10460. /* Use native endian representation */
  10461. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10462. return;
  10463. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10464. TG3_NVM_HWSB_CFG1_MAJSFT;
  10465. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10466. TG3_NVM_HWSB_CFG1_MINSFT;
  10467. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10468. }
  10469. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10470. {
  10471. u32 offset, major, minor, build;
  10472. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10473. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10474. return;
  10475. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10476. case TG3_EEPROM_SB_REVISION_0:
  10477. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10478. break;
  10479. case TG3_EEPROM_SB_REVISION_2:
  10480. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10481. break;
  10482. case TG3_EEPROM_SB_REVISION_3:
  10483. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10484. break;
  10485. case TG3_EEPROM_SB_REVISION_4:
  10486. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  10487. break;
  10488. case TG3_EEPROM_SB_REVISION_5:
  10489. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  10490. break;
  10491. default:
  10492. return;
  10493. }
  10494. if (tg3_nvram_read(tp, offset, &val))
  10495. return;
  10496. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10497. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10498. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10499. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10500. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10501. if (minor > 99 || build > 26)
  10502. return;
  10503. offset = strlen(tp->fw_ver);
  10504. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  10505. " v%d.%02d", major, minor);
  10506. if (build > 0) {
  10507. offset = strlen(tp->fw_ver);
  10508. if (offset < TG3_VER_SIZE - 1)
  10509. tp->fw_ver[offset] = 'a' + build - 1;
  10510. }
  10511. }
  10512. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10513. {
  10514. u32 val, offset, start;
  10515. int i, vlen;
  10516. for (offset = TG3_NVM_DIR_START;
  10517. offset < TG3_NVM_DIR_END;
  10518. offset += TG3_NVM_DIRENT_SIZE) {
  10519. if (tg3_nvram_read(tp, offset, &val))
  10520. return;
  10521. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10522. break;
  10523. }
  10524. if (offset == TG3_NVM_DIR_END)
  10525. return;
  10526. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10527. start = 0x08000000;
  10528. else if (tg3_nvram_read(tp, offset - 4, &start))
  10529. return;
  10530. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10531. !tg3_fw_img_is_valid(tp, offset) ||
  10532. tg3_nvram_read(tp, offset + 8, &val))
  10533. return;
  10534. offset += val - start;
  10535. vlen = strlen(tp->fw_ver);
  10536. tp->fw_ver[vlen++] = ',';
  10537. tp->fw_ver[vlen++] = ' ';
  10538. for (i = 0; i < 4; i++) {
  10539. __be32 v;
  10540. if (tg3_nvram_read_be32(tp, offset, &v))
  10541. return;
  10542. offset += sizeof(v);
  10543. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10544. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10545. break;
  10546. }
  10547. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10548. vlen += sizeof(v);
  10549. }
  10550. }
  10551. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10552. {
  10553. int vlen;
  10554. u32 apedata;
  10555. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10556. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10557. return;
  10558. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10559. if (apedata != APE_SEG_SIG_MAGIC)
  10560. return;
  10561. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10562. if (!(apedata & APE_FW_STATUS_READY))
  10563. return;
  10564. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10565. vlen = strlen(tp->fw_ver);
  10566. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10567. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10568. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10569. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10570. (apedata & APE_FW_VERSION_BLDMSK));
  10571. }
  10572. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10573. {
  10574. u32 val;
  10575. bool vpd_vers = false;
  10576. if (tp->fw_ver[0] != 0)
  10577. vpd_vers = true;
  10578. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10579. strcat(tp->fw_ver, "sb");
  10580. return;
  10581. }
  10582. if (tg3_nvram_read(tp, 0, &val))
  10583. return;
  10584. if (val == TG3_EEPROM_MAGIC)
  10585. tg3_read_bc_ver(tp);
  10586. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10587. tg3_read_sb_ver(tp, val);
  10588. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10589. tg3_read_hwsb_ver(tp);
  10590. else
  10591. return;
  10592. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10593. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) || vpd_vers)
  10594. goto done;
  10595. tg3_read_mgmtfw_ver(tp);
  10596. done:
  10597. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10598. }
  10599. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10600. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10601. {
  10602. static struct pci_device_id write_reorder_chipsets[] = {
  10603. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10604. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10605. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10606. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10607. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10608. PCI_DEVICE_ID_VIA_8385_0) },
  10609. { },
  10610. };
  10611. u32 misc_ctrl_reg;
  10612. u32 pci_state_reg, grc_misc_cfg;
  10613. u32 val;
  10614. u16 pci_cmd;
  10615. int err;
  10616. /* Force memory write invalidate off. If we leave it on,
  10617. * then on 5700_BX chips we have to enable a workaround.
  10618. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10619. * to match the cacheline size. The Broadcom driver have this
  10620. * workaround but turns MWI off all the times so never uses
  10621. * it. This seems to suggest that the workaround is insufficient.
  10622. */
  10623. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10624. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10625. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10626. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10627. * has the register indirect write enable bit set before
  10628. * we try to access any of the MMIO registers. It is also
  10629. * critical that the PCI-X hw workaround situation is decided
  10630. * before that as well.
  10631. */
  10632. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10633. &misc_ctrl_reg);
  10634. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10635. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10637. u32 prod_id_asic_rev;
  10638. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  10639. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  10640. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5724)
  10641. pci_read_config_dword(tp->pdev,
  10642. TG3PCI_GEN2_PRODID_ASICREV,
  10643. &prod_id_asic_rev);
  10644. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  10645. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  10646. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  10647. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  10648. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  10649. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10650. pci_read_config_dword(tp->pdev,
  10651. TG3PCI_GEN15_PRODID_ASICREV,
  10652. &prod_id_asic_rev);
  10653. else
  10654. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10655. &prod_id_asic_rev);
  10656. tp->pci_chip_rev_id = prod_id_asic_rev;
  10657. }
  10658. /* Wrong chip ID in 5752 A0. This code can be removed later
  10659. * as A0 is not in production.
  10660. */
  10661. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10662. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10663. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10664. * we need to disable memory and use config. cycles
  10665. * only to access all registers. The 5702/03 chips
  10666. * can mistakenly decode the special cycles from the
  10667. * ICH chipsets as memory write cycles, causing corruption
  10668. * of register and memory space. Only certain ICH bridges
  10669. * will drive special cycles with non-zero data during the
  10670. * address phase which can fall within the 5703's address
  10671. * range. This is not an ICH bug as the PCI spec allows
  10672. * non-zero address during special cycles. However, only
  10673. * these ICH bridges are known to drive non-zero addresses
  10674. * during special cycles.
  10675. *
  10676. * Since special cycles do not cross PCI bridges, we only
  10677. * enable this workaround if the 5703 is on the secondary
  10678. * bus of these ICH bridges.
  10679. */
  10680. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10681. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10682. static struct tg3_dev_id {
  10683. u32 vendor;
  10684. u32 device;
  10685. u32 rev;
  10686. } ich_chipsets[] = {
  10687. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10688. PCI_ANY_ID },
  10689. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10690. PCI_ANY_ID },
  10691. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10692. 0xa },
  10693. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10694. PCI_ANY_ID },
  10695. { },
  10696. };
  10697. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10698. struct pci_dev *bridge = NULL;
  10699. while (pci_id->vendor != 0) {
  10700. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10701. bridge);
  10702. if (!bridge) {
  10703. pci_id++;
  10704. continue;
  10705. }
  10706. if (pci_id->rev != PCI_ANY_ID) {
  10707. if (bridge->revision > pci_id->rev)
  10708. continue;
  10709. }
  10710. if (bridge->subordinate &&
  10711. (bridge->subordinate->number ==
  10712. tp->pdev->bus->number)) {
  10713. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10714. pci_dev_put(bridge);
  10715. break;
  10716. }
  10717. }
  10718. }
  10719. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10720. static struct tg3_dev_id {
  10721. u32 vendor;
  10722. u32 device;
  10723. } bridge_chipsets[] = {
  10724. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10725. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10726. { },
  10727. };
  10728. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10729. struct pci_dev *bridge = NULL;
  10730. while (pci_id->vendor != 0) {
  10731. bridge = pci_get_device(pci_id->vendor,
  10732. pci_id->device,
  10733. bridge);
  10734. if (!bridge) {
  10735. pci_id++;
  10736. continue;
  10737. }
  10738. if (bridge->subordinate &&
  10739. (bridge->subordinate->number <=
  10740. tp->pdev->bus->number) &&
  10741. (bridge->subordinate->subordinate >=
  10742. tp->pdev->bus->number)) {
  10743. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10744. pci_dev_put(bridge);
  10745. break;
  10746. }
  10747. }
  10748. }
  10749. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10750. * DMA addresses > 40-bit. This bridge may have other additional
  10751. * 57xx devices behind it in some 4-port NIC designs for example.
  10752. * Any tg3 device found behind the bridge will also need the 40-bit
  10753. * DMA workaround.
  10754. */
  10755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10757. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10758. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10759. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10760. } else {
  10761. struct pci_dev *bridge = NULL;
  10762. do {
  10763. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10764. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10765. bridge);
  10766. if (bridge && bridge->subordinate &&
  10767. (bridge->subordinate->number <=
  10768. tp->pdev->bus->number) &&
  10769. (bridge->subordinate->subordinate >=
  10770. tp->pdev->bus->number)) {
  10771. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10772. pci_dev_put(bridge);
  10773. break;
  10774. }
  10775. } while (bridge);
  10776. }
  10777. /* Initialize misc host control in PCI block. */
  10778. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10779. MISC_HOST_CTRL_CHIPREV);
  10780. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10781. tp->misc_host_ctrl);
  10782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10783. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10785. tp->pdev_peer = tg3_find_peer(tp);
  10786. /* Intentionally exclude ASIC_REV_5906 */
  10787. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10789. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10795. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10796. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10798. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10799. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10800. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10801. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10802. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10803. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10804. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10805. /* 5700 B0 chips do not support checksumming correctly due
  10806. * to hardware bugs.
  10807. */
  10808. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10809. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10810. else {
  10811. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10812. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10813. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10814. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10815. tp->dev->features |= NETIF_F_GRO;
  10816. }
  10817. /* Determine TSO capabilities */
  10818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10820. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_3;
  10821. else if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10823. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10824. else if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10825. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  10827. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10828. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10829. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10830. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10831. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  10832. tp->tg3_flags2 |= TG3_FLG2_TSO_BUG;
  10833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  10834. tp->fw_needed = FIRMWARE_TG3TSO5;
  10835. else
  10836. tp->fw_needed = FIRMWARE_TG3TSO;
  10837. }
  10838. tp->irq_max = 1;
  10839. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10840. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10841. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10842. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10843. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10844. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10845. tp->pdev_peer == tp->pdev))
  10846. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10847. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10849. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10850. }
  10851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10853. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10854. tp->irq_max = TG3_IRQ_MAX_VECS;
  10855. }
  10856. }
  10857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10858. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10859. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10860. else if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10861. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10862. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10863. }
  10864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10866. tp->tg3_flags3 |= TG3_FLG3_USE_JUMBO_BDFLAG;
  10867. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10868. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10869. (tp->tg3_flags3 & TG3_FLG3_USE_JUMBO_BDFLAG))
  10870. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10871. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10872. &pci_state_reg);
  10873. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10874. if (tp->pcie_cap != 0) {
  10875. u16 lnkctl;
  10876. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10877. pcie_set_readrq(tp->pdev, 4096);
  10878. pci_read_config_word(tp->pdev,
  10879. tp->pcie_cap + PCI_EXP_LNKCTL,
  10880. &lnkctl);
  10881. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10882. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10883. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10886. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10887. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10888. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10889. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  10890. tp->tg3_flags3 |= TG3_FLG3_L1PLLPD_EN;
  10891. }
  10892. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10893. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10894. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10895. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10896. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10897. if (!tp->pcix_cap) {
  10898. dev_err(&tp->pdev->dev,
  10899. "Cannot find PCI-X capability, aborting\n");
  10900. return -EIO;
  10901. }
  10902. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10903. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10904. }
  10905. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10906. * reordering to the mailbox registers done by the host
  10907. * controller can cause major troubles. We read back from
  10908. * every mailbox register write to force the writes to be
  10909. * posted to the chip in order.
  10910. */
  10911. if (pci_dev_present(write_reorder_chipsets) &&
  10912. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10913. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10914. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10915. &tp->pci_cacheline_sz);
  10916. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10917. &tp->pci_lat_timer);
  10918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10919. tp->pci_lat_timer < 64) {
  10920. tp->pci_lat_timer = 64;
  10921. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10922. tp->pci_lat_timer);
  10923. }
  10924. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10925. /* 5700 BX chips need to have their TX producer index
  10926. * mailboxes written twice to workaround a bug.
  10927. */
  10928. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10929. /* If we are in PCI-X mode, enable register write workaround.
  10930. *
  10931. * The workaround is to use indirect register accesses
  10932. * for all chip writes not to mailbox registers.
  10933. */
  10934. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10935. u32 pm_reg;
  10936. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10937. /* The chip can have it's power management PCI config
  10938. * space registers clobbered due to this bug.
  10939. * So explicitly force the chip into D0 here.
  10940. */
  10941. pci_read_config_dword(tp->pdev,
  10942. tp->pm_cap + PCI_PM_CTRL,
  10943. &pm_reg);
  10944. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10945. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10946. pci_write_config_dword(tp->pdev,
  10947. tp->pm_cap + PCI_PM_CTRL,
  10948. pm_reg);
  10949. /* Also, force SERR#/PERR# in PCI command. */
  10950. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10951. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10952. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10953. }
  10954. }
  10955. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10956. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10957. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10958. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10959. /* Chip-specific fixup from Broadcom driver */
  10960. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10961. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10962. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10963. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10964. }
  10965. /* Default fast path register access methods */
  10966. tp->read32 = tg3_read32;
  10967. tp->write32 = tg3_write32;
  10968. tp->read32_mbox = tg3_read32;
  10969. tp->write32_mbox = tg3_write32;
  10970. tp->write32_tx_mbox = tg3_write32;
  10971. tp->write32_rx_mbox = tg3_write32;
  10972. /* Various workaround register access methods */
  10973. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10974. tp->write32 = tg3_write_indirect_reg32;
  10975. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10976. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10977. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10978. /*
  10979. * Back to back register writes can cause problems on these
  10980. * chips, the workaround is to read back all reg writes
  10981. * except those to mailbox regs.
  10982. *
  10983. * See tg3_write_indirect_reg32().
  10984. */
  10985. tp->write32 = tg3_write_flush_reg32;
  10986. }
  10987. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10988. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10989. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10990. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10991. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10992. }
  10993. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10994. tp->read32 = tg3_read_indirect_reg32;
  10995. tp->write32 = tg3_write_indirect_reg32;
  10996. tp->read32_mbox = tg3_read_indirect_mbox;
  10997. tp->write32_mbox = tg3_write_indirect_mbox;
  10998. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10999. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11000. iounmap(tp->regs);
  11001. tp->regs = NULL;
  11002. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11003. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11004. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11005. }
  11006. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11007. tp->read32_mbox = tg3_read32_mbox_5906;
  11008. tp->write32_mbox = tg3_write32_mbox_5906;
  11009. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11010. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11011. }
  11012. if (tp->write32 == tg3_write_indirect_reg32 ||
  11013. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11014. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11015. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11016. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  11017. /* Get eeprom hw config before calling tg3_set_power_state().
  11018. * In particular, the TG3_FLG2_IS_NIC flag must be
  11019. * determined before calling tg3_set_power_state() so that
  11020. * we know whether or not to switch out of Vaux power.
  11021. * When the flag is set, it means that GPIO1 is used for eeprom
  11022. * write protect and also implies that it is a LOM where GPIOs
  11023. * are not used to switch power.
  11024. */
  11025. tg3_get_eeprom_hw_cfg(tp);
  11026. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11027. /* Allow reads and writes to the
  11028. * APE register and memory space.
  11029. */
  11030. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11031. PCISTATE_ALLOW_APE_SHMEM_WR;
  11032. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11033. pci_state_reg);
  11034. }
  11035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11036. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11039. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11040. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11041. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  11042. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  11043. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11044. * It is also used as eeprom write protect on LOMs.
  11045. */
  11046. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11047. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11048. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  11049. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11050. GRC_LCLCTRL_GPIO_OUTPUT1);
  11051. /* Unused GPIO3 must be driven as output on 5752 because there
  11052. * are no pull-up resistors on unused GPIO pins.
  11053. */
  11054. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11055. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11056. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11057. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11058. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11059. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11060. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11061. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11062. /* Turn off the debug UART. */
  11063. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11064. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  11065. /* Keep VMain power. */
  11066. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11067. GRC_LCLCTRL_GPIO_OUTPUT0;
  11068. }
  11069. /* Force the chip into D0. */
  11070. err = tg3_set_power_state(tp, PCI_D0);
  11071. if (err) {
  11072. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11073. return err;
  11074. }
  11075. /* Derive initial jumbo mode from MTU assigned in
  11076. * ether_setup() via the alloc_etherdev() call
  11077. */
  11078. if (tp->dev->mtu > ETH_DATA_LEN &&
  11079. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  11080. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  11081. /* Determine WakeOnLan speed to use. */
  11082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11083. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11084. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11085. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11086. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  11087. } else {
  11088. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  11089. }
  11090. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11091. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  11092. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11093. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  11094. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  11095. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11096. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11097. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  11098. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  11099. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  11100. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11101. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11102. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  11103. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11104. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  11105. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  11106. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  11107. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11108. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11109. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  11110. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765) {
  11111. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11115. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11116. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11117. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  11118. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11119. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  11120. } else
  11121. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  11122. }
  11123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11124. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11125. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11126. if (tp->phy_otp == 0)
  11127. tp->phy_otp = TG3_OTP_DEFAULT;
  11128. }
  11129. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  11130. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11131. else
  11132. tp->mi_mode = MAC_MI_MODE_BASE;
  11133. tp->coalesce_mode = 0;
  11134. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11135. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11136. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11137. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11138. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11139. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  11140. err = tg3_mdio_init(tp);
  11141. if (err)
  11142. return err;
  11143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  11144. (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0 ||
  11145. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  11146. return -ENOTSUPP;
  11147. /* Initialize data/descriptor byte/word swapping. */
  11148. val = tr32(GRC_MODE);
  11149. val &= GRC_MODE_HOST_STACKUP;
  11150. tw32(GRC_MODE, val | tp->grc_mode);
  11151. tg3_switch_clocks(tp);
  11152. /* Clear this out for sanity. */
  11153. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11154. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11155. &pci_state_reg);
  11156. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11157. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  11158. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11159. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11160. chiprevid == CHIPREV_ID_5701_B0 ||
  11161. chiprevid == CHIPREV_ID_5701_B2 ||
  11162. chiprevid == CHIPREV_ID_5701_B5) {
  11163. void __iomem *sram_base;
  11164. /* Write some dummy words into the SRAM status block
  11165. * area, see if it reads back correctly. If the return
  11166. * value is bad, force enable the PCIX workaround.
  11167. */
  11168. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11169. writel(0x00000000, sram_base);
  11170. writel(0x00000000, sram_base + 4);
  11171. writel(0xffffffff, sram_base + 4);
  11172. if (readl(sram_base) != 0x00000000)
  11173. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  11174. }
  11175. }
  11176. udelay(50);
  11177. tg3_nvram_init(tp);
  11178. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11179. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11181. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11182. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11183. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  11184. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  11185. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  11186. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  11187. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  11188. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11189. HOSTCC_MODE_CLRTICK_TXBD);
  11190. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11191. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11192. tp->misc_host_ctrl);
  11193. }
  11194. /* Preserve the APE MAC_MODE bits */
  11195. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  11196. tp->mac_mode = tr32(MAC_MODE) |
  11197. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11198. else
  11199. tp->mac_mode = TG3_DEF_MAC_MODE;
  11200. /* these are limited to 10/100 only */
  11201. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11202. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11203. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11204. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11205. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11206. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11207. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11208. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11209. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11210. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11211. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11212. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11213. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11214. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11215. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  11216. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  11217. err = tg3_phy_probe(tp);
  11218. if (err) {
  11219. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11220. /* ... but do not return immediately ... */
  11221. tg3_mdio_fini(tp);
  11222. }
  11223. tg3_read_vpd(tp);
  11224. tg3_read_fw_ver(tp);
  11225. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  11226. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11227. } else {
  11228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11229. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  11230. else
  11231. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  11232. }
  11233. /* 5700 {AX,BX} chips have a broken status block link
  11234. * change bit implementation, so we must use the
  11235. * status register in those cases.
  11236. */
  11237. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11238. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  11239. else
  11240. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  11241. /* The led_ctrl is set during tg3_phy_probe, here we might
  11242. * have to force the link status polling mechanism based
  11243. * upon subsystem IDs.
  11244. */
  11245. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11247. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  11248. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  11249. TG3_FLAG_USE_LINKCHG_REG);
  11250. }
  11251. /* For all SERDES we poll the MAC status register. */
  11252. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  11253. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  11254. else
  11255. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  11256. tp->rx_offset = NET_IP_ALIGN + TG3_RX_HEADROOM;
  11257. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11258. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11259. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  11260. tp->rx_offset -= NET_IP_ALIGN;
  11261. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11262. tp->rx_copy_thresh = ~(u16)0;
  11263. #endif
  11264. }
  11265. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  11266. /* Increment the rx prod index on the rx std ring by at most
  11267. * 8 for these chips to workaround hw errata.
  11268. */
  11269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11272. tp->rx_std_max_post = 8;
  11273. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  11274. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11275. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11276. return err;
  11277. }
  11278. #ifdef CONFIG_SPARC
  11279. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11280. {
  11281. struct net_device *dev = tp->dev;
  11282. struct pci_dev *pdev = tp->pdev;
  11283. struct device_node *dp = pci_device_to_OF_node(pdev);
  11284. const unsigned char *addr;
  11285. int len;
  11286. addr = of_get_property(dp, "local-mac-address", &len);
  11287. if (addr && len == 6) {
  11288. memcpy(dev->dev_addr, addr, 6);
  11289. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11290. return 0;
  11291. }
  11292. return -ENODEV;
  11293. }
  11294. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11295. {
  11296. struct net_device *dev = tp->dev;
  11297. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11298. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11299. return 0;
  11300. }
  11301. #endif
  11302. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11303. {
  11304. struct net_device *dev = tp->dev;
  11305. u32 hi, lo, mac_offset;
  11306. int addr_ok = 0;
  11307. #ifdef CONFIG_SPARC
  11308. if (!tg3_get_macaddr_sparc(tp))
  11309. return 0;
  11310. #endif
  11311. mac_offset = 0x7c;
  11312. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  11313. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  11314. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11315. mac_offset = 0xcc;
  11316. if (tg3_nvram_lock(tp))
  11317. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11318. else
  11319. tg3_nvram_unlock(tp);
  11320. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11321. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11322. mac_offset = 0xcc;
  11323. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11324. mac_offset = 0x10;
  11325. /* First try to get it from MAC address mailbox. */
  11326. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11327. if ((hi >> 16) == 0x484b) {
  11328. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11329. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11330. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11331. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11332. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11333. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11334. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11335. /* Some old bootcode may report a 0 MAC address in SRAM */
  11336. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11337. }
  11338. if (!addr_ok) {
  11339. /* Next, try NVRAM. */
  11340. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11341. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11342. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11343. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11344. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11345. }
  11346. /* Finally just fetch it out of the MAC control regs. */
  11347. else {
  11348. hi = tr32(MAC_ADDR_0_HIGH);
  11349. lo = tr32(MAC_ADDR_0_LOW);
  11350. dev->dev_addr[5] = lo & 0xff;
  11351. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11352. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11353. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11354. dev->dev_addr[1] = hi & 0xff;
  11355. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11356. }
  11357. }
  11358. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11359. #ifdef CONFIG_SPARC
  11360. if (!tg3_get_default_macaddr_sparc(tp))
  11361. return 0;
  11362. #endif
  11363. return -EINVAL;
  11364. }
  11365. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11366. return 0;
  11367. }
  11368. #define BOUNDARY_SINGLE_CACHELINE 1
  11369. #define BOUNDARY_MULTI_CACHELINE 2
  11370. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11371. {
  11372. int cacheline_size;
  11373. u8 byte;
  11374. int goal;
  11375. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11376. if (byte == 0)
  11377. cacheline_size = 1024;
  11378. else
  11379. cacheline_size = (int) byte * 4;
  11380. /* On 5703 and later chips, the boundary bits have no
  11381. * effect.
  11382. */
  11383. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11384. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11385. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11386. goto out;
  11387. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11388. goal = BOUNDARY_MULTI_CACHELINE;
  11389. #else
  11390. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11391. goal = BOUNDARY_SINGLE_CACHELINE;
  11392. #else
  11393. goal = 0;
  11394. #endif
  11395. #endif
  11396. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11397. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11398. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11399. goto out;
  11400. }
  11401. if (!goal)
  11402. goto out;
  11403. /* PCI controllers on most RISC systems tend to disconnect
  11404. * when a device tries to burst across a cache-line boundary.
  11405. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11406. *
  11407. * Unfortunately, for PCI-E there are only limited
  11408. * write-side controls for this, and thus for reads
  11409. * we will still get the disconnects. We'll also waste
  11410. * these PCI cycles for both read and write for chips
  11411. * other than 5700 and 5701 which do not implement the
  11412. * boundary bits.
  11413. */
  11414. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11415. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11416. switch (cacheline_size) {
  11417. case 16:
  11418. case 32:
  11419. case 64:
  11420. case 128:
  11421. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11422. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11423. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11424. } else {
  11425. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11426. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11427. }
  11428. break;
  11429. case 256:
  11430. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11431. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11432. break;
  11433. default:
  11434. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11435. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11436. break;
  11437. }
  11438. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11439. switch (cacheline_size) {
  11440. case 16:
  11441. case 32:
  11442. case 64:
  11443. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11444. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11445. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11446. break;
  11447. }
  11448. /* fallthrough */
  11449. case 128:
  11450. default:
  11451. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11452. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11453. break;
  11454. }
  11455. } else {
  11456. switch (cacheline_size) {
  11457. case 16:
  11458. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11459. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11460. DMA_RWCTRL_WRITE_BNDRY_16);
  11461. break;
  11462. }
  11463. /* fallthrough */
  11464. case 32:
  11465. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11466. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11467. DMA_RWCTRL_WRITE_BNDRY_32);
  11468. break;
  11469. }
  11470. /* fallthrough */
  11471. case 64:
  11472. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11473. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11474. DMA_RWCTRL_WRITE_BNDRY_64);
  11475. break;
  11476. }
  11477. /* fallthrough */
  11478. case 128:
  11479. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11480. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11481. DMA_RWCTRL_WRITE_BNDRY_128);
  11482. break;
  11483. }
  11484. /* fallthrough */
  11485. case 256:
  11486. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11487. DMA_RWCTRL_WRITE_BNDRY_256);
  11488. break;
  11489. case 512:
  11490. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11491. DMA_RWCTRL_WRITE_BNDRY_512);
  11492. break;
  11493. case 1024:
  11494. default:
  11495. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11496. DMA_RWCTRL_WRITE_BNDRY_1024);
  11497. break;
  11498. }
  11499. }
  11500. out:
  11501. return val;
  11502. }
  11503. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11504. {
  11505. struct tg3_internal_buffer_desc test_desc;
  11506. u32 sram_dma_descs;
  11507. int i, ret;
  11508. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11509. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11510. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11511. tw32(RDMAC_STATUS, 0);
  11512. tw32(WDMAC_STATUS, 0);
  11513. tw32(BUFMGR_MODE, 0);
  11514. tw32(FTQ_RESET, 0);
  11515. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11516. test_desc.addr_lo = buf_dma & 0xffffffff;
  11517. test_desc.nic_mbuf = 0x00002100;
  11518. test_desc.len = size;
  11519. /*
  11520. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11521. * the *second* time the tg3 driver was getting loaded after an
  11522. * initial scan.
  11523. *
  11524. * Broadcom tells me:
  11525. * ...the DMA engine is connected to the GRC block and a DMA
  11526. * reset may affect the GRC block in some unpredictable way...
  11527. * The behavior of resets to individual blocks has not been tested.
  11528. *
  11529. * Broadcom noted the GRC reset will also reset all sub-components.
  11530. */
  11531. if (to_device) {
  11532. test_desc.cqid_sqid = (13 << 8) | 2;
  11533. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11534. udelay(40);
  11535. } else {
  11536. test_desc.cqid_sqid = (16 << 8) | 7;
  11537. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11538. udelay(40);
  11539. }
  11540. test_desc.flags = 0x00000005;
  11541. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11542. u32 val;
  11543. val = *(((u32 *)&test_desc) + i);
  11544. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11545. sram_dma_descs + (i * sizeof(u32)));
  11546. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11547. }
  11548. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11549. if (to_device)
  11550. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11551. else
  11552. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11553. ret = -ENODEV;
  11554. for (i = 0; i < 40; i++) {
  11555. u32 val;
  11556. if (to_device)
  11557. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11558. else
  11559. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11560. if ((val & 0xffff) == sram_dma_descs) {
  11561. ret = 0;
  11562. break;
  11563. }
  11564. udelay(100);
  11565. }
  11566. return ret;
  11567. }
  11568. #define TEST_BUFFER_SIZE 0x2000
  11569. static int __devinit tg3_test_dma(struct tg3 *tp)
  11570. {
  11571. dma_addr_t buf_dma;
  11572. u32 *buf, saved_dma_rwctrl;
  11573. int ret = 0;
  11574. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11575. if (!buf) {
  11576. ret = -ENOMEM;
  11577. goto out_nofree;
  11578. }
  11579. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11580. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11581. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11583. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11584. goto out;
  11585. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11586. /* DMA read watermark not used on PCIE */
  11587. tp->dma_rwctrl |= 0x00180000;
  11588. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11590. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11591. tp->dma_rwctrl |= 0x003f0000;
  11592. else
  11593. tp->dma_rwctrl |= 0x003f000f;
  11594. } else {
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11597. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11598. u32 read_water = 0x7;
  11599. /* If the 5704 is behind the EPB bridge, we can
  11600. * do the less restrictive ONE_DMA workaround for
  11601. * better performance.
  11602. */
  11603. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11605. tp->dma_rwctrl |= 0x8000;
  11606. else if (ccval == 0x6 || ccval == 0x7)
  11607. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11609. read_water = 4;
  11610. /* Set bit 23 to enable PCIX hw bug fix */
  11611. tp->dma_rwctrl |=
  11612. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11613. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11614. (1 << 23);
  11615. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11616. /* 5780 always in PCIX mode */
  11617. tp->dma_rwctrl |= 0x00144000;
  11618. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11619. /* 5714 always in PCIX mode */
  11620. tp->dma_rwctrl |= 0x00148000;
  11621. } else {
  11622. tp->dma_rwctrl |= 0x001b000f;
  11623. }
  11624. }
  11625. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11627. tp->dma_rwctrl &= 0xfffffff0;
  11628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11630. /* Remove this if it causes problems for some boards. */
  11631. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11632. /* On 5700/5701 chips, we need to set this bit.
  11633. * Otherwise the chip will issue cacheline transactions
  11634. * to streamable DMA memory with not all the byte
  11635. * enables turned on. This is an error on several
  11636. * RISC PCI controllers, in particular sparc64.
  11637. *
  11638. * On 5703/5704 chips, this bit has been reassigned
  11639. * a different meaning. In particular, it is used
  11640. * on those chips to enable a PCI-X workaround.
  11641. */
  11642. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11643. }
  11644. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11645. #if 0
  11646. /* Unneeded, already done by tg3_get_invariants. */
  11647. tg3_switch_clocks(tp);
  11648. #endif
  11649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11650. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11651. goto out;
  11652. /* It is best to perform DMA test with maximum write burst size
  11653. * to expose the 5700/5701 write DMA bug.
  11654. */
  11655. saved_dma_rwctrl = tp->dma_rwctrl;
  11656. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11657. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11658. while (1) {
  11659. u32 *p = buf, i;
  11660. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11661. p[i] = i;
  11662. /* Send the buffer to the chip. */
  11663. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11664. if (ret) {
  11665. dev_err(&tp->pdev->dev,
  11666. "%s: Buffer write failed. err = %d\n",
  11667. __func__, ret);
  11668. break;
  11669. }
  11670. #if 0
  11671. /* validate data reached card RAM correctly. */
  11672. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11673. u32 val;
  11674. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11675. if (le32_to_cpu(val) != p[i]) {
  11676. dev_err(&tp->pdev->dev,
  11677. "%s: Buffer corrupted on device! "
  11678. "(%d != %d)\n", __func__, val, i);
  11679. /* ret = -ENODEV here? */
  11680. }
  11681. p[i] = 0;
  11682. }
  11683. #endif
  11684. /* Now read it back. */
  11685. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11686. if (ret) {
  11687. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  11688. "err = %d\n", __func__, ret);
  11689. break;
  11690. }
  11691. /* Verify it. */
  11692. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11693. if (p[i] == i)
  11694. continue;
  11695. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11696. DMA_RWCTRL_WRITE_BNDRY_16) {
  11697. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11698. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11699. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11700. break;
  11701. } else {
  11702. dev_err(&tp->pdev->dev,
  11703. "%s: Buffer corrupted on read back! "
  11704. "(%d != %d)\n", __func__, p[i], i);
  11705. ret = -ENODEV;
  11706. goto out;
  11707. }
  11708. }
  11709. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11710. /* Success. */
  11711. ret = 0;
  11712. break;
  11713. }
  11714. }
  11715. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11716. DMA_RWCTRL_WRITE_BNDRY_16) {
  11717. static struct pci_device_id dma_wait_state_chipsets[] = {
  11718. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11719. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11720. { },
  11721. };
  11722. /* DMA test passed without adjusting DMA boundary,
  11723. * now look for chipsets that are known to expose the
  11724. * DMA bug without failing the test.
  11725. */
  11726. if (pci_dev_present(dma_wait_state_chipsets)) {
  11727. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11728. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11729. } else {
  11730. /* Safe to use the calculated DMA boundary. */
  11731. tp->dma_rwctrl = saved_dma_rwctrl;
  11732. }
  11733. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11734. }
  11735. out:
  11736. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11737. out_nofree:
  11738. return ret;
  11739. }
  11740. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11741. {
  11742. tp->link_config.advertising =
  11743. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11744. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11745. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11746. ADVERTISED_Autoneg | ADVERTISED_MII);
  11747. tp->link_config.speed = SPEED_INVALID;
  11748. tp->link_config.duplex = DUPLEX_INVALID;
  11749. tp->link_config.autoneg = AUTONEG_ENABLE;
  11750. tp->link_config.active_speed = SPEED_INVALID;
  11751. tp->link_config.active_duplex = DUPLEX_INVALID;
  11752. tp->link_config.phy_is_low_power = 0;
  11753. tp->link_config.orig_speed = SPEED_INVALID;
  11754. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11755. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11756. }
  11757. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11758. {
  11759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11760. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11761. tp->bufmgr_config.mbuf_read_dma_low_water =
  11762. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11763. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11764. DEFAULT_MB_MACRX_LOW_WATER_57765;
  11765. tp->bufmgr_config.mbuf_high_water =
  11766. DEFAULT_MB_HIGH_WATER_57765;
  11767. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11768. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11769. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11770. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  11771. tp->bufmgr_config.mbuf_high_water_jumbo =
  11772. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  11773. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11774. tp->bufmgr_config.mbuf_read_dma_low_water =
  11775. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11776. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11777. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11778. tp->bufmgr_config.mbuf_high_water =
  11779. DEFAULT_MB_HIGH_WATER_5705;
  11780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11781. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11782. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11783. tp->bufmgr_config.mbuf_high_water =
  11784. DEFAULT_MB_HIGH_WATER_5906;
  11785. }
  11786. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11787. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11788. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11789. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11790. tp->bufmgr_config.mbuf_high_water_jumbo =
  11791. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11792. } else {
  11793. tp->bufmgr_config.mbuf_read_dma_low_water =
  11794. DEFAULT_MB_RDMA_LOW_WATER;
  11795. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11796. DEFAULT_MB_MACRX_LOW_WATER;
  11797. tp->bufmgr_config.mbuf_high_water =
  11798. DEFAULT_MB_HIGH_WATER;
  11799. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11800. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11801. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11802. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11803. tp->bufmgr_config.mbuf_high_water_jumbo =
  11804. DEFAULT_MB_HIGH_WATER_JUMBO;
  11805. }
  11806. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11807. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11808. }
  11809. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11810. {
  11811. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  11812. case TG3_PHY_ID_BCM5400: return "5400";
  11813. case TG3_PHY_ID_BCM5401: return "5401";
  11814. case TG3_PHY_ID_BCM5411: return "5411";
  11815. case TG3_PHY_ID_BCM5701: return "5701";
  11816. case TG3_PHY_ID_BCM5703: return "5703";
  11817. case TG3_PHY_ID_BCM5704: return "5704";
  11818. case TG3_PHY_ID_BCM5705: return "5705";
  11819. case TG3_PHY_ID_BCM5750: return "5750";
  11820. case TG3_PHY_ID_BCM5752: return "5752";
  11821. case TG3_PHY_ID_BCM5714: return "5714";
  11822. case TG3_PHY_ID_BCM5780: return "5780";
  11823. case TG3_PHY_ID_BCM5755: return "5755";
  11824. case TG3_PHY_ID_BCM5787: return "5787";
  11825. case TG3_PHY_ID_BCM5784: return "5784";
  11826. case TG3_PHY_ID_BCM5756: return "5722/5756";
  11827. case TG3_PHY_ID_BCM5906: return "5906";
  11828. case TG3_PHY_ID_BCM5761: return "5761";
  11829. case TG3_PHY_ID_BCM5718C: return "5718C";
  11830. case TG3_PHY_ID_BCM5718S: return "5718S";
  11831. case TG3_PHY_ID_BCM57765: return "57765";
  11832. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  11833. case 0: return "serdes";
  11834. default: return "unknown";
  11835. }
  11836. }
  11837. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11838. {
  11839. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11840. strcpy(str, "PCI Express");
  11841. return str;
  11842. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11843. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11844. strcpy(str, "PCIX:");
  11845. if ((clock_ctrl == 7) ||
  11846. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11847. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11848. strcat(str, "133MHz");
  11849. else if (clock_ctrl == 0)
  11850. strcat(str, "33MHz");
  11851. else if (clock_ctrl == 2)
  11852. strcat(str, "50MHz");
  11853. else if (clock_ctrl == 4)
  11854. strcat(str, "66MHz");
  11855. else if (clock_ctrl == 6)
  11856. strcat(str, "100MHz");
  11857. } else {
  11858. strcpy(str, "PCI:");
  11859. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11860. strcat(str, "66MHz");
  11861. else
  11862. strcat(str, "33MHz");
  11863. }
  11864. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11865. strcat(str, ":32-bit");
  11866. else
  11867. strcat(str, ":64-bit");
  11868. return str;
  11869. }
  11870. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11871. {
  11872. struct pci_dev *peer;
  11873. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11874. for (func = 0; func < 8; func++) {
  11875. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11876. if (peer && peer != tp->pdev)
  11877. break;
  11878. pci_dev_put(peer);
  11879. }
  11880. /* 5704 can be configured in single-port mode, set peer to
  11881. * tp->pdev in that case.
  11882. */
  11883. if (!peer) {
  11884. peer = tp->pdev;
  11885. return peer;
  11886. }
  11887. /*
  11888. * We don't need to keep the refcount elevated; there's no way
  11889. * to remove one half of this device without removing the other
  11890. */
  11891. pci_dev_put(peer);
  11892. return peer;
  11893. }
  11894. static void __devinit tg3_init_coal(struct tg3 *tp)
  11895. {
  11896. struct ethtool_coalesce *ec = &tp->coal;
  11897. memset(ec, 0, sizeof(*ec));
  11898. ec->cmd = ETHTOOL_GCOALESCE;
  11899. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11900. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11901. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11902. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11903. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11904. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11905. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11906. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11907. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11908. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11909. HOSTCC_MODE_CLRTICK_TXBD)) {
  11910. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11911. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11912. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11913. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11914. }
  11915. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11916. ec->rx_coalesce_usecs_irq = 0;
  11917. ec->tx_coalesce_usecs_irq = 0;
  11918. ec->stats_block_coalesce_usecs = 0;
  11919. }
  11920. }
  11921. static const struct net_device_ops tg3_netdev_ops = {
  11922. .ndo_open = tg3_open,
  11923. .ndo_stop = tg3_close,
  11924. .ndo_start_xmit = tg3_start_xmit,
  11925. .ndo_get_stats = tg3_get_stats,
  11926. .ndo_validate_addr = eth_validate_addr,
  11927. .ndo_set_multicast_list = tg3_set_rx_mode,
  11928. .ndo_set_mac_address = tg3_set_mac_addr,
  11929. .ndo_do_ioctl = tg3_ioctl,
  11930. .ndo_tx_timeout = tg3_tx_timeout,
  11931. .ndo_change_mtu = tg3_change_mtu,
  11932. #if TG3_VLAN_TAG_USED
  11933. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11934. #endif
  11935. #ifdef CONFIG_NET_POLL_CONTROLLER
  11936. .ndo_poll_controller = tg3_poll_controller,
  11937. #endif
  11938. };
  11939. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11940. .ndo_open = tg3_open,
  11941. .ndo_stop = tg3_close,
  11942. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11943. .ndo_get_stats = tg3_get_stats,
  11944. .ndo_validate_addr = eth_validate_addr,
  11945. .ndo_set_multicast_list = tg3_set_rx_mode,
  11946. .ndo_set_mac_address = tg3_set_mac_addr,
  11947. .ndo_do_ioctl = tg3_ioctl,
  11948. .ndo_tx_timeout = tg3_tx_timeout,
  11949. .ndo_change_mtu = tg3_change_mtu,
  11950. #if TG3_VLAN_TAG_USED
  11951. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11952. #endif
  11953. #ifdef CONFIG_NET_POLL_CONTROLLER
  11954. .ndo_poll_controller = tg3_poll_controller,
  11955. #endif
  11956. };
  11957. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11958. const struct pci_device_id *ent)
  11959. {
  11960. struct net_device *dev;
  11961. struct tg3 *tp;
  11962. int i, err, pm_cap;
  11963. u32 sndmbx, rcvmbx, intmbx;
  11964. char str[40];
  11965. u64 dma_mask, persist_dma_mask;
  11966. printk_once(KERN_INFO "%s\n", version);
  11967. err = pci_enable_device(pdev);
  11968. if (err) {
  11969. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  11970. return err;
  11971. }
  11972. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11973. if (err) {
  11974. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  11975. goto err_out_disable_pdev;
  11976. }
  11977. pci_set_master(pdev);
  11978. /* Find power-management capability. */
  11979. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11980. if (pm_cap == 0) {
  11981. dev_err(&pdev->dev,
  11982. "Cannot find Power Management capability, aborting\n");
  11983. err = -EIO;
  11984. goto err_out_free_res;
  11985. }
  11986. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11987. if (!dev) {
  11988. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  11989. err = -ENOMEM;
  11990. goto err_out_free_res;
  11991. }
  11992. SET_NETDEV_DEV(dev, &pdev->dev);
  11993. #if TG3_VLAN_TAG_USED
  11994. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11995. #endif
  11996. tp = netdev_priv(dev);
  11997. tp->pdev = pdev;
  11998. tp->dev = dev;
  11999. tp->pm_cap = pm_cap;
  12000. tp->rx_mode = TG3_DEF_RX_MODE;
  12001. tp->tx_mode = TG3_DEF_TX_MODE;
  12002. if (tg3_debug > 0)
  12003. tp->msg_enable = tg3_debug;
  12004. else
  12005. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12006. /* The word/byte swap controls here control register access byte
  12007. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12008. * setting below.
  12009. */
  12010. tp->misc_host_ctrl =
  12011. MISC_HOST_CTRL_MASK_PCI_INT |
  12012. MISC_HOST_CTRL_WORD_SWAP |
  12013. MISC_HOST_CTRL_INDIR_ACCESS |
  12014. MISC_HOST_CTRL_PCISTATE_RW;
  12015. /* The NONFRM (non-frame) byte/word swap controls take effect
  12016. * on descriptor entries, anything which isn't packet data.
  12017. *
  12018. * The StrongARM chips on the board (one for tx, one for rx)
  12019. * are running in big-endian mode.
  12020. */
  12021. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12022. GRC_MODE_WSWAP_NONFRM_DATA);
  12023. #ifdef __BIG_ENDIAN
  12024. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12025. #endif
  12026. spin_lock_init(&tp->lock);
  12027. spin_lock_init(&tp->indirect_lock);
  12028. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12029. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12030. if (!tp->regs) {
  12031. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12032. err = -ENOMEM;
  12033. goto err_out_free_dev;
  12034. }
  12035. tg3_init_link_config(tp);
  12036. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12037. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12038. dev->ethtool_ops = &tg3_ethtool_ops;
  12039. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12040. dev->irq = pdev->irq;
  12041. err = tg3_get_invariants(tp);
  12042. if (err) {
  12043. dev_err(&pdev->dev,
  12044. "Problem fetching invariants of chip, aborting\n");
  12045. goto err_out_iounmap;
  12046. }
  12047. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  12048. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  12049. dev->netdev_ops = &tg3_netdev_ops;
  12050. else
  12051. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  12052. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12053. * device behind the EPB cannot support DMA addresses > 40-bit.
  12054. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12055. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12056. * do DMA address check in tg3_start_xmit().
  12057. */
  12058. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  12059. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12060. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  12061. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12062. #ifdef CONFIG_HIGHMEM
  12063. dma_mask = DMA_BIT_MASK(64);
  12064. #endif
  12065. } else
  12066. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12067. /* Configure DMA attributes. */
  12068. if (dma_mask > DMA_BIT_MASK(32)) {
  12069. err = pci_set_dma_mask(pdev, dma_mask);
  12070. if (!err) {
  12071. dev->features |= NETIF_F_HIGHDMA;
  12072. err = pci_set_consistent_dma_mask(pdev,
  12073. persist_dma_mask);
  12074. if (err < 0) {
  12075. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12076. "DMA for consistent allocations\n");
  12077. goto err_out_iounmap;
  12078. }
  12079. }
  12080. }
  12081. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12082. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12083. if (err) {
  12084. dev_err(&pdev->dev,
  12085. "No usable DMA configuration, aborting\n");
  12086. goto err_out_iounmap;
  12087. }
  12088. }
  12089. tg3_init_bufmgr_config(tp);
  12090. /* Selectively allow TSO based on operating conditions */
  12091. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  12092. (tp->fw_needed && !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)))
  12093. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  12094. else {
  12095. tp->tg3_flags2 &= ~(TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG);
  12096. tp->fw_needed = NULL;
  12097. }
  12098. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12099. tp->fw_needed = FIRMWARE_TG3;
  12100. /* TSO is on by default on chips that support hardware TSO.
  12101. * Firmware TSO on older chips gives lower performance, so it
  12102. * is off by default, but can be enabled using ethtool.
  12103. */
  12104. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) &&
  12105. (dev->features & NETIF_F_IP_CSUM))
  12106. dev->features |= NETIF_F_TSO;
  12107. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) ||
  12108. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_3)) {
  12109. if (dev->features & NETIF_F_IPV6_CSUM)
  12110. dev->features |= NETIF_F_TSO6;
  12111. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_3) ||
  12112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12113. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12114. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12117. dev->features |= NETIF_F_TSO_ECN;
  12118. }
  12119. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12120. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  12121. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12122. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  12123. tp->rx_pending = 63;
  12124. }
  12125. err = tg3_get_device_address(tp);
  12126. if (err) {
  12127. dev_err(&pdev->dev,
  12128. "Could not obtain valid ethernet address, aborting\n");
  12129. goto err_out_iounmap;
  12130. }
  12131. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  12132. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12133. if (!tp->aperegs) {
  12134. dev_err(&pdev->dev,
  12135. "Cannot map APE registers, aborting\n");
  12136. err = -ENOMEM;
  12137. goto err_out_iounmap;
  12138. }
  12139. tg3_ape_lock_init(tp);
  12140. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  12141. tg3_read_dash_ver(tp);
  12142. }
  12143. /*
  12144. * Reset chip in case UNDI or EFI driver did not shutdown
  12145. * DMA self test will enable WDMAC and we'll see (spurious)
  12146. * pending DMA on the PCI bus at that point.
  12147. */
  12148. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12149. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12150. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12151. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12152. }
  12153. err = tg3_test_dma(tp);
  12154. if (err) {
  12155. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12156. goto err_out_apeunmap;
  12157. }
  12158. /* flow control autonegotiation is default behavior */
  12159. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  12160. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12161. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12162. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12163. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12164. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  12165. struct tg3_napi *tnapi = &tp->napi[i];
  12166. tnapi->tp = tp;
  12167. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12168. tnapi->int_mbox = intmbx;
  12169. if (i < 4)
  12170. intmbx += 0x8;
  12171. else
  12172. intmbx += 0x4;
  12173. tnapi->consmbox = rcvmbx;
  12174. tnapi->prodmbox = sndmbx;
  12175. if (i) {
  12176. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12177. netif_napi_add(dev, &tnapi->napi, tg3_poll_msix, 64);
  12178. } else {
  12179. tnapi->coal_now = HOSTCC_MODE_NOW;
  12180. netif_napi_add(dev, &tnapi->napi, tg3_poll, 64);
  12181. }
  12182. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  12183. break;
  12184. /*
  12185. * If we support MSIX, we'll be using RSS. If we're using
  12186. * RSS, the first vector only handles link interrupts and the
  12187. * remaining vectors handle rx and tx interrupts. Reuse the
  12188. * mailbox values for the next iteration. The values we setup
  12189. * above are still useful for the single vectored mode.
  12190. */
  12191. if (!i)
  12192. continue;
  12193. rcvmbx += 0x8;
  12194. if (sndmbx & 0x4)
  12195. sndmbx -= 0x4;
  12196. else
  12197. sndmbx += 0xc;
  12198. }
  12199. tg3_init_coal(tp);
  12200. pci_set_drvdata(pdev, dev);
  12201. err = register_netdev(dev);
  12202. if (err) {
  12203. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12204. goto err_out_apeunmap;
  12205. }
  12206. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12207. tp->board_part_number,
  12208. tp->pci_chip_rev_id,
  12209. tg3_bus_string(tp, str),
  12210. dev->dev_addr);
  12211. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  12212. struct phy_device *phydev;
  12213. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12214. netdev_info(dev,
  12215. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12216. phydev->drv->name, dev_name(&phydev->dev));
  12217. } else
  12218. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12219. "(WireSpeed[%d])\n", tg3_phy_string(tp),
  12220. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  12221. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  12222. "10/100/1000Base-T")),
  12223. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  12224. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12225. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  12226. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  12227. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  12228. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  12229. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  12230. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12231. tp->dma_rwctrl,
  12232. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12233. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12234. return 0;
  12235. err_out_apeunmap:
  12236. if (tp->aperegs) {
  12237. iounmap(tp->aperegs);
  12238. tp->aperegs = NULL;
  12239. }
  12240. err_out_iounmap:
  12241. if (tp->regs) {
  12242. iounmap(tp->regs);
  12243. tp->regs = NULL;
  12244. }
  12245. err_out_free_dev:
  12246. free_netdev(dev);
  12247. err_out_free_res:
  12248. pci_release_regions(pdev);
  12249. err_out_disable_pdev:
  12250. pci_disable_device(pdev);
  12251. pci_set_drvdata(pdev, NULL);
  12252. return err;
  12253. }
  12254. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12255. {
  12256. struct net_device *dev = pci_get_drvdata(pdev);
  12257. if (dev) {
  12258. struct tg3 *tp = netdev_priv(dev);
  12259. if (tp->fw)
  12260. release_firmware(tp->fw);
  12261. flush_scheduled_work();
  12262. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  12263. tg3_phy_fini(tp);
  12264. tg3_mdio_fini(tp);
  12265. }
  12266. unregister_netdev(dev);
  12267. if (tp->aperegs) {
  12268. iounmap(tp->aperegs);
  12269. tp->aperegs = NULL;
  12270. }
  12271. if (tp->regs) {
  12272. iounmap(tp->regs);
  12273. tp->regs = NULL;
  12274. }
  12275. free_netdev(dev);
  12276. pci_release_regions(pdev);
  12277. pci_disable_device(pdev);
  12278. pci_set_drvdata(pdev, NULL);
  12279. }
  12280. }
  12281. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  12282. {
  12283. struct net_device *dev = pci_get_drvdata(pdev);
  12284. struct tg3 *tp = netdev_priv(dev);
  12285. pci_power_t target_state;
  12286. int err;
  12287. /* PCI register 4 needs to be saved whether netif_running() or not.
  12288. * MSI address and data need to be saved if using MSI and
  12289. * netif_running().
  12290. */
  12291. pci_save_state(pdev);
  12292. if (!netif_running(dev))
  12293. return 0;
  12294. flush_scheduled_work();
  12295. tg3_phy_stop(tp);
  12296. tg3_netif_stop(tp);
  12297. del_timer_sync(&tp->timer);
  12298. tg3_full_lock(tp, 1);
  12299. tg3_disable_ints(tp);
  12300. tg3_full_unlock(tp);
  12301. netif_device_detach(dev);
  12302. tg3_full_lock(tp, 0);
  12303. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12304. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  12305. tg3_full_unlock(tp);
  12306. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  12307. err = tg3_set_power_state(tp, target_state);
  12308. if (err) {
  12309. int err2;
  12310. tg3_full_lock(tp, 0);
  12311. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12312. err2 = tg3_restart_hw(tp, 1);
  12313. if (err2)
  12314. goto out;
  12315. tp->timer.expires = jiffies + tp->timer_offset;
  12316. add_timer(&tp->timer);
  12317. netif_device_attach(dev);
  12318. tg3_netif_start(tp);
  12319. out:
  12320. tg3_full_unlock(tp);
  12321. if (!err2)
  12322. tg3_phy_start(tp);
  12323. }
  12324. return err;
  12325. }
  12326. static int tg3_resume(struct pci_dev *pdev)
  12327. {
  12328. struct net_device *dev = pci_get_drvdata(pdev);
  12329. struct tg3 *tp = netdev_priv(dev);
  12330. int err;
  12331. pci_restore_state(tp->pdev);
  12332. if (!netif_running(dev))
  12333. return 0;
  12334. err = tg3_set_power_state(tp, PCI_D0);
  12335. if (err)
  12336. return err;
  12337. netif_device_attach(dev);
  12338. tg3_full_lock(tp, 0);
  12339. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12340. err = tg3_restart_hw(tp, 1);
  12341. if (err)
  12342. goto out;
  12343. tp->timer.expires = jiffies + tp->timer_offset;
  12344. add_timer(&tp->timer);
  12345. tg3_netif_start(tp);
  12346. out:
  12347. tg3_full_unlock(tp);
  12348. if (!err)
  12349. tg3_phy_start(tp);
  12350. return err;
  12351. }
  12352. static struct pci_driver tg3_driver = {
  12353. .name = DRV_MODULE_NAME,
  12354. .id_table = tg3_pci_tbl,
  12355. .probe = tg3_init_one,
  12356. .remove = __devexit_p(tg3_remove_one),
  12357. .suspend = tg3_suspend,
  12358. .resume = tg3_resume
  12359. };
  12360. static int __init tg3_init(void)
  12361. {
  12362. return pci_register_driver(&tg3_driver);
  12363. }
  12364. static void __exit tg3_cleanup(void)
  12365. {
  12366. pci_unregister_driver(&tg3_driver);
  12367. }
  12368. module_init(tg3_init);
  12369. module_exit(tg3_cleanup);