qlcnic.h 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141
  1. /*
  2. * Copyright (C) 2009 - QLogic Corporation.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called "COPYING".
  22. *
  23. */
  24. #ifndef _QLCNIC_H_
  25. #define _QLCNIC_H_
  26. #include <linux/module.h>
  27. #include <linux/kernel.h>
  28. #include <linux/types.h>
  29. #include <linux/ioport.h>
  30. #include <linux/pci.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ip.h>
  34. #include <linux/in.h>
  35. #include <linux/tcp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/firmware.h>
  38. #include <linux/ethtool.h>
  39. #include <linux/mii.h>
  40. #include <linux/timer.h>
  41. #include <linux/vmalloc.h>
  42. #include <linux/io.h>
  43. #include <asm/byteorder.h>
  44. #include "qlcnic_hdr.h"
  45. #define _QLCNIC_LINUX_MAJOR 5
  46. #define _QLCNIC_LINUX_MINOR 0
  47. #define _QLCNIC_LINUX_SUBVERSION 2
  48. #define QLCNIC_LINUX_VERSIONID "5.0.2"
  49. #define QLCNIC_DRV_IDC_VER 0x01
  50. #define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
  51. #define _major(v) (((v) >> 24) & 0xff)
  52. #define _minor(v) (((v) >> 16) & 0xff)
  53. #define _build(v) ((v) & 0xffff)
  54. /* version in image has weird encoding:
  55. * 7:0 - major
  56. * 15:8 - minor
  57. * 31:16 - build (little endian)
  58. */
  59. #define QLCNIC_DECODE_VERSION(v) \
  60. QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
  61. #define QLCNIC_NUM_FLASH_SECTORS (64)
  62. #define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
  63. #define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
  64. * QLCNIC_FLASH_SECTOR_SIZE)
  65. #define RCV_DESC_RINGSIZE(rds_ring) \
  66. (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
  67. #define RCV_BUFF_RINGSIZE(rds_ring) \
  68. (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
  69. #define STATUS_DESC_RINGSIZE(sds_ring) \
  70. (sizeof(struct status_desc) * (sds_ring)->num_desc)
  71. #define TX_BUFF_RINGSIZE(tx_ring) \
  72. (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
  73. #define TX_DESC_RINGSIZE(tx_ring) \
  74. (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
  75. #define QLCNIC_P3P_A0 0x50
  76. #define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
  77. #define FIRST_PAGE_GROUP_START 0
  78. #define FIRST_PAGE_GROUP_END 0x100000
  79. #define P3_MAX_MTU (9600)
  80. #define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
  81. #define QLCNIC_P3_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
  82. #define QLCNIC_P3_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3_MAX_MTU)
  83. #define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
  84. #define QLCNIC_LRO_BUFFER_EXTRA 2048
  85. /* Opcodes to be used with the commands */
  86. #define TX_ETHER_PKT 0x01
  87. #define TX_TCP_PKT 0x02
  88. #define TX_UDP_PKT 0x03
  89. #define TX_IP_PKT 0x04
  90. #define TX_TCP_LSO 0x05
  91. #define TX_TCP_LSO6 0x06
  92. #define TX_IPSEC 0x07
  93. #define TX_IPSEC_CMD 0x0a
  94. #define TX_TCPV6_PKT 0x0b
  95. #define TX_UDPV6_PKT 0x0c
  96. /* Tx defines */
  97. #define MAX_BUFFERS_PER_CMD 32
  98. #define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + 4)
  99. #define QLCNIC_MAX_TX_TIMEOUTS 2
  100. /*
  101. * Following are the states of the Phantom. Phantom will set them and
  102. * Host will read to check if the fields are correct.
  103. */
  104. #define PHAN_INITIALIZE_FAILED 0xffff
  105. #define PHAN_INITIALIZE_COMPLETE 0xff01
  106. /* Host writes the following to notify that it has done the init-handshake */
  107. #define PHAN_INITIALIZE_ACK 0xf00f
  108. #define PHAN_PEG_RCV_INITIALIZED 0xff01
  109. #define NUM_RCV_DESC_RINGS 3
  110. #define NUM_STS_DESC_RINGS 4
  111. #define RCV_RING_NORMAL 0
  112. #define RCV_RING_JUMBO 1
  113. #define MIN_CMD_DESCRIPTORS 64
  114. #define MIN_RCV_DESCRIPTORS 64
  115. #define MIN_JUMBO_DESCRIPTORS 32
  116. #define MAX_CMD_DESCRIPTORS 1024
  117. #define MAX_RCV_DESCRIPTORS_1G 4096
  118. #define MAX_RCV_DESCRIPTORS_10G 8192
  119. #define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
  120. #define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
  121. #define DEFAULT_RCV_DESCRIPTORS_1G 2048
  122. #define DEFAULT_RCV_DESCRIPTORS_10G 4096
  123. #define get_next_index(index, length) \
  124. (((index) + 1) & ((length) - 1))
  125. /*
  126. * Following data structures describe the descriptors that will be used.
  127. * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
  128. * we are doing LSO (above the 1500 size packet) only.
  129. */
  130. #define FLAGS_VLAN_TAGGED 0x10
  131. #define FLAGS_VLAN_OOB 0x40
  132. #define qlcnic_set_tx_vlan_tci(cmd_desc, v) \
  133. (cmd_desc)->vlan_TCI = cpu_to_le16(v);
  134. #define qlcnic_set_cmd_desc_port(cmd_desc, var) \
  135. ((cmd_desc)->port_ctxid |= ((var) & 0x0F))
  136. #define qlcnic_set_cmd_desc_ctxid(cmd_desc, var) \
  137. ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0))
  138. #define qlcnic_set_tx_port(_desc, _port) \
  139. ((_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0))
  140. #define qlcnic_set_tx_flags_opcode(_desc, _flags, _opcode) \
  141. ((_desc)->flags_opcode = \
  142. cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)))
  143. #define qlcnic_set_tx_frags_len(_desc, _frags, _len) \
  144. ((_desc)->nfrags__length = \
  145. cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)))
  146. struct cmd_desc_type0 {
  147. u8 tcp_hdr_offset; /* For LSO only */
  148. u8 ip_hdr_offset; /* For LSO only */
  149. __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
  150. __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
  151. __le64 addr_buffer2;
  152. __le16 reference_handle;
  153. __le16 mss;
  154. u8 port_ctxid; /* 7:4 ctxid 3:0 port */
  155. u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
  156. __le16 conn_id; /* IPSec offoad only */
  157. __le64 addr_buffer3;
  158. __le64 addr_buffer1;
  159. __le16 buffer_length[4];
  160. __le64 addr_buffer4;
  161. __le32 reserved2;
  162. __le16 reserved;
  163. __le16 vlan_TCI;
  164. } __attribute__ ((aligned(64)));
  165. /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
  166. struct rcv_desc {
  167. __le16 reference_handle;
  168. __le16 reserved;
  169. __le32 buffer_length; /* allocated buffer length (usually 2K) */
  170. __le64 addr_buffer;
  171. };
  172. /* opcode field in status_desc */
  173. #define QLCNIC_SYN_OFFLOAD 0x03
  174. #define QLCNIC_RXPKT_DESC 0x04
  175. #define QLCNIC_OLD_RXPKT_DESC 0x3f
  176. #define QLCNIC_RESPONSE_DESC 0x05
  177. #define QLCNIC_LRO_DESC 0x12
  178. /* for status field in status_desc */
  179. #define STATUS_CKSUM_OK (2)
  180. /* owner bits of status_desc */
  181. #define STATUS_OWNER_HOST (0x1ULL << 56)
  182. #define STATUS_OWNER_PHANTOM (0x2ULL << 56)
  183. /* Status descriptor:
  184. 0-3 port, 4-7 status, 8-11 type, 12-27 total_length
  185. 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset
  186. 53-55 desc_cnt, 56-57 owner, 58-63 opcode
  187. */
  188. #define qlcnic_get_sts_port(sts_data) \
  189. ((sts_data) & 0x0F)
  190. #define qlcnic_get_sts_status(sts_data) \
  191. (((sts_data) >> 4) & 0x0F)
  192. #define qlcnic_get_sts_type(sts_data) \
  193. (((sts_data) >> 8) & 0x0F)
  194. #define qlcnic_get_sts_totallength(sts_data) \
  195. (((sts_data) >> 12) & 0xFFFF)
  196. #define qlcnic_get_sts_refhandle(sts_data) \
  197. (((sts_data) >> 28) & 0xFFFF)
  198. #define qlcnic_get_sts_prot(sts_data) \
  199. (((sts_data) >> 44) & 0x0F)
  200. #define qlcnic_get_sts_pkt_offset(sts_data) \
  201. (((sts_data) >> 48) & 0x1F)
  202. #define qlcnic_get_sts_desc_cnt(sts_data) \
  203. (((sts_data) >> 53) & 0x7)
  204. #define qlcnic_get_sts_opcode(sts_data) \
  205. (((sts_data) >> 58) & 0x03F)
  206. #define qlcnic_get_lro_sts_refhandle(sts_data) \
  207. ((sts_data) & 0x0FFFF)
  208. #define qlcnic_get_lro_sts_length(sts_data) \
  209. (((sts_data) >> 16) & 0x0FFFF)
  210. #define qlcnic_get_lro_sts_l2_hdr_offset(sts_data) \
  211. (((sts_data) >> 32) & 0x0FF)
  212. #define qlcnic_get_lro_sts_l4_hdr_offset(sts_data) \
  213. (((sts_data) >> 40) & 0x0FF)
  214. #define qlcnic_get_lro_sts_timestamp(sts_data) \
  215. (((sts_data) >> 48) & 0x1)
  216. #define qlcnic_get_lro_sts_type(sts_data) \
  217. (((sts_data) >> 49) & 0x7)
  218. #define qlcnic_get_lro_sts_push_flag(sts_data) \
  219. (((sts_data) >> 52) & 0x1)
  220. #define qlcnic_get_lro_sts_seq_number(sts_data) \
  221. ((sts_data) & 0x0FFFFFFFF)
  222. struct status_desc {
  223. __le64 status_desc_data[2];
  224. } __attribute__ ((aligned(16)));
  225. /* UNIFIED ROMIMAGE */
  226. #define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
  227. #define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
  228. #define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
  229. #define QLCNIC_UNI_DIR_SECT_FW 0x7
  230. /*Offsets */
  231. #define QLCNIC_UNI_CHIP_REV_OFF 10
  232. #define QLCNIC_UNI_FLAGS_OFF 11
  233. #define QLCNIC_UNI_BIOS_VERSION_OFF 12
  234. #define QLCNIC_UNI_BOOTLD_IDX_OFF 27
  235. #define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
  236. struct uni_table_desc{
  237. u32 findex;
  238. u32 num_entries;
  239. u32 entry_size;
  240. u32 reserved[5];
  241. };
  242. struct uni_data_desc{
  243. u32 findex;
  244. u32 size;
  245. u32 reserved[5];
  246. };
  247. /* Magic number to let user know flash is programmed */
  248. #define QLCNIC_BDINFO_MAGIC 0x12345678
  249. #define QLCNIC_BRDTYPE_P3_REF_QG 0x0021
  250. #define QLCNIC_BRDTYPE_P3_HMEZ 0x0022
  251. #define QLCNIC_BRDTYPE_P3_10G_CX4_LP 0x0023
  252. #define QLCNIC_BRDTYPE_P3_4_GB 0x0024
  253. #define QLCNIC_BRDTYPE_P3_IMEZ 0x0025
  254. #define QLCNIC_BRDTYPE_P3_10G_SFP_PLUS 0x0026
  255. #define QLCNIC_BRDTYPE_P3_10000_BASE_T 0x0027
  256. #define QLCNIC_BRDTYPE_P3_XG_LOM 0x0028
  257. #define QLCNIC_BRDTYPE_P3_4_GB_MM 0x0029
  258. #define QLCNIC_BRDTYPE_P3_10G_SFP_CT 0x002a
  259. #define QLCNIC_BRDTYPE_P3_10G_SFP_QT 0x002b
  260. #define QLCNIC_BRDTYPE_P3_10G_CX4 0x0031
  261. #define QLCNIC_BRDTYPE_P3_10G_XFP 0x0032
  262. #define QLCNIC_BRDTYPE_P3_10G_TP 0x0080
  263. /* Flash memory map */
  264. #define QLCNIC_BRDCFG_START 0x4000 /* board config */
  265. #define QLCNIC_BOOTLD_START 0x10000 /* bootld */
  266. #define QLCNIC_IMAGE_START 0x43000 /* compressed image */
  267. #define QLCNIC_USER_START 0x3E8000 /* Firmare info */
  268. #define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
  269. #define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
  270. #define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
  271. #define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
  272. #define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
  273. #define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
  274. #define QLCNIC_FW_MIN_SIZE (0x3fffff)
  275. #define QLCNIC_UNIFIED_ROMIMAGE 0
  276. #define QLCNIC_FLASH_ROMIMAGE 1
  277. #define QLCNIC_UNKNOWN_ROMIMAGE 0xff
  278. #define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
  279. #define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
  280. extern char qlcnic_driver_name[];
  281. /* Number of status descriptors to handle per interrupt */
  282. #define MAX_STATUS_HANDLE (64)
  283. /*
  284. * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
  285. * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
  286. */
  287. struct qlcnic_skb_frag {
  288. u64 dma;
  289. u64 length;
  290. };
  291. struct qlcnic_recv_crb {
  292. u32 crb_rcv_producer[NUM_RCV_DESC_RINGS];
  293. u32 crb_sts_consumer[NUM_STS_DESC_RINGS];
  294. u32 sw_int_mask[NUM_STS_DESC_RINGS];
  295. };
  296. /* Following defines are for the state of the buffers */
  297. #define QLCNIC_BUFFER_FREE 0
  298. #define QLCNIC_BUFFER_BUSY 1
  299. /*
  300. * There will be one qlcnic_buffer per skb packet. These will be
  301. * used to save the dma info for pci_unmap_page()
  302. */
  303. struct qlcnic_cmd_buffer {
  304. struct sk_buff *skb;
  305. struct qlcnic_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1];
  306. u32 frag_count;
  307. };
  308. /* In rx_buffer, we do not need multiple fragments as is a single buffer */
  309. struct qlcnic_rx_buffer {
  310. struct list_head list;
  311. struct sk_buff *skb;
  312. u64 dma;
  313. u16 ref_handle;
  314. u16 state;
  315. };
  316. /* Board types */
  317. #define QLCNIC_GBE 0x01
  318. #define QLCNIC_XGBE 0x02
  319. /*
  320. * One hardware_context{} per adapter
  321. * contains interrupt info as well shared hardware info.
  322. */
  323. struct qlcnic_hardware_context {
  324. void __iomem *pci_base0;
  325. void __iomem *ocm_win_crb;
  326. unsigned long pci_len0;
  327. rwlock_t crb_lock;
  328. struct mutex mem_lock;
  329. u8 revision_id;
  330. u8 pci_func;
  331. u8 linkup;
  332. u16 port_type;
  333. u16 board_type;
  334. };
  335. struct qlcnic_adapter_stats {
  336. u64 xmitcalled;
  337. u64 xmitfinished;
  338. u64 rxdropped;
  339. u64 txdropped;
  340. u64 csummed;
  341. u64 rx_pkts;
  342. u64 lro_pkts;
  343. u64 rxbytes;
  344. u64 txbytes;
  345. u64 lrobytes;
  346. u64 lso_frames;
  347. u64 xmit_on;
  348. u64 xmit_off;
  349. u64 skb_alloc_failure;
  350. u64 null_skb;
  351. u64 null_rxbuf;
  352. u64 rx_dma_map_error;
  353. u64 tx_dma_map_error;
  354. };
  355. /*
  356. * Rcv Descriptor Context. One such per Rcv Descriptor. There may
  357. * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
  358. */
  359. struct qlcnic_host_rds_ring {
  360. u32 producer;
  361. u32 num_desc;
  362. u32 dma_size;
  363. u32 skb_size;
  364. u32 flags;
  365. void __iomem *crb_rcv_producer;
  366. struct rcv_desc *desc_head;
  367. struct qlcnic_rx_buffer *rx_buf_arr;
  368. struct list_head free_list;
  369. spinlock_t lock;
  370. dma_addr_t phys_addr;
  371. };
  372. struct qlcnic_host_sds_ring {
  373. u32 consumer;
  374. u32 num_desc;
  375. void __iomem *crb_sts_consumer;
  376. void __iomem *crb_intr_mask;
  377. struct status_desc *desc_head;
  378. struct qlcnic_adapter *adapter;
  379. struct napi_struct napi;
  380. struct list_head free_list[NUM_RCV_DESC_RINGS];
  381. int irq;
  382. dma_addr_t phys_addr;
  383. char name[IFNAMSIZ+4];
  384. };
  385. struct qlcnic_host_tx_ring {
  386. u32 producer;
  387. __le32 *hw_consumer;
  388. u32 sw_consumer;
  389. void __iomem *crb_cmd_producer;
  390. u32 num_desc;
  391. struct netdev_queue *txq;
  392. struct qlcnic_cmd_buffer *cmd_buf_arr;
  393. struct cmd_desc_type0 *desc_head;
  394. dma_addr_t phys_addr;
  395. dma_addr_t hw_cons_phys_addr;
  396. };
  397. /*
  398. * Receive context. There is one such structure per instance of the
  399. * receive processing. Any state information that is relevant to
  400. * the receive, and is must be in this structure. The global data may be
  401. * present elsewhere.
  402. */
  403. struct qlcnic_recv_context {
  404. u32 state;
  405. u16 context_id;
  406. u16 virt_port;
  407. struct qlcnic_host_rds_ring *rds_rings;
  408. struct qlcnic_host_sds_ring *sds_rings;
  409. };
  410. /* HW context creation */
  411. #define QLCNIC_OS_CRB_RETRY_COUNT 4000
  412. #define QLCNIC_CDRP_SIGNATURE_MAKE(pcifn, version) \
  413. (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16))
  414. #define QLCNIC_CDRP_CMD_BIT 0x80000000
  415. /*
  416. * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
  417. * in the crb QLCNIC_CDRP_CRB_OFFSET.
  418. */
  419. #define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
  420. #define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
  421. #define QLCNIC_CDRP_RSP_OK 0x00000001
  422. #define QLCNIC_CDRP_RSP_FAIL 0x00000002
  423. #define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
  424. /*
  425. * All commands must have the QLCNIC_CDRP_CMD_BIT set in
  426. * the crb QLCNIC_CDRP_CRB_OFFSET.
  427. */
  428. #define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
  429. #define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
  430. #define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
  431. #define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
  432. #define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
  433. #define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
  434. #define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
  435. #define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
  436. #define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
  437. #define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
  438. #define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
  439. #define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
  440. #define QLCNIC_CDRP_CMD_SETUP_STATISTICS 0x0000000e
  441. #define QLCNIC_CDRP_CMD_GET_STATISTICS 0x0000000f
  442. #define QLCNIC_CDRP_CMD_DELETE_STATISTICS 0x00000010
  443. #define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
  444. #define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
  445. #define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
  446. #define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
  447. #define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
  448. #define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
  449. #define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
  450. #define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
  451. #define QLCNIC_CDRP_CMD_CONFIGURE_TOE 0x0000001a
  452. #define QLCNIC_CDRP_CMD_FUNC_ATTRIB 0x0000001b
  453. #define QLCNIC_CDRP_CMD_READ_PEXQ_PARAMETERS 0x0000001c
  454. #define QLCNIC_CDRP_CMD_GET_LIC_CAPABILITIES 0x0000001d
  455. #define QLCNIC_CDRP_CMD_READ_MAX_LRO_PER_BOARD 0x0000001e
  456. #define QLCNIC_CDRP_CMD_MAX 0x0000001f
  457. #define QLCNIC_RCODE_SUCCESS 0
  458. #define QLCNIC_RCODE_TIMEOUT 17
  459. #define QLCNIC_DESTROY_CTX_RESET 0
  460. /*
  461. * Capabilities Announced
  462. */
  463. #define QLCNIC_CAP0_LEGACY_CONTEXT (1)
  464. #define QLCNIC_CAP0_LEGACY_MN (1 << 2)
  465. #define QLCNIC_CAP0_LSO (1 << 6)
  466. #define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
  467. #define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
  468. /*
  469. * Context state
  470. */
  471. #define QLCHAL_VERSION 1
  472. #define QLCNIC_HOST_CTX_STATE_ACTIVE 2
  473. /*
  474. * Rx context
  475. */
  476. struct qlcnic_hostrq_sds_ring {
  477. __le64 host_phys_addr; /* Ring base addr */
  478. __le32 ring_size; /* Ring entries */
  479. __le16 msi_index;
  480. __le16 rsvd; /* Padding */
  481. };
  482. struct qlcnic_hostrq_rds_ring {
  483. __le64 host_phys_addr; /* Ring base addr */
  484. __le64 buff_size; /* Packet buffer size */
  485. __le32 ring_size; /* Ring entries */
  486. __le32 ring_kind; /* Class of ring */
  487. };
  488. struct qlcnic_hostrq_rx_ctx {
  489. __le64 host_rsp_dma_addr; /* Response dma'd here */
  490. __le32 capabilities[4]; /* Flag bit vector */
  491. __le32 host_int_crb_mode; /* Interrupt crb usage */
  492. __le32 host_rds_crb_mode; /* RDS crb usage */
  493. /* These ring offsets are relative to data[0] below */
  494. __le32 rds_ring_offset; /* Offset to RDS config */
  495. __le32 sds_ring_offset; /* Offset to SDS config */
  496. __le16 num_rds_rings; /* Count of RDS rings */
  497. __le16 num_sds_rings; /* Count of SDS rings */
  498. __le16 rsvd1; /* Padding */
  499. __le16 rsvd2; /* Padding */
  500. u8 reserved[128]; /* reserve space for future expansion*/
  501. /* MUST BE 64-bit aligned.
  502. The following is packed:
  503. - N hostrq_rds_rings
  504. - N hostrq_sds_rings */
  505. char data[0];
  506. };
  507. struct qlcnic_cardrsp_rds_ring{
  508. __le32 host_producer_crb; /* Crb to use */
  509. __le32 rsvd1; /* Padding */
  510. };
  511. struct qlcnic_cardrsp_sds_ring {
  512. __le32 host_consumer_crb; /* Crb to use */
  513. __le32 interrupt_crb; /* Crb to use */
  514. };
  515. struct qlcnic_cardrsp_rx_ctx {
  516. /* These ring offsets are relative to data[0] below */
  517. __le32 rds_ring_offset; /* Offset to RDS config */
  518. __le32 sds_ring_offset; /* Offset to SDS config */
  519. __le32 host_ctx_state; /* Starting State */
  520. __le32 num_fn_per_port; /* How many PCI fn share the port */
  521. __le16 num_rds_rings; /* Count of RDS rings */
  522. __le16 num_sds_rings; /* Count of SDS rings */
  523. __le16 context_id; /* Handle for context */
  524. u8 phys_port; /* Physical id of port */
  525. u8 virt_port; /* Virtual/Logical id of port */
  526. u8 reserved[128]; /* save space for future expansion */
  527. /* MUST BE 64-bit aligned.
  528. The following is packed:
  529. - N cardrsp_rds_rings
  530. - N cardrs_sds_rings */
  531. char data[0];
  532. };
  533. #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
  534. (sizeof(HOSTRQ_RX) + \
  535. (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
  536. (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
  537. #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
  538. (sizeof(CARDRSP_RX) + \
  539. (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
  540. (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
  541. /*
  542. * Tx context
  543. */
  544. struct qlcnic_hostrq_cds_ring {
  545. __le64 host_phys_addr; /* Ring base addr */
  546. __le32 ring_size; /* Ring entries */
  547. __le32 rsvd; /* Padding */
  548. };
  549. struct qlcnic_hostrq_tx_ctx {
  550. __le64 host_rsp_dma_addr; /* Response dma'd here */
  551. __le64 cmd_cons_dma_addr; /* */
  552. __le64 dummy_dma_addr; /* */
  553. __le32 capabilities[4]; /* Flag bit vector */
  554. __le32 host_int_crb_mode; /* Interrupt crb usage */
  555. __le32 rsvd1; /* Padding */
  556. __le16 rsvd2; /* Padding */
  557. __le16 interrupt_ctl;
  558. __le16 msi_index;
  559. __le16 rsvd3; /* Padding */
  560. struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
  561. u8 reserved[128]; /* future expansion */
  562. };
  563. struct qlcnic_cardrsp_cds_ring {
  564. __le32 host_producer_crb; /* Crb to use */
  565. __le32 interrupt_crb; /* Crb to use */
  566. };
  567. struct qlcnic_cardrsp_tx_ctx {
  568. __le32 host_ctx_state; /* Starting state */
  569. __le16 context_id; /* Handle for context */
  570. u8 phys_port; /* Physical id of port */
  571. u8 virt_port; /* Virtual/Logical id of port */
  572. struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
  573. u8 reserved[128]; /* future expansion */
  574. };
  575. #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
  576. #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
  577. /* CRB */
  578. #define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
  579. #define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
  580. #define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
  581. #define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
  582. #define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
  583. #define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
  584. #define QLCNIC_HOST_INT_CRB_MODE_NORX 2
  585. #define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
  586. #define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
  587. /* MAC */
  588. #define MC_COUNT_P3 38
  589. #define QLCNIC_MAC_NOOP 0
  590. #define QLCNIC_MAC_ADD 1
  591. #define QLCNIC_MAC_DEL 2
  592. struct qlcnic_mac_list_s {
  593. struct list_head list;
  594. uint8_t mac_addr[ETH_ALEN+2];
  595. };
  596. /*
  597. * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
  598. * adjusted based on configured MTU.
  599. */
  600. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
  601. #define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
  602. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_PACKETS 64
  603. #define QLCNIC_DEFAULT_INTR_COALESCE_TX_TIME_US 4
  604. #define QLCNIC_INTR_DEFAULT 0x04
  605. union qlcnic_nic_intr_coalesce_data {
  606. struct {
  607. u16 rx_packets;
  608. u16 rx_time_us;
  609. u16 tx_packets;
  610. u16 tx_time_us;
  611. } data;
  612. u64 word;
  613. };
  614. struct qlcnic_nic_intr_coalesce {
  615. u16 stats_time_us;
  616. u16 rate_sample_time;
  617. u16 flags;
  618. u16 rsvd_1;
  619. u32 low_threshold;
  620. u32 high_threshold;
  621. union qlcnic_nic_intr_coalesce_data normal;
  622. union qlcnic_nic_intr_coalesce_data low;
  623. union qlcnic_nic_intr_coalesce_data high;
  624. union qlcnic_nic_intr_coalesce_data irq;
  625. };
  626. #define QLCNIC_HOST_REQUEST 0x13
  627. #define QLCNIC_REQUEST 0x14
  628. #define QLCNIC_MAC_EVENT 0x1
  629. #define QLCNIC_IP_UP 2
  630. #define QLCNIC_IP_DOWN 3
  631. /*
  632. * Driver --> Firmware
  633. */
  634. #define QLCNIC_H2C_OPCODE_START 0
  635. #define QLCNIC_H2C_OPCODE_CONFIG_RSS 1
  636. #define QLCNIC_H2C_OPCODE_CONFIG_RSS_TBL 2
  637. #define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3
  638. #define QLCNIC_H2C_OPCODE_CONFIG_LED 4
  639. #define QLCNIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5
  640. #define QLCNIC_H2C_OPCODE_CONFIG_L2_MAC 6
  641. #define QLCNIC_H2C_OPCODE_LRO_REQUEST 7
  642. #define QLCNIC_H2C_OPCODE_GET_SNMP_STATS 8
  643. #define QLCNIC_H2C_OPCODE_PROXY_START_REQUEST 9
  644. #define QLCNIC_H2C_OPCODE_PROXY_STOP_REQUEST 10
  645. #define QLCNIC_H2C_OPCODE_PROXY_SET_MTU 11
  646. #define QLCNIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12
  647. #define QLCNIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13
  648. #define QLCNIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14
  649. #define QLCNIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15
  650. #define QLCNIC_H2C_OPCODE_GET_NET_STATS 16
  651. #define QLCNIC_H2C_OPCODE_PROXY_UPDATE_P2V 17
  652. #define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 18
  653. #define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 19
  654. #define QLCNIC_H2C_OPCODE_PROXY_STOP_DONE 20
  655. #define QLCNIC_H2C_OPCODE_GET_LINKEVENT 21
  656. #define QLCNIC_C2C_OPCODE 22
  657. #define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 23
  658. #define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 24
  659. #define QLCNIC_H2C_OPCODE_LAST 25
  660. /*
  661. * Firmware --> Driver
  662. */
  663. #define QLCNIC_C2H_OPCODE_START 128
  664. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129
  665. #define QLCNIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130
  666. #define QLCNIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131
  667. #define QLCNIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132
  668. #define QLCNIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133
  669. #define QLCNIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134
  670. #define QLCNIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135
  671. #define QLCNIC_C2H_OPCODE_GET_SNMP_STATS 136
  672. #define QLCNIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137
  673. #define QLCNIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138
  674. #define QLCNIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139
  675. #define QLCNIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140
  676. #define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141
  677. #define QLCNIC_C2H_OPCODE_LAST 142
  678. #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
  679. #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
  680. #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
  681. #define QLCNIC_LRO_REQUEST_CLEANUP 4
  682. /* Capabilites received */
  683. #define QLCNIC_FW_CAPABILITY_BDG (1 << 8)
  684. #define QLCNIC_FW_CAPABILITY_FVLANTX (1 << 9)
  685. #define QLCNIC_FW_CAPABILITY_HW_LRO (1 << 10)
  686. /* module types */
  687. #define LINKEVENT_MODULE_NOT_PRESENT 1
  688. #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
  689. #define LINKEVENT_MODULE_OPTICAL_SRLR 3
  690. #define LINKEVENT_MODULE_OPTICAL_LRM 4
  691. #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
  692. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
  693. #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
  694. #define LINKEVENT_MODULE_TWINAX 8
  695. #define LINKSPEED_10GBPS 10000
  696. #define LINKSPEED_1GBPS 1000
  697. #define LINKSPEED_100MBPS 100
  698. #define LINKSPEED_10MBPS 10
  699. #define LINKSPEED_ENCODED_10MBPS 0
  700. #define LINKSPEED_ENCODED_100MBPS 1
  701. #define LINKSPEED_ENCODED_1GBPS 2
  702. #define LINKEVENT_AUTONEG_DISABLED 0
  703. #define LINKEVENT_AUTONEG_ENABLED 1
  704. #define LINKEVENT_HALF_DUPLEX 0
  705. #define LINKEVENT_FULL_DUPLEX 1
  706. #define LINKEVENT_LINKSPEED_MBPS 0
  707. #define LINKEVENT_LINKSPEED_ENCODED 1
  708. #define AUTO_FW_RESET_ENABLED 0x01
  709. /* firmware response header:
  710. * 63:58 - message type
  711. * 57:56 - owner
  712. * 55:53 - desc count
  713. * 52:48 - reserved
  714. * 47:40 - completion id
  715. * 39:32 - opcode
  716. * 31:16 - error code
  717. * 15:00 - reserved
  718. */
  719. #define qlcnic_get_nic_msg_opcode(msg_hdr) \
  720. ((msg_hdr >> 32) & 0xFF)
  721. struct qlcnic_fw_msg {
  722. union {
  723. struct {
  724. u64 hdr;
  725. u64 body[7];
  726. };
  727. u64 words[8];
  728. };
  729. };
  730. struct qlcnic_nic_req {
  731. __le64 qhdr;
  732. __le64 req_hdr;
  733. __le64 words[6];
  734. };
  735. struct qlcnic_mac_req {
  736. u8 op;
  737. u8 tag;
  738. u8 mac_addr[6];
  739. };
  740. #define QLCNIC_MSI_ENABLED 0x02
  741. #define QLCNIC_MSIX_ENABLED 0x04
  742. #define QLCNIC_LRO_ENABLED 0x08
  743. #define QLCNIC_BRIDGE_ENABLED 0X10
  744. #define QLCNIC_DIAG_ENABLED 0x20
  745. #define QLCNIC_IS_MSI_FAMILY(adapter) \
  746. ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
  747. #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS
  748. #define QLCNIC_MSIX_TBL_SPACE 8192
  749. #define QLCNIC_PCI_REG_MSIX_TBL 0x44
  750. #define QLCNIC_NETDEV_WEIGHT 128
  751. #define QLCNIC_ADAPTER_UP_MAGIC 777
  752. #define __QLCNIC_FW_ATTACHED 0
  753. #define __QLCNIC_DEV_UP 1
  754. #define __QLCNIC_RESETTING 2
  755. #define __QLCNIC_START_FW 4
  756. #define QLCNIC_INTERRUPT_TEST 1
  757. #define QLCNIC_LOOPBACK_TEST 2
  758. struct qlcnic_adapter {
  759. struct qlcnic_hardware_context ahw;
  760. struct net_device *netdev;
  761. struct pci_dev *pdev;
  762. struct list_head mac_list;
  763. spinlock_t tx_clean_lock;
  764. u16 num_txd;
  765. u16 num_rxd;
  766. u16 num_jumbo_rxd;
  767. u8 max_rds_rings;
  768. u8 max_sds_rings;
  769. u8 driver_mismatch;
  770. u8 msix_supported;
  771. u8 rx_csum;
  772. u8 portnum;
  773. u8 physical_port;
  774. u8 mc_enabled;
  775. u8 max_mc_count;
  776. u8 rss_supported;
  777. u8 rsrvd1;
  778. u8 fw_wait_cnt;
  779. u8 fw_fail_cnt;
  780. u8 tx_timeo_cnt;
  781. u8 need_fw_reset;
  782. u8 has_link_events;
  783. u8 fw_type;
  784. u16 tx_context_id;
  785. u16 mtu;
  786. u16 is_up;
  787. u16 link_speed;
  788. u16 link_duplex;
  789. u16 link_autoneg;
  790. u16 module_type;
  791. u32 capabilities;
  792. u32 flags;
  793. u32 irq;
  794. u32 temp;
  795. u32 int_vec_bit;
  796. u32 heartbit;
  797. u8 dev_state;
  798. u8 diag_test;
  799. u8 diag_cnt;
  800. u8 reset_ack_timeo;
  801. u8 dev_init_timeo;
  802. u8 rsrd1;
  803. u16 msg_enable;
  804. u8 mac_addr[ETH_ALEN];
  805. u64 dev_rst_time;
  806. struct qlcnic_adapter_stats stats;
  807. struct qlcnic_recv_context recv_ctx;
  808. struct qlcnic_host_tx_ring *tx_ring;
  809. void __iomem *tgt_mask_reg;
  810. void __iomem *tgt_status_reg;
  811. void __iomem *crb_int_state_reg;
  812. void __iomem *isr_int_vec;
  813. struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER];
  814. struct delayed_work fw_work;
  815. struct work_struct tx_timeout_task;
  816. struct qlcnic_nic_intr_coalesce coal;
  817. unsigned long state;
  818. __le32 file_prd_off; /*File fw product offset*/
  819. u32 fw_version;
  820. const struct firmware *fw;
  821. };
  822. int qlcnic_fw_cmd_query_phy(struct qlcnic_adapter *adapter, u32 reg, u32 *val);
  823. int qlcnic_fw_cmd_set_phy(struct qlcnic_adapter *adapter, u32 reg, u32 val);
  824. u32 qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off);
  825. int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *, ulong off, u32 data);
  826. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
  827. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
  828. void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
  829. void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
  830. #define ADDR_IN_RANGE(addr, low, high) \
  831. (((addr) < (high)) && ((addr) >= (low)))
  832. #define QLCRD32(adapter, off) \
  833. (qlcnic_hw_read_wx_2M(adapter, off))
  834. #define QLCWR32(adapter, off, val) \
  835. (qlcnic_hw_write_wx_2M(adapter, off, val))
  836. int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
  837. void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
  838. #define qlcnic_rom_lock(a) \
  839. qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
  840. #define qlcnic_rom_unlock(a) \
  841. qlcnic_pcie_sem_unlock((a), 2)
  842. #define qlcnic_phy_lock(a) \
  843. qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
  844. #define qlcnic_phy_unlock(a) \
  845. qlcnic_pcie_sem_unlock((a), 3)
  846. #define qlcnic_api_lock(a) \
  847. qlcnic_pcie_sem_lock((a), 5, 0)
  848. #define qlcnic_api_unlock(a) \
  849. qlcnic_pcie_sem_unlock((a), 5)
  850. #define qlcnic_sw_lock(a) \
  851. qlcnic_pcie_sem_lock((a), 6, 0)
  852. #define qlcnic_sw_unlock(a) \
  853. qlcnic_pcie_sem_unlock((a), 6)
  854. #define crb_win_lock(a) \
  855. qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
  856. #define crb_win_unlock(a) \
  857. qlcnic_pcie_sem_unlock((a), 7)
  858. int qlcnic_get_board_info(struct qlcnic_adapter *adapter);
  859. int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
  860. int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate);
  861. /* Functions from qlcnic_init.c */
  862. int qlcnic_phantom_init(struct qlcnic_adapter *adapter);
  863. int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
  864. int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
  865. void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
  866. void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
  867. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
  868. int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
  869. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, int addr, int *valp);
  870. int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  871. u8 *bytes, size_t size);
  872. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
  873. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
  874. void __iomem *qlcnic_get_ioaddr(struct qlcnic_adapter *, u32);
  875. int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
  876. void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
  877. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
  878. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
  879. int qlcnic_init_firmware(struct qlcnic_adapter *adapter);
  880. void qlcnic_watchdog_task(struct work_struct *work);
  881. void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter, u32 ringid,
  882. struct qlcnic_host_rds_ring *rds_ring);
  883. int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
  884. void qlcnic_set_multi(struct net_device *netdev);
  885. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
  886. int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter, u32);
  887. int qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter);
  888. int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable);
  889. int qlcnic_config_ipaddr(struct qlcnic_adapter *adapter, u32 ip, int cmd);
  890. int qlcnic_linkevent_request(struct qlcnic_adapter *adapter, int enable);
  891. void qlcnic_advert_link_change(struct qlcnic_adapter *adapter, int linkup);
  892. int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
  893. int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
  894. int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter, int enable);
  895. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, int enable);
  896. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
  897. void qlcnic_update_cmd_producer(struct qlcnic_adapter *adapter,
  898. struct qlcnic_host_tx_ring *tx_ring);
  899. int qlcnic_get_mac_addr(struct qlcnic_adapter *adapter, u64 *mac);
  900. void qlcnic_clear_ilb_mode(struct qlcnic_adapter *adapter);
  901. int qlcnic_set_ilb_mode(struct qlcnic_adapter *adapter);
  902. /* Functions from qlcnic_main.c */
  903. int qlcnic_reset_context(struct qlcnic_adapter *);
  904. u32 qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
  905. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd);
  906. void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
  907. int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
  908. int qlcnic_check_loopback_buff(unsigned char *data);
  909. netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
  910. void qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring);
  911. /*
  912. * QLOGIC Board information
  913. */
  914. #define QLCNIC_MAX_BOARD_NAME_LEN 100
  915. struct qlcnic_brdinfo {
  916. unsigned short vendor;
  917. unsigned short device;
  918. unsigned short sub_vendor;
  919. unsigned short sub_device;
  920. char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
  921. };
  922. static const struct qlcnic_brdinfo qlcnic_boards[] = {
  923. {0x1077, 0x8020, 0x1077, 0x203,
  924. "8200 Series Single Port 10GbE Converged Network Adapter "
  925. "(TCP/IP Networking)"},
  926. {0x1077, 0x8020, 0x1077, 0x207,
  927. "8200 Series Dual Port 10GbE Converged Network Adapter "
  928. "(TCP/IP Networking)"},
  929. {0x1077, 0x8020, 0x1077, 0x20b,
  930. "3200 Series Dual Port 10Gb Intelligent Ethernet Adapter"},
  931. {0x1077, 0x8020, 0x1077, 0x20c,
  932. "3200 Series Quad Port 1Gb Intelligent Ethernet Adapter"},
  933. {0x1077, 0x8020, 0x1077, 0x20f,
  934. "3200 Series Single Port 10Gb Intelligent Ethernet Adapter"},
  935. {0x1077, 0x8020, 0x0, 0x0, "cLOM8214 1/10GbE Controller"},
  936. };
  937. #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(qlcnic_boards)
  938. static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
  939. {
  940. smp_mb();
  941. if (tx_ring->producer < tx_ring->sw_consumer)
  942. return tx_ring->sw_consumer - tx_ring->producer;
  943. else
  944. return tx_ring->sw_consumer + tx_ring->num_desc -
  945. tx_ring->producer;
  946. }
  947. extern const struct ethtool_ops qlcnic_ethtool_ops;
  948. #define QLCDB(adapter, lvl, _fmt, _args...) do { \
  949. if (NETIF_MSG_##lvl & adapter->msg_enable) \
  950. printk(KERN_INFO "%s: %s: " _fmt, \
  951. dev_name(&adapter->pdev->dev), \
  952. __func__, ##_args); \
  953. } while (0)
  954. #endif /* __QLCNIC_H_ */