bnx2.c 207 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004-2010 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/kernel.h>
  15. #include <linux/timer.h>
  16. #include <linux/errno.h>
  17. #include <linux/ioport.h>
  18. #include <linux/slab.h>
  19. #include <linux/vmalloc.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/pci.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/bitops.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <linux/delay.h>
  31. #include <asm/byteorder.h>
  32. #include <asm/page.h>
  33. #include <linux/time.h>
  34. #include <linux/ethtool.h>
  35. #include <linux/mii.h>
  36. #include <linux/if_vlan.h>
  37. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  38. #define BCM_VLAN 1
  39. #endif
  40. #include <net/ip.h>
  41. #include <net/tcp.h>
  42. #include <net/checksum.h>
  43. #include <linux/workqueue.h>
  44. #include <linux/crc32.h>
  45. #include <linux/prefetch.h>
  46. #include <linux/cache.h>
  47. #include <linux/firmware.h>
  48. #include <linux/log2.h>
  49. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  50. #define BCM_CNIC 1
  51. #include "cnic_if.h"
  52. #endif
  53. #include "bnx2.h"
  54. #include "bnx2_fw.h"
  55. #define DRV_MODULE_NAME "bnx2"
  56. #define DRV_MODULE_VERSION "2.0.15"
  57. #define DRV_MODULE_RELDATE "May 4, 2010"
  58. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-5.0.0.j6.fw"
  59. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-5.0.0.j3.fw"
  60. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-5.0.0.j15.fw"
  61. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-5.0.0.j10.fw"
  62. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-5.0.0.j10.fw"
  63. #define RUN_AT(x) (jiffies + (x))
  64. /* Time in jiffies before concluding the transmitter is hung. */
  65. #define TX_TIMEOUT (5*HZ)
  66. static char version[] __devinitdata =
  67. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  69. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  73. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  74. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  75. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  77. static int disable_msi = 0;
  78. module_param(disable_msi, int, 0);
  79. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  80. typedef enum {
  81. BCM5706 = 0,
  82. NC370T,
  83. NC370I,
  84. BCM5706S,
  85. NC370F,
  86. BCM5708,
  87. BCM5708S,
  88. BCM5709,
  89. BCM5709S,
  90. BCM5716,
  91. BCM5716S,
  92. } board_t;
  93. /* indexed by board_t, above */
  94. static struct {
  95. char *name;
  96. } board_info[] __devinitdata = {
  97. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  98. { "HP NC370T Multifunction Gigabit Server Adapter" },
  99. { "HP NC370i Multifunction Gigabit Server Adapter" },
  100. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  101. { "HP NC370F Multifunction Gigabit Server Adapter" },
  102. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  104. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  106. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  108. };
  109. static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
  110. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  111. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  112. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  113. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  114. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  116. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  118. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  119. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  120. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  121. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  122. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  124. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  125. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  128. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  130. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  132. { 0, }
  133. };
  134. static const struct flash_spec flash_table[] =
  135. {
  136. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  137. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  138. /* Slow EEPROM */
  139. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  140. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  141. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  142. "EEPROM - slow"},
  143. /* Expansion entry 0001 */
  144. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  145. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  146. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  147. "Entry 0001"},
  148. /* Saifun SA25F010 (non-buffered flash) */
  149. /* strap, cfg1, & write1 need updates */
  150. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  151. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  152. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  153. "Non-buffered flash (128kB)"},
  154. /* Saifun SA25F020 (non-buffered flash) */
  155. /* strap, cfg1, & write1 need updates */
  156. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  157. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  158. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  159. "Non-buffered flash (256kB)"},
  160. /* Expansion entry 0100 */
  161. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  162. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  163. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  164. "Entry 0100"},
  165. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  166. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  167. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  168. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  169. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  170. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  171. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  172. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  173. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  174. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  175. /* Saifun SA25F005 (non-buffered flash) */
  176. /* strap, cfg1, & write1 need updates */
  177. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  178. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  179. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  180. "Non-buffered flash (64kB)"},
  181. /* Fast EEPROM */
  182. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  183. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  184. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  185. "EEPROM - fast"},
  186. /* Expansion entry 1001 */
  187. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  188. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  189. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  190. "Entry 1001"},
  191. /* Expansion entry 1010 */
  192. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  193. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  194. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  195. "Entry 1010"},
  196. /* ATMEL AT45DB011B (buffered flash) */
  197. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  198. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  199. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  200. "Buffered flash (128kB)"},
  201. /* Expansion entry 1100 */
  202. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  203. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  204. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  205. "Entry 1100"},
  206. /* Expansion entry 1101 */
  207. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  208. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  209. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  210. "Entry 1101"},
  211. /* Ateml Expansion entry 1110 */
  212. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  213. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  214. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  215. "Entry 1110 (Atmel)"},
  216. /* ATMEL AT45DB021B (buffered flash) */
  217. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  218. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  219. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  220. "Buffered flash (256kB)"},
  221. };
  222. static const struct flash_spec flash_5709 = {
  223. .flags = BNX2_NV_BUFFERED,
  224. .page_bits = BCM5709_FLASH_PAGE_BITS,
  225. .page_size = BCM5709_FLASH_PAGE_SIZE,
  226. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  227. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  228. .name = "5709 Buffered flash (256kB)",
  229. };
  230. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  231. static void bnx2_init_napi(struct bnx2 *bp);
  232. static void bnx2_del_napi(struct bnx2 *bp);
  233. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  234. {
  235. u32 diff;
  236. smp_mb();
  237. /* The ring uses 256 indices for 255 entries, one of them
  238. * needs to be skipped.
  239. */
  240. diff = txr->tx_prod - txr->tx_cons;
  241. if (unlikely(diff >= TX_DESC_CNT)) {
  242. diff &= 0xffff;
  243. if (diff == TX_DESC_CNT)
  244. diff = MAX_TX_DESC_CNT;
  245. }
  246. return (bp->tx_ring_size - diff);
  247. }
  248. static u32
  249. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  250. {
  251. u32 val;
  252. spin_lock_bh(&bp->indirect_lock);
  253. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  254. val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
  255. spin_unlock_bh(&bp->indirect_lock);
  256. return val;
  257. }
  258. static void
  259. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  260. {
  261. spin_lock_bh(&bp->indirect_lock);
  262. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  263. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  264. spin_unlock_bh(&bp->indirect_lock);
  265. }
  266. static void
  267. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  268. {
  269. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  270. }
  271. static u32
  272. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  273. {
  274. return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
  275. }
  276. static void
  277. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  278. {
  279. offset += cid_addr;
  280. spin_lock_bh(&bp->indirect_lock);
  281. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  282. int i;
  283. REG_WR(bp, BNX2_CTX_CTX_DATA, val);
  284. REG_WR(bp, BNX2_CTX_CTX_CTRL,
  285. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  286. for (i = 0; i < 5; i++) {
  287. val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
  288. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  289. break;
  290. udelay(5);
  291. }
  292. } else {
  293. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  294. REG_WR(bp, BNX2_CTX_DATA, val);
  295. }
  296. spin_unlock_bh(&bp->indirect_lock);
  297. }
  298. #ifdef BCM_CNIC
  299. static int
  300. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  301. {
  302. struct bnx2 *bp = netdev_priv(dev);
  303. struct drv_ctl_io *io = &info->data.io;
  304. switch (info->cmd) {
  305. case DRV_CTL_IO_WR_CMD:
  306. bnx2_reg_wr_ind(bp, io->offset, io->data);
  307. break;
  308. case DRV_CTL_IO_RD_CMD:
  309. io->data = bnx2_reg_rd_ind(bp, io->offset);
  310. break;
  311. case DRV_CTL_CTX_WR_CMD:
  312. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  313. break;
  314. default:
  315. return -EINVAL;
  316. }
  317. return 0;
  318. }
  319. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  320. {
  321. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  322. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  323. int sb_id;
  324. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  325. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  326. bnapi->cnic_present = 0;
  327. sb_id = bp->irq_nvecs;
  328. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  329. } else {
  330. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  331. bnapi->cnic_tag = bnapi->last_status_idx;
  332. bnapi->cnic_present = 1;
  333. sb_id = 0;
  334. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  335. }
  336. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  337. cp->irq_arr[0].status_blk = (void *)
  338. ((unsigned long) bnapi->status_blk.msi +
  339. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  340. cp->irq_arr[0].status_blk_num = sb_id;
  341. cp->num_irq = 1;
  342. }
  343. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  344. void *data)
  345. {
  346. struct bnx2 *bp = netdev_priv(dev);
  347. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  348. if (ops == NULL)
  349. return -EINVAL;
  350. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  351. return -EBUSY;
  352. bp->cnic_data = data;
  353. rcu_assign_pointer(bp->cnic_ops, ops);
  354. cp->num_irq = 0;
  355. cp->drv_state = CNIC_DRV_STATE_REGD;
  356. bnx2_setup_cnic_irq_info(bp);
  357. return 0;
  358. }
  359. static int bnx2_unregister_cnic(struct net_device *dev)
  360. {
  361. struct bnx2 *bp = netdev_priv(dev);
  362. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  363. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  364. mutex_lock(&bp->cnic_lock);
  365. cp->drv_state = 0;
  366. bnapi->cnic_present = 0;
  367. rcu_assign_pointer(bp->cnic_ops, NULL);
  368. mutex_unlock(&bp->cnic_lock);
  369. synchronize_rcu();
  370. return 0;
  371. }
  372. struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  373. {
  374. struct bnx2 *bp = netdev_priv(dev);
  375. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  376. cp->drv_owner = THIS_MODULE;
  377. cp->chip_id = bp->chip_id;
  378. cp->pdev = bp->pdev;
  379. cp->io_base = bp->regview;
  380. cp->drv_ctl = bnx2_drv_ctl;
  381. cp->drv_register_cnic = bnx2_register_cnic;
  382. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  383. return cp;
  384. }
  385. EXPORT_SYMBOL(bnx2_cnic_probe);
  386. static void
  387. bnx2_cnic_stop(struct bnx2 *bp)
  388. {
  389. struct cnic_ops *c_ops;
  390. struct cnic_ctl_info info;
  391. mutex_lock(&bp->cnic_lock);
  392. c_ops = bp->cnic_ops;
  393. if (c_ops) {
  394. info.cmd = CNIC_CTL_STOP_CMD;
  395. c_ops->cnic_ctl(bp->cnic_data, &info);
  396. }
  397. mutex_unlock(&bp->cnic_lock);
  398. }
  399. static void
  400. bnx2_cnic_start(struct bnx2 *bp)
  401. {
  402. struct cnic_ops *c_ops;
  403. struct cnic_ctl_info info;
  404. mutex_lock(&bp->cnic_lock);
  405. c_ops = bp->cnic_ops;
  406. if (c_ops) {
  407. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  408. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  409. bnapi->cnic_tag = bnapi->last_status_idx;
  410. }
  411. info.cmd = CNIC_CTL_START_CMD;
  412. c_ops->cnic_ctl(bp->cnic_data, &info);
  413. }
  414. mutex_unlock(&bp->cnic_lock);
  415. }
  416. #else
  417. static void
  418. bnx2_cnic_stop(struct bnx2 *bp)
  419. {
  420. }
  421. static void
  422. bnx2_cnic_start(struct bnx2 *bp)
  423. {
  424. }
  425. #endif
  426. static int
  427. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  428. {
  429. u32 val1;
  430. int i, ret;
  431. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  432. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  433. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  434. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  435. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  436. udelay(40);
  437. }
  438. val1 = (bp->phy_addr << 21) | (reg << 16) |
  439. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  440. BNX2_EMAC_MDIO_COMM_START_BUSY;
  441. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  442. for (i = 0; i < 50; i++) {
  443. udelay(10);
  444. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  445. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  446. udelay(5);
  447. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  448. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  449. break;
  450. }
  451. }
  452. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  453. *val = 0x0;
  454. ret = -EBUSY;
  455. }
  456. else {
  457. *val = val1;
  458. ret = 0;
  459. }
  460. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  461. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  462. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  463. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  464. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  465. udelay(40);
  466. }
  467. return ret;
  468. }
  469. static int
  470. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  471. {
  472. u32 val1;
  473. int i, ret;
  474. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  475. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  476. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  477. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  478. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  479. udelay(40);
  480. }
  481. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  482. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  483. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  484. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  485. for (i = 0; i < 50; i++) {
  486. udelay(10);
  487. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  488. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  489. udelay(5);
  490. break;
  491. }
  492. }
  493. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  494. ret = -EBUSY;
  495. else
  496. ret = 0;
  497. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  498. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  499. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  500. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  501. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  502. udelay(40);
  503. }
  504. return ret;
  505. }
  506. static void
  507. bnx2_disable_int(struct bnx2 *bp)
  508. {
  509. int i;
  510. struct bnx2_napi *bnapi;
  511. for (i = 0; i < bp->irq_nvecs; i++) {
  512. bnapi = &bp->bnx2_napi[i];
  513. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  514. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  515. }
  516. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  517. }
  518. static void
  519. bnx2_enable_int(struct bnx2 *bp)
  520. {
  521. int i;
  522. struct bnx2_napi *bnapi;
  523. for (i = 0; i < bp->irq_nvecs; i++) {
  524. bnapi = &bp->bnx2_napi[i];
  525. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  526. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  527. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  528. bnapi->last_status_idx);
  529. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  530. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  531. bnapi->last_status_idx);
  532. }
  533. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  534. }
  535. static void
  536. bnx2_disable_int_sync(struct bnx2 *bp)
  537. {
  538. int i;
  539. atomic_inc(&bp->intr_sem);
  540. if (!netif_running(bp->dev))
  541. return;
  542. bnx2_disable_int(bp);
  543. for (i = 0; i < bp->irq_nvecs; i++)
  544. synchronize_irq(bp->irq_tbl[i].vector);
  545. }
  546. static void
  547. bnx2_napi_disable(struct bnx2 *bp)
  548. {
  549. int i;
  550. for (i = 0; i < bp->irq_nvecs; i++)
  551. napi_disable(&bp->bnx2_napi[i].napi);
  552. }
  553. static void
  554. bnx2_napi_enable(struct bnx2 *bp)
  555. {
  556. int i;
  557. for (i = 0; i < bp->irq_nvecs; i++)
  558. napi_enable(&bp->bnx2_napi[i].napi);
  559. }
  560. static void
  561. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  562. {
  563. if (stop_cnic)
  564. bnx2_cnic_stop(bp);
  565. if (netif_running(bp->dev)) {
  566. bnx2_napi_disable(bp);
  567. netif_tx_disable(bp->dev);
  568. }
  569. bnx2_disable_int_sync(bp);
  570. netif_carrier_off(bp->dev); /* prevent tx timeout */
  571. }
  572. static void
  573. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  574. {
  575. if (atomic_dec_and_test(&bp->intr_sem)) {
  576. if (netif_running(bp->dev)) {
  577. netif_tx_wake_all_queues(bp->dev);
  578. spin_lock_bh(&bp->phy_lock);
  579. if (bp->link_up)
  580. netif_carrier_on(bp->dev);
  581. spin_unlock_bh(&bp->phy_lock);
  582. bnx2_napi_enable(bp);
  583. bnx2_enable_int(bp);
  584. if (start_cnic)
  585. bnx2_cnic_start(bp);
  586. }
  587. }
  588. }
  589. static void
  590. bnx2_free_tx_mem(struct bnx2 *bp)
  591. {
  592. int i;
  593. for (i = 0; i < bp->num_tx_rings; i++) {
  594. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  595. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  596. if (txr->tx_desc_ring) {
  597. pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
  598. txr->tx_desc_ring,
  599. txr->tx_desc_mapping);
  600. txr->tx_desc_ring = NULL;
  601. }
  602. kfree(txr->tx_buf_ring);
  603. txr->tx_buf_ring = NULL;
  604. }
  605. }
  606. static void
  607. bnx2_free_rx_mem(struct bnx2 *bp)
  608. {
  609. int i;
  610. for (i = 0; i < bp->num_rx_rings; i++) {
  611. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  612. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  613. int j;
  614. for (j = 0; j < bp->rx_max_ring; j++) {
  615. if (rxr->rx_desc_ring[j])
  616. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  617. rxr->rx_desc_ring[j],
  618. rxr->rx_desc_mapping[j]);
  619. rxr->rx_desc_ring[j] = NULL;
  620. }
  621. vfree(rxr->rx_buf_ring);
  622. rxr->rx_buf_ring = NULL;
  623. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  624. if (rxr->rx_pg_desc_ring[j])
  625. pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
  626. rxr->rx_pg_desc_ring[j],
  627. rxr->rx_pg_desc_mapping[j]);
  628. rxr->rx_pg_desc_ring[j] = NULL;
  629. }
  630. vfree(rxr->rx_pg_ring);
  631. rxr->rx_pg_ring = NULL;
  632. }
  633. }
  634. static int
  635. bnx2_alloc_tx_mem(struct bnx2 *bp)
  636. {
  637. int i;
  638. for (i = 0; i < bp->num_tx_rings; i++) {
  639. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  640. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  641. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  642. if (txr->tx_buf_ring == NULL)
  643. return -ENOMEM;
  644. txr->tx_desc_ring =
  645. pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
  646. &txr->tx_desc_mapping);
  647. if (txr->tx_desc_ring == NULL)
  648. return -ENOMEM;
  649. }
  650. return 0;
  651. }
  652. static int
  653. bnx2_alloc_rx_mem(struct bnx2 *bp)
  654. {
  655. int i;
  656. for (i = 0; i < bp->num_rx_rings; i++) {
  657. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  658. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  659. int j;
  660. rxr->rx_buf_ring =
  661. vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  662. if (rxr->rx_buf_ring == NULL)
  663. return -ENOMEM;
  664. memset(rxr->rx_buf_ring, 0,
  665. SW_RXBD_RING_SIZE * bp->rx_max_ring);
  666. for (j = 0; j < bp->rx_max_ring; j++) {
  667. rxr->rx_desc_ring[j] =
  668. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  669. &rxr->rx_desc_mapping[j]);
  670. if (rxr->rx_desc_ring[j] == NULL)
  671. return -ENOMEM;
  672. }
  673. if (bp->rx_pg_ring_size) {
  674. rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
  675. bp->rx_max_pg_ring);
  676. if (rxr->rx_pg_ring == NULL)
  677. return -ENOMEM;
  678. memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
  679. bp->rx_max_pg_ring);
  680. }
  681. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  682. rxr->rx_pg_desc_ring[j] =
  683. pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
  684. &rxr->rx_pg_desc_mapping[j]);
  685. if (rxr->rx_pg_desc_ring[j] == NULL)
  686. return -ENOMEM;
  687. }
  688. }
  689. return 0;
  690. }
  691. static void
  692. bnx2_free_mem(struct bnx2 *bp)
  693. {
  694. int i;
  695. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  696. bnx2_free_tx_mem(bp);
  697. bnx2_free_rx_mem(bp);
  698. for (i = 0; i < bp->ctx_pages; i++) {
  699. if (bp->ctx_blk[i]) {
  700. pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
  701. bp->ctx_blk[i],
  702. bp->ctx_blk_mapping[i]);
  703. bp->ctx_blk[i] = NULL;
  704. }
  705. }
  706. if (bnapi->status_blk.msi) {
  707. pci_free_consistent(bp->pdev, bp->status_stats_size,
  708. bnapi->status_blk.msi,
  709. bp->status_blk_mapping);
  710. bnapi->status_blk.msi = NULL;
  711. bp->stats_blk = NULL;
  712. }
  713. }
  714. static int
  715. bnx2_alloc_mem(struct bnx2 *bp)
  716. {
  717. int i, status_blk_size, err;
  718. struct bnx2_napi *bnapi;
  719. void *status_blk;
  720. /* Combine status and statistics blocks into one allocation. */
  721. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  722. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  723. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  724. BNX2_SBLK_MSIX_ALIGN_SIZE);
  725. bp->status_stats_size = status_blk_size +
  726. sizeof(struct statistics_block);
  727. status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
  728. &bp->status_blk_mapping);
  729. if (status_blk == NULL)
  730. goto alloc_mem_err;
  731. memset(status_blk, 0, bp->status_stats_size);
  732. bnapi = &bp->bnx2_napi[0];
  733. bnapi->status_blk.msi = status_blk;
  734. bnapi->hw_tx_cons_ptr =
  735. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  736. bnapi->hw_rx_cons_ptr =
  737. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  738. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  739. for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
  740. struct status_block_msix *sblk;
  741. bnapi = &bp->bnx2_napi[i];
  742. sblk = (void *) (status_blk +
  743. BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  744. bnapi->status_blk.msix = sblk;
  745. bnapi->hw_tx_cons_ptr =
  746. &sblk->status_tx_quick_consumer_index;
  747. bnapi->hw_rx_cons_ptr =
  748. &sblk->status_rx_quick_consumer_index;
  749. bnapi->int_num = i << 24;
  750. }
  751. }
  752. bp->stats_blk = status_blk + status_blk_size;
  753. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  754. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  755. bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
  756. if (bp->ctx_pages == 0)
  757. bp->ctx_pages = 1;
  758. for (i = 0; i < bp->ctx_pages; i++) {
  759. bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
  760. BCM_PAGE_SIZE,
  761. &bp->ctx_blk_mapping[i]);
  762. if (bp->ctx_blk[i] == NULL)
  763. goto alloc_mem_err;
  764. }
  765. }
  766. err = bnx2_alloc_rx_mem(bp);
  767. if (err)
  768. goto alloc_mem_err;
  769. err = bnx2_alloc_tx_mem(bp);
  770. if (err)
  771. goto alloc_mem_err;
  772. return 0;
  773. alloc_mem_err:
  774. bnx2_free_mem(bp);
  775. return -ENOMEM;
  776. }
  777. static void
  778. bnx2_report_fw_link(struct bnx2 *bp)
  779. {
  780. u32 fw_link_status = 0;
  781. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  782. return;
  783. if (bp->link_up) {
  784. u32 bmsr;
  785. switch (bp->line_speed) {
  786. case SPEED_10:
  787. if (bp->duplex == DUPLEX_HALF)
  788. fw_link_status = BNX2_LINK_STATUS_10HALF;
  789. else
  790. fw_link_status = BNX2_LINK_STATUS_10FULL;
  791. break;
  792. case SPEED_100:
  793. if (bp->duplex == DUPLEX_HALF)
  794. fw_link_status = BNX2_LINK_STATUS_100HALF;
  795. else
  796. fw_link_status = BNX2_LINK_STATUS_100FULL;
  797. break;
  798. case SPEED_1000:
  799. if (bp->duplex == DUPLEX_HALF)
  800. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  801. else
  802. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  803. break;
  804. case SPEED_2500:
  805. if (bp->duplex == DUPLEX_HALF)
  806. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  807. else
  808. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  809. break;
  810. }
  811. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  812. if (bp->autoneg) {
  813. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  814. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  815. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  816. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  817. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  818. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  819. else
  820. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  821. }
  822. }
  823. else
  824. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  825. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  826. }
  827. static char *
  828. bnx2_xceiver_str(struct bnx2 *bp)
  829. {
  830. return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
  831. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  832. "Copper"));
  833. }
  834. static void
  835. bnx2_report_link(struct bnx2 *bp)
  836. {
  837. if (bp->link_up) {
  838. netif_carrier_on(bp->dev);
  839. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  840. bnx2_xceiver_str(bp),
  841. bp->line_speed,
  842. bp->duplex == DUPLEX_FULL ? "full" : "half");
  843. if (bp->flow_ctrl) {
  844. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  845. pr_cont(", receive ");
  846. if (bp->flow_ctrl & FLOW_CTRL_TX)
  847. pr_cont("& transmit ");
  848. }
  849. else {
  850. pr_cont(", transmit ");
  851. }
  852. pr_cont("flow control ON");
  853. }
  854. pr_cont("\n");
  855. } else {
  856. netif_carrier_off(bp->dev);
  857. netdev_err(bp->dev, "NIC %s Link is Down\n",
  858. bnx2_xceiver_str(bp));
  859. }
  860. bnx2_report_fw_link(bp);
  861. }
  862. static void
  863. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  864. {
  865. u32 local_adv, remote_adv;
  866. bp->flow_ctrl = 0;
  867. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  868. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  869. if (bp->duplex == DUPLEX_FULL) {
  870. bp->flow_ctrl = bp->req_flow_ctrl;
  871. }
  872. return;
  873. }
  874. if (bp->duplex != DUPLEX_FULL) {
  875. return;
  876. }
  877. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  878. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  879. u32 val;
  880. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  881. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  882. bp->flow_ctrl |= FLOW_CTRL_TX;
  883. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  884. bp->flow_ctrl |= FLOW_CTRL_RX;
  885. return;
  886. }
  887. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  888. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  889. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  890. u32 new_local_adv = 0;
  891. u32 new_remote_adv = 0;
  892. if (local_adv & ADVERTISE_1000XPAUSE)
  893. new_local_adv |= ADVERTISE_PAUSE_CAP;
  894. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  895. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  896. if (remote_adv & ADVERTISE_1000XPAUSE)
  897. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  898. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  899. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  900. local_adv = new_local_adv;
  901. remote_adv = new_remote_adv;
  902. }
  903. /* See Table 28B-3 of 802.3ab-1999 spec. */
  904. if (local_adv & ADVERTISE_PAUSE_CAP) {
  905. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  906. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  907. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  908. }
  909. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  910. bp->flow_ctrl = FLOW_CTRL_RX;
  911. }
  912. }
  913. else {
  914. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  915. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  916. }
  917. }
  918. }
  919. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  920. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  921. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  922. bp->flow_ctrl = FLOW_CTRL_TX;
  923. }
  924. }
  925. }
  926. static int
  927. bnx2_5709s_linkup(struct bnx2 *bp)
  928. {
  929. u32 val, speed;
  930. bp->link_up = 1;
  931. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  932. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  933. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  934. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  935. bp->line_speed = bp->req_line_speed;
  936. bp->duplex = bp->req_duplex;
  937. return 0;
  938. }
  939. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  940. switch (speed) {
  941. case MII_BNX2_GP_TOP_AN_SPEED_10:
  942. bp->line_speed = SPEED_10;
  943. break;
  944. case MII_BNX2_GP_TOP_AN_SPEED_100:
  945. bp->line_speed = SPEED_100;
  946. break;
  947. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  948. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  949. bp->line_speed = SPEED_1000;
  950. break;
  951. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  952. bp->line_speed = SPEED_2500;
  953. break;
  954. }
  955. if (val & MII_BNX2_GP_TOP_AN_FD)
  956. bp->duplex = DUPLEX_FULL;
  957. else
  958. bp->duplex = DUPLEX_HALF;
  959. return 0;
  960. }
  961. static int
  962. bnx2_5708s_linkup(struct bnx2 *bp)
  963. {
  964. u32 val;
  965. bp->link_up = 1;
  966. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  967. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  968. case BCM5708S_1000X_STAT1_SPEED_10:
  969. bp->line_speed = SPEED_10;
  970. break;
  971. case BCM5708S_1000X_STAT1_SPEED_100:
  972. bp->line_speed = SPEED_100;
  973. break;
  974. case BCM5708S_1000X_STAT1_SPEED_1G:
  975. bp->line_speed = SPEED_1000;
  976. break;
  977. case BCM5708S_1000X_STAT1_SPEED_2G5:
  978. bp->line_speed = SPEED_2500;
  979. break;
  980. }
  981. if (val & BCM5708S_1000X_STAT1_FD)
  982. bp->duplex = DUPLEX_FULL;
  983. else
  984. bp->duplex = DUPLEX_HALF;
  985. return 0;
  986. }
  987. static int
  988. bnx2_5706s_linkup(struct bnx2 *bp)
  989. {
  990. u32 bmcr, local_adv, remote_adv, common;
  991. bp->link_up = 1;
  992. bp->line_speed = SPEED_1000;
  993. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  994. if (bmcr & BMCR_FULLDPLX) {
  995. bp->duplex = DUPLEX_FULL;
  996. }
  997. else {
  998. bp->duplex = DUPLEX_HALF;
  999. }
  1000. if (!(bmcr & BMCR_ANENABLE)) {
  1001. return 0;
  1002. }
  1003. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1004. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1005. common = local_adv & remote_adv;
  1006. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1007. if (common & ADVERTISE_1000XFULL) {
  1008. bp->duplex = DUPLEX_FULL;
  1009. }
  1010. else {
  1011. bp->duplex = DUPLEX_HALF;
  1012. }
  1013. }
  1014. return 0;
  1015. }
  1016. static int
  1017. bnx2_copper_linkup(struct bnx2 *bp)
  1018. {
  1019. u32 bmcr;
  1020. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1021. if (bmcr & BMCR_ANENABLE) {
  1022. u32 local_adv, remote_adv, common;
  1023. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1024. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1025. common = local_adv & (remote_adv >> 2);
  1026. if (common & ADVERTISE_1000FULL) {
  1027. bp->line_speed = SPEED_1000;
  1028. bp->duplex = DUPLEX_FULL;
  1029. }
  1030. else if (common & ADVERTISE_1000HALF) {
  1031. bp->line_speed = SPEED_1000;
  1032. bp->duplex = DUPLEX_HALF;
  1033. }
  1034. else {
  1035. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1036. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1037. common = local_adv & remote_adv;
  1038. if (common & ADVERTISE_100FULL) {
  1039. bp->line_speed = SPEED_100;
  1040. bp->duplex = DUPLEX_FULL;
  1041. }
  1042. else if (common & ADVERTISE_100HALF) {
  1043. bp->line_speed = SPEED_100;
  1044. bp->duplex = DUPLEX_HALF;
  1045. }
  1046. else if (common & ADVERTISE_10FULL) {
  1047. bp->line_speed = SPEED_10;
  1048. bp->duplex = DUPLEX_FULL;
  1049. }
  1050. else if (common & ADVERTISE_10HALF) {
  1051. bp->line_speed = SPEED_10;
  1052. bp->duplex = DUPLEX_HALF;
  1053. }
  1054. else {
  1055. bp->line_speed = 0;
  1056. bp->link_up = 0;
  1057. }
  1058. }
  1059. }
  1060. else {
  1061. if (bmcr & BMCR_SPEED100) {
  1062. bp->line_speed = SPEED_100;
  1063. }
  1064. else {
  1065. bp->line_speed = SPEED_10;
  1066. }
  1067. if (bmcr & BMCR_FULLDPLX) {
  1068. bp->duplex = DUPLEX_FULL;
  1069. }
  1070. else {
  1071. bp->duplex = DUPLEX_HALF;
  1072. }
  1073. }
  1074. return 0;
  1075. }
  1076. static void
  1077. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1078. {
  1079. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1080. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1081. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1082. val |= 0x02 << 8;
  1083. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1084. u32 lo_water, hi_water;
  1085. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1086. lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
  1087. else
  1088. lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
  1089. if (lo_water >= bp->rx_ring_size)
  1090. lo_water = 0;
  1091. hi_water = min_t(int, bp->rx_ring_size / 4, lo_water + 16);
  1092. if (hi_water <= lo_water)
  1093. lo_water = 0;
  1094. hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
  1095. lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
  1096. if (hi_water > 0xf)
  1097. hi_water = 0xf;
  1098. else if (hi_water == 0)
  1099. lo_water = 0;
  1100. val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
  1101. }
  1102. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1103. }
  1104. static void
  1105. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1106. {
  1107. int i;
  1108. u32 cid;
  1109. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1110. if (i == 1)
  1111. cid = RX_RSS_CID;
  1112. bnx2_init_rx_context(bp, cid);
  1113. }
  1114. }
  1115. static void
  1116. bnx2_set_mac_link(struct bnx2 *bp)
  1117. {
  1118. u32 val;
  1119. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1120. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1121. (bp->duplex == DUPLEX_HALF)) {
  1122. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1123. }
  1124. /* Configure the EMAC mode register. */
  1125. val = REG_RD(bp, BNX2_EMAC_MODE);
  1126. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1127. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1128. BNX2_EMAC_MODE_25G_MODE);
  1129. if (bp->link_up) {
  1130. switch (bp->line_speed) {
  1131. case SPEED_10:
  1132. if (CHIP_NUM(bp) != CHIP_NUM_5706) {
  1133. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1134. break;
  1135. }
  1136. /* fall through */
  1137. case SPEED_100:
  1138. val |= BNX2_EMAC_MODE_PORT_MII;
  1139. break;
  1140. case SPEED_2500:
  1141. val |= BNX2_EMAC_MODE_25G_MODE;
  1142. /* fall through */
  1143. case SPEED_1000:
  1144. val |= BNX2_EMAC_MODE_PORT_GMII;
  1145. break;
  1146. }
  1147. }
  1148. else {
  1149. val |= BNX2_EMAC_MODE_PORT_GMII;
  1150. }
  1151. /* Set the MAC to operate in the appropriate duplex mode. */
  1152. if (bp->duplex == DUPLEX_HALF)
  1153. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1154. REG_WR(bp, BNX2_EMAC_MODE, val);
  1155. /* Enable/disable rx PAUSE. */
  1156. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1157. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1158. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1159. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1160. /* Enable/disable tx PAUSE. */
  1161. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  1162. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1163. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1164. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1165. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  1166. /* Acknowledge the interrupt. */
  1167. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1168. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1169. bnx2_init_all_rx_contexts(bp);
  1170. }
  1171. static void
  1172. bnx2_enable_bmsr1(struct bnx2 *bp)
  1173. {
  1174. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1175. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1176. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1177. MII_BNX2_BLK_ADDR_GP_STATUS);
  1178. }
  1179. static void
  1180. bnx2_disable_bmsr1(struct bnx2 *bp)
  1181. {
  1182. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1183. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1184. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1185. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1186. }
  1187. static int
  1188. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1189. {
  1190. u32 up1;
  1191. int ret = 1;
  1192. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1193. return 0;
  1194. if (bp->autoneg & AUTONEG_SPEED)
  1195. bp->advertising |= ADVERTISED_2500baseX_Full;
  1196. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1197. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1198. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1199. if (!(up1 & BCM5708S_UP1_2G5)) {
  1200. up1 |= BCM5708S_UP1_2G5;
  1201. bnx2_write_phy(bp, bp->mii_up1, up1);
  1202. ret = 0;
  1203. }
  1204. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1205. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1206. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1207. return ret;
  1208. }
  1209. static int
  1210. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1211. {
  1212. u32 up1;
  1213. int ret = 0;
  1214. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1215. return 0;
  1216. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1217. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1218. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1219. if (up1 & BCM5708S_UP1_2G5) {
  1220. up1 &= ~BCM5708S_UP1_2G5;
  1221. bnx2_write_phy(bp, bp->mii_up1, up1);
  1222. ret = 1;
  1223. }
  1224. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1225. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1226. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1227. return ret;
  1228. }
  1229. static void
  1230. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1231. {
  1232. u32 bmcr;
  1233. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1234. return;
  1235. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1236. u32 val;
  1237. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1238. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1239. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
  1240. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1241. val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
  1242. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1243. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1244. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1245. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1246. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1247. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1248. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1249. } else {
  1250. return;
  1251. }
  1252. if (bp->autoneg & AUTONEG_SPEED) {
  1253. bmcr &= ~BMCR_ANENABLE;
  1254. if (bp->req_duplex == DUPLEX_FULL)
  1255. bmcr |= BMCR_FULLDPLX;
  1256. }
  1257. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1258. }
  1259. static void
  1260. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1261. {
  1262. u32 bmcr;
  1263. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1264. return;
  1265. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1266. u32 val;
  1267. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1268. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1269. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
  1270. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1271. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1272. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1273. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1274. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1275. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1276. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1277. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1278. } else {
  1279. return;
  1280. }
  1281. if (bp->autoneg & AUTONEG_SPEED)
  1282. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1283. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1284. }
  1285. static void
  1286. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1287. {
  1288. u32 val;
  1289. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1290. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1291. if (start)
  1292. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1293. else
  1294. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1295. }
  1296. static int
  1297. bnx2_set_link(struct bnx2 *bp)
  1298. {
  1299. u32 bmsr;
  1300. u8 link_up;
  1301. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1302. bp->link_up = 1;
  1303. return 0;
  1304. }
  1305. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1306. return 0;
  1307. link_up = bp->link_up;
  1308. bnx2_enable_bmsr1(bp);
  1309. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1310. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1311. bnx2_disable_bmsr1(bp);
  1312. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1313. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  1314. u32 val, an_dbg;
  1315. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1316. bnx2_5706s_force_link_dn(bp, 0);
  1317. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1318. }
  1319. val = REG_RD(bp, BNX2_EMAC_STATUS);
  1320. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1321. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1322. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1323. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1324. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1325. bmsr |= BMSR_LSTATUS;
  1326. else
  1327. bmsr &= ~BMSR_LSTATUS;
  1328. }
  1329. if (bmsr & BMSR_LSTATUS) {
  1330. bp->link_up = 1;
  1331. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1332. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1333. bnx2_5706s_linkup(bp);
  1334. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1335. bnx2_5708s_linkup(bp);
  1336. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1337. bnx2_5709s_linkup(bp);
  1338. }
  1339. else {
  1340. bnx2_copper_linkup(bp);
  1341. }
  1342. bnx2_resolve_flow_ctrl(bp);
  1343. }
  1344. else {
  1345. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1346. (bp->autoneg & AUTONEG_SPEED))
  1347. bnx2_disable_forced_2g5(bp);
  1348. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1349. u32 bmcr;
  1350. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1351. bmcr |= BMCR_ANENABLE;
  1352. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1353. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1354. }
  1355. bp->link_up = 0;
  1356. }
  1357. if (bp->link_up != link_up) {
  1358. bnx2_report_link(bp);
  1359. }
  1360. bnx2_set_mac_link(bp);
  1361. return 0;
  1362. }
  1363. static int
  1364. bnx2_reset_phy(struct bnx2 *bp)
  1365. {
  1366. int i;
  1367. u32 reg;
  1368. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1369. #define PHY_RESET_MAX_WAIT 100
  1370. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1371. udelay(10);
  1372. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1373. if (!(reg & BMCR_RESET)) {
  1374. udelay(20);
  1375. break;
  1376. }
  1377. }
  1378. if (i == PHY_RESET_MAX_WAIT) {
  1379. return -EBUSY;
  1380. }
  1381. return 0;
  1382. }
  1383. static u32
  1384. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1385. {
  1386. u32 adv = 0;
  1387. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1388. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1389. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1390. adv = ADVERTISE_1000XPAUSE;
  1391. }
  1392. else {
  1393. adv = ADVERTISE_PAUSE_CAP;
  1394. }
  1395. }
  1396. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1397. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1398. adv = ADVERTISE_1000XPSE_ASYM;
  1399. }
  1400. else {
  1401. adv = ADVERTISE_PAUSE_ASYM;
  1402. }
  1403. }
  1404. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1405. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1406. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1407. }
  1408. else {
  1409. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1410. }
  1411. }
  1412. return adv;
  1413. }
  1414. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1415. static int
  1416. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1417. __releases(&bp->phy_lock)
  1418. __acquires(&bp->phy_lock)
  1419. {
  1420. u32 speed_arg = 0, pause_adv;
  1421. pause_adv = bnx2_phy_get_pause_adv(bp);
  1422. if (bp->autoneg & AUTONEG_SPEED) {
  1423. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1424. if (bp->advertising & ADVERTISED_10baseT_Half)
  1425. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1426. if (bp->advertising & ADVERTISED_10baseT_Full)
  1427. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1428. if (bp->advertising & ADVERTISED_100baseT_Half)
  1429. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1430. if (bp->advertising & ADVERTISED_100baseT_Full)
  1431. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1432. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1433. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1434. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1435. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1436. } else {
  1437. if (bp->req_line_speed == SPEED_2500)
  1438. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1439. else if (bp->req_line_speed == SPEED_1000)
  1440. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1441. else if (bp->req_line_speed == SPEED_100) {
  1442. if (bp->req_duplex == DUPLEX_FULL)
  1443. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1444. else
  1445. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1446. } else if (bp->req_line_speed == SPEED_10) {
  1447. if (bp->req_duplex == DUPLEX_FULL)
  1448. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1449. else
  1450. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1451. }
  1452. }
  1453. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1454. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1455. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1456. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1457. if (port == PORT_TP)
  1458. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1459. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1460. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1461. spin_unlock_bh(&bp->phy_lock);
  1462. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1463. spin_lock_bh(&bp->phy_lock);
  1464. return 0;
  1465. }
  1466. static int
  1467. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1468. __releases(&bp->phy_lock)
  1469. __acquires(&bp->phy_lock)
  1470. {
  1471. u32 adv, bmcr;
  1472. u32 new_adv = 0;
  1473. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1474. return (bnx2_setup_remote_phy(bp, port));
  1475. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1476. u32 new_bmcr;
  1477. int force_link_down = 0;
  1478. if (bp->req_line_speed == SPEED_2500) {
  1479. if (!bnx2_test_and_enable_2g5(bp))
  1480. force_link_down = 1;
  1481. } else if (bp->req_line_speed == SPEED_1000) {
  1482. if (bnx2_test_and_disable_2g5(bp))
  1483. force_link_down = 1;
  1484. }
  1485. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1486. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1487. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1488. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1489. new_bmcr |= BMCR_SPEED1000;
  1490. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1491. if (bp->req_line_speed == SPEED_2500)
  1492. bnx2_enable_forced_2g5(bp);
  1493. else if (bp->req_line_speed == SPEED_1000) {
  1494. bnx2_disable_forced_2g5(bp);
  1495. new_bmcr &= ~0x2000;
  1496. }
  1497. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1498. if (bp->req_line_speed == SPEED_2500)
  1499. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1500. else
  1501. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1502. }
  1503. if (bp->req_duplex == DUPLEX_FULL) {
  1504. adv |= ADVERTISE_1000XFULL;
  1505. new_bmcr |= BMCR_FULLDPLX;
  1506. }
  1507. else {
  1508. adv |= ADVERTISE_1000XHALF;
  1509. new_bmcr &= ~BMCR_FULLDPLX;
  1510. }
  1511. if ((new_bmcr != bmcr) || (force_link_down)) {
  1512. /* Force a link down visible on the other side */
  1513. if (bp->link_up) {
  1514. bnx2_write_phy(bp, bp->mii_adv, adv &
  1515. ~(ADVERTISE_1000XFULL |
  1516. ADVERTISE_1000XHALF));
  1517. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1518. BMCR_ANRESTART | BMCR_ANENABLE);
  1519. bp->link_up = 0;
  1520. netif_carrier_off(bp->dev);
  1521. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1522. bnx2_report_link(bp);
  1523. }
  1524. bnx2_write_phy(bp, bp->mii_adv, adv);
  1525. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1526. } else {
  1527. bnx2_resolve_flow_ctrl(bp);
  1528. bnx2_set_mac_link(bp);
  1529. }
  1530. return 0;
  1531. }
  1532. bnx2_test_and_enable_2g5(bp);
  1533. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1534. new_adv |= ADVERTISE_1000XFULL;
  1535. new_adv |= bnx2_phy_get_pause_adv(bp);
  1536. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1537. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1538. bp->serdes_an_pending = 0;
  1539. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1540. /* Force a link down visible on the other side */
  1541. if (bp->link_up) {
  1542. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1543. spin_unlock_bh(&bp->phy_lock);
  1544. msleep(20);
  1545. spin_lock_bh(&bp->phy_lock);
  1546. }
  1547. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1548. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1549. BMCR_ANENABLE);
  1550. /* Speed up link-up time when the link partner
  1551. * does not autonegotiate which is very common
  1552. * in blade servers. Some blade servers use
  1553. * IPMI for kerboard input and it's important
  1554. * to minimize link disruptions. Autoneg. involves
  1555. * exchanging base pages plus 3 next pages and
  1556. * normally completes in about 120 msec.
  1557. */
  1558. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1559. bp->serdes_an_pending = 1;
  1560. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1561. } else {
  1562. bnx2_resolve_flow_ctrl(bp);
  1563. bnx2_set_mac_link(bp);
  1564. }
  1565. return 0;
  1566. }
  1567. #define ETHTOOL_ALL_FIBRE_SPEED \
  1568. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1569. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1570. (ADVERTISED_1000baseT_Full)
  1571. #define ETHTOOL_ALL_COPPER_SPEED \
  1572. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1573. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1574. ADVERTISED_1000baseT_Full)
  1575. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1576. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1577. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1578. static void
  1579. bnx2_set_default_remote_link(struct bnx2 *bp)
  1580. {
  1581. u32 link;
  1582. if (bp->phy_port == PORT_TP)
  1583. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1584. else
  1585. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1586. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1587. bp->req_line_speed = 0;
  1588. bp->autoneg |= AUTONEG_SPEED;
  1589. bp->advertising = ADVERTISED_Autoneg;
  1590. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1591. bp->advertising |= ADVERTISED_10baseT_Half;
  1592. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1593. bp->advertising |= ADVERTISED_10baseT_Full;
  1594. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1595. bp->advertising |= ADVERTISED_100baseT_Half;
  1596. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1597. bp->advertising |= ADVERTISED_100baseT_Full;
  1598. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1599. bp->advertising |= ADVERTISED_1000baseT_Full;
  1600. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1601. bp->advertising |= ADVERTISED_2500baseX_Full;
  1602. } else {
  1603. bp->autoneg = 0;
  1604. bp->advertising = 0;
  1605. bp->req_duplex = DUPLEX_FULL;
  1606. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1607. bp->req_line_speed = SPEED_10;
  1608. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1609. bp->req_duplex = DUPLEX_HALF;
  1610. }
  1611. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1612. bp->req_line_speed = SPEED_100;
  1613. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1614. bp->req_duplex = DUPLEX_HALF;
  1615. }
  1616. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1617. bp->req_line_speed = SPEED_1000;
  1618. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1619. bp->req_line_speed = SPEED_2500;
  1620. }
  1621. }
  1622. static void
  1623. bnx2_set_default_link(struct bnx2 *bp)
  1624. {
  1625. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1626. bnx2_set_default_remote_link(bp);
  1627. return;
  1628. }
  1629. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1630. bp->req_line_speed = 0;
  1631. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1632. u32 reg;
  1633. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1634. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1635. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1636. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1637. bp->autoneg = 0;
  1638. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1639. bp->req_duplex = DUPLEX_FULL;
  1640. }
  1641. } else
  1642. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1643. }
  1644. static void
  1645. bnx2_send_heart_beat(struct bnx2 *bp)
  1646. {
  1647. u32 msg;
  1648. u32 addr;
  1649. spin_lock(&bp->indirect_lock);
  1650. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1651. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1652. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1653. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1654. spin_unlock(&bp->indirect_lock);
  1655. }
  1656. static void
  1657. bnx2_remote_phy_event(struct bnx2 *bp)
  1658. {
  1659. u32 msg;
  1660. u8 link_up = bp->link_up;
  1661. u8 old_port;
  1662. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1663. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1664. bnx2_send_heart_beat(bp);
  1665. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1666. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1667. bp->link_up = 0;
  1668. else {
  1669. u32 speed;
  1670. bp->link_up = 1;
  1671. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1672. bp->duplex = DUPLEX_FULL;
  1673. switch (speed) {
  1674. case BNX2_LINK_STATUS_10HALF:
  1675. bp->duplex = DUPLEX_HALF;
  1676. case BNX2_LINK_STATUS_10FULL:
  1677. bp->line_speed = SPEED_10;
  1678. break;
  1679. case BNX2_LINK_STATUS_100HALF:
  1680. bp->duplex = DUPLEX_HALF;
  1681. case BNX2_LINK_STATUS_100BASE_T4:
  1682. case BNX2_LINK_STATUS_100FULL:
  1683. bp->line_speed = SPEED_100;
  1684. break;
  1685. case BNX2_LINK_STATUS_1000HALF:
  1686. bp->duplex = DUPLEX_HALF;
  1687. case BNX2_LINK_STATUS_1000FULL:
  1688. bp->line_speed = SPEED_1000;
  1689. break;
  1690. case BNX2_LINK_STATUS_2500HALF:
  1691. bp->duplex = DUPLEX_HALF;
  1692. case BNX2_LINK_STATUS_2500FULL:
  1693. bp->line_speed = SPEED_2500;
  1694. break;
  1695. default:
  1696. bp->line_speed = 0;
  1697. break;
  1698. }
  1699. bp->flow_ctrl = 0;
  1700. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1701. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1702. if (bp->duplex == DUPLEX_FULL)
  1703. bp->flow_ctrl = bp->req_flow_ctrl;
  1704. } else {
  1705. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1706. bp->flow_ctrl |= FLOW_CTRL_TX;
  1707. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1708. bp->flow_ctrl |= FLOW_CTRL_RX;
  1709. }
  1710. old_port = bp->phy_port;
  1711. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1712. bp->phy_port = PORT_FIBRE;
  1713. else
  1714. bp->phy_port = PORT_TP;
  1715. if (old_port != bp->phy_port)
  1716. bnx2_set_default_link(bp);
  1717. }
  1718. if (bp->link_up != link_up)
  1719. bnx2_report_link(bp);
  1720. bnx2_set_mac_link(bp);
  1721. }
  1722. static int
  1723. bnx2_set_remote_link(struct bnx2 *bp)
  1724. {
  1725. u32 evt_code;
  1726. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1727. switch (evt_code) {
  1728. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1729. bnx2_remote_phy_event(bp);
  1730. break;
  1731. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1732. default:
  1733. bnx2_send_heart_beat(bp);
  1734. break;
  1735. }
  1736. return 0;
  1737. }
  1738. static int
  1739. bnx2_setup_copper_phy(struct bnx2 *bp)
  1740. __releases(&bp->phy_lock)
  1741. __acquires(&bp->phy_lock)
  1742. {
  1743. u32 bmcr;
  1744. u32 new_bmcr;
  1745. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1746. if (bp->autoneg & AUTONEG_SPEED) {
  1747. u32 adv_reg, adv1000_reg;
  1748. u32 new_adv_reg = 0;
  1749. u32 new_adv1000_reg = 0;
  1750. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1751. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1752. ADVERTISE_PAUSE_ASYM);
  1753. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1754. adv1000_reg &= PHY_ALL_1000_SPEED;
  1755. if (bp->advertising & ADVERTISED_10baseT_Half)
  1756. new_adv_reg |= ADVERTISE_10HALF;
  1757. if (bp->advertising & ADVERTISED_10baseT_Full)
  1758. new_adv_reg |= ADVERTISE_10FULL;
  1759. if (bp->advertising & ADVERTISED_100baseT_Half)
  1760. new_adv_reg |= ADVERTISE_100HALF;
  1761. if (bp->advertising & ADVERTISED_100baseT_Full)
  1762. new_adv_reg |= ADVERTISE_100FULL;
  1763. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1764. new_adv1000_reg |= ADVERTISE_1000FULL;
  1765. new_adv_reg |= ADVERTISE_CSMA;
  1766. new_adv_reg |= bnx2_phy_get_pause_adv(bp);
  1767. if ((adv1000_reg != new_adv1000_reg) ||
  1768. (adv_reg != new_adv_reg) ||
  1769. ((bmcr & BMCR_ANENABLE) == 0)) {
  1770. bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
  1771. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
  1772. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1773. BMCR_ANENABLE);
  1774. }
  1775. else if (bp->link_up) {
  1776. /* Flow ctrl may have changed from auto to forced */
  1777. /* or vice-versa. */
  1778. bnx2_resolve_flow_ctrl(bp);
  1779. bnx2_set_mac_link(bp);
  1780. }
  1781. return 0;
  1782. }
  1783. new_bmcr = 0;
  1784. if (bp->req_line_speed == SPEED_100) {
  1785. new_bmcr |= BMCR_SPEED100;
  1786. }
  1787. if (bp->req_duplex == DUPLEX_FULL) {
  1788. new_bmcr |= BMCR_FULLDPLX;
  1789. }
  1790. if (new_bmcr != bmcr) {
  1791. u32 bmsr;
  1792. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1793. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1794. if (bmsr & BMSR_LSTATUS) {
  1795. /* Force link down */
  1796. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1797. spin_unlock_bh(&bp->phy_lock);
  1798. msleep(50);
  1799. spin_lock_bh(&bp->phy_lock);
  1800. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1801. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1802. }
  1803. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1804. /* Normally, the new speed is setup after the link has
  1805. * gone down and up again. In some cases, link will not go
  1806. * down so we need to set up the new speed here.
  1807. */
  1808. if (bmsr & BMSR_LSTATUS) {
  1809. bp->line_speed = bp->req_line_speed;
  1810. bp->duplex = bp->req_duplex;
  1811. bnx2_resolve_flow_ctrl(bp);
  1812. bnx2_set_mac_link(bp);
  1813. }
  1814. } else {
  1815. bnx2_resolve_flow_ctrl(bp);
  1816. bnx2_set_mac_link(bp);
  1817. }
  1818. return 0;
  1819. }
  1820. static int
  1821. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1822. __releases(&bp->phy_lock)
  1823. __acquires(&bp->phy_lock)
  1824. {
  1825. if (bp->loopback == MAC_LOOPBACK)
  1826. return 0;
  1827. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1828. return (bnx2_setup_serdes_phy(bp, port));
  1829. }
  1830. else {
  1831. return (bnx2_setup_copper_phy(bp));
  1832. }
  1833. }
  1834. static int
  1835. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1836. {
  1837. u32 val;
  1838. bp->mii_bmcr = MII_BMCR + 0x10;
  1839. bp->mii_bmsr = MII_BMSR + 0x10;
  1840. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1841. bp->mii_adv = MII_ADVERTISE + 0x10;
  1842. bp->mii_lpa = MII_LPA + 0x10;
  1843. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1844. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1845. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1846. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1847. if (reset_phy)
  1848. bnx2_reset_phy(bp);
  1849. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1850. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1851. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1852. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1853. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1854. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1855. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1856. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1857. val |= BCM5708S_UP1_2G5;
  1858. else
  1859. val &= ~BCM5708S_UP1_2G5;
  1860. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1861. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1862. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1863. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1864. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1865. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1866. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1867. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1868. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1869. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1870. return 0;
  1871. }
  1872. static int
  1873. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1874. {
  1875. u32 val;
  1876. if (reset_phy)
  1877. bnx2_reset_phy(bp);
  1878. bp->mii_up1 = BCM5708S_UP1;
  1879. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1880. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1881. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1882. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1883. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1884. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1885. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1886. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1887. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1888. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1889. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1890. val |= BCM5708S_UP1_2G5;
  1891. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1892. }
  1893. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1894. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1895. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1896. /* increase tx signal amplitude */
  1897. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1898. BCM5708S_BLK_ADDR_TX_MISC);
  1899. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1900. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1901. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1902. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1903. }
  1904. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1905. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1906. if (val) {
  1907. u32 is_backplane;
  1908. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1909. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1910. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1911. BCM5708S_BLK_ADDR_TX_MISC);
  1912. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1913. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1914. BCM5708S_BLK_ADDR_DIG);
  1915. }
  1916. }
  1917. return 0;
  1918. }
  1919. static int
  1920. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1921. {
  1922. if (reset_phy)
  1923. bnx2_reset_phy(bp);
  1924. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1925. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1926. REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1927. if (bp->dev->mtu > 1500) {
  1928. u32 val;
  1929. /* Set extended packet length bit */
  1930. bnx2_write_phy(bp, 0x18, 0x7);
  1931. bnx2_read_phy(bp, 0x18, &val);
  1932. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1933. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1934. bnx2_read_phy(bp, 0x1c, &val);
  1935. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1936. }
  1937. else {
  1938. u32 val;
  1939. bnx2_write_phy(bp, 0x18, 0x7);
  1940. bnx2_read_phy(bp, 0x18, &val);
  1941. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1942. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1943. bnx2_read_phy(bp, 0x1c, &val);
  1944. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1945. }
  1946. return 0;
  1947. }
  1948. static int
  1949. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1950. {
  1951. u32 val;
  1952. if (reset_phy)
  1953. bnx2_reset_phy(bp);
  1954. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1955. bnx2_write_phy(bp, 0x18, 0x0c00);
  1956. bnx2_write_phy(bp, 0x17, 0x000a);
  1957. bnx2_write_phy(bp, 0x15, 0x310b);
  1958. bnx2_write_phy(bp, 0x17, 0x201f);
  1959. bnx2_write_phy(bp, 0x15, 0x9506);
  1960. bnx2_write_phy(bp, 0x17, 0x401f);
  1961. bnx2_write_phy(bp, 0x15, 0x14e2);
  1962. bnx2_write_phy(bp, 0x18, 0x0400);
  1963. }
  1964. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1965. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1966. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1967. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1968. val &= ~(1 << 8);
  1969. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1970. }
  1971. if (bp->dev->mtu > 1500) {
  1972. /* Set extended packet length bit */
  1973. bnx2_write_phy(bp, 0x18, 0x7);
  1974. bnx2_read_phy(bp, 0x18, &val);
  1975. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1976. bnx2_read_phy(bp, 0x10, &val);
  1977. bnx2_write_phy(bp, 0x10, val | 0x1);
  1978. }
  1979. else {
  1980. bnx2_write_phy(bp, 0x18, 0x7);
  1981. bnx2_read_phy(bp, 0x18, &val);
  1982. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1983. bnx2_read_phy(bp, 0x10, &val);
  1984. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1985. }
  1986. /* ethernet@wirespeed */
  1987. bnx2_write_phy(bp, 0x18, 0x7007);
  1988. bnx2_read_phy(bp, 0x18, &val);
  1989. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  1990. return 0;
  1991. }
  1992. static int
  1993. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  1994. __releases(&bp->phy_lock)
  1995. __acquires(&bp->phy_lock)
  1996. {
  1997. u32 val;
  1998. int rc = 0;
  1999. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  2000. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  2001. bp->mii_bmcr = MII_BMCR;
  2002. bp->mii_bmsr = MII_BMSR;
  2003. bp->mii_bmsr1 = MII_BMSR;
  2004. bp->mii_adv = MII_ADVERTISE;
  2005. bp->mii_lpa = MII_LPA;
  2006. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  2007. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2008. goto setup_phy;
  2009. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2010. bp->phy_id = val << 16;
  2011. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2012. bp->phy_id |= val & 0xffff;
  2013. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2014. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  2015. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2016. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  2017. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2018. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2019. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2020. }
  2021. else {
  2022. rc = bnx2_init_copper_phy(bp, reset_phy);
  2023. }
  2024. setup_phy:
  2025. if (!rc)
  2026. rc = bnx2_setup_phy(bp, bp->phy_port);
  2027. return rc;
  2028. }
  2029. static int
  2030. bnx2_set_mac_loopback(struct bnx2 *bp)
  2031. {
  2032. u32 mac_mode;
  2033. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2034. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2035. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2036. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2037. bp->link_up = 1;
  2038. return 0;
  2039. }
  2040. static int bnx2_test_link(struct bnx2 *);
  2041. static int
  2042. bnx2_set_phy_loopback(struct bnx2 *bp)
  2043. {
  2044. u32 mac_mode;
  2045. int rc, i;
  2046. spin_lock_bh(&bp->phy_lock);
  2047. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2048. BMCR_SPEED1000);
  2049. spin_unlock_bh(&bp->phy_lock);
  2050. if (rc)
  2051. return rc;
  2052. for (i = 0; i < 10; i++) {
  2053. if (bnx2_test_link(bp) == 0)
  2054. break;
  2055. msleep(100);
  2056. }
  2057. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2058. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2059. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2060. BNX2_EMAC_MODE_25G_MODE);
  2061. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2062. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2063. bp->link_up = 1;
  2064. return 0;
  2065. }
  2066. static int
  2067. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2068. {
  2069. int i;
  2070. u32 val;
  2071. bp->fw_wr_seq++;
  2072. msg_data |= bp->fw_wr_seq;
  2073. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2074. if (!ack)
  2075. return 0;
  2076. /* wait for an acknowledgement. */
  2077. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2078. msleep(10);
  2079. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2080. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2081. break;
  2082. }
  2083. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2084. return 0;
  2085. /* If we timed out, inform the firmware that this is the case. */
  2086. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2087. if (!silent)
  2088. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2089. msg_data &= ~BNX2_DRV_MSG_CODE;
  2090. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2091. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2092. return -EBUSY;
  2093. }
  2094. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2095. return -EIO;
  2096. return 0;
  2097. }
  2098. static int
  2099. bnx2_init_5709_context(struct bnx2 *bp)
  2100. {
  2101. int i, ret = 0;
  2102. u32 val;
  2103. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2104. val |= (BCM_PAGE_BITS - 8) << 16;
  2105. REG_WR(bp, BNX2_CTX_COMMAND, val);
  2106. for (i = 0; i < 10; i++) {
  2107. val = REG_RD(bp, BNX2_CTX_COMMAND);
  2108. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2109. break;
  2110. udelay(2);
  2111. }
  2112. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2113. return -EBUSY;
  2114. for (i = 0; i < bp->ctx_pages; i++) {
  2115. int j;
  2116. if (bp->ctx_blk[i])
  2117. memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
  2118. else
  2119. return -ENOMEM;
  2120. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2121. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2122. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2123. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2124. (u64) bp->ctx_blk_mapping[i] >> 32);
  2125. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2126. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2127. for (j = 0; j < 10; j++) {
  2128. val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2129. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2130. break;
  2131. udelay(5);
  2132. }
  2133. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2134. ret = -EBUSY;
  2135. break;
  2136. }
  2137. }
  2138. return ret;
  2139. }
  2140. static void
  2141. bnx2_init_context(struct bnx2 *bp)
  2142. {
  2143. u32 vcid;
  2144. vcid = 96;
  2145. while (vcid) {
  2146. u32 vcid_addr, pcid_addr, offset;
  2147. int i;
  2148. vcid--;
  2149. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2150. u32 new_vcid;
  2151. vcid_addr = GET_PCID_ADDR(vcid);
  2152. if (vcid & 0x8) {
  2153. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2154. }
  2155. else {
  2156. new_vcid = vcid;
  2157. }
  2158. pcid_addr = GET_PCID_ADDR(new_vcid);
  2159. }
  2160. else {
  2161. vcid_addr = GET_CID_ADDR(vcid);
  2162. pcid_addr = vcid_addr;
  2163. }
  2164. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2165. vcid_addr += (i << PHY_CTX_SHIFT);
  2166. pcid_addr += (i << PHY_CTX_SHIFT);
  2167. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2168. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2169. /* Zero out the context. */
  2170. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2171. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2172. }
  2173. }
  2174. }
  2175. static int
  2176. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2177. {
  2178. u16 *good_mbuf;
  2179. u32 good_mbuf_cnt;
  2180. u32 val;
  2181. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2182. if (good_mbuf == NULL) {
  2183. pr_err("Failed to allocate memory in %s\n", __func__);
  2184. return -ENOMEM;
  2185. }
  2186. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2187. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2188. good_mbuf_cnt = 0;
  2189. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2190. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2191. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2192. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2193. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2194. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2195. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2196. /* The addresses with Bit 9 set are bad memory blocks. */
  2197. if (!(val & (1 << 9))) {
  2198. good_mbuf[good_mbuf_cnt] = (u16) val;
  2199. good_mbuf_cnt++;
  2200. }
  2201. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2202. }
  2203. /* Free the good ones back to the mbuf pool thus discarding
  2204. * all the bad ones. */
  2205. while (good_mbuf_cnt) {
  2206. good_mbuf_cnt--;
  2207. val = good_mbuf[good_mbuf_cnt];
  2208. val = (val << 9) | val | 1;
  2209. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2210. }
  2211. kfree(good_mbuf);
  2212. return 0;
  2213. }
  2214. static void
  2215. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2216. {
  2217. u32 val;
  2218. val = (mac_addr[0] << 8) | mac_addr[1];
  2219. REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2220. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2221. (mac_addr[4] << 8) | mac_addr[5];
  2222. REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2223. }
  2224. static inline int
  2225. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2226. {
  2227. dma_addr_t mapping;
  2228. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2229. struct rx_bd *rxbd =
  2230. &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
  2231. struct page *page = alloc_page(GFP_ATOMIC);
  2232. if (!page)
  2233. return -ENOMEM;
  2234. mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
  2235. PCI_DMA_FROMDEVICE);
  2236. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2237. __free_page(page);
  2238. return -EIO;
  2239. }
  2240. rx_pg->page = page;
  2241. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2242. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2243. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2244. return 0;
  2245. }
  2246. static void
  2247. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2248. {
  2249. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2250. struct page *page = rx_pg->page;
  2251. if (!page)
  2252. return;
  2253. pci_unmap_page(bp->pdev, dma_unmap_addr(rx_pg, mapping), PAGE_SIZE,
  2254. PCI_DMA_FROMDEVICE);
  2255. __free_page(page);
  2256. rx_pg->page = NULL;
  2257. }
  2258. static inline int
  2259. bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2260. {
  2261. struct sk_buff *skb;
  2262. struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2263. dma_addr_t mapping;
  2264. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  2265. unsigned long align;
  2266. skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
  2267. if (skb == NULL) {
  2268. return -ENOMEM;
  2269. }
  2270. if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
  2271. skb_reserve(skb, BNX2_RX_ALIGN - align);
  2272. mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
  2273. PCI_DMA_FROMDEVICE);
  2274. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  2275. dev_kfree_skb(skb);
  2276. return -EIO;
  2277. }
  2278. rx_buf->skb = skb;
  2279. rx_buf->desc = (struct l2_fhdr *) skb->data;
  2280. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2281. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2282. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2283. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2284. return 0;
  2285. }
  2286. static int
  2287. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2288. {
  2289. struct status_block *sblk = bnapi->status_blk.msi;
  2290. u32 new_link_state, old_link_state;
  2291. int is_set = 1;
  2292. new_link_state = sblk->status_attn_bits & event;
  2293. old_link_state = sblk->status_attn_bits_ack & event;
  2294. if (new_link_state != old_link_state) {
  2295. if (new_link_state)
  2296. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2297. else
  2298. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2299. } else
  2300. is_set = 0;
  2301. return is_set;
  2302. }
  2303. static void
  2304. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2305. {
  2306. spin_lock(&bp->phy_lock);
  2307. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2308. bnx2_set_link(bp);
  2309. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2310. bnx2_set_remote_link(bp);
  2311. spin_unlock(&bp->phy_lock);
  2312. }
  2313. static inline u16
  2314. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2315. {
  2316. u16 cons;
  2317. /* Tell compiler that status block fields can change. */
  2318. barrier();
  2319. cons = *bnapi->hw_tx_cons_ptr;
  2320. barrier();
  2321. if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
  2322. cons++;
  2323. return cons;
  2324. }
  2325. static int
  2326. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2327. {
  2328. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2329. u16 hw_cons, sw_cons, sw_ring_cons;
  2330. int tx_pkt = 0, index;
  2331. struct netdev_queue *txq;
  2332. index = (bnapi - bp->bnx2_napi);
  2333. txq = netdev_get_tx_queue(bp->dev, index);
  2334. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2335. sw_cons = txr->tx_cons;
  2336. while (sw_cons != hw_cons) {
  2337. struct sw_tx_bd *tx_buf;
  2338. struct sk_buff *skb;
  2339. int i, last;
  2340. sw_ring_cons = TX_RING_IDX(sw_cons);
  2341. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2342. skb = tx_buf->skb;
  2343. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2344. prefetch(&skb->end);
  2345. /* partial BD completions possible with TSO packets */
  2346. if (tx_buf->is_gso) {
  2347. u16 last_idx, last_ring_idx;
  2348. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2349. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2350. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  2351. last_idx++;
  2352. }
  2353. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2354. break;
  2355. }
  2356. }
  2357. pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  2358. skb_headlen(skb), PCI_DMA_TODEVICE);
  2359. tx_buf->skb = NULL;
  2360. last = tx_buf->nr_frags;
  2361. for (i = 0; i < last; i++) {
  2362. sw_cons = NEXT_TX_BD(sw_cons);
  2363. pci_unmap_page(bp->pdev,
  2364. dma_unmap_addr(
  2365. &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
  2366. mapping),
  2367. skb_shinfo(skb)->frags[i].size,
  2368. PCI_DMA_TODEVICE);
  2369. }
  2370. sw_cons = NEXT_TX_BD(sw_cons);
  2371. dev_kfree_skb(skb);
  2372. tx_pkt++;
  2373. if (tx_pkt == budget)
  2374. break;
  2375. if (hw_cons == sw_cons)
  2376. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2377. }
  2378. txr->hw_tx_cons = hw_cons;
  2379. txr->tx_cons = sw_cons;
  2380. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2381. * before checking for netif_tx_queue_stopped(). Without the
  2382. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2383. * will miss it and cause the queue to be stopped forever.
  2384. */
  2385. smp_mb();
  2386. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2387. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2388. __netif_tx_lock(txq, smp_processor_id());
  2389. if ((netif_tx_queue_stopped(txq)) &&
  2390. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2391. netif_tx_wake_queue(txq);
  2392. __netif_tx_unlock(txq);
  2393. }
  2394. return tx_pkt;
  2395. }
  2396. static void
  2397. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2398. struct sk_buff *skb, int count)
  2399. {
  2400. struct sw_pg *cons_rx_pg, *prod_rx_pg;
  2401. struct rx_bd *cons_bd, *prod_bd;
  2402. int i;
  2403. u16 hw_prod, prod;
  2404. u16 cons = rxr->rx_pg_cons;
  2405. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2406. /* The caller was unable to allocate a new page to replace the
  2407. * last one in the frags array, so we need to recycle that page
  2408. * and then free the skb.
  2409. */
  2410. if (skb) {
  2411. struct page *page;
  2412. struct skb_shared_info *shinfo;
  2413. shinfo = skb_shinfo(skb);
  2414. shinfo->nr_frags--;
  2415. page = shinfo->frags[shinfo->nr_frags].page;
  2416. shinfo->frags[shinfo->nr_frags].page = NULL;
  2417. cons_rx_pg->page = page;
  2418. dev_kfree_skb(skb);
  2419. }
  2420. hw_prod = rxr->rx_pg_prod;
  2421. for (i = 0; i < count; i++) {
  2422. prod = RX_PG_RING_IDX(hw_prod);
  2423. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2424. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2425. cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2426. prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2427. if (prod != cons) {
  2428. prod_rx_pg->page = cons_rx_pg->page;
  2429. cons_rx_pg->page = NULL;
  2430. dma_unmap_addr_set(prod_rx_pg, mapping,
  2431. dma_unmap_addr(cons_rx_pg, mapping));
  2432. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2433. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2434. }
  2435. cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
  2436. hw_prod = NEXT_RX_BD(hw_prod);
  2437. }
  2438. rxr->rx_pg_prod = hw_prod;
  2439. rxr->rx_pg_cons = cons;
  2440. }
  2441. static inline void
  2442. bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2443. struct sk_buff *skb, u16 cons, u16 prod)
  2444. {
  2445. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  2446. struct rx_bd *cons_bd, *prod_bd;
  2447. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2448. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2449. pci_dma_sync_single_for_device(bp->pdev,
  2450. dma_unmap_addr(cons_rx_buf, mapping),
  2451. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2452. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2453. prod_rx_buf->skb = skb;
  2454. prod_rx_buf->desc = (struct l2_fhdr *) skb->data;
  2455. if (cons == prod)
  2456. return;
  2457. dma_unmap_addr_set(prod_rx_buf, mapping,
  2458. dma_unmap_addr(cons_rx_buf, mapping));
  2459. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2460. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2461. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2462. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2463. }
  2464. static int
  2465. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
  2466. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2467. u32 ring_idx)
  2468. {
  2469. int err;
  2470. u16 prod = ring_idx & 0xffff;
  2471. err = bnx2_alloc_rx_skb(bp, rxr, prod);
  2472. if (unlikely(err)) {
  2473. bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
  2474. if (hdr_len) {
  2475. unsigned int raw_len = len + 4;
  2476. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2477. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2478. }
  2479. return err;
  2480. }
  2481. skb_reserve(skb, BNX2_RX_OFFSET);
  2482. pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
  2483. PCI_DMA_FROMDEVICE);
  2484. if (hdr_len == 0) {
  2485. skb_put(skb, len);
  2486. return 0;
  2487. } else {
  2488. unsigned int i, frag_len, frag_size, pages;
  2489. struct sw_pg *rx_pg;
  2490. u16 pg_cons = rxr->rx_pg_cons;
  2491. u16 pg_prod = rxr->rx_pg_prod;
  2492. frag_size = len + 4 - hdr_len;
  2493. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2494. skb_put(skb, hdr_len);
  2495. for (i = 0; i < pages; i++) {
  2496. dma_addr_t mapping_old;
  2497. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2498. if (unlikely(frag_len <= 4)) {
  2499. unsigned int tail = 4 - frag_len;
  2500. rxr->rx_pg_cons = pg_cons;
  2501. rxr->rx_pg_prod = pg_prod;
  2502. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2503. pages - i);
  2504. skb->len -= tail;
  2505. if (i == 0) {
  2506. skb->tail -= tail;
  2507. } else {
  2508. skb_frag_t *frag =
  2509. &skb_shinfo(skb)->frags[i - 1];
  2510. frag->size -= tail;
  2511. skb->data_len -= tail;
  2512. skb->truesize -= tail;
  2513. }
  2514. return 0;
  2515. }
  2516. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2517. /* Don't unmap yet. If we're unable to allocate a new
  2518. * page, we need to recycle the page and the DMA addr.
  2519. */
  2520. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2521. if (i == pages - 1)
  2522. frag_len -= 4;
  2523. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2524. rx_pg->page = NULL;
  2525. err = bnx2_alloc_rx_page(bp, rxr,
  2526. RX_PG_RING_IDX(pg_prod));
  2527. if (unlikely(err)) {
  2528. rxr->rx_pg_cons = pg_cons;
  2529. rxr->rx_pg_prod = pg_prod;
  2530. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2531. pages - i);
  2532. return err;
  2533. }
  2534. pci_unmap_page(bp->pdev, mapping_old,
  2535. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2536. frag_size -= frag_len;
  2537. skb->data_len += frag_len;
  2538. skb->truesize += frag_len;
  2539. skb->len += frag_len;
  2540. pg_prod = NEXT_RX_BD(pg_prod);
  2541. pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
  2542. }
  2543. rxr->rx_pg_prod = pg_prod;
  2544. rxr->rx_pg_cons = pg_cons;
  2545. }
  2546. return 0;
  2547. }
  2548. static inline u16
  2549. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2550. {
  2551. u16 cons;
  2552. /* Tell compiler that status block fields can change. */
  2553. barrier();
  2554. cons = *bnapi->hw_rx_cons_ptr;
  2555. barrier();
  2556. if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
  2557. cons++;
  2558. return cons;
  2559. }
  2560. static int
  2561. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2562. {
  2563. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2564. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2565. struct l2_fhdr *rx_hdr;
  2566. int rx_pkt = 0, pg_ring_used = 0;
  2567. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2568. sw_cons = rxr->rx_cons;
  2569. sw_prod = rxr->rx_prod;
  2570. /* Memory barrier necessary as speculative reads of the rx
  2571. * buffer can be ahead of the index in the status block
  2572. */
  2573. rmb();
  2574. while (sw_cons != hw_cons) {
  2575. unsigned int len, hdr_len;
  2576. u32 status;
  2577. struct sw_bd *rx_buf, *next_rx_buf;
  2578. struct sk_buff *skb;
  2579. dma_addr_t dma_addr;
  2580. u16 vtag = 0;
  2581. int hw_vlan __maybe_unused = 0;
  2582. sw_ring_cons = RX_RING_IDX(sw_cons);
  2583. sw_ring_prod = RX_RING_IDX(sw_prod);
  2584. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2585. skb = rx_buf->skb;
  2586. prefetchw(skb);
  2587. next_rx_buf =
  2588. &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
  2589. prefetch(next_rx_buf->desc);
  2590. rx_buf->skb = NULL;
  2591. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2592. pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
  2593. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2594. PCI_DMA_FROMDEVICE);
  2595. rx_hdr = rx_buf->desc;
  2596. len = rx_hdr->l2_fhdr_pkt_len;
  2597. status = rx_hdr->l2_fhdr_status;
  2598. hdr_len = 0;
  2599. if (status & L2_FHDR_STATUS_SPLIT) {
  2600. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2601. pg_ring_used = 1;
  2602. } else if (len > bp->rx_jumbo_thresh) {
  2603. hdr_len = bp->rx_jumbo_thresh;
  2604. pg_ring_used = 1;
  2605. }
  2606. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2607. L2_FHDR_ERRORS_PHY_DECODE |
  2608. L2_FHDR_ERRORS_ALIGNMENT |
  2609. L2_FHDR_ERRORS_TOO_SHORT |
  2610. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2611. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2612. sw_ring_prod);
  2613. if (pg_ring_used) {
  2614. int pages;
  2615. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2616. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2617. }
  2618. goto next_rx;
  2619. }
  2620. len -= 4;
  2621. if (len <= bp->rx_copy_thresh) {
  2622. struct sk_buff *new_skb;
  2623. new_skb = netdev_alloc_skb(bp->dev, len + 6);
  2624. if (new_skb == NULL) {
  2625. bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
  2626. sw_ring_prod);
  2627. goto next_rx;
  2628. }
  2629. /* aligned copy */
  2630. skb_copy_from_linear_data_offset(skb,
  2631. BNX2_RX_OFFSET - 6,
  2632. new_skb->data, len + 6);
  2633. skb_reserve(new_skb, 6);
  2634. skb_put(new_skb, len);
  2635. bnx2_reuse_rx_skb(bp, rxr, skb,
  2636. sw_ring_cons, sw_ring_prod);
  2637. skb = new_skb;
  2638. } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
  2639. dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
  2640. goto next_rx;
  2641. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2642. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) {
  2643. vtag = rx_hdr->l2_fhdr_vlan_tag;
  2644. #ifdef BCM_VLAN
  2645. if (bp->vlgrp)
  2646. hw_vlan = 1;
  2647. else
  2648. #endif
  2649. {
  2650. struct vlan_ethhdr *ve = (struct vlan_ethhdr *)
  2651. __skb_push(skb, 4);
  2652. memmove(ve, skb->data + 4, ETH_ALEN * 2);
  2653. ve->h_vlan_proto = htons(ETH_P_8021Q);
  2654. ve->h_vlan_TCI = htons(vtag);
  2655. len += 4;
  2656. }
  2657. }
  2658. skb->protocol = eth_type_trans(skb, bp->dev);
  2659. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  2660. (ntohs(skb->protocol) != 0x8100)) {
  2661. dev_kfree_skb(skb);
  2662. goto next_rx;
  2663. }
  2664. skb->ip_summed = CHECKSUM_NONE;
  2665. if (bp->rx_csum &&
  2666. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2667. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2668. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2669. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2670. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2671. }
  2672. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2673. #ifdef BCM_VLAN
  2674. if (hw_vlan)
  2675. vlan_gro_receive(&bnapi->napi, bp->vlgrp, vtag, skb);
  2676. else
  2677. #endif
  2678. napi_gro_receive(&bnapi->napi, skb);
  2679. rx_pkt++;
  2680. next_rx:
  2681. sw_cons = NEXT_RX_BD(sw_cons);
  2682. sw_prod = NEXT_RX_BD(sw_prod);
  2683. if ((rx_pkt == budget))
  2684. break;
  2685. /* Refresh hw_cons to see if there is new work */
  2686. if (sw_cons == hw_cons) {
  2687. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2688. rmb();
  2689. }
  2690. }
  2691. rxr->rx_cons = sw_cons;
  2692. rxr->rx_prod = sw_prod;
  2693. if (pg_ring_used)
  2694. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2695. REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2696. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2697. mmiowb();
  2698. return rx_pkt;
  2699. }
  2700. /* MSI ISR - The only difference between this and the INTx ISR
  2701. * is that the MSI interrupt is always serviced.
  2702. */
  2703. static irqreturn_t
  2704. bnx2_msi(int irq, void *dev_instance)
  2705. {
  2706. struct bnx2_napi *bnapi = dev_instance;
  2707. struct bnx2 *bp = bnapi->bp;
  2708. prefetch(bnapi->status_blk.msi);
  2709. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2710. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2711. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2712. /* Return here if interrupt is disabled. */
  2713. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2714. return IRQ_HANDLED;
  2715. napi_schedule(&bnapi->napi);
  2716. return IRQ_HANDLED;
  2717. }
  2718. static irqreturn_t
  2719. bnx2_msi_1shot(int irq, void *dev_instance)
  2720. {
  2721. struct bnx2_napi *bnapi = dev_instance;
  2722. struct bnx2 *bp = bnapi->bp;
  2723. prefetch(bnapi->status_blk.msi);
  2724. /* Return here if interrupt is disabled. */
  2725. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2726. return IRQ_HANDLED;
  2727. napi_schedule(&bnapi->napi);
  2728. return IRQ_HANDLED;
  2729. }
  2730. static irqreturn_t
  2731. bnx2_interrupt(int irq, void *dev_instance)
  2732. {
  2733. struct bnx2_napi *bnapi = dev_instance;
  2734. struct bnx2 *bp = bnapi->bp;
  2735. struct status_block *sblk = bnapi->status_blk.msi;
  2736. /* When using INTx, it is possible for the interrupt to arrive
  2737. * at the CPU before the status block posted prior to the
  2738. * interrupt. Reading a register will flush the status block.
  2739. * When using MSI, the MSI message will always complete after
  2740. * the status block write.
  2741. */
  2742. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2743. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2744. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2745. return IRQ_NONE;
  2746. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2747. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2748. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2749. /* Read back to deassert IRQ immediately to avoid too many
  2750. * spurious interrupts.
  2751. */
  2752. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2753. /* Return here if interrupt is shared and is disabled. */
  2754. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2755. return IRQ_HANDLED;
  2756. if (napi_schedule_prep(&bnapi->napi)) {
  2757. bnapi->last_status_idx = sblk->status_idx;
  2758. __napi_schedule(&bnapi->napi);
  2759. }
  2760. return IRQ_HANDLED;
  2761. }
  2762. static inline int
  2763. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2764. {
  2765. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2766. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2767. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2768. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2769. return 1;
  2770. return 0;
  2771. }
  2772. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2773. STATUS_ATTN_BITS_TIMER_ABORT)
  2774. static inline int
  2775. bnx2_has_work(struct bnx2_napi *bnapi)
  2776. {
  2777. struct status_block *sblk = bnapi->status_blk.msi;
  2778. if (bnx2_has_fast_work(bnapi))
  2779. return 1;
  2780. #ifdef BCM_CNIC
  2781. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2782. return 1;
  2783. #endif
  2784. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2785. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2786. return 1;
  2787. return 0;
  2788. }
  2789. static void
  2790. bnx2_chk_missed_msi(struct bnx2 *bp)
  2791. {
  2792. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2793. u32 msi_ctrl;
  2794. if (bnx2_has_work(bnapi)) {
  2795. msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2796. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2797. return;
  2798. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2799. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2800. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2801. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2802. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2803. }
  2804. }
  2805. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2806. }
  2807. #ifdef BCM_CNIC
  2808. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2809. {
  2810. struct cnic_ops *c_ops;
  2811. if (!bnapi->cnic_present)
  2812. return;
  2813. rcu_read_lock();
  2814. c_ops = rcu_dereference(bp->cnic_ops);
  2815. if (c_ops)
  2816. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2817. bnapi->status_blk.msi);
  2818. rcu_read_unlock();
  2819. }
  2820. #endif
  2821. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2822. {
  2823. struct status_block *sblk = bnapi->status_blk.msi;
  2824. u32 status_attn_bits = sblk->status_attn_bits;
  2825. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2826. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2827. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2828. bnx2_phy_int(bp, bnapi);
  2829. /* This is needed to take care of transient status
  2830. * during link changes.
  2831. */
  2832. REG_WR(bp, BNX2_HC_COMMAND,
  2833. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2834. REG_RD(bp, BNX2_HC_COMMAND);
  2835. }
  2836. }
  2837. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2838. int work_done, int budget)
  2839. {
  2840. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2841. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2842. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2843. bnx2_tx_int(bp, bnapi, 0);
  2844. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2845. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2846. return work_done;
  2847. }
  2848. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2849. {
  2850. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2851. struct bnx2 *bp = bnapi->bp;
  2852. int work_done = 0;
  2853. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2854. while (1) {
  2855. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2856. if (unlikely(work_done >= budget))
  2857. break;
  2858. bnapi->last_status_idx = sblk->status_idx;
  2859. /* status idx must be read before checking for more work. */
  2860. rmb();
  2861. if (likely(!bnx2_has_fast_work(bnapi))) {
  2862. napi_complete(napi);
  2863. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2864. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2865. bnapi->last_status_idx);
  2866. break;
  2867. }
  2868. }
  2869. return work_done;
  2870. }
  2871. static int bnx2_poll(struct napi_struct *napi, int budget)
  2872. {
  2873. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2874. struct bnx2 *bp = bnapi->bp;
  2875. int work_done = 0;
  2876. struct status_block *sblk = bnapi->status_blk.msi;
  2877. while (1) {
  2878. bnx2_poll_link(bp, bnapi);
  2879. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2880. #ifdef BCM_CNIC
  2881. bnx2_poll_cnic(bp, bnapi);
  2882. #endif
  2883. /* bnapi->last_status_idx is used below to tell the hw how
  2884. * much work has been processed, so we must read it before
  2885. * checking for more work.
  2886. */
  2887. bnapi->last_status_idx = sblk->status_idx;
  2888. if (unlikely(work_done >= budget))
  2889. break;
  2890. rmb();
  2891. if (likely(!bnx2_has_work(bnapi))) {
  2892. napi_complete(napi);
  2893. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2894. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2895. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2896. bnapi->last_status_idx);
  2897. break;
  2898. }
  2899. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2900. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2901. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2902. bnapi->last_status_idx);
  2903. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2904. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2905. bnapi->last_status_idx);
  2906. break;
  2907. }
  2908. }
  2909. return work_done;
  2910. }
  2911. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2912. * from set_multicast.
  2913. */
  2914. static void
  2915. bnx2_set_rx_mode(struct net_device *dev)
  2916. {
  2917. struct bnx2 *bp = netdev_priv(dev);
  2918. u32 rx_mode, sort_mode;
  2919. struct netdev_hw_addr *ha;
  2920. int i;
  2921. if (!netif_running(dev))
  2922. return;
  2923. spin_lock_bh(&bp->phy_lock);
  2924. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2925. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2926. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2927. #ifdef BCM_VLAN
  2928. if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2929. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2930. #else
  2931. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  2932. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2933. #endif
  2934. if (dev->flags & IFF_PROMISC) {
  2935. /* Promiscuous mode. */
  2936. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2937. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2938. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2939. }
  2940. else if (dev->flags & IFF_ALLMULTI) {
  2941. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2942. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2943. 0xffffffff);
  2944. }
  2945. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  2946. }
  2947. else {
  2948. /* Accept one or more multicast(s). */
  2949. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  2950. u32 regidx;
  2951. u32 bit;
  2952. u32 crc;
  2953. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  2954. netdev_for_each_mc_addr(ha, dev) {
  2955. crc = ether_crc_le(ETH_ALEN, ha->addr);
  2956. bit = crc & 0xff;
  2957. regidx = (bit & 0xe0) >> 5;
  2958. bit &= 0x1f;
  2959. mc_filter[regidx] |= (1 << bit);
  2960. }
  2961. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2962. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2963. mc_filter[i]);
  2964. }
  2965. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  2966. }
  2967. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  2968. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2969. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2970. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2971. } else if (!(dev->flags & IFF_PROMISC)) {
  2972. /* Add all entries into to the match filter list */
  2973. i = 0;
  2974. netdev_for_each_uc_addr(ha, dev) {
  2975. bnx2_set_mac_addr(bp, ha->addr,
  2976. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  2977. sort_mode |= (1 <<
  2978. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  2979. i++;
  2980. }
  2981. }
  2982. if (rx_mode != bp->rx_mode) {
  2983. bp->rx_mode = rx_mode;
  2984. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  2985. }
  2986. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  2987. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  2988. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  2989. spin_unlock_bh(&bp->phy_lock);
  2990. }
  2991. static int __devinit
  2992. check_fw_section(const struct firmware *fw,
  2993. const struct bnx2_fw_file_section *section,
  2994. u32 alignment, bool non_empty)
  2995. {
  2996. u32 offset = be32_to_cpu(section->offset);
  2997. u32 len = be32_to_cpu(section->len);
  2998. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  2999. return -EINVAL;
  3000. if ((non_empty && len == 0) || len > fw->size - offset ||
  3001. len & (alignment - 1))
  3002. return -EINVAL;
  3003. return 0;
  3004. }
  3005. static int __devinit
  3006. check_mips_fw_entry(const struct firmware *fw,
  3007. const struct bnx2_mips_fw_file_entry *entry)
  3008. {
  3009. if (check_fw_section(fw, &entry->text, 4, true) ||
  3010. check_fw_section(fw, &entry->data, 4, false) ||
  3011. check_fw_section(fw, &entry->rodata, 4, false))
  3012. return -EINVAL;
  3013. return 0;
  3014. }
  3015. static int __devinit
  3016. bnx2_request_firmware(struct bnx2 *bp)
  3017. {
  3018. const char *mips_fw_file, *rv2p_fw_file;
  3019. const struct bnx2_mips_fw_file *mips_fw;
  3020. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3021. int rc;
  3022. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3023. mips_fw_file = FW_MIPS_FILE_09;
  3024. if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
  3025. (CHIP_ID(bp) == CHIP_ID_5709_A1))
  3026. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3027. else
  3028. rv2p_fw_file = FW_RV2P_FILE_09;
  3029. } else {
  3030. mips_fw_file = FW_MIPS_FILE_06;
  3031. rv2p_fw_file = FW_RV2P_FILE_06;
  3032. }
  3033. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3034. if (rc) {
  3035. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3036. return rc;
  3037. }
  3038. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3039. if (rc) {
  3040. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3041. return rc;
  3042. }
  3043. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3044. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3045. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3046. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3047. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3048. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3049. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3050. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3051. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3052. return -EINVAL;
  3053. }
  3054. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3055. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3056. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3057. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3058. return -EINVAL;
  3059. }
  3060. return 0;
  3061. }
  3062. static u32
  3063. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3064. {
  3065. switch (idx) {
  3066. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3067. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3068. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3069. break;
  3070. }
  3071. return rv2p_code;
  3072. }
  3073. static int
  3074. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3075. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3076. {
  3077. u32 rv2p_code_len, file_offset;
  3078. __be32 *rv2p_code;
  3079. int i;
  3080. u32 val, cmd, addr;
  3081. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3082. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3083. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3084. if (rv2p_proc == RV2P_PROC1) {
  3085. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3086. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3087. } else {
  3088. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3089. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3090. }
  3091. for (i = 0; i < rv2p_code_len; i += 8) {
  3092. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3093. rv2p_code++;
  3094. REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3095. rv2p_code++;
  3096. val = (i / 8) | cmd;
  3097. REG_WR(bp, addr, val);
  3098. }
  3099. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3100. for (i = 0; i < 8; i++) {
  3101. u32 loc, code;
  3102. loc = be32_to_cpu(fw_entry->fixup[i]);
  3103. if (loc && ((loc * 4) < rv2p_code_len)) {
  3104. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3105. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3106. code = be32_to_cpu(*(rv2p_code + loc));
  3107. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3108. REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3109. val = (loc / 2) | cmd;
  3110. REG_WR(bp, addr, val);
  3111. }
  3112. }
  3113. /* Reset the processor, un-stall is done later. */
  3114. if (rv2p_proc == RV2P_PROC1) {
  3115. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3116. }
  3117. else {
  3118. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3119. }
  3120. return 0;
  3121. }
  3122. static int
  3123. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3124. const struct bnx2_mips_fw_file_entry *fw_entry)
  3125. {
  3126. u32 addr, len, file_offset;
  3127. __be32 *data;
  3128. u32 offset;
  3129. u32 val;
  3130. /* Halt the CPU. */
  3131. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3132. val |= cpu_reg->mode_value_halt;
  3133. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3134. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3135. /* Load the Text area. */
  3136. addr = be32_to_cpu(fw_entry->text.addr);
  3137. len = be32_to_cpu(fw_entry->text.len);
  3138. file_offset = be32_to_cpu(fw_entry->text.offset);
  3139. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3140. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3141. if (len) {
  3142. int j;
  3143. for (j = 0; j < (len / 4); j++, offset += 4)
  3144. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3145. }
  3146. /* Load the Data area. */
  3147. addr = be32_to_cpu(fw_entry->data.addr);
  3148. len = be32_to_cpu(fw_entry->data.len);
  3149. file_offset = be32_to_cpu(fw_entry->data.offset);
  3150. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3151. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3152. if (len) {
  3153. int j;
  3154. for (j = 0; j < (len / 4); j++, offset += 4)
  3155. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3156. }
  3157. /* Load the Read-Only area. */
  3158. addr = be32_to_cpu(fw_entry->rodata.addr);
  3159. len = be32_to_cpu(fw_entry->rodata.len);
  3160. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3161. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3162. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3163. if (len) {
  3164. int j;
  3165. for (j = 0; j < (len / 4); j++, offset += 4)
  3166. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3167. }
  3168. /* Clear the pre-fetch instruction. */
  3169. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3170. val = be32_to_cpu(fw_entry->start_addr);
  3171. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3172. /* Start the CPU. */
  3173. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3174. val &= ~cpu_reg->mode_value_halt;
  3175. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3176. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3177. return 0;
  3178. }
  3179. static int
  3180. bnx2_init_cpus(struct bnx2 *bp)
  3181. {
  3182. const struct bnx2_mips_fw_file *mips_fw =
  3183. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3184. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3185. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3186. int rc;
  3187. /* Initialize the RV2P processor. */
  3188. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3189. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3190. /* Initialize the RX Processor. */
  3191. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3192. if (rc)
  3193. goto init_cpu_err;
  3194. /* Initialize the TX Processor. */
  3195. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3196. if (rc)
  3197. goto init_cpu_err;
  3198. /* Initialize the TX Patch-up Processor. */
  3199. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3200. if (rc)
  3201. goto init_cpu_err;
  3202. /* Initialize the Completion Processor. */
  3203. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3204. if (rc)
  3205. goto init_cpu_err;
  3206. /* Initialize the Command Processor. */
  3207. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3208. init_cpu_err:
  3209. return rc;
  3210. }
  3211. static int
  3212. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3213. {
  3214. u16 pmcsr;
  3215. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  3216. switch (state) {
  3217. case PCI_D0: {
  3218. u32 val;
  3219. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3220. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  3221. PCI_PM_CTRL_PME_STATUS);
  3222. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  3223. /* delay required during transition out of D3hot */
  3224. msleep(20);
  3225. val = REG_RD(bp, BNX2_EMAC_MODE);
  3226. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3227. val &= ~BNX2_EMAC_MODE_MPKT;
  3228. REG_WR(bp, BNX2_EMAC_MODE, val);
  3229. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3230. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3231. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3232. break;
  3233. }
  3234. case PCI_D3hot: {
  3235. int i;
  3236. u32 val, wol_msg;
  3237. if (bp->wol) {
  3238. u32 advertising;
  3239. u8 autoneg;
  3240. autoneg = bp->autoneg;
  3241. advertising = bp->advertising;
  3242. if (bp->phy_port == PORT_TP) {
  3243. bp->autoneg = AUTONEG_SPEED;
  3244. bp->advertising = ADVERTISED_10baseT_Half |
  3245. ADVERTISED_10baseT_Full |
  3246. ADVERTISED_100baseT_Half |
  3247. ADVERTISED_100baseT_Full |
  3248. ADVERTISED_Autoneg;
  3249. }
  3250. spin_lock_bh(&bp->phy_lock);
  3251. bnx2_setup_phy(bp, bp->phy_port);
  3252. spin_unlock_bh(&bp->phy_lock);
  3253. bp->autoneg = autoneg;
  3254. bp->advertising = advertising;
  3255. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3256. val = REG_RD(bp, BNX2_EMAC_MODE);
  3257. /* Enable port mode. */
  3258. val &= ~BNX2_EMAC_MODE_PORT;
  3259. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3260. BNX2_EMAC_MODE_ACPI_RCVD |
  3261. BNX2_EMAC_MODE_MPKT;
  3262. if (bp->phy_port == PORT_TP)
  3263. val |= BNX2_EMAC_MODE_PORT_MII;
  3264. else {
  3265. val |= BNX2_EMAC_MODE_PORT_GMII;
  3266. if (bp->line_speed == SPEED_2500)
  3267. val |= BNX2_EMAC_MODE_25G_MODE;
  3268. }
  3269. REG_WR(bp, BNX2_EMAC_MODE, val);
  3270. /* receive all multicast */
  3271. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3272. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3273. 0xffffffff);
  3274. }
  3275. REG_WR(bp, BNX2_EMAC_RX_MODE,
  3276. BNX2_EMAC_RX_MODE_SORT_MODE);
  3277. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  3278. BNX2_RPM_SORT_USER0_MC_EN;
  3279. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3280. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  3281. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  3282. BNX2_RPM_SORT_USER0_ENA);
  3283. /* Need to enable EMAC and RPM for WOL. */
  3284. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3285. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3286. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3287. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3288. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3289. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3290. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3291. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3292. }
  3293. else {
  3294. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3295. }
  3296. if (!(bp->flags & BNX2_FLAG_NO_WOL))
  3297. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
  3298. 1, 0);
  3299. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  3300. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3301. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  3302. if (bp->wol)
  3303. pmcsr |= 3;
  3304. }
  3305. else {
  3306. pmcsr |= 3;
  3307. }
  3308. if (bp->wol) {
  3309. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  3310. }
  3311. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3312. pmcsr);
  3313. /* No more memory access after this point until
  3314. * device is brought back to D0.
  3315. */
  3316. udelay(50);
  3317. break;
  3318. }
  3319. default:
  3320. return -EINVAL;
  3321. }
  3322. return 0;
  3323. }
  3324. static int
  3325. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3326. {
  3327. u32 val;
  3328. int j;
  3329. /* Request access to the flash interface. */
  3330. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3331. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3332. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3333. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3334. break;
  3335. udelay(5);
  3336. }
  3337. if (j >= NVRAM_TIMEOUT_COUNT)
  3338. return -EBUSY;
  3339. return 0;
  3340. }
  3341. static int
  3342. bnx2_release_nvram_lock(struct bnx2 *bp)
  3343. {
  3344. int j;
  3345. u32 val;
  3346. /* Relinquish nvram interface. */
  3347. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3348. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3349. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3350. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3351. break;
  3352. udelay(5);
  3353. }
  3354. if (j >= NVRAM_TIMEOUT_COUNT)
  3355. return -EBUSY;
  3356. return 0;
  3357. }
  3358. static int
  3359. bnx2_enable_nvram_write(struct bnx2 *bp)
  3360. {
  3361. u32 val;
  3362. val = REG_RD(bp, BNX2_MISC_CFG);
  3363. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3364. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3365. int j;
  3366. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3367. REG_WR(bp, BNX2_NVM_COMMAND,
  3368. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3369. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3370. udelay(5);
  3371. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3372. if (val & BNX2_NVM_COMMAND_DONE)
  3373. break;
  3374. }
  3375. if (j >= NVRAM_TIMEOUT_COUNT)
  3376. return -EBUSY;
  3377. }
  3378. return 0;
  3379. }
  3380. static void
  3381. bnx2_disable_nvram_write(struct bnx2 *bp)
  3382. {
  3383. u32 val;
  3384. val = REG_RD(bp, BNX2_MISC_CFG);
  3385. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3386. }
  3387. static void
  3388. bnx2_enable_nvram_access(struct bnx2 *bp)
  3389. {
  3390. u32 val;
  3391. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3392. /* Enable both bits, even on read. */
  3393. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3394. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3395. }
  3396. static void
  3397. bnx2_disable_nvram_access(struct bnx2 *bp)
  3398. {
  3399. u32 val;
  3400. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3401. /* Disable both bits, even after read. */
  3402. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3403. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3404. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3405. }
  3406. static int
  3407. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3408. {
  3409. u32 cmd;
  3410. int j;
  3411. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3412. /* Buffered flash, no erase needed */
  3413. return 0;
  3414. /* Build an erase command */
  3415. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3416. BNX2_NVM_COMMAND_DOIT;
  3417. /* Need to clear DONE bit separately. */
  3418. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3419. /* Address of the NVRAM to read from. */
  3420. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3421. /* Issue an erase command. */
  3422. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3423. /* Wait for completion. */
  3424. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3425. u32 val;
  3426. udelay(5);
  3427. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3428. if (val & BNX2_NVM_COMMAND_DONE)
  3429. break;
  3430. }
  3431. if (j >= NVRAM_TIMEOUT_COUNT)
  3432. return -EBUSY;
  3433. return 0;
  3434. }
  3435. static int
  3436. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3437. {
  3438. u32 cmd;
  3439. int j;
  3440. /* Build the command word. */
  3441. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3442. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3443. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3444. offset = ((offset / bp->flash_info->page_size) <<
  3445. bp->flash_info->page_bits) +
  3446. (offset % bp->flash_info->page_size);
  3447. }
  3448. /* Need to clear DONE bit separately. */
  3449. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3450. /* Address of the NVRAM to read from. */
  3451. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3452. /* Issue a read command. */
  3453. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3454. /* Wait for completion. */
  3455. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3456. u32 val;
  3457. udelay(5);
  3458. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3459. if (val & BNX2_NVM_COMMAND_DONE) {
  3460. __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
  3461. memcpy(ret_val, &v, 4);
  3462. break;
  3463. }
  3464. }
  3465. if (j >= NVRAM_TIMEOUT_COUNT)
  3466. return -EBUSY;
  3467. return 0;
  3468. }
  3469. static int
  3470. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3471. {
  3472. u32 cmd;
  3473. __be32 val32;
  3474. int j;
  3475. /* Build the command word. */
  3476. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3477. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3478. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3479. offset = ((offset / bp->flash_info->page_size) <<
  3480. bp->flash_info->page_bits) +
  3481. (offset % bp->flash_info->page_size);
  3482. }
  3483. /* Need to clear DONE bit separately. */
  3484. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3485. memcpy(&val32, val, 4);
  3486. /* Write the data. */
  3487. REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3488. /* Address of the NVRAM to write to. */
  3489. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3490. /* Issue the write command. */
  3491. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3492. /* Wait for completion. */
  3493. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3494. udelay(5);
  3495. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3496. break;
  3497. }
  3498. if (j >= NVRAM_TIMEOUT_COUNT)
  3499. return -EBUSY;
  3500. return 0;
  3501. }
  3502. static int
  3503. bnx2_init_nvram(struct bnx2 *bp)
  3504. {
  3505. u32 val;
  3506. int j, entry_count, rc = 0;
  3507. const struct flash_spec *flash;
  3508. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3509. bp->flash_info = &flash_5709;
  3510. goto get_flash_size;
  3511. }
  3512. /* Determine the selected interface. */
  3513. val = REG_RD(bp, BNX2_NVM_CFG1);
  3514. entry_count = ARRAY_SIZE(flash_table);
  3515. if (val & 0x40000000) {
  3516. /* Flash interface has been reconfigured */
  3517. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3518. j++, flash++) {
  3519. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3520. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3521. bp->flash_info = flash;
  3522. break;
  3523. }
  3524. }
  3525. }
  3526. else {
  3527. u32 mask;
  3528. /* Not yet been reconfigured */
  3529. if (val & (1 << 23))
  3530. mask = FLASH_BACKUP_STRAP_MASK;
  3531. else
  3532. mask = FLASH_STRAP_MASK;
  3533. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3534. j++, flash++) {
  3535. if ((val & mask) == (flash->strapping & mask)) {
  3536. bp->flash_info = flash;
  3537. /* Request access to the flash interface. */
  3538. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3539. return rc;
  3540. /* Enable access to flash interface */
  3541. bnx2_enable_nvram_access(bp);
  3542. /* Reconfigure the flash interface */
  3543. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3544. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3545. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3546. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3547. /* Disable access to flash interface */
  3548. bnx2_disable_nvram_access(bp);
  3549. bnx2_release_nvram_lock(bp);
  3550. break;
  3551. }
  3552. }
  3553. } /* if (val & 0x40000000) */
  3554. if (j == entry_count) {
  3555. bp->flash_info = NULL;
  3556. pr_alert("Unknown flash/EEPROM type\n");
  3557. return -ENODEV;
  3558. }
  3559. get_flash_size:
  3560. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3561. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3562. if (val)
  3563. bp->flash_size = val;
  3564. else
  3565. bp->flash_size = bp->flash_info->total_size;
  3566. return rc;
  3567. }
  3568. static int
  3569. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3570. int buf_size)
  3571. {
  3572. int rc = 0;
  3573. u32 cmd_flags, offset32, len32, extra;
  3574. if (buf_size == 0)
  3575. return 0;
  3576. /* Request access to the flash interface. */
  3577. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3578. return rc;
  3579. /* Enable access to flash interface */
  3580. bnx2_enable_nvram_access(bp);
  3581. len32 = buf_size;
  3582. offset32 = offset;
  3583. extra = 0;
  3584. cmd_flags = 0;
  3585. if (offset32 & 3) {
  3586. u8 buf[4];
  3587. u32 pre_len;
  3588. offset32 &= ~3;
  3589. pre_len = 4 - (offset & 3);
  3590. if (pre_len >= len32) {
  3591. pre_len = len32;
  3592. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3593. BNX2_NVM_COMMAND_LAST;
  3594. }
  3595. else {
  3596. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3597. }
  3598. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3599. if (rc)
  3600. return rc;
  3601. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3602. offset32 += 4;
  3603. ret_buf += pre_len;
  3604. len32 -= pre_len;
  3605. }
  3606. if (len32 & 3) {
  3607. extra = 4 - (len32 & 3);
  3608. len32 = (len32 + 4) & ~3;
  3609. }
  3610. if (len32 == 4) {
  3611. u8 buf[4];
  3612. if (cmd_flags)
  3613. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3614. else
  3615. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3616. BNX2_NVM_COMMAND_LAST;
  3617. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3618. memcpy(ret_buf, buf, 4 - extra);
  3619. }
  3620. else if (len32 > 0) {
  3621. u8 buf[4];
  3622. /* Read the first word. */
  3623. if (cmd_flags)
  3624. cmd_flags = 0;
  3625. else
  3626. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3627. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3628. /* Advance to the next dword. */
  3629. offset32 += 4;
  3630. ret_buf += 4;
  3631. len32 -= 4;
  3632. while (len32 > 4 && rc == 0) {
  3633. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3634. /* Advance to the next dword. */
  3635. offset32 += 4;
  3636. ret_buf += 4;
  3637. len32 -= 4;
  3638. }
  3639. if (rc)
  3640. return rc;
  3641. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3642. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3643. memcpy(ret_buf, buf, 4 - extra);
  3644. }
  3645. /* Disable access to flash interface */
  3646. bnx2_disable_nvram_access(bp);
  3647. bnx2_release_nvram_lock(bp);
  3648. return rc;
  3649. }
  3650. static int
  3651. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3652. int buf_size)
  3653. {
  3654. u32 written, offset32, len32;
  3655. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3656. int rc = 0;
  3657. int align_start, align_end;
  3658. buf = data_buf;
  3659. offset32 = offset;
  3660. len32 = buf_size;
  3661. align_start = align_end = 0;
  3662. if ((align_start = (offset32 & 3))) {
  3663. offset32 &= ~3;
  3664. len32 += align_start;
  3665. if (len32 < 4)
  3666. len32 = 4;
  3667. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3668. return rc;
  3669. }
  3670. if (len32 & 3) {
  3671. align_end = 4 - (len32 & 3);
  3672. len32 += align_end;
  3673. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3674. return rc;
  3675. }
  3676. if (align_start || align_end) {
  3677. align_buf = kmalloc(len32, GFP_KERNEL);
  3678. if (align_buf == NULL)
  3679. return -ENOMEM;
  3680. if (align_start) {
  3681. memcpy(align_buf, start, 4);
  3682. }
  3683. if (align_end) {
  3684. memcpy(align_buf + len32 - 4, end, 4);
  3685. }
  3686. memcpy(align_buf + align_start, data_buf, buf_size);
  3687. buf = align_buf;
  3688. }
  3689. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3690. flash_buffer = kmalloc(264, GFP_KERNEL);
  3691. if (flash_buffer == NULL) {
  3692. rc = -ENOMEM;
  3693. goto nvram_write_end;
  3694. }
  3695. }
  3696. written = 0;
  3697. while ((written < len32) && (rc == 0)) {
  3698. u32 page_start, page_end, data_start, data_end;
  3699. u32 addr, cmd_flags;
  3700. int i;
  3701. /* Find the page_start addr */
  3702. page_start = offset32 + written;
  3703. page_start -= (page_start % bp->flash_info->page_size);
  3704. /* Find the page_end addr */
  3705. page_end = page_start + bp->flash_info->page_size;
  3706. /* Find the data_start addr */
  3707. data_start = (written == 0) ? offset32 : page_start;
  3708. /* Find the data_end addr */
  3709. data_end = (page_end > offset32 + len32) ?
  3710. (offset32 + len32) : page_end;
  3711. /* Request access to the flash interface. */
  3712. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3713. goto nvram_write_end;
  3714. /* Enable access to flash interface */
  3715. bnx2_enable_nvram_access(bp);
  3716. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3717. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3718. int j;
  3719. /* Read the whole page into the buffer
  3720. * (non-buffer flash only) */
  3721. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3722. if (j == (bp->flash_info->page_size - 4)) {
  3723. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3724. }
  3725. rc = bnx2_nvram_read_dword(bp,
  3726. page_start + j,
  3727. &flash_buffer[j],
  3728. cmd_flags);
  3729. if (rc)
  3730. goto nvram_write_end;
  3731. cmd_flags = 0;
  3732. }
  3733. }
  3734. /* Enable writes to flash interface (unlock write-protect) */
  3735. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3736. goto nvram_write_end;
  3737. /* Loop to write back the buffer data from page_start to
  3738. * data_start */
  3739. i = 0;
  3740. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3741. /* Erase the page */
  3742. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3743. goto nvram_write_end;
  3744. /* Re-enable the write again for the actual write */
  3745. bnx2_enable_nvram_write(bp);
  3746. for (addr = page_start; addr < data_start;
  3747. addr += 4, i += 4) {
  3748. rc = bnx2_nvram_write_dword(bp, addr,
  3749. &flash_buffer[i], cmd_flags);
  3750. if (rc != 0)
  3751. goto nvram_write_end;
  3752. cmd_flags = 0;
  3753. }
  3754. }
  3755. /* Loop to write the new data from data_start to data_end */
  3756. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3757. if ((addr == page_end - 4) ||
  3758. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3759. (addr == data_end - 4))) {
  3760. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3761. }
  3762. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3763. cmd_flags);
  3764. if (rc != 0)
  3765. goto nvram_write_end;
  3766. cmd_flags = 0;
  3767. buf += 4;
  3768. }
  3769. /* Loop to write back the buffer data from data_end
  3770. * to page_end */
  3771. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3772. for (addr = data_end; addr < page_end;
  3773. addr += 4, i += 4) {
  3774. if (addr == page_end-4) {
  3775. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3776. }
  3777. rc = bnx2_nvram_write_dword(bp, addr,
  3778. &flash_buffer[i], cmd_flags);
  3779. if (rc != 0)
  3780. goto nvram_write_end;
  3781. cmd_flags = 0;
  3782. }
  3783. }
  3784. /* Disable writes to flash interface (lock write-protect) */
  3785. bnx2_disable_nvram_write(bp);
  3786. /* Disable access to flash interface */
  3787. bnx2_disable_nvram_access(bp);
  3788. bnx2_release_nvram_lock(bp);
  3789. /* Increment written */
  3790. written += data_end - data_start;
  3791. }
  3792. nvram_write_end:
  3793. kfree(flash_buffer);
  3794. kfree(align_buf);
  3795. return rc;
  3796. }
  3797. static void
  3798. bnx2_init_fw_cap(struct bnx2 *bp)
  3799. {
  3800. u32 val, sig = 0;
  3801. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3802. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3803. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3804. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3805. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3806. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3807. return;
  3808. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3809. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3810. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3811. }
  3812. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3813. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3814. u32 link;
  3815. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3816. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3817. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3818. bp->phy_port = PORT_FIBRE;
  3819. else
  3820. bp->phy_port = PORT_TP;
  3821. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3822. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3823. }
  3824. if (netif_running(bp->dev) && sig)
  3825. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3826. }
  3827. static void
  3828. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3829. {
  3830. REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3831. REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3832. REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3833. }
  3834. static int
  3835. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3836. {
  3837. u32 val;
  3838. int i, rc = 0;
  3839. u8 old_port;
  3840. /* Wait for the current PCI transaction to complete before
  3841. * issuing a reset. */
  3842. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3843. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3844. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3845. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3846. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3847. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3848. udelay(5);
  3849. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3850. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3851. /* Deposit a driver reset signature so the firmware knows that
  3852. * this is a soft reset. */
  3853. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3854. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3855. /* Do a dummy read to force the chip to complete all current transaction
  3856. * before we issue a reset. */
  3857. val = REG_RD(bp, BNX2_MISC_ID);
  3858. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3859. REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3860. REG_RD(bp, BNX2_MISC_COMMAND);
  3861. udelay(5);
  3862. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3863. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3864. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
  3865. } else {
  3866. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3867. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3868. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3869. /* Chip reset. */
  3870. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3871. /* Reading back any register after chip reset will hang the
  3872. * bus on 5706 A0 and A1. The msleep below provides plenty
  3873. * of margin for write posting.
  3874. */
  3875. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3876. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  3877. msleep(20);
  3878. /* Reset takes approximate 30 usec */
  3879. for (i = 0; i < 10; i++) {
  3880. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3881. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3882. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3883. break;
  3884. udelay(10);
  3885. }
  3886. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3887. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3888. pr_err("Chip reset did not complete\n");
  3889. return -EBUSY;
  3890. }
  3891. }
  3892. /* Make sure byte swapping is properly configured. */
  3893. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3894. if (val != 0x01020304) {
  3895. pr_err("Chip not in correct endian mode\n");
  3896. return -ENODEV;
  3897. }
  3898. /* Wait for the firmware to finish its initialization. */
  3899. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  3900. if (rc)
  3901. return rc;
  3902. spin_lock_bh(&bp->phy_lock);
  3903. old_port = bp->phy_port;
  3904. bnx2_init_fw_cap(bp);
  3905. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  3906. old_port != bp->phy_port)
  3907. bnx2_set_default_remote_link(bp);
  3908. spin_unlock_bh(&bp->phy_lock);
  3909. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3910. /* Adjust the voltage regular to two steps lower. The default
  3911. * of this register is 0x0000000e. */
  3912. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  3913. /* Remove bad rbuf memory from the free pool. */
  3914. rc = bnx2_alloc_bad_rbuf(bp);
  3915. }
  3916. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  3917. bnx2_setup_msix_tbl(bp);
  3918. /* Prevent MSIX table reads and write from timing out */
  3919. REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
  3920. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  3921. }
  3922. return rc;
  3923. }
  3924. static int
  3925. bnx2_init_chip(struct bnx2 *bp)
  3926. {
  3927. u32 val, mtu;
  3928. int rc, i;
  3929. /* Make sure the interrupt is not active. */
  3930. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  3931. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  3932. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  3933. #ifdef __BIG_ENDIAN
  3934. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  3935. #endif
  3936. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  3937. DMA_READ_CHANS << 12 |
  3938. DMA_WRITE_CHANS << 16;
  3939. val |= (0x2 << 20) | (1 << 11);
  3940. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  3941. val |= (1 << 23);
  3942. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  3943. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
  3944. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  3945. REG_WR(bp, BNX2_DMA_CONFIG, val);
  3946. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3947. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  3948. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  3949. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  3950. }
  3951. if (bp->flags & BNX2_FLAG_PCIX) {
  3952. u16 val16;
  3953. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3954. &val16);
  3955. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  3956. val16 & ~PCI_X_CMD_ERO);
  3957. }
  3958. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3959. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  3960. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  3961. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  3962. /* Initialize context mapping and zero out the quick contexts. The
  3963. * context block must have already been enabled. */
  3964. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3965. rc = bnx2_init_5709_context(bp);
  3966. if (rc)
  3967. return rc;
  3968. } else
  3969. bnx2_init_context(bp);
  3970. if ((rc = bnx2_init_cpus(bp)) != 0)
  3971. return rc;
  3972. bnx2_init_nvram(bp);
  3973. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3974. val = REG_RD(bp, BNX2_MQ_CONFIG);
  3975. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  3976. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  3977. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3978. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  3979. if (CHIP_REV(bp) == CHIP_REV_Ax)
  3980. val |= BNX2_MQ_CONFIG_HALT_DIS;
  3981. }
  3982. REG_WR(bp, BNX2_MQ_CONFIG, val);
  3983. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  3984. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  3985. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  3986. val = (BCM_PAGE_BITS - 8) << 24;
  3987. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  3988. /* Configure page size. */
  3989. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  3990. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  3991. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  3992. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  3993. val = bp->mac_addr[0] +
  3994. (bp->mac_addr[1] << 8) +
  3995. (bp->mac_addr[2] << 16) +
  3996. bp->mac_addr[3] +
  3997. (bp->mac_addr[4] << 8) +
  3998. (bp->mac_addr[5] << 16);
  3999. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4000. /* Program the MTU. Also include 4 bytes for CRC32. */
  4001. mtu = bp->dev->mtu;
  4002. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4003. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  4004. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4005. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4006. if (mtu < 1500)
  4007. mtu = 1500;
  4008. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4009. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4010. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4011. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4012. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4013. bp->bnx2_napi[i].last_status_idx = 0;
  4014. bp->idle_chk_status_idx = 0xffff;
  4015. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  4016. /* Set up how to generate a link change interrupt. */
  4017. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4018. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4019. (u64) bp->status_blk_mapping & 0xffffffff);
  4020. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4021. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4022. (u64) bp->stats_blk_mapping & 0xffffffff);
  4023. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4024. (u64) bp->stats_blk_mapping >> 32);
  4025. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4026. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4027. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4028. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4029. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4030. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4031. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4032. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4033. REG_WR(bp, BNX2_HC_COM_TICKS,
  4034. (bp->com_ticks_int << 16) | bp->com_ticks);
  4035. REG_WR(bp, BNX2_HC_CMD_TICKS,
  4036. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4037. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4038. REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4039. else
  4040. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4041. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4042. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  4043. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4044. else {
  4045. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4046. BNX2_HC_CONFIG_COLLECT_STATS;
  4047. }
  4048. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4049. REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4050. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4051. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4052. }
  4053. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4054. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4055. REG_WR(bp, BNX2_HC_CONFIG, val);
  4056. for (i = 1; i < bp->irq_nvecs; i++) {
  4057. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4058. BNX2_HC_SB_CONFIG_1;
  4059. REG_WR(bp, base,
  4060. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4061. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4062. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4063. REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4064. (bp->tx_quick_cons_trip_int << 16) |
  4065. bp->tx_quick_cons_trip);
  4066. REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4067. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4068. REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4069. (bp->rx_quick_cons_trip_int << 16) |
  4070. bp->rx_quick_cons_trip);
  4071. REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4072. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4073. }
  4074. /* Clear internal stats counters. */
  4075. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4076. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4077. /* Initialize the receive filter. */
  4078. bnx2_set_rx_mode(bp->dev);
  4079. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4080. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4081. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4082. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4083. }
  4084. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4085. 1, 0);
  4086. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4087. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4088. udelay(20);
  4089. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  4090. return rc;
  4091. }
  4092. static void
  4093. bnx2_clear_ring_states(struct bnx2 *bp)
  4094. {
  4095. struct bnx2_napi *bnapi;
  4096. struct bnx2_tx_ring_info *txr;
  4097. struct bnx2_rx_ring_info *rxr;
  4098. int i;
  4099. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4100. bnapi = &bp->bnx2_napi[i];
  4101. txr = &bnapi->tx_ring;
  4102. rxr = &bnapi->rx_ring;
  4103. txr->tx_cons = 0;
  4104. txr->hw_tx_cons = 0;
  4105. rxr->rx_prod_bseq = 0;
  4106. rxr->rx_prod = 0;
  4107. rxr->rx_cons = 0;
  4108. rxr->rx_pg_prod = 0;
  4109. rxr->rx_pg_cons = 0;
  4110. }
  4111. }
  4112. static void
  4113. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4114. {
  4115. u32 val, offset0, offset1, offset2, offset3;
  4116. u32 cid_addr = GET_CID_ADDR(cid);
  4117. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4118. offset0 = BNX2_L2CTX_TYPE_XI;
  4119. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4120. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4121. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4122. } else {
  4123. offset0 = BNX2_L2CTX_TYPE;
  4124. offset1 = BNX2_L2CTX_CMD_TYPE;
  4125. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4126. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4127. }
  4128. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4129. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4130. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4131. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4132. val = (u64) txr->tx_desc_mapping >> 32;
  4133. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4134. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4135. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4136. }
  4137. static void
  4138. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4139. {
  4140. struct tx_bd *txbd;
  4141. u32 cid = TX_CID;
  4142. struct bnx2_napi *bnapi;
  4143. struct bnx2_tx_ring_info *txr;
  4144. bnapi = &bp->bnx2_napi[ring_num];
  4145. txr = &bnapi->tx_ring;
  4146. if (ring_num == 0)
  4147. cid = TX_CID;
  4148. else
  4149. cid = TX_TSS_CID + ring_num - 1;
  4150. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4151. txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
  4152. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4153. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4154. txr->tx_prod = 0;
  4155. txr->tx_prod_bseq = 0;
  4156. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4157. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4158. bnx2_init_tx_context(bp, cid, txr);
  4159. }
  4160. static void
  4161. bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
  4162. int num_rings)
  4163. {
  4164. int i;
  4165. struct rx_bd *rxbd;
  4166. for (i = 0; i < num_rings; i++) {
  4167. int j;
  4168. rxbd = &rx_ring[i][0];
  4169. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  4170. rxbd->rx_bd_len = buf_size;
  4171. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4172. }
  4173. if (i == (num_rings - 1))
  4174. j = 0;
  4175. else
  4176. j = i + 1;
  4177. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4178. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4179. }
  4180. }
  4181. static void
  4182. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4183. {
  4184. int i;
  4185. u16 prod, ring_prod;
  4186. u32 cid, rx_cid_addr, val;
  4187. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4188. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4189. if (ring_num == 0)
  4190. cid = RX_CID;
  4191. else
  4192. cid = RX_RSS_CID + ring_num - 1;
  4193. rx_cid_addr = GET_CID_ADDR(cid);
  4194. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4195. bp->rx_buf_use_size, bp->rx_max_ring);
  4196. bnx2_init_rx_context(bp, cid);
  4197. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4198. val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
  4199. REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4200. }
  4201. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4202. if (bp->rx_pg_ring_size) {
  4203. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4204. rxr->rx_pg_desc_mapping,
  4205. PAGE_SIZE, bp->rx_max_pg_ring);
  4206. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4207. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4208. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4209. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4210. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4211. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4212. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4213. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4214. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4215. REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4216. }
  4217. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4218. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4219. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4220. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4221. ring_prod = prod = rxr->rx_pg_prod;
  4222. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4223. if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0) {
  4224. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4225. ring_num, i, bp->rx_pg_ring_size);
  4226. break;
  4227. }
  4228. prod = NEXT_RX_BD(prod);
  4229. ring_prod = RX_PG_RING_IDX(prod);
  4230. }
  4231. rxr->rx_pg_prod = prod;
  4232. ring_prod = prod = rxr->rx_prod;
  4233. for (i = 0; i < bp->rx_ring_size; i++) {
  4234. if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0) {
  4235. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4236. ring_num, i, bp->rx_ring_size);
  4237. break;
  4238. }
  4239. prod = NEXT_RX_BD(prod);
  4240. ring_prod = RX_RING_IDX(prod);
  4241. }
  4242. rxr->rx_prod = prod;
  4243. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4244. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4245. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4246. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4247. REG_WR16(bp, rxr->rx_bidx_addr, prod);
  4248. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4249. }
  4250. static void
  4251. bnx2_init_all_rings(struct bnx2 *bp)
  4252. {
  4253. int i;
  4254. u32 val;
  4255. bnx2_clear_ring_states(bp);
  4256. REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4257. for (i = 0; i < bp->num_tx_rings; i++)
  4258. bnx2_init_tx_ring(bp, i);
  4259. if (bp->num_tx_rings > 1)
  4260. REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4261. (TX_TSS_CID << 7));
  4262. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4263. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4264. for (i = 0; i < bp->num_rx_rings; i++)
  4265. bnx2_init_rx_ring(bp, i);
  4266. if (bp->num_rx_rings > 1) {
  4267. u32 tbl_32;
  4268. u8 *tbl = (u8 *) &tbl_32;
  4269. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
  4270. BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
  4271. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4272. tbl[i % 4] = i % (bp->num_rx_rings - 1);
  4273. if ((i % 4) == 3)
  4274. bnx2_reg_wr_ind(bp,
  4275. BNX2_RXP_SCRATCH_RSS_TBL + i,
  4276. cpu_to_be32(tbl_32));
  4277. }
  4278. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4279. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4280. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4281. }
  4282. }
  4283. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4284. {
  4285. u32 max, num_rings = 1;
  4286. while (ring_size > MAX_RX_DESC_CNT) {
  4287. ring_size -= MAX_RX_DESC_CNT;
  4288. num_rings++;
  4289. }
  4290. /* round to next power of 2 */
  4291. max = max_size;
  4292. while ((max & num_rings) == 0)
  4293. max >>= 1;
  4294. if (num_rings != max)
  4295. max <<= 1;
  4296. return max;
  4297. }
  4298. static void
  4299. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4300. {
  4301. u32 rx_size, rx_space, jumbo_size;
  4302. /* 8 for CRC and VLAN */
  4303. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4304. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4305. sizeof(struct skb_shared_info);
  4306. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4307. bp->rx_pg_ring_size = 0;
  4308. bp->rx_max_pg_ring = 0;
  4309. bp->rx_max_pg_ring_idx = 0;
  4310. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4311. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4312. jumbo_size = size * pages;
  4313. if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
  4314. jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
  4315. bp->rx_pg_ring_size = jumbo_size;
  4316. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4317. MAX_RX_PG_RINGS);
  4318. bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
  4319. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4320. bp->rx_copy_thresh = 0;
  4321. }
  4322. bp->rx_buf_use_size = rx_size;
  4323. /* hw alignment */
  4324. bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
  4325. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4326. bp->rx_ring_size = size;
  4327. bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
  4328. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  4329. }
  4330. static void
  4331. bnx2_free_tx_skbs(struct bnx2 *bp)
  4332. {
  4333. int i;
  4334. for (i = 0; i < bp->num_tx_rings; i++) {
  4335. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4336. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4337. int j;
  4338. if (txr->tx_buf_ring == NULL)
  4339. continue;
  4340. for (j = 0; j < TX_DESC_CNT; ) {
  4341. struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4342. struct sk_buff *skb = tx_buf->skb;
  4343. int k, last;
  4344. if (skb == NULL) {
  4345. j++;
  4346. continue;
  4347. }
  4348. pci_unmap_single(bp->pdev,
  4349. dma_unmap_addr(tx_buf, mapping),
  4350. skb_headlen(skb),
  4351. PCI_DMA_TODEVICE);
  4352. tx_buf->skb = NULL;
  4353. last = tx_buf->nr_frags;
  4354. j++;
  4355. for (k = 0; k < last; k++, j++) {
  4356. tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
  4357. pci_unmap_page(bp->pdev,
  4358. dma_unmap_addr(tx_buf, mapping),
  4359. skb_shinfo(skb)->frags[k].size,
  4360. PCI_DMA_TODEVICE);
  4361. }
  4362. dev_kfree_skb(skb);
  4363. }
  4364. }
  4365. }
  4366. static void
  4367. bnx2_free_rx_skbs(struct bnx2 *bp)
  4368. {
  4369. int i;
  4370. for (i = 0; i < bp->num_rx_rings; i++) {
  4371. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4372. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4373. int j;
  4374. if (rxr->rx_buf_ring == NULL)
  4375. return;
  4376. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4377. struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4378. struct sk_buff *skb = rx_buf->skb;
  4379. if (skb == NULL)
  4380. continue;
  4381. pci_unmap_single(bp->pdev,
  4382. dma_unmap_addr(rx_buf, mapping),
  4383. bp->rx_buf_use_size,
  4384. PCI_DMA_FROMDEVICE);
  4385. rx_buf->skb = NULL;
  4386. dev_kfree_skb(skb);
  4387. }
  4388. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4389. bnx2_free_rx_page(bp, rxr, j);
  4390. }
  4391. }
  4392. static void
  4393. bnx2_free_skbs(struct bnx2 *bp)
  4394. {
  4395. bnx2_free_tx_skbs(bp);
  4396. bnx2_free_rx_skbs(bp);
  4397. }
  4398. static int
  4399. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4400. {
  4401. int rc;
  4402. rc = bnx2_reset_chip(bp, reset_code);
  4403. bnx2_free_skbs(bp);
  4404. if (rc)
  4405. return rc;
  4406. if ((rc = bnx2_init_chip(bp)) != 0)
  4407. return rc;
  4408. bnx2_init_all_rings(bp);
  4409. return 0;
  4410. }
  4411. static int
  4412. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4413. {
  4414. int rc;
  4415. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4416. return rc;
  4417. spin_lock_bh(&bp->phy_lock);
  4418. bnx2_init_phy(bp, reset_phy);
  4419. bnx2_set_link(bp);
  4420. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4421. bnx2_remote_phy_event(bp);
  4422. spin_unlock_bh(&bp->phy_lock);
  4423. return 0;
  4424. }
  4425. static int
  4426. bnx2_shutdown_chip(struct bnx2 *bp)
  4427. {
  4428. u32 reset_code;
  4429. if (bp->flags & BNX2_FLAG_NO_WOL)
  4430. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4431. else if (bp->wol)
  4432. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4433. else
  4434. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4435. return bnx2_reset_chip(bp, reset_code);
  4436. }
  4437. static int
  4438. bnx2_test_registers(struct bnx2 *bp)
  4439. {
  4440. int ret;
  4441. int i, is_5709;
  4442. static const struct {
  4443. u16 offset;
  4444. u16 flags;
  4445. #define BNX2_FL_NOT_5709 1
  4446. u32 rw_mask;
  4447. u32 ro_mask;
  4448. } reg_tbl[] = {
  4449. { 0x006c, 0, 0x00000000, 0x0000003f },
  4450. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4451. { 0x0094, 0, 0x00000000, 0x00000000 },
  4452. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4453. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4454. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4455. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4456. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4457. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4458. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4459. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4460. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4461. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4462. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4463. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4464. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4465. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4466. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4467. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4468. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4469. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4470. { 0x1000, 0, 0x00000000, 0x00000001 },
  4471. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4472. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4473. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4474. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4475. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4476. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4477. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4478. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4479. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4480. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4481. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4482. { 0x1800, 0, 0x00000000, 0x00000001 },
  4483. { 0x1804, 0, 0x00000000, 0x00000003 },
  4484. { 0x2800, 0, 0x00000000, 0x00000001 },
  4485. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4486. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4487. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4488. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4489. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4490. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4491. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4492. { 0x2840, 0, 0x00000000, 0xffffffff },
  4493. { 0x2844, 0, 0x00000000, 0xffffffff },
  4494. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4495. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4496. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4497. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4498. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4499. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4500. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4501. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4502. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4503. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4504. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4505. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4506. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4507. { 0x5004, 0, 0x00000000, 0x0000007f },
  4508. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4509. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4510. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4511. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4512. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4513. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4514. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4515. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4516. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4517. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4518. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4519. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4520. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4521. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4522. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4523. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4524. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4525. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4526. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4527. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4528. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4529. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4530. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4531. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4532. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4533. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4534. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4535. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4536. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4537. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4538. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4539. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4540. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4541. { 0xffff, 0, 0x00000000, 0x00000000 },
  4542. };
  4543. ret = 0;
  4544. is_5709 = 0;
  4545. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4546. is_5709 = 1;
  4547. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4548. u32 offset, rw_mask, ro_mask, save_val, val;
  4549. u16 flags = reg_tbl[i].flags;
  4550. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4551. continue;
  4552. offset = (u32) reg_tbl[i].offset;
  4553. rw_mask = reg_tbl[i].rw_mask;
  4554. ro_mask = reg_tbl[i].ro_mask;
  4555. save_val = readl(bp->regview + offset);
  4556. writel(0, bp->regview + offset);
  4557. val = readl(bp->regview + offset);
  4558. if ((val & rw_mask) != 0) {
  4559. goto reg_test_err;
  4560. }
  4561. if ((val & ro_mask) != (save_val & ro_mask)) {
  4562. goto reg_test_err;
  4563. }
  4564. writel(0xffffffff, bp->regview + offset);
  4565. val = readl(bp->regview + offset);
  4566. if ((val & rw_mask) != rw_mask) {
  4567. goto reg_test_err;
  4568. }
  4569. if ((val & ro_mask) != (save_val & ro_mask)) {
  4570. goto reg_test_err;
  4571. }
  4572. writel(save_val, bp->regview + offset);
  4573. continue;
  4574. reg_test_err:
  4575. writel(save_val, bp->regview + offset);
  4576. ret = -ENODEV;
  4577. break;
  4578. }
  4579. return ret;
  4580. }
  4581. static int
  4582. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4583. {
  4584. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4585. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4586. int i;
  4587. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4588. u32 offset;
  4589. for (offset = 0; offset < size; offset += 4) {
  4590. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4591. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4592. test_pattern[i]) {
  4593. return -ENODEV;
  4594. }
  4595. }
  4596. }
  4597. return 0;
  4598. }
  4599. static int
  4600. bnx2_test_memory(struct bnx2 *bp)
  4601. {
  4602. int ret = 0;
  4603. int i;
  4604. static struct mem_entry {
  4605. u32 offset;
  4606. u32 len;
  4607. } mem_tbl_5706[] = {
  4608. { 0x60000, 0x4000 },
  4609. { 0xa0000, 0x3000 },
  4610. { 0xe0000, 0x4000 },
  4611. { 0x120000, 0x4000 },
  4612. { 0x1a0000, 0x4000 },
  4613. { 0x160000, 0x4000 },
  4614. { 0xffffffff, 0 },
  4615. },
  4616. mem_tbl_5709[] = {
  4617. { 0x60000, 0x4000 },
  4618. { 0xa0000, 0x3000 },
  4619. { 0xe0000, 0x4000 },
  4620. { 0x120000, 0x4000 },
  4621. { 0x1a0000, 0x4000 },
  4622. { 0xffffffff, 0 },
  4623. };
  4624. struct mem_entry *mem_tbl;
  4625. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4626. mem_tbl = mem_tbl_5709;
  4627. else
  4628. mem_tbl = mem_tbl_5706;
  4629. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4630. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4631. mem_tbl[i].len)) != 0) {
  4632. return ret;
  4633. }
  4634. }
  4635. return ret;
  4636. }
  4637. #define BNX2_MAC_LOOPBACK 0
  4638. #define BNX2_PHY_LOOPBACK 1
  4639. static int
  4640. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4641. {
  4642. unsigned int pkt_size, num_pkts, i;
  4643. struct sk_buff *skb, *rx_skb;
  4644. unsigned char *packet;
  4645. u16 rx_start_idx, rx_idx;
  4646. dma_addr_t map;
  4647. struct tx_bd *txbd;
  4648. struct sw_bd *rx_buf;
  4649. struct l2_fhdr *rx_hdr;
  4650. int ret = -ENODEV;
  4651. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4652. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4653. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4654. tx_napi = bnapi;
  4655. txr = &tx_napi->tx_ring;
  4656. rxr = &bnapi->rx_ring;
  4657. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4658. bp->loopback = MAC_LOOPBACK;
  4659. bnx2_set_mac_loopback(bp);
  4660. }
  4661. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4662. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4663. return 0;
  4664. bp->loopback = PHY_LOOPBACK;
  4665. bnx2_set_phy_loopback(bp);
  4666. }
  4667. else
  4668. return -EINVAL;
  4669. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4670. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4671. if (!skb)
  4672. return -ENOMEM;
  4673. packet = skb_put(skb, pkt_size);
  4674. memcpy(packet, bp->dev->dev_addr, 6);
  4675. memset(packet + 6, 0x0, 8);
  4676. for (i = 14; i < pkt_size; i++)
  4677. packet[i] = (unsigned char) (i & 0xff);
  4678. map = pci_map_single(bp->pdev, skb->data, pkt_size,
  4679. PCI_DMA_TODEVICE);
  4680. if (pci_dma_mapping_error(bp->pdev, map)) {
  4681. dev_kfree_skb(skb);
  4682. return -EIO;
  4683. }
  4684. REG_WR(bp, BNX2_HC_COMMAND,
  4685. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4686. REG_RD(bp, BNX2_HC_COMMAND);
  4687. udelay(5);
  4688. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4689. num_pkts = 0;
  4690. txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
  4691. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4692. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4693. txbd->tx_bd_mss_nbytes = pkt_size;
  4694. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4695. num_pkts++;
  4696. txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
  4697. txr->tx_prod_bseq += pkt_size;
  4698. REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4699. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4700. udelay(100);
  4701. REG_WR(bp, BNX2_HC_COMMAND,
  4702. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4703. REG_RD(bp, BNX2_HC_COMMAND);
  4704. udelay(5);
  4705. pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
  4706. dev_kfree_skb(skb);
  4707. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4708. goto loopback_test_done;
  4709. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4710. if (rx_idx != rx_start_idx + num_pkts) {
  4711. goto loopback_test_done;
  4712. }
  4713. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4714. rx_skb = rx_buf->skb;
  4715. rx_hdr = rx_buf->desc;
  4716. skb_reserve(rx_skb, BNX2_RX_OFFSET);
  4717. pci_dma_sync_single_for_cpu(bp->pdev,
  4718. dma_unmap_addr(rx_buf, mapping),
  4719. bp->rx_buf_size, PCI_DMA_FROMDEVICE);
  4720. if (rx_hdr->l2_fhdr_status &
  4721. (L2_FHDR_ERRORS_BAD_CRC |
  4722. L2_FHDR_ERRORS_PHY_DECODE |
  4723. L2_FHDR_ERRORS_ALIGNMENT |
  4724. L2_FHDR_ERRORS_TOO_SHORT |
  4725. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4726. goto loopback_test_done;
  4727. }
  4728. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4729. goto loopback_test_done;
  4730. }
  4731. for (i = 14; i < pkt_size; i++) {
  4732. if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
  4733. goto loopback_test_done;
  4734. }
  4735. }
  4736. ret = 0;
  4737. loopback_test_done:
  4738. bp->loopback = 0;
  4739. return ret;
  4740. }
  4741. #define BNX2_MAC_LOOPBACK_FAILED 1
  4742. #define BNX2_PHY_LOOPBACK_FAILED 2
  4743. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4744. BNX2_PHY_LOOPBACK_FAILED)
  4745. static int
  4746. bnx2_test_loopback(struct bnx2 *bp)
  4747. {
  4748. int rc = 0;
  4749. if (!netif_running(bp->dev))
  4750. return BNX2_LOOPBACK_FAILED;
  4751. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4752. spin_lock_bh(&bp->phy_lock);
  4753. bnx2_init_phy(bp, 1);
  4754. spin_unlock_bh(&bp->phy_lock);
  4755. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4756. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4757. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4758. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4759. return rc;
  4760. }
  4761. #define NVRAM_SIZE 0x200
  4762. #define CRC32_RESIDUAL 0xdebb20e3
  4763. static int
  4764. bnx2_test_nvram(struct bnx2 *bp)
  4765. {
  4766. __be32 buf[NVRAM_SIZE / 4];
  4767. u8 *data = (u8 *) buf;
  4768. int rc = 0;
  4769. u32 magic, csum;
  4770. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4771. goto test_nvram_done;
  4772. magic = be32_to_cpu(buf[0]);
  4773. if (magic != 0x669955aa) {
  4774. rc = -ENODEV;
  4775. goto test_nvram_done;
  4776. }
  4777. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4778. goto test_nvram_done;
  4779. csum = ether_crc_le(0x100, data);
  4780. if (csum != CRC32_RESIDUAL) {
  4781. rc = -ENODEV;
  4782. goto test_nvram_done;
  4783. }
  4784. csum = ether_crc_le(0x100, data + 0x100);
  4785. if (csum != CRC32_RESIDUAL) {
  4786. rc = -ENODEV;
  4787. }
  4788. test_nvram_done:
  4789. return rc;
  4790. }
  4791. static int
  4792. bnx2_test_link(struct bnx2 *bp)
  4793. {
  4794. u32 bmsr;
  4795. if (!netif_running(bp->dev))
  4796. return -ENODEV;
  4797. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4798. if (bp->link_up)
  4799. return 0;
  4800. return -ENODEV;
  4801. }
  4802. spin_lock_bh(&bp->phy_lock);
  4803. bnx2_enable_bmsr1(bp);
  4804. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4805. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4806. bnx2_disable_bmsr1(bp);
  4807. spin_unlock_bh(&bp->phy_lock);
  4808. if (bmsr & BMSR_LSTATUS) {
  4809. return 0;
  4810. }
  4811. return -ENODEV;
  4812. }
  4813. static int
  4814. bnx2_test_intr(struct bnx2 *bp)
  4815. {
  4816. int i;
  4817. u16 status_idx;
  4818. if (!netif_running(bp->dev))
  4819. return -ENODEV;
  4820. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4821. /* This register is not touched during run-time. */
  4822. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4823. REG_RD(bp, BNX2_HC_COMMAND);
  4824. for (i = 0; i < 10; i++) {
  4825. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4826. status_idx) {
  4827. break;
  4828. }
  4829. msleep_interruptible(10);
  4830. }
  4831. if (i < 10)
  4832. return 0;
  4833. return -ENODEV;
  4834. }
  4835. /* Determining link for parallel detection. */
  4836. static int
  4837. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4838. {
  4839. u32 mode_ctl, an_dbg, exp;
  4840. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4841. return 0;
  4842. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4843. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4844. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4845. return 0;
  4846. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4847. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4848. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4849. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4850. return 0;
  4851. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4852. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4853. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4854. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4855. return 0;
  4856. return 1;
  4857. }
  4858. static void
  4859. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4860. {
  4861. int check_link = 1;
  4862. spin_lock(&bp->phy_lock);
  4863. if (bp->serdes_an_pending) {
  4864. bp->serdes_an_pending--;
  4865. check_link = 0;
  4866. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4867. u32 bmcr;
  4868. bp->current_interval = BNX2_TIMER_INTERVAL;
  4869. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4870. if (bmcr & BMCR_ANENABLE) {
  4871. if (bnx2_5706_serdes_has_link(bp)) {
  4872. bmcr &= ~BMCR_ANENABLE;
  4873. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4874. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4875. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4876. }
  4877. }
  4878. }
  4879. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4880. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4881. u32 phy2;
  4882. bnx2_write_phy(bp, 0x17, 0x0f01);
  4883. bnx2_read_phy(bp, 0x15, &phy2);
  4884. if (phy2 & 0x20) {
  4885. u32 bmcr;
  4886. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4887. bmcr |= BMCR_ANENABLE;
  4888. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4889. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  4890. }
  4891. } else
  4892. bp->current_interval = BNX2_TIMER_INTERVAL;
  4893. if (check_link) {
  4894. u32 val;
  4895. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4896. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4897. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4898. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  4899. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  4900. bnx2_5706s_force_link_dn(bp, 1);
  4901. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  4902. } else
  4903. bnx2_set_link(bp);
  4904. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  4905. bnx2_set_link(bp);
  4906. }
  4907. spin_unlock(&bp->phy_lock);
  4908. }
  4909. static void
  4910. bnx2_5708_serdes_timer(struct bnx2 *bp)
  4911. {
  4912. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4913. return;
  4914. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  4915. bp->serdes_an_pending = 0;
  4916. return;
  4917. }
  4918. spin_lock(&bp->phy_lock);
  4919. if (bp->serdes_an_pending)
  4920. bp->serdes_an_pending--;
  4921. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4922. u32 bmcr;
  4923. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4924. if (bmcr & BMCR_ANENABLE) {
  4925. bnx2_enable_forced_2g5(bp);
  4926. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  4927. } else {
  4928. bnx2_disable_forced_2g5(bp);
  4929. bp->serdes_an_pending = 2;
  4930. bp->current_interval = BNX2_TIMER_INTERVAL;
  4931. }
  4932. } else
  4933. bp->current_interval = BNX2_TIMER_INTERVAL;
  4934. spin_unlock(&bp->phy_lock);
  4935. }
  4936. static void
  4937. bnx2_timer(unsigned long data)
  4938. {
  4939. struct bnx2 *bp = (struct bnx2 *) data;
  4940. if (!netif_running(bp->dev))
  4941. return;
  4942. if (atomic_read(&bp->intr_sem) != 0)
  4943. goto bnx2_restart_timer;
  4944. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  4945. BNX2_FLAG_USING_MSI)
  4946. bnx2_chk_missed_msi(bp);
  4947. bnx2_send_heart_beat(bp);
  4948. bp->stats_blk->stat_FwRxDrop =
  4949. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  4950. /* workaround occasional corrupted counters */
  4951. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  4952. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  4953. BNX2_HC_COMMAND_STATS_NOW);
  4954. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  4955. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  4956. bnx2_5706_serdes_timer(bp);
  4957. else
  4958. bnx2_5708_serdes_timer(bp);
  4959. }
  4960. bnx2_restart_timer:
  4961. mod_timer(&bp->timer, jiffies + bp->current_interval);
  4962. }
  4963. static int
  4964. bnx2_request_irq(struct bnx2 *bp)
  4965. {
  4966. unsigned long flags;
  4967. struct bnx2_irq *irq;
  4968. int rc = 0, i;
  4969. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  4970. flags = 0;
  4971. else
  4972. flags = IRQF_SHARED;
  4973. for (i = 0; i < bp->irq_nvecs; i++) {
  4974. irq = &bp->irq_tbl[i];
  4975. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  4976. &bp->bnx2_napi[i]);
  4977. if (rc)
  4978. break;
  4979. irq->requested = 1;
  4980. }
  4981. return rc;
  4982. }
  4983. static void
  4984. bnx2_free_irq(struct bnx2 *bp)
  4985. {
  4986. struct bnx2_irq *irq;
  4987. int i;
  4988. for (i = 0; i < bp->irq_nvecs; i++) {
  4989. irq = &bp->irq_tbl[i];
  4990. if (irq->requested)
  4991. free_irq(irq->vector, &bp->bnx2_napi[i]);
  4992. irq->requested = 0;
  4993. }
  4994. if (bp->flags & BNX2_FLAG_USING_MSI)
  4995. pci_disable_msi(bp->pdev);
  4996. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  4997. pci_disable_msix(bp->pdev);
  4998. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  4999. }
  5000. static void
  5001. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5002. {
  5003. int i, rc;
  5004. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5005. struct net_device *dev = bp->dev;
  5006. const int len = sizeof(bp->irq_tbl[0].name);
  5007. bnx2_setup_msix_tbl(bp);
  5008. REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5009. REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5010. REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5011. /* Need to flush the previous three writes to ensure MSI-X
  5012. * is setup properly */
  5013. REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5014. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5015. msix_ent[i].entry = i;
  5016. msix_ent[i].vector = 0;
  5017. }
  5018. rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
  5019. if (rc != 0)
  5020. return;
  5021. bp->irq_nvecs = msix_vecs;
  5022. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5023. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5024. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5025. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5026. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5027. }
  5028. }
  5029. static void
  5030. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5031. {
  5032. int cpus = num_online_cpus();
  5033. int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
  5034. bp->irq_tbl[0].handler = bnx2_interrupt;
  5035. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5036. bp->irq_nvecs = 1;
  5037. bp->irq_tbl[0].vector = bp->pdev->irq;
  5038. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
  5039. bnx2_enable_msix(bp, msix_vecs);
  5040. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5041. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5042. if (pci_enable_msi(bp->pdev) == 0) {
  5043. bp->flags |= BNX2_FLAG_USING_MSI;
  5044. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5045. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5046. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5047. } else
  5048. bp->irq_tbl[0].handler = bnx2_msi;
  5049. bp->irq_tbl[0].vector = bp->pdev->irq;
  5050. }
  5051. }
  5052. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5053. bp->dev->real_num_tx_queues = bp->num_tx_rings;
  5054. bp->num_rx_rings = bp->irq_nvecs;
  5055. }
  5056. /* Called with rtnl_lock */
  5057. static int
  5058. bnx2_open(struct net_device *dev)
  5059. {
  5060. struct bnx2 *bp = netdev_priv(dev);
  5061. int rc;
  5062. netif_carrier_off(dev);
  5063. bnx2_set_power_state(bp, PCI_D0);
  5064. bnx2_disable_int(bp);
  5065. bnx2_setup_int_mode(bp, disable_msi);
  5066. bnx2_init_napi(bp);
  5067. bnx2_napi_enable(bp);
  5068. rc = bnx2_alloc_mem(bp);
  5069. if (rc)
  5070. goto open_err;
  5071. rc = bnx2_request_irq(bp);
  5072. if (rc)
  5073. goto open_err;
  5074. rc = bnx2_init_nic(bp, 1);
  5075. if (rc)
  5076. goto open_err;
  5077. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5078. atomic_set(&bp->intr_sem, 0);
  5079. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5080. bnx2_enable_int(bp);
  5081. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5082. /* Test MSI to make sure it is working
  5083. * If MSI test fails, go back to INTx mode
  5084. */
  5085. if (bnx2_test_intr(bp) != 0) {
  5086. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5087. bnx2_disable_int(bp);
  5088. bnx2_free_irq(bp);
  5089. bnx2_setup_int_mode(bp, 1);
  5090. rc = bnx2_init_nic(bp, 0);
  5091. if (!rc)
  5092. rc = bnx2_request_irq(bp);
  5093. if (rc) {
  5094. del_timer_sync(&bp->timer);
  5095. goto open_err;
  5096. }
  5097. bnx2_enable_int(bp);
  5098. }
  5099. }
  5100. if (bp->flags & BNX2_FLAG_USING_MSI)
  5101. netdev_info(dev, "using MSI\n");
  5102. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5103. netdev_info(dev, "using MSIX\n");
  5104. netif_tx_start_all_queues(dev);
  5105. return 0;
  5106. open_err:
  5107. bnx2_napi_disable(bp);
  5108. bnx2_free_skbs(bp);
  5109. bnx2_free_irq(bp);
  5110. bnx2_free_mem(bp);
  5111. bnx2_del_napi(bp);
  5112. return rc;
  5113. }
  5114. static void
  5115. bnx2_reset_task(struct work_struct *work)
  5116. {
  5117. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5118. rtnl_lock();
  5119. if (!netif_running(bp->dev)) {
  5120. rtnl_unlock();
  5121. return;
  5122. }
  5123. bnx2_netif_stop(bp, true);
  5124. bnx2_init_nic(bp, 1);
  5125. atomic_set(&bp->intr_sem, 1);
  5126. bnx2_netif_start(bp, true);
  5127. rtnl_unlock();
  5128. }
  5129. static void
  5130. bnx2_dump_state(struct bnx2 *bp)
  5131. {
  5132. struct net_device *dev = bp->dev;
  5133. u32 mcp_p0, mcp_p1;
  5134. netdev_err(dev, "DEBUG: intr_sem[%x]\n", atomic_read(&bp->intr_sem));
  5135. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5136. REG_RD(bp, BNX2_EMAC_TX_STATUS),
  5137. REG_RD(bp, BNX2_EMAC_RX_STATUS));
  5138. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5139. REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5140. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5141. mcp_p0 = BNX2_MCP_STATE_P0;
  5142. mcp_p1 = BNX2_MCP_STATE_P1;
  5143. } else {
  5144. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  5145. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  5146. }
  5147. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  5148. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  5149. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5150. REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5151. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5152. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5153. REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5154. }
  5155. static void
  5156. bnx2_tx_timeout(struct net_device *dev)
  5157. {
  5158. struct bnx2 *bp = netdev_priv(dev);
  5159. bnx2_dump_state(bp);
  5160. /* This allows the netif to be shutdown gracefully before resetting */
  5161. schedule_work(&bp->reset_task);
  5162. }
  5163. #ifdef BCM_VLAN
  5164. /* Called with rtnl_lock */
  5165. static void
  5166. bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
  5167. {
  5168. struct bnx2 *bp = netdev_priv(dev);
  5169. if (netif_running(dev))
  5170. bnx2_netif_stop(bp, false);
  5171. bp->vlgrp = vlgrp;
  5172. if (!netif_running(dev))
  5173. return;
  5174. bnx2_set_rx_mode(dev);
  5175. if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
  5176. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  5177. bnx2_netif_start(bp, false);
  5178. }
  5179. #endif
  5180. /* Called with netif_tx_lock.
  5181. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5182. * netif_wake_queue().
  5183. */
  5184. static netdev_tx_t
  5185. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5186. {
  5187. struct bnx2 *bp = netdev_priv(dev);
  5188. dma_addr_t mapping;
  5189. struct tx_bd *txbd;
  5190. struct sw_tx_bd *tx_buf;
  5191. u32 len, vlan_tag_flags, last_frag, mss;
  5192. u16 prod, ring_prod;
  5193. int i;
  5194. struct bnx2_napi *bnapi;
  5195. struct bnx2_tx_ring_info *txr;
  5196. struct netdev_queue *txq;
  5197. /* Determine which tx ring we will be placed on */
  5198. i = skb_get_queue_mapping(skb);
  5199. bnapi = &bp->bnx2_napi[i];
  5200. txr = &bnapi->tx_ring;
  5201. txq = netdev_get_tx_queue(dev, i);
  5202. if (unlikely(bnx2_tx_avail(bp, txr) <
  5203. (skb_shinfo(skb)->nr_frags + 1))) {
  5204. netif_tx_stop_queue(txq);
  5205. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5206. return NETDEV_TX_BUSY;
  5207. }
  5208. len = skb_headlen(skb);
  5209. prod = txr->tx_prod;
  5210. ring_prod = TX_RING_IDX(prod);
  5211. vlan_tag_flags = 0;
  5212. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5213. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5214. }
  5215. #ifdef BCM_VLAN
  5216. if (bp->vlgrp && vlan_tx_tag_present(skb)) {
  5217. vlan_tag_flags |=
  5218. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  5219. }
  5220. #endif
  5221. if ((mss = skb_shinfo(skb)->gso_size)) {
  5222. u32 tcp_opt_len;
  5223. struct iphdr *iph;
  5224. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5225. tcp_opt_len = tcp_optlen(skb);
  5226. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5227. u32 tcp_off = skb_transport_offset(skb) -
  5228. sizeof(struct ipv6hdr) - ETH_HLEN;
  5229. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5230. TX_BD_FLAGS_SW_FLAGS;
  5231. if (likely(tcp_off == 0))
  5232. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5233. else {
  5234. tcp_off >>= 3;
  5235. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5236. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5237. ((tcp_off & 0x10) <<
  5238. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5239. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5240. }
  5241. } else {
  5242. iph = ip_hdr(skb);
  5243. if (tcp_opt_len || (iph->ihl > 5)) {
  5244. vlan_tag_flags |= ((iph->ihl - 5) +
  5245. (tcp_opt_len >> 2)) << 8;
  5246. }
  5247. }
  5248. } else
  5249. mss = 0;
  5250. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5251. if (pci_dma_mapping_error(bp->pdev, mapping)) {
  5252. dev_kfree_skb(skb);
  5253. return NETDEV_TX_OK;
  5254. }
  5255. tx_buf = &txr->tx_buf_ring[ring_prod];
  5256. tx_buf->skb = skb;
  5257. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5258. txbd = &txr->tx_desc_ring[ring_prod];
  5259. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5260. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5261. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5262. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5263. last_frag = skb_shinfo(skb)->nr_frags;
  5264. tx_buf->nr_frags = last_frag;
  5265. tx_buf->is_gso = skb_is_gso(skb);
  5266. for (i = 0; i < last_frag; i++) {
  5267. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5268. prod = NEXT_TX_BD(prod);
  5269. ring_prod = TX_RING_IDX(prod);
  5270. txbd = &txr->tx_desc_ring[ring_prod];
  5271. len = frag->size;
  5272. mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
  5273. len, PCI_DMA_TODEVICE);
  5274. if (pci_dma_mapping_error(bp->pdev, mapping))
  5275. goto dma_error;
  5276. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5277. mapping);
  5278. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5279. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5280. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5281. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5282. }
  5283. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5284. prod = NEXT_TX_BD(prod);
  5285. txr->tx_prod_bseq += skb->len;
  5286. REG_WR16(bp, txr->tx_bidx_addr, prod);
  5287. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5288. mmiowb();
  5289. txr->tx_prod = prod;
  5290. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5291. netif_tx_stop_queue(txq);
  5292. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5293. netif_tx_wake_queue(txq);
  5294. }
  5295. return NETDEV_TX_OK;
  5296. dma_error:
  5297. /* save value of frag that failed */
  5298. last_frag = i;
  5299. /* start back at beginning and unmap skb */
  5300. prod = txr->tx_prod;
  5301. ring_prod = TX_RING_IDX(prod);
  5302. tx_buf = &txr->tx_buf_ring[ring_prod];
  5303. tx_buf->skb = NULL;
  5304. pci_unmap_single(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  5305. skb_headlen(skb), PCI_DMA_TODEVICE);
  5306. /* unmap remaining mapped pages */
  5307. for (i = 0; i < last_frag; i++) {
  5308. prod = NEXT_TX_BD(prod);
  5309. ring_prod = TX_RING_IDX(prod);
  5310. tx_buf = &txr->tx_buf_ring[ring_prod];
  5311. pci_unmap_page(bp->pdev, dma_unmap_addr(tx_buf, mapping),
  5312. skb_shinfo(skb)->frags[i].size,
  5313. PCI_DMA_TODEVICE);
  5314. }
  5315. dev_kfree_skb(skb);
  5316. return NETDEV_TX_OK;
  5317. }
  5318. /* Called with rtnl_lock */
  5319. static int
  5320. bnx2_close(struct net_device *dev)
  5321. {
  5322. struct bnx2 *bp = netdev_priv(dev);
  5323. cancel_work_sync(&bp->reset_task);
  5324. bnx2_disable_int_sync(bp);
  5325. bnx2_napi_disable(bp);
  5326. del_timer_sync(&bp->timer);
  5327. bnx2_shutdown_chip(bp);
  5328. bnx2_free_irq(bp);
  5329. bnx2_free_skbs(bp);
  5330. bnx2_free_mem(bp);
  5331. bnx2_del_napi(bp);
  5332. bp->link_up = 0;
  5333. netif_carrier_off(bp->dev);
  5334. bnx2_set_power_state(bp, PCI_D3hot);
  5335. return 0;
  5336. }
  5337. static void
  5338. bnx2_save_stats(struct bnx2 *bp)
  5339. {
  5340. u32 *hw_stats = (u32 *) bp->stats_blk;
  5341. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5342. int i;
  5343. /* The 1st 10 counters are 64-bit counters */
  5344. for (i = 0; i < 20; i += 2) {
  5345. u32 hi;
  5346. u64 lo;
  5347. hi = temp_stats[i] + hw_stats[i];
  5348. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5349. if (lo > 0xffffffff)
  5350. hi++;
  5351. temp_stats[i] = hi;
  5352. temp_stats[i + 1] = lo & 0xffffffff;
  5353. }
  5354. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5355. temp_stats[i] += hw_stats[i];
  5356. }
  5357. #define GET_64BIT_NET_STATS64(ctr) \
  5358. (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
  5359. (unsigned long) (ctr##_lo)
  5360. #define GET_64BIT_NET_STATS32(ctr) \
  5361. (ctr##_lo)
  5362. #if (BITS_PER_LONG == 64)
  5363. #define GET_64BIT_NET_STATS(ctr) \
  5364. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5365. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5366. #else
  5367. #define GET_64BIT_NET_STATS(ctr) \
  5368. GET_64BIT_NET_STATS32(bp->stats_blk->ctr) + \
  5369. GET_64BIT_NET_STATS32(bp->temp_stats_blk->ctr)
  5370. #endif
  5371. #define GET_32BIT_NET_STATS(ctr) \
  5372. (unsigned long) (bp->stats_blk->ctr + \
  5373. bp->temp_stats_blk->ctr)
  5374. static struct net_device_stats *
  5375. bnx2_get_stats(struct net_device *dev)
  5376. {
  5377. struct bnx2 *bp = netdev_priv(dev);
  5378. struct net_device_stats *net_stats = &dev->stats;
  5379. if (bp->stats_blk == NULL) {
  5380. return net_stats;
  5381. }
  5382. net_stats->rx_packets =
  5383. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5384. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5385. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5386. net_stats->tx_packets =
  5387. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5388. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5389. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5390. net_stats->rx_bytes =
  5391. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5392. net_stats->tx_bytes =
  5393. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5394. net_stats->multicast =
  5395. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts);
  5396. net_stats->collisions =
  5397. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5398. net_stats->rx_length_errors =
  5399. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5400. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5401. net_stats->rx_over_errors =
  5402. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5403. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5404. net_stats->rx_frame_errors =
  5405. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5406. net_stats->rx_crc_errors =
  5407. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5408. net_stats->rx_errors = net_stats->rx_length_errors +
  5409. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5410. net_stats->rx_crc_errors;
  5411. net_stats->tx_aborted_errors =
  5412. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5413. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5414. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  5415. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5416. net_stats->tx_carrier_errors = 0;
  5417. else {
  5418. net_stats->tx_carrier_errors =
  5419. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5420. }
  5421. net_stats->tx_errors =
  5422. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5423. net_stats->tx_aborted_errors +
  5424. net_stats->tx_carrier_errors;
  5425. net_stats->rx_missed_errors =
  5426. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5427. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5428. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5429. return net_stats;
  5430. }
  5431. /* All ethtool functions called with rtnl_lock */
  5432. static int
  5433. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5434. {
  5435. struct bnx2 *bp = netdev_priv(dev);
  5436. int support_serdes = 0, support_copper = 0;
  5437. cmd->supported = SUPPORTED_Autoneg;
  5438. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5439. support_serdes = 1;
  5440. support_copper = 1;
  5441. } else if (bp->phy_port == PORT_FIBRE)
  5442. support_serdes = 1;
  5443. else
  5444. support_copper = 1;
  5445. if (support_serdes) {
  5446. cmd->supported |= SUPPORTED_1000baseT_Full |
  5447. SUPPORTED_FIBRE;
  5448. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5449. cmd->supported |= SUPPORTED_2500baseX_Full;
  5450. }
  5451. if (support_copper) {
  5452. cmd->supported |= SUPPORTED_10baseT_Half |
  5453. SUPPORTED_10baseT_Full |
  5454. SUPPORTED_100baseT_Half |
  5455. SUPPORTED_100baseT_Full |
  5456. SUPPORTED_1000baseT_Full |
  5457. SUPPORTED_TP;
  5458. }
  5459. spin_lock_bh(&bp->phy_lock);
  5460. cmd->port = bp->phy_port;
  5461. cmd->advertising = bp->advertising;
  5462. if (bp->autoneg & AUTONEG_SPEED) {
  5463. cmd->autoneg = AUTONEG_ENABLE;
  5464. }
  5465. else {
  5466. cmd->autoneg = AUTONEG_DISABLE;
  5467. }
  5468. if (netif_carrier_ok(dev)) {
  5469. cmd->speed = bp->line_speed;
  5470. cmd->duplex = bp->duplex;
  5471. }
  5472. else {
  5473. cmd->speed = -1;
  5474. cmd->duplex = -1;
  5475. }
  5476. spin_unlock_bh(&bp->phy_lock);
  5477. cmd->transceiver = XCVR_INTERNAL;
  5478. cmd->phy_address = bp->phy_addr;
  5479. return 0;
  5480. }
  5481. static int
  5482. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5483. {
  5484. struct bnx2 *bp = netdev_priv(dev);
  5485. u8 autoneg = bp->autoneg;
  5486. u8 req_duplex = bp->req_duplex;
  5487. u16 req_line_speed = bp->req_line_speed;
  5488. u32 advertising = bp->advertising;
  5489. int err = -EINVAL;
  5490. spin_lock_bh(&bp->phy_lock);
  5491. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5492. goto err_out_unlock;
  5493. if (cmd->port != bp->phy_port &&
  5494. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5495. goto err_out_unlock;
  5496. /* If device is down, we can store the settings only if the user
  5497. * is setting the currently active port.
  5498. */
  5499. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5500. goto err_out_unlock;
  5501. if (cmd->autoneg == AUTONEG_ENABLE) {
  5502. autoneg |= AUTONEG_SPEED;
  5503. advertising = cmd->advertising;
  5504. if (cmd->port == PORT_TP) {
  5505. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5506. if (!advertising)
  5507. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5508. } else {
  5509. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5510. if (!advertising)
  5511. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5512. }
  5513. advertising |= ADVERTISED_Autoneg;
  5514. }
  5515. else {
  5516. if (cmd->port == PORT_FIBRE) {
  5517. if ((cmd->speed != SPEED_1000 &&
  5518. cmd->speed != SPEED_2500) ||
  5519. (cmd->duplex != DUPLEX_FULL))
  5520. goto err_out_unlock;
  5521. if (cmd->speed == SPEED_2500 &&
  5522. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5523. goto err_out_unlock;
  5524. }
  5525. else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
  5526. goto err_out_unlock;
  5527. autoneg &= ~AUTONEG_SPEED;
  5528. req_line_speed = cmd->speed;
  5529. req_duplex = cmd->duplex;
  5530. advertising = 0;
  5531. }
  5532. bp->autoneg = autoneg;
  5533. bp->advertising = advertising;
  5534. bp->req_line_speed = req_line_speed;
  5535. bp->req_duplex = req_duplex;
  5536. err = 0;
  5537. /* If device is down, the new settings will be picked up when it is
  5538. * brought up.
  5539. */
  5540. if (netif_running(dev))
  5541. err = bnx2_setup_phy(bp, cmd->port);
  5542. err_out_unlock:
  5543. spin_unlock_bh(&bp->phy_lock);
  5544. return err;
  5545. }
  5546. static void
  5547. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5548. {
  5549. struct bnx2 *bp = netdev_priv(dev);
  5550. strcpy(info->driver, DRV_MODULE_NAME);
  5551. strcpy(info->version, DRV_MODULE_VERSION);
  5552. strcpy(info->bus_info, pci_name(bp->pdev));
  5553. strcpy(info->fw_version, bp->fw_version);
  5554. }
  5555. #define BNX2_REGDUMP_LEN (32 * 1024)
  5556. static int
  5557. bnx2_get_regs_len(struct net_device *dev)
  5558. {
  5559. return BNX2_REGDUMP_LEN;
  5560. }
  5561. static void
  5562. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5563. {
  5564. u32 *p = _p, i, offset;
  5565. u8 *orig_p = _p;
  5566. struct bnx2 *bp = netdev_priv(dev);
  5567. u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
  5568. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5569. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5570. 0x1040, 0x1048, 0x1080, 0x10a4,
  5571. 0x1400, 0x1490, 0x1498, 0x14f0,
  5572. 0x1500, 0x155c, 0x1580, 0x15dc,
  5573. 0x1600, 0x1658, 0x1680, 0x16d8,
  5574. 0x1800, 0x1820, 0x1840, 0x1854,
  5575. 0x1880, 0x1894, 0x1900, 0x1984,
  5576. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5577. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5578. 0x2000, 0x2030, 0x23c0, 0x2400,
  5579. 0x2800, 0x2820, 0x2830, 0x2850,
  5580. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5581. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5582. 0x4080, 0x4090, 0x43c0, 0x4458,
  5583. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5584. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5585. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5586. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5587. 0x6800, 0x6848, 0x684c, 0x6860,
  5588. 0x6888, 0x6910, 0x8000 };
  5589. regs->version = 0;
  5590. memset(p, 0, BNX2_REGDUMP_LEN);
  5591. if (!netif_running(bp->dev))
  5592. return;
  5593. i = 0;
  5594. offset = reg_boundaries[0];
  5595. p += offset;
  5596. while (offset < BNX2_REGDUMP_LEN) {
  5597. *p++ = REG_RD(bp, offset);
  5598. offset += 4;
  5599. if (offset == reg_boundaries[i + 1]) {
  5600. offset = reg_boundaries[i + 2];
  5601. p = (u32 *) (orig_p + offset);
  5602. i += 2;
  5603. }
  5604. }
  5605. }
  5606. static void
  5607. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5608. {
  5609. struct bnx2 *bp = netdev_priv(dev);
  5610. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5611. wol->supported = 0;
  5612. wol->wolopts = 0;
  5613. }
  5614. else {
  5615. wol->supported = WAKE_MAGIC;
  5616. if (bp->wol)
  5617. wol->wolopts = WAKE_MAGIC;
  5618. else
  5619. wol->wolopts = 0;
  5620. }
  5621. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5622. }
  5623. static int
  5624. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5625. {
  5626. struct bnx2 *bp = netdev_priv(dev);
  5627. if (wol->wolopts & ~WAKE_MAGIC)
  5628. return -EINVAL;
  5629. if (wol->wolopts & WAKE_MAGIC) {
  5630. if (bp->flags & BNX2_FLAG_NO_WOL)
  5631. return -EINVAL;
  5632. bp->wol = 1;
  5633. }
  5634. else {
  5635. bp->wol = 0;
  5636. }
  5637. return 0;
  5638. }
  5639. static int
  5640. bnx2_nway_reset(struct net_device *dev)
  5641. {
  5642. struct bnx2 *bp = netdev_priv(dev);
  5643. u32 bmcr;
  5644. if (!netif_running(dev))
  5645. return -EAGAIN;
  5646. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5647. return -EINVAL;
  5648. }
  5649. spin_lock_bh(&bp->phy_lock);
  5650. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5651. int rc;
  5652. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5653. spin_unlock_bh(&bp->phy_lock);
  5654. return rc;
  5655. }
  5656. /* Force a link down visible on the other side */
  5657. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5658. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5659. spin_unlock_bh(&bp->phy_lock);
  5660. msleep(20);
  5661. spin_lock_bh(&bp->phy_lock);
  5662. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5663. bp->serdes_an_pending = 1;
  5664. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5665. }
  5666. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5667. bmcr &= ~BMCR_LOOPBACK;
  5668. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5669. spin_unlock_bh(&bp->phy_lock);
  5670. return 0;
  5671. }
  5672. static u32
  5673. bnx2_get_link(struct net_device *dev)
  5674. {
  5675. struct bnx2 *bp = netdev_priv(dev);
  5676. return bp->link_up;
  5677. }
  5678. static int
  5679. bnx2_get_eeprom_len(struct net_device *dev)
  5680. {
  5681. struct bnx2 *bp = netdev_priv(dev);
  5682. if (bp->flash_info == NULL)
  5683. return 0;
  5684. return (int) bp->flash_size;
  5685. }
  5686. static int
  5687. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5688. u8 *eebuf)
  5689. {
  5690. struct bnx2 *bp = netdev_priv(dev);
  5691. int rc;
  5692. if (!netif_running(dev))
  5693. return -EAGAIN;
  5694. /* parameters already validated in ethtool_get_eeprom */
  5695. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5696. return rc;
  5697. }
  5698. static int
  5699. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5700. u8 *eebuf)
  5701. {
  5702. struct bnx2 *bp = netdev_priv(dev);
  5703. int rc;
  5704. if (!netif_running(dev))
  5705. return -EAGAIN;
  5706. /* parameters already validated in ethtool_set_eeprom */
  5707. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5708. return rc;
  5709. }
  5710. static int
  5711. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5712. {
  5713. struct bnx2 *bp = netdev_priv(dev);
  5714. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5715. coal->rx_coalesce_usecs = bp->rx_ticks;
  5716. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5717. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5718. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5719. coal->tx_coalesce_usecs = bp->tx_ticks;
  5720. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5721. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5722. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5723. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5724. return 0;
  5725. }
  5726. static int
  5727. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5728. {
  5729. struct bnx2 *bp = netdev_priv(dev);
  5730. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5731. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5732. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5733. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5734. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5735. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5736. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5737. if (bp->rx_quick_cons_trip_int > 0xff)
  5738. bp->rx_quick_cons_trip_int = 0xff;
  5739. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5740. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5741. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5742. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5743. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5744. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5745. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5746. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5747. 0xff;
  5748. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5749. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5750. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5751. bp->stats_ticks = USEC_PER_SEC;
  5752. }
  5753. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5754. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5755. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5756. if (netif_running(bp->dev)) {
  5757. bnx2_netif_stop(bp, true);
  5758. bnx2_init_nic(bp, 0);
  5759. bnx2_netif_start(bp, true);
  5760. }
  5761. return 0;
  5762. }
  5763. static void
  5764. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5765. {
  5766. struct bnx2 *bp = netdev_priv(dev);
  5767. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  5768. ering->rx_mini_max_pending = 0;
  5769. ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
  5770. ering->rx_pending = bp->rx_ring_size;
  5771. ering->rx_mini_pending = 0;
  5772. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5773. ering->tx_max_pending = MAX_TX_DESC_CNT;
  5774. ering->tx_pending = bp->tx_ring_size;
  5775. }
  5776. static int
  5777. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
  5778. {
  5779. if (netif_running(bp->dev)) {
  5780. /* Reset will erase chipset stats; save them */
  5781. bnx2_save_stats(bp);
  5782. bnx2_netif_stop(bp, true);
  5783. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5784. bnx2_free_skbs(bp);
  5785. bnx2_free_mem(bp);
  5786. }
  5787. bnx2_set_rx_ring_size(bp, rx);
  5788. bp->tx_ring_size = tx;
  5789. if (netif_running(bp->dev)) {
  5790. int rc;
  5791. rc = bnx2_alloc_mem(bp);
  5792. if (!rc)
  5793. rc = bnx2_init_nic(bp, 0);
  5794. if (rc) {
  5795. bnx2_napi_enable(bp);
  5796. dev_close(bp->dev);
  5797. return rc;
  5798. }
  5799. #ifdef BCM_CNIC
  5800. mutex_lock(&bp->cnic_lock);
  5801. /* Let cnic know about the new status block. */
  5802. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  5803. bnx2_setup_cnic_irq_info(bp);
  5804. mutex_unlock(&bp->cnic_lock);
  5805. #endif
  5806. bnx2_netif_start(bp, true);
  5807. }
  5808. return 0;
  5809. }
  5810. static int
  5811. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5812. {
  5813. struct bnx2 *bp = netdev_priv(dev);
  5814. int rc;
  5815. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  5816. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  5817. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  5818. return -EINVAL;
  5819. }
  5820. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
  5821. return rc;
  5822. }
  5823. static void
  5824. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5825. {
  5826. struct bnx2 *bp = netdev_priv(dev);
  5827. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  5828. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  5829. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  5830. }
  5831. static int
  5832. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5833. {
  5834. struct bnx2 *bp = netdev_priv(dev);
  5835. bp->req_flow_ctrl = 0;
  5836. if (epause->rx_pause)
  5837. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  5838. if (epause->tx_pause)
  5839. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  5840. if (epause->autoneg) {
  5841. bp->autoneg |= AUTONEG_FLOW_CTRL;
  5842. }
  5843. else {
  5844. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  5845. }
  5846. if (netif_running(dev)) {
  5847. spin_lock_bh(&bp->phy_lock);
  5848. bnx2_setup_phy(bp, bp->phy_port);
  5849. spin_unlock_bh(&bp->phy_lock);
  5850. }
  5851. return 0;
  5852. }
  5853. static u32
  5854. bnx2_get_rx_csum(struct net_device *dev)
  5855. {
  5856. struct bnx2 *bp = netdev_priv(dev);
  5857. return bp->rx_csum;
  5858. }
  5859. static int
  5860. bnx2_set_rx_csum(struct net_device *dev, u32 data)
  5861. {
  5862. struct bnx2 *bp = netdev_priv(dev);
  5863. bp->rx_csum = data;
  5864. return 0;
  5865. }
  5866. static int
  5867. bnx2_set_tso(struct net_device *dev, u32 data)
  5868. {
  5869. struct bnx2 *bp = netdev_priv(dev);
  5870. if (data) {
  5871. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  5872. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  5873. dev->features |= NETIF_F_TSO6;
  5874. } else
  5875. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
  5876. NETIF_F_TSO_ECN);
  5877. return 0;
  5878. }
  5879. static struct {
  5880. char string[ETH_GSTRING_LEN];
  5881. } bnx2_stats_str_arr[] = {
  5882. { "rx_bytes" },
  5883. { "rx_error_bytes" },
  5884. { "tx_bytes" },
  5885. { "tx_error_bytes" },
  5886. { "rx_ucast_packets" },
  5887. { "rx_mcast_packets" },
  5888. { "rx_bcast_packets" },
  5889. { "tx_ucast_packets" },
  5890. { "tx_mcast_packets" },
  5891. { "tx_bcast_packets" },
  5892. { "tx_mac_errors" },
  5893. { "tx_carrier_errors" },
  5894. { "rx_crc_errors" },
  5895. { "rx_align_errors" },
  5896. { "tx_single_collisions" },
  5897. { "tx_multi_collisions" },
  5898. { "tx_deferred" },
  5899. { "tx_excess_collisions" },
  5900. { "tx_late_collisions" },
  5901. { "tx_total_collisions" },
  5902. { "rx_fragments" },
  5903. { "rx_jabbers" },
  5904. { "rx_undersize_packets" },
  5905. { "rx_oversize_packets" },
  5906. { "rx_64_byte_packets" },
  5907. { "rx_65_to_127_byte_packets" },
  5908. { "rx_128_to_255_byte_packets" },
  5909. { "rx_256_to_511_byte_packets" },
  5910. { "rx_512_to_1023_byte_packets" },
  5911. { "rx_1024_to_1522_byte_packets" },
  5912. { "rx_1523_to_9022_byte_packets" },
  5913. { "tx_64_byte_packets" },
  5914. { "tx_65_to_127_byte_packets" },
  5915. { "tx_128_to_255_byte_packets" },
  5916. { "tx_256_to_511_byte_packets" },
  5917. { "tx_512_to_1023_byte_packets" },
  5918. { "tx_1024_to_1522_byte_packets" },
  5919. { "tx_1523_to_9022_byte_packets" },
  5920. { "rx_xon_frames" },
  5921. { "rx_xoff_frames" },
  5922. { "tx_xon_frames" },
  5923. { "tx_xoff_frames" },
  5924. { "rx_mac_ctrl_frames" },
  5925. { "rx_filtered_packets" },
  5926. { "rx_ftq_discards" },
  5927. { "rx_discards" },
  5928. { "rx_fw_discards" },
  5929. };
  5930. #define BNX2_NUM_STATS (sizeof(bnx2_stats_str_arr)/\
  5931. sizeof(bnx2_stats_str_arr[0]))
  5932. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  5933. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  5934. STATS_OFFSET32(stat_IfHCInOctets_hi),
  5935. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  5936. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  5937. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  5938. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  5939. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  5940. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  5941. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  5942. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  5943. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  5944. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  5945. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  5946. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  5947. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  5948. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  5949. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  5950. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  5951. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  5952. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  5953. STATS_OFFSET32(stat_EtherStatsCollisions),
  5954. STATS_OFFSET32(stat_EtherStatsFragments),
  5955. STATS_OFFSET32(stat_EtherStatsJabbers),
  5956. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  5957. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  5958. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  5959. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  5960. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  5961. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  5962. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  5963. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  5964. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  5965. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  5966. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  5967. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  5968. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  5969. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  5970. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  5971. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  5972. STATS_OFFSET32(stat_XonPauseFramesReceived),
  5973. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  5974. STATS_OFFSET32(stat_OutXonSent),
  5975. STATS_OFFSET32(stat_OutXoffSent),
  5976. STATS_OFFSET32(stat_MacControlFramesReceived),
  5977. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  5978. STATS_OFFSET32(stat_IfInFTQDiscards),
  5979. STATS_OFFSET32(stat_IfInMBUFDiscards),
  5980. STATS_OFFSET32(stat_FwRxDrop),
  5981. };
  5982. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  5983. * skipped because of errata.
  5984. */
  5985. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  5986. 8,0,8,8,8,8,8,8,8,8,
  5987. 4,0,4,4,4,4,4,4,4,4,
  5988. 4,4,4,4,4,4,4,4,4,4,
  5989. 4,4,4,4,4,4,4,4,4,4,
  5990. 4,4,4,4,4,4,4,
  5991. };
  5992. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  5993. 8,0,8,8,8,8,8,8,8,8,
  5994. 4,4,4,4,4,4,4,4,4,4,
  5995. 4,4,4,4,4,4,4,4,4,4,
  5996. 4,4,4,4,4,4,4,4,4,4,
  5997. 4,4,4,4,4,4,4,
  5998. };
  5999. #define BNX2_NUM_TESTS 6
  6000. static struct {
  6001. char string[ETH_GSTRING_LEN];
  6002. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6003. { "register_test (offline)" },
  6004. { "memory_test (offline)" },
  6005. { "loopback_test (offline)" },
  6006. { "nvram_test (online)" },
  6007. { "interrupt_test (online)" },
  6008. { "link_test (online)" },
  6009. };
  6010. static int
  6011. bnx2_get_sset_count(struct net_device *dev, int sset)
  6012. {
  6013. switch (sset) {
  6014. case ETH_SS_TEST:
  6015. return BNX2_NUM_TESTS;
  6016. case ETH_SS_STATS:
  6017. return BNX2_NUM_STATS;
  6018. default:
  6019. return -EOPNOTSUPP;
  6020. }
  6021. }
  6022. static void
  6023. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6024. {
  6025. struct bnx2 *bp = netdev_priv(dev);
  6026. bnx2_set_power_state(bp, PCI_D0);
  6027. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6028. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6029. int i;
  6030. bnx2_netif_stop(bp, true);
  6031. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6032. bnx2_free_skbs(bp);
  6033. if (bnx2_test_registers(bp) != 0) {
  6034. buf[0] = 1;
  6035. etest->flags |= ETH_TEST_FL_FAILED;
  6036. }
  6037. if (bnx2_test_memory(bp) != 0) {
  6038. buf[1] = 1;
  6039. etest->flags |= ETH_TEST_FL_FAILED;
  6040. }
  6041. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6042. etest->flags |= ETH_TEST_FL_FAILED;
  6043. if (!netif_running(bp->dev))
  6044. bnx2_shutdown_chip(bp);
  6045. else {
  6046. bnx2_init_nic(bp, 1);
  6047. bnx2_netif_start(bp, true);
  6048. }
  6049. /* wait for link up */
  6050. for (i = 0; i < 7; i++) {
  6051. if (bp->link_up)
  6052. break;
  6053. msleep_interruptible(1000);
  6054. }
  6055. }
  6056. if (bnx2_test_nvram(bp) != 0) {
  6057. buf[3] = 1;
  6058. etest->flags |= ETH_TEST_FL_FAILED;
  6059. }
  6060. if (bnx2_test_intr(bp) != 0) {
  6061. buf[4] = 1;
  6062. etest->flags |= ETH_TEST_FL_FAILED;
  6063. }
  6064. if (bnx2_test_link(bp) != 0) {
  6065. buf[5] = 1;
  6066. etest->flags |= ETH_TEST_FL_FAILED;
  6067. }
  6068. if (!netif_running(bp->dev))
  6069. bnx2_set_power_state(bp, PCI_D3hot);
  6070. }
  6071. static void
  6072. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6073. {
  6074. switch (stringset) {
  6075. case ETH_SS_STATS:
  6076. memcpy(buf, bnx2_stats_str_arr,
  6077. sizeof(bnx2_stats_str_arr));
  6078. break;
  6079. case ETH_SS_TEST:
  6080. memcpy(buf, bnx2_tests_str_arr,
  6081. sizeof(bnx2_tests_str_arr));
  6082. break;
  6083. }
  6084. }
  6085. static void
  6086. bnx2_get_ethtool_stats(struct net_device *dev,
  6087. struct ethtool_stats *stats, u64 *buf)
  6088. {
  6089. struct bnx2 *bp = netdev_priv(dev);
  6090. int i;
  6091. u32 *hw_stats = (u32 *) bp->stats_blk;
  6092. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6093. u8 *stats_len_arr = NULL;
  6094. if (hw_stats == NULL) {
  6095. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6096. return;
  6097. }
  6098. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  6099. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  6100. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  6101. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  6102. stats_len_arr = bnx2_5706_stats_len_arr;
  6103. else
  6104. stats_len_arr = bnx2_5708_stats_len_arr;
  6105. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6106. unsigned long offset;
  6107. if (stats_len_arr[i] == 0) {
  6108. /* skip this counter */
  6109. buf[i] = 0;
  6110. continue;
  6111. }
  6112. offset = bnx2_stats_offset_arr[i];
  6113. if (stats_len_arr[i] == 4) {
  6114. /* 4-byte counter */
  6115. buf[i] = (u64) *(hw_stats + offset) +
  6116. *(temp_stats + offset);
  6117. continue;
  6118. }
  6119. /* 8-byte counter */
  6120. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6121. *(hw_stats + offset + 1) +
  6122. (((u64) *(temp_stats + offset)) << 32) +
  6123. *(temp_stats + offset + 1);
  6124. }
  6125. }
  6126. static int
  6127. bnx2_phys_id(struct net_device *dev, u32 data)
  6128. {
  6129. struct bnx2 *bp = netdev_priv(dev);
  6130. int i;
  6131. u32 save;
  6132. bnx2_set_power_state(bp, PCI_D0);
  6133. if (data == 0)
  6134. data = 2;
  6135. save = REG_RD(bp, BNX2_MISC_CFG);
  6136. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6137. for (i = 0; i < (data * 2); i++) {
  6138. if ((i % 2) == 0) {
  6139. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6140. }
  6141. else {
  6142. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6143. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6144. BNX2_EMAC_LED_100MB_OVERRIDE |
  6145. BNX2_EMAC_LED_10MB_OVERRIDE |
  6146. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6147. BNX2_EMAC_LED_TRAFFIC);
  6148. }
  6149. msleep_interruptible(500);
  6150. if (signal_pending(current))
  6151. break;
  6152. }
  6153. REG_WR(bp, BNX2_EMAC_LED, 0);
  6154. REG_WR(bp, BNX2_MISC_CFG, save);
  6155. if (!netif_running(dev))
  6156. bnx2_set_power_state(bp, PCI_D3hot);
  6157. return 0;
  6158. }
  6159. static int
  6160. bnx2_set_tx_csum(struct net_device *dev, u32 data)
  6161. {
  6162. struct bnx2 *bp = netdev_priv(dev);
  6163. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6164. return (ethtool_op_set_tx_ipv6_csum(dev, data));
  6165. else
  6166. return (ethtool_op_set_tx_csum(dev, data));
  6167. }
  6168. static const struct ethtool_ops bnx2_ethtool_ops = {
  6169. .get_settings = bnx2_get_settings,
  6170. .set_settings = bnx2_set_settings,
  6171. .get_drvinfo = bnx2_get_drvinfo,
  6172. .get_regs_len = bnx2_get_regs_len,
  6173. .get_regs = bnx2_get_regs,
  6174. .get_wol = bnx2_get_wol,
  6175. .set_wol = bnx2_set_wol,
  6176. .nway_reset = bnx2_nway_reset,
  6177. .get_link = bnx2_get_link,
  6178. .get_eeprom_len = bnx2_get_eeprom_len,
  6179. .get_eeprom = bnx2_get_eeprom,
  6180. .set_eeprom = bnx2_set_eeprom,
  6181. .get_coalesce = bnx2_get_coalesce,
  6182. .set_coalesce = bnx2_set_coalesce,
  6183. .get_ringparam = bnx2_get_ringparam,
  6184. .set_ringparam = bnx2_set_ringparam,
  6185. .get_pauseparam = bnx2_get_pauseparam,
  6186. .set_pauseparam = bnx2_set_pauseparam,
  6187. .get_rx_csum = bnx2_get_rx_csum,
  6188. .set_rx_csum = bnx2_set_rx_csum,
  6189. .set_tx_csum = bnx2_set_tx_csum,
  6190. .set_sg = ethtool_op_set_sg,
  6191. .set_tso = bnx2_set_tso,
  6192. .self_test = bnx2_self_test,
  6193. .get_strings = bnx2_get_strings,
  6194. .phys_id = bnx2_phys_id,
  6195. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6196. .get_sset_count = bnx2_get_sset_count,
  6197. };
  6198. /* Called with rtnl_lock */
  6199. static int
  6200. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6201. {
  6202. struct mii_ioctl_data *data = if_mii(ifr);
  6203. struct bnx2 *bp = netdev_priv(dev);
  6204. int err;
  6205. switch(cmd) {
  6206. case SIOCGMIIPHY:
  6207. data->phy_id = bp->phy_addr;
  6208. /* fallthru */
  6209. case SIOCGMIIREG: {
  6210. u32 mii_regval;
  6211. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6212. return -EOPNOTSUPP;
  6213. if (!netif_running(dev))
  6214. return -EAGAIN;
  6215. spin_lock_bh(&bp->phy_lock);
  6216. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6217. spin_unlock_bh(&bp->phy_lock);
  6218. data->val_out = mii_regval;
  6219. return err;
  6220. }
  6221. case SIOCSMIIREG:
  6222. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6223. return -EOPNOTSUPP;
  6224. if (!netif_running(dev))
  6225. return -EAGAIN;
  6226. spin_lock_bh(&bp->phy_lock);
  6227. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6228. spin_unlock_bh(&bp->phy_lock);
  6229. return err;
  6230. default:
  6231. /* do nothing */
  6232. break;
  6233. }
  6234. return -EOPNOTSUPP;
  6235. }
  6236. /* Called with rtnl_lock */
  6237. static int
  6238. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6239. {
  6240. struct sockaddr *addr = p;
  6241. struct bnx2 *bp = netdev_priv(dev);
  6242. if (!is_valid_ether_addr(addr->sa_data))
  6243. return -EINVAL;
  6244. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6245. if (netif_running(dev))
  6246. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6247. return 0;
  6248. }
  6249. /* Called with rtnl_lock */
  6250. static int
  6251. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6252. {
  6253. struct bnx2 *bp = netdev_priv(dev);
  6254. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  6255. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  6256. return -EINVAL;
  6257. dev->mtu = new_mtu;
  6258. return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
  6259. }
  6260. #ifdef CONFIG_NET_POLL_CONTROLLER
  6261. static void
  6262. poll_bnx2(struct net_device *dev)
  6263. {
  6264. struct bnx2 *bp = netdev_priv(dev);
  6265. int i;
  6266. for (i = 0; i < bp->irq_nvecs; i++) {
  6267. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6268. disable_irq(irq->vector);
  6269. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6270. enable_irq(irq->vector);
  6271. }
  6272. }
  6273. #endif
  6274. static void __devinit
  6275. bnx2_get_5709_media(struct bnx2 *bp)
  6276. {
  6277. u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6278. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6279. u32 strap;
  6280. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6281. return;
  6282. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6283. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6284. return;
  6285. }
  6286. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6287. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6288. else
  6289. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6290. if (PCI_FUNC(bp->pdev->devfn) == 0) {
  6291. switch (strap) {
  6292. case 0x4:
  6293. case 0x5:
  6294. case 0x6:
  6295. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6296. return;
  6297. }
  6298. } else {
  6299. switch (strap) {
  6300. case 0x1:
  6301. case 0x2:
  6302. case 0x4:
  6303. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6304. return;
  6305. }
  6306. }
  6307. }
  6308. static void __devinit
  6309. bnx2_get_pci_speed(struct bnx2 *bp)
  6310. {
  6311. u32 reg;
  6312. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6313. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6314. u32 clkreg;
  6315. bp->flags |= BNX2_FLAG_PCIX;
  6316. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6317. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6318. switch (clkreg) {
  6319. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6320. bp->bus_speed_mhz = 133;
  6321. break;
  6322. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6323. bp->bus_speed_mhz = 100;
  6324. break;
  6325. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6326. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6327. bp->bus_speed_mhz = 66;
  6328. break;
  6329. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6330. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6331. bp->bus_speed_mhz = 50;
  6332. break;
  6333. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6334. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6335. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6336. bp->bus_speed_mhz = 33;
  6337. break;
  6338. }
  6339. }
  6340. else {
  6341. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6342. bp->bus_speed_mhz = 66;
  6343. else
  6344. bp->bus_speed_mhz = 33;
  6345. }
  6346. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6347. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6348. }
  6349. static void __devinit
  6350. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6351. {
  6352. int rc, i, j;
  6353. u8 *data;
  6354. unsigned int block_end, rosize, len;
  6355. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6356. #define BNX2_VPD_LEN 128
  6357. #define BNX2_MAX_VER_SLEN 30
  6358. data = kmalloc(256, GFP_KERNEL);
  6359. if (!data)
  6360. return;
  6361. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6362. BNX2_VPD_LEN);
  6363. if (rc)
  6364. goto vpd_done;
  6365. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6366. data[i] = data[i + BNX2_VPD_LEN + 3];
  6367. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6368. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6369. data[i + 3] = data[i + BNX2_VPD_LEN];
  6370. }
  6371. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6372. if (i < 0)
  6373. goto vpd_done;
  6374. rosize = pci_vpd_lrdt_size(&data[i]);
  6375. i += PCI_VPD_LRDT_TAG_SIZE;
  6376. block_end = i + rosize;
  6377. if (block_end > BNX2_VPD_LEN)
  6378. goto vpd_done;
  6379. j = pci_vpd_find_info_keyword(data, i, rosize,
  6380. PCI_VPD_RO_KEYWORD_MFR_ID);
  6381. if (j < 0)
  6382. goto vpd_done;
  6383. len = pci_vpd_info_field_size(&data[j]);
  6384. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6385. if (j + len > block_end || len != 4 ||
  6386. memcmp(&data[j], "1028", 4))
  6387. goto vpd_done;
  6388. j = pci_vpd_find_info_keyword(data, i, rosize,
  6389. PCI_VPD_RO_KEYWORD_VENDOR0);
  6390. if (j < 0)
  6391. goto vpd_done;
  6392. len = pci_vpd_info_field_size(&data[j]);
  6393. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6394. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6395. goto vpd_done;
  6396. memcpy(bp->fw_version, &data[j], len);
  6397. bp->fw_version[len] = ' ';
  6398. vpd_done:
  6399. kfree(data);
  6400. }
  6401. static int __devinit
  6402. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6403. {
  6404. struct bnx2 *bp;
  6405. unsigned long mem_len;
  6406. int rc, i, j;
  6407. u32 reg;
  6408. u64 dma_mask, persist_dma_mask;
  6409. SET_NETDEV_DEV(dev, &pdev->dev);
  6410. bp = netdev_priv(dev);
  6411. bp->flags = 0;
  6412. bp->phy_flags = 0;
  6413. bp->temp_stats_blk =
  6414. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6415. if (bp->temp_stats_blk == NULL) {
  6416. rc = -ENOMEM;
  6417. goto err_out;
  6418. }
  6419. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6420. rc = pci_enable_device(pdev);
  6421. if (rc) {
  6422. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6423. goto err_out;
  6424. }
  6425. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6426. dev_err(&pdev->dev,
  6427. "Cannot find PCI device base address, aborting\n");
  6428. rc = -ENODEV;
  6429. goto err_out_disable;
  6430. }
  6431. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6432. if (rc) {
  6433. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6434. goto err_out_disable;
  6435. }
  6436. pci_set_master(pdev);
  6437. pci_save_state(pdev);
  6438. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  6439. if (bp->pm_cap == 0) {
  6440. dev_err(&pdev->dev,
  6441. "Cannot find power management capability, aborting\n");
  6442. rc = -EIO;
  6443. goto err_out_release;
  6444. }
  6445. bp->dev = dev;
  6446. bp->pdev = pdev;
  6447. spin_lock_init(&bp->phy_lock);
  6448. spin_lock_init(&bp->indirect_lock);
  6449. #ifdef BCM_CNIC
  6450. mutex_init(&bp->cnic_lock);
  6451. #endif
  6452. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6453. dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
  6454. mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS + 1);
  6455. dev->mem_end = dev->mem_start + mem_len;
  6456. dev->irq = pdev->irq;
  6457. bp->regview = ioremap_nocache(dev->base_addr, mem_len);
  6458. if (!bp->regview) {
  6459. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6460. rc = -ENOMEM;
  6461. goto err_out_release;
  6462. }
  6463. /* Configure byte swap and enable write to the reg_window registers.
  6464. * Rely on CPU to do target byte swapping on big endian systems
  6465. * The chip's target access swapping will not swap all accesses
  6466. */
  6467. pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
  6468. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6469. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6470. bnx2_set_power_state(bp, PCI_D0);
  6471. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  6472. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6473. if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
  6474. dev_err(&pdev->dev,
  6475. "Cannot find PCIE capability, aborting\n");
  6476. rc = -EIO;
  6477. goto err_out_unmap;
  6478. }
  6479. bp->flags |= BNX2_FLAG_PCIE;
  6480. if (CHIP_REV(bp) == CHIP_REV_Ax)
  6481. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6482. } else {
  6483. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6484. if (bp->pcix_cap == 0) {
  6485. dev_err(&pdev->dev,
  6486. "Cannot find PCIX capability, aborting\n");
  6487. rc = -EIO;
  6488. goto err_out_unmap;
  6489. }
  6490. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6491. }
  6492. if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
  6493. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  6494. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6495. }
  6496. if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
  6497. if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
  6498. bp->flags |= BNX2_FLAG_MSI_CAP;
  6499. }
  6500. /* 5708 cannot support DMA addresses > 40-bit. */
  6501. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  6502. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6503. else
  6504. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6505. /* Configure DMA attributes. */
  6506. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6507. dev->features |= NETIF_F_HIGHDMA;
  6508. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6509. if (rc) {
  6510. dev_err(&pdev->dev,
  6511. "pci_set_consistent_dma_mask failed, aborting\n");
  6512. goto err_out_unmap;
  6513. }
  6514. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6515. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6516. goto err_out_unmap;
  6517. }
  6518. if (!(bp->flags & BNX2_FLAG_PCIE))
  6519. bnx2_get_pci_speed(bp);
  6520. /* 5706A0 may falsely detect SERR and PERR. */
  6521. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6522. reg = REG_RD(bp, PCI_COMMAND);
  6523. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6524. REG_WR(bp, PCI_COMMAND, reg);
  6525. }
  6526. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  6527. !(bp->flags & BNX2_FLAG_PCIX)) {
  6528. dev_err(&pdev->dev,
  6529. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6530. goto err_out_unmap;
  6531. }
  6532. bnx2_init_nvram(bp);
  6533. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6534. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6535. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6536. u32 off = PCI_FUNC(pdev->devfn) << 2;
  6537. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6538. } else
  6539. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6540. /* Get the permanent MAC address. First we need to make sure the
  6541. * firmware is actually running.
  6542. */
  6543. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6544. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6545. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6546. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6547. rc = -ENODEV;
  6548. goto err_out_unmap;
  6549. }
  6550. bnx2_read_vpd_fw_ver(bp);
  6551. j = strlen(bp->fw_version);
  6552. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6553. for (i = 0; i < 3 && j < 24; i++) {
  6554. u8 num, k, skip0;
  6555. if (i == 0) {
  6556. bp->fw_version[j++] = 'b';
  6557. bp->fw_version[j++] = 'c';
  6558. bp->fw_version[j++] = ' ';
  6559. }
  6560. num = (u8) (reg >> (24 - (i * 8)));
  6561. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6562. if (num >= k || !skip0 || k == 1) {
  6563. bp->fw_version[j++] = (num / k) + '0';
  6564. skip0 = 0;
  6565. }
  6566. }
  6567. if (i != 2)
  6568. bp->fw_version[j++] = '.';
  6569. }
  6570. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6571. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6572. bp->wol = 1;
  6573. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6574. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6575. for (i = 0; i < 30; i++) {
  6576. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6577. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6578. break;
  6579. msleep(10);
  6580. }
  6581. }
  6582. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6583. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6584. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6585. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6586. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6587. if (j < 32)
  6588. bp->fw_version[j++] = ' ';
  6589. for (i = 0; i < 3 && j < 28; i++) {
  6590. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6591. reg = swab32(reg);
  6592. memcpy(&bp->fw_version[j], &reg, 4);
  6593. j += 4;
  6594. }
  6595. }
  6596. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6597. bp->mac_addr[0] = (u8) (reg >> 8);
  6598. bp->mac_addr[1] = (u8) reg;
  6599. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6600. bp->mac_addr[2] = (u8) (reg >> 24);
  6601. bp->mac_addr[3] = (u8) (reg >> 16);
  6602. bp->mac_addr[4] = (u8) (reg >> 8);
  6603. bp->mac_addr[5] = (u8) reg;
  6604. bp->tx_ring_size = MAX_TX_DESC_CNT;
  6605. bnx2_set_rx_ring_size(bp, 255);
  6606. bp->rx_csum = 1;
  6607. bp->tx_quick_cons_trip_int = 2;
  6608. bp->tx_quick_cons_trip = 20;
  6609. bp->tx_ticks_int = 18;
  6610. bp->tx_ticks = 80;
  6611. bp->rx_quick_cons_trip_int = 2;
  6612. bp->rx_quick_cons_trip = 12;
  6613. bp->rx_ticks_int = 18;
  6614. bp->rx_ticks = 18;
  6615. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6616. bp->current_interval = BNX2_TIMER_INTERVAL;
  6617. bp->phy_addr = 1;
  6618. /* Disable WOL support if we are running on a SERDES chip. */
  6619. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6620. bnx2_get_5709_media(bp);
  6621. else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
  6622. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6623. bp->phy_port = PORT_TP;
  6624. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6625. bp->phy_port = PORT_FIBRE;
  6626. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6627. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6628. bp->flags |= BNX2_FLAG_NO_WOL;
  6629. bp->wol = 0;
  6630. }
  6631. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  6632. /* Don't do parallel detect on this board because of
  6633. * some board problems. The link will not go down
  6634. * if we do parallel detect.
  6635. */
  6636. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6637. pdev->subsystem_device == 0x310c)
  6638. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6639. } else {
  6640. bp->phy_addr = 2;
  6641. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6642. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6643. }
  6644. } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
  6645. CHIP_NUM(bp) == CHIP_NUM_5708)
  6646. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6647. else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
  6648. (CHIP_REV(bp) == CHIP_REV_Ax ||
  6649. CHIP_REV(bp) == CHIP_REV_Bx))
  6650. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6651. bnx2_init_fw_cap(bp);
  6652. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  6653. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  6654. (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
  6655. !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6656. bp->flags |= BNX2_FLAG_NO_WOL;
  6657. bp->wol = 0;
  6658. }
  6659. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6660. bp->tx_quick_cons_trip_int =
  6661. bp->tx_quick_cons_trip;
  6662. bp->tx_ticks_int = bp->tx_ticks;
  6663. bp->rx_quick_cons_trip_int =
  6664. bp->rx_quick_cons_trip;
  6665. bp->rx_ticks_int = bp->rx_ticks;
  6666. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6667. bp->com_ticks_int = bp->com_ticks;
  6668. bp->cmd_ticks_int = bp->cmd_ticks;
  6669. }
  6670. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6671. *
  6672. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6673. * with byte enables disabled on the unused 32-bit word. This is legal
  6674. * but causes problems on the AMD 8132 which will eventually stop
  6675. * responding after a while.
  6676. *
  6677. * AMD believes this incompatibility is unique to the 5706, and
  6678. * prefers to locally disable MSI rather than globally disabling it.
  6679. */
  6680. if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
  6681. struct pci_dev *amd_8132 = NULL;
  6682. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6683. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6684. amd_8132))) {
  6685. if (amd_8132->revision >= 0x10 &&
  6686. amd_8132->revision <= 0x13) {
  6687. disable_msi = 1;
  6688. pci_dev_put(amd_8132);
  6689. break;
  6690. }
  6691. }
  6692. }
  6693. bnx2_set_default_link(bp);
  6694. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6695. init_timer(&bp->timer);
  6696. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6697. bp->timer.data = (unsigned long) bp;
  6698. bp->timer.function = bnx2_timer;
  6699. return 0;
  6700. err_out_unmap:
  6701. if (bp->regview) {
  6702. iounmap(bp->regview);
  6703. bp->regview = NULL;
  6704. }
  6705. err_out_release:
  6706. pci_release_regions(pdev);
  6707. err_out_disable:
  6708. pci_disable_device(pdev);
  6709. pci_set_drvdata(pdev, NULL);
  6710. err_out:
  6711. return rc;
  6712. }
  6713. static char * __devinit
  6714. bnx2_bus_string(struct bnx2 *bp, char *str)
  6715. {
  6716. char *s = str;
  6717. if (bp->flags & BNX2_FLAG_PCIE) {
  6718. s += sprintf(s, "PCI Express");
  6719. } else {
  6720. s += sprintf(s, "PCI");
  6721. if (bp->flags & BNX2_FLAG_PCIX)
  6722. s += sprintf(s, "-X");
  6723. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6724. s += sprintf(s, " 32-bit");
  6725. else
  6726. s += sprintf(s, " 64-bit");
  6727. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6728. }
  6729. return str;
  6730. }
  6731. static void
  6732. bnx2_del_napi(struct bnx2 *bp)
  6733. {
  6734. int i;
  6735. for (i = 0; i < bp->irq_nvecs; i++)
  6736. netif_napi_del(&bp->bnx2_napi[i].napi);
  6737. }
  6738. static void
  6739. bnx2_init_napi(struct bnx2 *bp)
  6740. {
  6741. int i;
  6742. for (i = 0; i < bp->irq_nvecs; i++) {
  6743. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6744. int (*poll)(struct napi_struct *, int);
  6745. if (i == 0)
  6746. poll = bnx2_poll;
  6747. else
  6748. poll = bnx2_poll_msix;
  6749. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6750. bnapi->bp = bp;
  6751. }
  6752. }
  6753. static const struct net_device_ops bnx2_netdev_ops = {
  6754. .ndo_open = bnx2_open,
  6755. .ndo_start_xmit = bnx2_start_xmit,
  6756. .ndo_stop = bnx2_close,
  6757. .ndo_get_stats = bnx2_get_stats,
  6758. .ndo_set_rx_mode = bnx2_set_rx_mode,
  6759. .ndo_do_ioctl = bnx2_ioctl,
  6760. .ndo_validate_addr = eth_validate_addr,
  6761. .ndo_set_mac_address = bnx2_change_mac_addr,
  6762. .ndo_change_mtu = bnx2_change_mtu,
  6763. .ndo_tx_timeout = bnx2_tx_timeout,
  6764. #ifdef BCM_VLAN
  6765. .ndo_vlan_rx_register = bnx2_vlan_rx_register,
  6766. #endif
  6767. #ifdef CONFIG_NET_POLL_CONTROLLER
  6768. .ndo_poll_controller = poll_bnx2,
  6769. #endif
  6770. };
  6771. static void inline vlan_features_add(struct net_device *dev, unsigned long flags)
  6772. {
  6773. #ifdef BCM_VLAN
  6774. dev->vlan_features |= flags;
  6775. #endif
  6776. }
  6777. static int __devinit
  6778. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  6779. {
  6780. static int version_printed = 0;
  6781. struct net_device *dev = NULL;
  6782. struct bnx2 *bp;
  6783. int rc;
  6784. char str[40];
  6785. if (version_printed++ == 0)
  6786. pr_info("%s", version);
  6787. /* dev zeroed in init_etherdev */
  6788. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  6789. if (!dev)
  6790. return -ENOMEM;
  6791. rc = bnx2_init_board(pdev, dev);
  6792. if (rc < 0) {
  6793. free_netdev(dev);
  6794. return rc;
  6795. }
  6796. dev->netdev_ops = &bnx2_netdev_ops;
  6797. dev->watchdog_timeo = TX_TIMEOUT;
  6798. dev->ethtool_ops = &bnx2_ethtool_ops;
  6799. bp = netdev_priv(dev);
  6800. pci_set_drvdata(pdev, dev);
  6801. rc = bnx2_request_firmware(bp);
  6802. if (rc)
  6803. goto error;
  6804. memcpy(dev->dev_addr, bp->mac_addr, 6);
  6805. memcpy(dev->perm_addr, bp->mac_addr, 6);
  6806. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_GRO;
  6807. vlan_features_add(dev, NETIF_F_IP_CSUM | NETIF_F_SG);
  6808. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6809. dev->features |= NETIF_F_IPV6_CSUM;
  6810. vlan_features_add(dev, NETIF_F_IPV6_CSUM);
  6811. }
  6812. #ifdef BCM_VLAN
  6813. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6814. #endif
  6815. dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
  6816. vlan_features_add(dev, NETIF_F_TSO | NETIF_F_TSO_ECN);
  6817. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6818. dev->features |= NETIF_F_TSO6;
  6819. vlan_features_add(dev, NETIF_F_TSO6);
  6820. }
  6821. if ((rc = register_netdev(dev))) {
  6822. dev_err(&pdev->dev, "Cannot register net device\n");
  6823. goto error;
  6824. }
  6825. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, node addr %pM\n",
  6826. board_info[ent->driver_data].name,
  6827. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  6828. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  6829. bnx2_bus_string(bp, str),
  6830. dev->base_addr,
  6831. bp->pdev->irq, dev->dev_addr);
  6832. return 0;
  6833. error:
  6834. if (bp->mips_firmware)
  6835. release_firmware(bp->mips_firmware);
  6836. if (bp->rv2p_firmware)
  6837. release_firmware(bp->rv2p_firmware);
  6838. if (bp->regview)
  6839. iounmap(bp->regview);
  6840. pci_release_regions(pdev);
  6841. pci_disable_device(pdev);
  6842. pci_set_drvdata(pdev, NULL);
  6843. free_netdev(dev);
  6844. return rc;
  6845. }
  6846. static void __devexit
  6847. bnx2_remove_one(struct pci_dev *pdev)
  6848. {
  6849. struct net_device *dev = pci_get_drvdata(pdev);
  6850. struct bnx2 *bp = netdev_priv(dev);
  6851. flush_scheduled_work();
  6852. unregister_netdev(dev);
  6853. if (bp->mips_firmware)
  6854. release_firmware(bp->mips_firmware);
  6855. if (bp->rv2p_firmware)
  6856. release_firmware(bp->rv2p_firmware);
  6857. if (bp->regview)
  6858. iounmap(bp->regview);
  6859. kfree(bp->temp_stats_blk);
  6860. free_netdev(dev);
  6861. pci_release_regions(pdev);
  6862. pci_disable_device(pdev);
  6863. pci_set_drvdata(pdev, NULL);
  6864. }
  6865. static int
  6866. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  6867. {
  6868. struct net_device *dev = pci_get_drvdata(pdev);
  6869. struct bnx2 *bp = netdev_priv(dev);
  6870. /* PCI register 4 needs to be saved whether netif_running() or not.
  6871. * MSI address and data need to be saved if using MSI and
  6872. * netif_running().
  6873. */
  6874. pci_save_state(pdev);
  6875. if (!netif_running(dev))
  6876. return 0;
  6877. flush_scheduled_work();
  6878. bnx2_netif_stop(bp, true);
  6879. netif_device_detach(dev);
  6880. del_timer_sync(&bp->timer);
  6881. bnx2_shutdown_chip(bp);
  6882. bnx2_free_skbs(bp);
  6883. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  6884. return 0;
  6885. }
  6886. static int
  6887. bnx2_resume(struct pci_dev *pdev)
  6888. {
  6889. struct net_device *dev = pci_get_drvdata(pdev);
  6890. struct bnx2 *bp = netdev_priv(dev);
  6891. pci_restore_state(pdev);
  6892. if (!netif_running(dev))
  6893. return 0;
  6894. bnx2_set_power_state(bp, PCI_D0);
  6895. netif_device_attach(dev);
  6896. bnx2_init_nic(bp, 1);
  6897. bnx2_netif_start(bp, true);
  6898. return 0;
  6899. }
  6900. /**
  6901. * bnx2_io_error_detected - called when PCI error is detected
  6902. * @pdev: Pointer to PCI device
  6903. * @state: The current pci connection state
  6904. *
  6905. * This function is called after a PCI bus error affecting
  6906. * this device has been detected.
  6907. */
  6908. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  6909. pci_channel_state_t state)
  6910. {
  6911. struct net_device *dev = pci_get_drvdata(pdev);
  6912. struct bnx2 *bp = netdev_priv(dev);
  6913. rtnl_lock();
  6914. netif_device_detach(dev);
  6915. if (state == pci_channel_io_perm_failure) {
  6916. rtnl_unlock();
  6917. return PCI_ERS_RESULT_DISCONNECT;
  6918. }
  6919. if (netif_running(dev)) {
  6920. bnx2_netif_stop(bp, true);
  6921. del_timer_sync(&bp->timer);
  6922. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  6923. }
  6924. pci_disable_device(pdev);
  6925. rtnl_unlock();
  6926. /* Request a slot slot reset. */
  6927. return PCI_ERS_RESULT_NEED_RESET;
  6928. }
  6929. /**
  6930. * bnx2_io_slot_reset - called after the pci bus has been reset.
  6931. * @pdev: Pointer to PCI device
  6932. *
  6933. * Restart the card from scratch, as if from a cold-boot.
  6934. */
  6935. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  6936. {
  6937. struct net_device *dev = pci_get_drvdata(pdev);
  6938. struct bnx2 *bp = netdev_priv(dev);
  6939. rtnl_lock();
  6940. if (pci_enable_device(pdev)) {
  6941. dev_err(&pdev->dev,
  6942. "Cannot re-enable PCI device after reset\n");
  6943. rtnl_unlock();
  6944. return PCI_ERS_RESULT_DISCONNECT;
  6945. }
  6946. pci_set_master(pdev);
  6947. pci_restore_state(pdev);
  6948. pci_save_state(pdev);
  6949. if (netif_running(dev)) {
  6950. bnx2_set_power_state(bp, PCI_D0);
  6951. bnx2_init_nic(bp, 1);
  6952. }
  6953. rtnl_unlock();
  6954. return PCI_ERS_RESULT_RECOVERED;
  6955. }
  6956. /**
  6957. * bnx2_io_resume - called when traffic can start flowing again.
  6958. * @pdev: Pointer to PCI device
  6959. *
  6960. * This callback is called when the error recovery driver tells us that
  6961. * its OK to resume normal operation.
  6962. */
  6963. static void bnx2_io_resume(struct pci_dev *pdev)
  6964. {
  6965. struct net_device *dev = pci_get_drvdata(pdev);
  6966. struct bnx2 *bp = netdev_priv(dev);
  6967. rtnl_lock();
  6968. if (netif_running(dev))
  6969. bnx2_netif_start(bp, true);
  6970. netif_device_attach(dev);
  6971. rtnl_unlock();
  6972. }
  6973. static struct pci_error_handlers bnx2_err_handler = {
  6974. .error_detected = bnx2_io_error_detected,
  6975. .slot_reset = bnx2_io_slot_reset,
  6976. .resume = bnx2_io_resume,
  6977. };
  6978. static struct pci_driver bnx2_pci_driver = {
  6979. .name = DRV_MODULE_NAME,
  6980. .id_table = bnx2_pci_tbl,
  6981. .probe = bnx2_init_one,
  6982. .remove = __devexit_p(bnx2_remove_one),
  6983. .suspend = bnx2_suspend,
  6984. .resume = bnx2_resume,
  6985. .err_handler = &bnx2_err_handler,
  6986. };
  6987. static int __init bnx2_init(void)
  6988. {
  6989. return pci_register_driver(&bnx2_pci_driver);
  6990. }
  6991. static void __exit bnx2_cleanup(void)
  6992. {
  6993. pci_unregister_driver(&bnx2_pci_driver);
  6994. }
  6995. module_init(bnx2_init);
  6996. module_exit(bnx2_cleanup);