i8259.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/slab.h>
  30. #include <linux/bitops.h>
  31. #include "irq.h"
  32. #include <linux/kvm_host.h>
  33. #include "trace.h"
  34. static void pic_lock(struct kvm_pic *s)
  35. __acquires(&s->lock)
  36. {
  37. raw_spin_lock(&s->lock);
  38. }
  39. static void pic_unlock(struct kvm_pic *s)
  40. __releases(&s->lock)
  41. {
  42. bool wakeup = s->wakeup_needed;
  43. struct kvm_vcpu *vcpu;
  44. s->wakeup_needed = false;
  45. raw_spin_unlock(&s->lock);
  46. if (wakeup) {
  47. vcpu = s->kvm->bsp_vcpu;
  48. if (vcpu)
  49. kvm_vcpu_kick(vcpu);
  50. }
  51. }
  52. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  53. {
  54. s->isr &= ~(1 << irq);
  55. s->isr_ack |= (1 << irq);
  56. if (s != &s->pics_state->pics[0])
  57. irq += 8;
  58. /*
  59. * We are dropping lock while calling ack notifiers since ack
  60. * notifier callbacks for assigned devices call into PIC recursively.
  61. * Other interrupt may be delivered to PIC while lock is dropped but
  62. * it should be safe since PIC state is already updated at this stage.
  63. */
  64. pic_unlock(s->pics_state);
  65. kvm_notify_acked_irq(s->pics_state->kvm, SELECT_PIC(irq), irq);
  66. pic_lock(s->pics_state);
  67. }
  68. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  69. {
  70. struct kvm_pic *s = pic_irqchip(kvm);
  71. pic_lock(s);
  72. s->pics[0].isr_ack = 0xff;
  73. s->pics[1].isr_ack = 0xff;
  74. pic_unlock(s);
  75. }
  76. /*
  77. * set irq level. If an edge is detected, then the IRR is set to 1
  78. */
  79. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  80. {
  81. int mask, ret = 1;
  82. mask = 1 << irq;
  83. if (s->elcr & mask) /* level triggered */
  84. if (level) {
  85. ret = !(s->irr & mask);
  86. s->irr |= mask;
  87. s->last_irr |= mask;
  88. } else {
  89. s->irr &= ~mask;
  90. s->last_irr &= ~mask;
  91. }
  92. else /* edge triggered */
  93. if (level) {
  94. if ((s->last_irr & mask) == 0) {
  95. ret = !(s->irr & mask);
  96. s->irr |= mask;
  97. }
  98. s->last_irr |= mask;
  99. } else
  100. s->last_irr &= ~mask;
  101. return (s->imr & mask) ? -1 : ret;
  102. }
  103. /*
  104. * return the highest priority found in mask (highest = smallest
  105. * number). Return 8 if no irq
  106. */
  107. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  108. {
  109. int priority;
  110. if (mask == 0)
  111. return 8;
  112. priority = 0;
  113. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  114. priority++;
  115. return priority;
  116. }
  117. /*
  118. * return the pic wanted interrupt. return -1 if none
  119. */
  120. static int pic_get_irq(struct kvm_kpic_state *s)
  121. {
  122. int mask, cur_priority, priority;
  123. mask = s->irr & ~s->imr;
  124. priority = get_priority(s, mask);
  125. if (priority == 8)
  126. return -1;
  127. /*
  128. * compute current priority. If special fully nested mode on the
  129. * master, the IRQ coming from the slave is not taken into account
  130. * for the priority computation.
  131. */
  132. mask = s->isr;
  133. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  134. mask &= ~(1 << 2);
  135. cur_priority = get_priority(s, mask);
  136. if (priority < cur_priority)
  137. /*
  138. * higher priority found: an irq should be generated
  139. */
  140. return (priority + s->priority_add) & 7;
  141. else
  142. return -1;
  143. }
  144. /*
  145. * raise irq to CPU if necessary. must be called every time the active
  146. * irq may change
  147. */
  148. static void pic_update_irq(struct kvm_pic *s)
  149. {
  150. int irq2, irq;
  151. irq2 = pic_get_irq(&s->pics[1]);
  152. if (irq2 >= 0) {
  153. /*
  154. * if irq request by slave pic, signal master PIC
  155. */
  156. pic_set_irq1(&s->pics[0], 2, 1);
  157. pic_set_irq1(&s->pics[0], 2, 0);
  158. }
  159. irq = pic_get_irq(&s->pics[0]);
  160. if (irq >= 0)
  161. s->irq_request(s->irq_request_opaque, 1);
  162. else
  163. s->irq_request(s->irq_request_opaque, 0);
  164. }
  165. void kvm_pic_update_irq(struct kvm_pic *s)
  166. {
  167. pic_lock(s);
  168. pic_update_irq(s);
  169. pic_unlock(s);
  170. }
  171. int kvm_pic_set_irq(void *opaque, int irq, int level)
  172. {
  173. struct kvm_pic *s = opaque;
  174. int ret = -1;
  175. pic_lock(s);
  176. if (irq >= 0 && irq < PIC_NUM_PINS) {
  177. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  178. pic_update_irq(s);
  179. trace_kvm_pic_set_irq(irq >> 3, irq & 7, s->pics[irq >> 3].elcr,
  180. s->pics[irq >> 3].imr, ret == 0);
  181. }
  182. pic_unlock(s);
  183. return ret;
  184. }
  185. /*
  186. * acknowledge interrupt 'irq'
  187. */
  188. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  189. {
  190. s->isr |= 1 << irq;
  191. /*
  192. * We don't clear a level sensitive interrupt here
  193. */
  194. if (!(s->elcr & (1 << irq)))
  195. s->irr &= ~(1 << irq);
  196. if (s->auto_eoi) {
  197. if (s->rotate_on_auto_eoi)
  198. s->priority_add = (irq + 1) & 7;
  199. pic_clear_isr(s, irq);
  200. }
  201. }
  202. int kvm_pic_read_irq(struct kvm *kvm)
  203. {
  204. int irq, irq2, intno;
  205. struct kvm_pic *s = pic_irqchip(kvm);
  206. pic_lock(s);
  207. irq = pic_get_irq(&s->pics[0]);
  208. if (irq >= 0) {
  209. pic_intack(&s->pics[0], irq);
  210. if (irq == 2) {
  211. irq2 = pic_get_irq(&s->pics[1]);
  212. if (irq2 >= 0)
  213. pic_intack(&s->pics[1], irq2);
  214. else
  215. /*
  216. * spurious IRQ on slave controller
  217. */
  218. irq2 = 7;
  219. intno = s->pics[1].irq_base + irq2;
  220. irq = irq2 + 8;
  221. } else
  222. intno = s->pics[0].irq_base + irq;
  223. } else {
  224. /*
  225. * spurious IRQ on host controller
  226. */
  227. irq = 7;
  228. intno = s->pics[0].irq_base + irq;
  229. }
  230. pic_update_irq(s);
  231. pic_unlock(s);
  232. return intno;
  233. }
  234. void kvm_pic_reset(struct kvm_kpic_state *s)
  235. {
  236. int irq;
  237. struct kvm *kvm = s->pics_state->irq_request_opaque;
  238. struct kvm_vcpu *vcpu0 = kvm->bsp_vcpu;
  239. u8 irr = s->irr, isr = s->imr;
  240. s->last_irr = 0;
  241. s->irr = 0;
  242. s->imr = 0;
  243. s->isr = 0;
  244. s->isr_ack = 0xff;
  245. s->priority_add = 0;
  246. s->irq_base = 0;
  247. s->read_reg_select = 0;
  248. s->poll = 0;
  249. s->special_mask = 0;
  250. s->init_state = 0;
  251. s->auto_eoi = 0;
  252. s->rotate_on_auto_eoi = 0;
  253. s->special_fully_nested_mode = 0;
  254. s->init4 = 0;
  255. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  256. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  257. if (irr & (1 << irq) || isr & (1 << irq)) {
  258. pic_clear_isr(s, irq);
  259. }
  260. }
  261. }
  262. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  263. {
  264. struct kvm_kpic_state *s = opaque;
  265. int priority, cmd, irq;
  266. addr &= 1;
  267. if (addr == 0) {
  268. if (val & 0x10) {
  269. kvm_pic_reset(s); /* init */
  270. /*
  271. * deassert a pending interrupt
  272. */
  273. s->pics_state->irq_request(s->pics_state->
  274. irq_request_opaque, 0);
  275. s->init_state = 1;
  276. s->init4 = val & 1;
  277. if (val & 0x02)
  278. printk(KERN_ERR "single mode not supported");
  279. if (val & 0x08)
  280. printk(KERN_ERR
  281. "level sensitive irq not supported");
  282. } else if (val & 0x08) {
  283. if (val & 0x04)
  284. s->poll = 1;
  285. if (val & 0x02)
  286. s->read_reg_select = val & 1;
  287. if (val & 0x40)
  288. s->special_mask = (val >> 5) & 1;
  289. } else {
  290. cmd = val >> 5;
  291. switch (cmd) {
  292. case 0:
  293. case 4:
  294. s->rotate_on_auto_eoi = cmd >> 2;
  295. break;
  296. case 1: /* end of interrupt */
  297. case 5:
  298. priority = get_priority(s, s->isr);
  299. if (priority != 8) {
  300. irq = (priority + s->priority_add) & 7;
  301. if (cmd == 5)
  302. s->priority_add = (irq + 1) & 7;
  303. pic_clear_isr(s, irq);
  304. pic_update_irq(s->pics_state);
  305. }
  306. break;
  307. case 3:
  308. irq = val & 7;
  309. pic_clear_isr(s, irq);
  310. pic_update_irq(s->pics_state);
  311. break;
  312. case 6:
  313. s->priority_add = (val + 1) & 7;
  314. pic_update_irq(s->pics_state);
  315. break;
  316. case 7:
  317. irq = val & 7;
  318. s->priority_add = (irq + 1) & 7;
  319. pic_clear_isr(s, irq);
  320. pic_update_irq(s->pics_state);
  321. break;
  322. default:
  323. break; /* no operation */
  324. }
  325. }
  326. } else
  327. switch (s->init_state) {
  328. case 0: /* normal mode */
  329. s->imr = val;
  330. pic_update_irq(s->pics_state);
  331. break;
  332. case 1:
  333. s->irq_base = val & 0xf8;
  334. s->init_state = 2;
  335. break;
  336. case 2:
  337. if (s->init4)
  338. s->init_state = 3;
  339. else
  340. s->init_state = 0;
  341. break;
  342. case 3:
  343. s->special_fully_nested_mode = (val >> 4) & 1;
  344. s->auto_eoi = (val >> 1) & 1;
  345. s->init_state = 0;
  346. break;
  347. }
  348. }
  349. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  350. {
  351. int ret;
  352. ret = pic_get_irq(s);
  353. if (ret >= 0) {
  354. if (addr1 >> 7) {
  355. s->pics_state->pics[0].isr &= ~(1 << 2);
  356. s->pics_state->pics[0].irr &= ~(1 << 2);
  357. }
  358. s->irr &= ~(1 << ret);
  359. pic_clear_isr(s, ret);
  360. if (addr1 >> 7 || ret != 2)
  361. pic_update_irq(s->pics_state);
  362. } else {
  363. ret = 0x07;
  364. pic_update_irq(s->pics_state);
  365. }
  366. return ret;
  367. }
  368. static u32 pic_ioport_read(void *opaque, u32 addr1)
  369. {
  370. struct kvm_kpic_state *s = opaque;
  371. unsigned int addr;
  372. int ret;
  373. addr = addr1;
  374. addr &= 1;
  375. if (s->poll) {
  376. ret = pic_poll_read(s, addr1);
  377. s->poll = 0;
  378. } else
  379. if (addr == 0)
  380. if (s->read_reg_select)
  381. ret = s->isr;
  382. else
  383. ret = s->irr;
  384. else
  385. ret = s->imr;
  386. return ret;
  387. }
  388. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  389. {
  390. struct kvm_kpic_state *s = opaque;
  391. s->elcr = val & s->elcr_mask;
  392. }
  393. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  394. {
  395. struct kvm_kpic_state *s = opaque;
  396. return s->elcr;
  397. }
  398. static int picdev_in_range(gpa_t addr)
  399. {
  400. switch (addr) {
  401. case 0x20:
  402. case 0x21:
  403. case 0xa0:
  404. case 0xa1:
  405. case 0x4d0:
  406. case 0x4d1:
  407. return 1;
  408. default:
  409. return 0;
  410. }
  411. }
  412. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  413. {
  414. return container_of(dev, struct kvm_pic, dev);
  415. }
  416. static int picdev_write(struct kvm_io_device *this,
  417. gpa_t addr, int len, const void *val)
  418. {
  419. struct kvm_pic *s = to_pic(this);
  420. unsigned char data = *(unsigned char *)val;
  421. if (!picdev_in_range(addr))
  422. return -EOPNOTSUPP;
  423. if (len != 1) {
  424. if (printk_ratelimit())
  425. printk(KERN_ERR "PIC: non byte write\n");
  426. return 0;
  427. }
  428. pic_lock(s);
  429. switch (addr) {
  430. case 0x20:
  431. case 0x21:
  432. case 0xa0:
  433. case 0xa1:
  434. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  435. break;
  436. case 0x4d0:
  437. case 0x4d1:
  438. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  439. break;
  440. }
  441. pic_unlock(s);
  442. return 0;
  443. }
  444. static int picdev_read(struct kvm_io_device *this,
  445. gpa_t addr, int len, void *val)
  446. {
  447. struct kvm_pic *s = to_pic(this);
  448. unsigned char data = 0;
  449. if (!picdev_in_range(addr))
  450. return -EOPNOTSUPP;
  451. if (len != 1) {
  452. if (printk_ratelimit())
  453. printk(KERN_ERR "PIC: non byte read\n");
  454. return 0;
  455. }
  456. pic_lock(s);
  457. switch (addr) {
  458. case 0x20:
  459. case 0x21:
  460. case 0xa0:
  461. case 0xa1:
  462. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  463. break;
  464. case 0x4d0:
  465. case 0x4d1:
  466. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  467. break;
  468. }
  469. *(unsigned char *)val = data;
  470. pic_unlock(s);
  471. return 0;
  472. }
  473. /*
  474. * callback when PIC0 irq status changed
  475. */
  476. static void pic_irq_request(void *opaque, int level)
  477. {
  478. struct kvm *kvm = opaque;
  479. struct kvm_vcpu *vcpu = kvm->bsp_vcpu;
  480. struct kvm_pic *s = pic_irqchip(kvm);
  481. int irq = pic_get_irq(&s->pics[0]);
  482. s->output = level;
  483. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  484. s->pics[0].isr_ack &= ~(1 << irq);
  485. s->wakeup_needed = true;
  486. }
  487. }
  488. static const struct kvm_io_device_ops picdev_ops = {
  489. .read = picdev_read,
  490. .write = picdev_write,
  491. };
  492. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  493. {
  494. struct kvm_pic *s;
  495. int ret;
  496. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  497. if (!s)
  498. return NULL;
  499. raw_spin_lock_init(&s->lock);
  500. s->kvm = kvm;
  501. s->pics[0].elcr_mask = 0xf8;
  502. s->pics[1].elcr_mask = 0xde;
  503. s->irq_request = pic_irq_request;
  504. s->irq_request_opaque = kvm;
  505. s->pics[0].pics_state = s;
  506. s->pics[1].pics_state = s;
  507. /*
  508. * Initialize PIO device
  509. */
  510. kvm_iodevice_init(&s->dev, &picdev_ops);
  511. mutex_lock(&kvm->slots_lock);
  512. ret = kvm_io_bus_register_dev(kvm, KVM_PIO_BUS, &s->dev);
  513. mutex_unlock(&kvm->slots_lock);
  514. if (ret < 0) {
  515. kfree(s);
  516. return NULL;
  517. }
  518. return s;
  519. }
  520. void kvm_destroy_pic(struct kvm *kvm)
  521. {
  522. struct kvm_pic *vpic = kvm->arch.vpic;
  523. if (vpic) {
  524. kvm_io_bus_unregister_dev(kvm, KVM_PIO_BUS, &vpic->dev);
  525. kvm->arch.vpic = NULL;
  526. kfree(vpic);
  527. }
  528. }