pm34xx.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. u32 enable_off_mode;
  52. u32 sleep_while_idle;
  53. u32 wakeup_timer_seconds;
  54. u32 wakeup_timer_milliseconds;
  55. struct power_state {
  56. struct powerdomain *pwrdm;
  57. u32 next_state;
  58. #ifdef CONFIG_SUSPEND
  59. u32 saved_state;
  60. #endif
  61. struct list_head node;
  62. };
  63. static LIST_HEAD(pwrst_list);
  64. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  65. static int (*_omap_save_secure_sram)(u32 *addr);
  66. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  67. static struct powerdomain *core_pwrdm, *per_pwrdm;
  68. static struct powerdomain *cam_pwrdm;
  69. static inline void omap3_per_save_context(void)
  70. {
  71. omap_gpio_save_context();
  72. }
  73. static inline void omap3_per_restore_context(void)
  74. {
  75. omap_gpio_restore_context();
  76. }
  77. static void omap3_enable_io_chain(void)
  78. {
  79. int timeout = 0;
  80. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  81. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  82. PM_WKEN);
  83. /* Do a readback to assure write has been done */
  84. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  85. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  86. OMAP3430_ST_IO_CHAIN_MASK)) {
  87. timeout++;
  88. if (timeout > 1000) {
  89. printk(KERN_ERR "Wake up daisy chain "
  90. "activation failed.\n");
  91. return;
  92. }
  93. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  94. WKUP_MOD, PM_WKEN);
  95. }
  96. }
  97. }
  98. static void omap3_disable_io_chain(void)
  99. {
  100. if (omap_rev() >= OMAP3430_REV_ES3_1)
  101. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  102. PM_WKEN);
  103. }
  104. static void omap3_core_save_context(void)
  105. {
  106. u32 control_padconf_off;
  107. /* Save the padconf registers */
  108. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  109. control_padconf_off |= START_PADCONF_SAVE;
  110. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  111. /* wait for the save to complete */
  112. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  113. & PADCONF_SAVE_DONE))
  114. udelay(1);
  115. /*
  116. * Force write last pad into memory, as this can fail in some
  117. * cases according to erratas 1.157, 1.185
  118. */
  119. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  120. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  121. /* Save the Interrupt controller context */
  122. omap_intc_save_context();
  123. /* Save the GPMC context */
  124. omap3_gpmc_save_context();
  125. /* Save the system control module context, padconf already save above*/
  126. omap3_control_save_context();
  127. omap_dma_global_context_save();
  128. }
  129. static void omap3_core_restore_context(void)
  130. {
  131. /* Restore the control module context, padconf restored by h/w */
  132. omap3_control_restore_context();
  133. /* Restore the GPMC context */
  134. omap3_gpmc_restore_context();
  135. /* Restore the interrupt controller context */
  136. omap_intc_restore_context();
  137. omap_dma_global_context_restore();
  138. }
  139. /*
  140. * FIXME: This function should be called before entering off-mode after
  141. * OMAP3 secure services have been accessed. Currently it is only called
  142. * once during boot sequence, but this works as we are not using secure
  143. * services.
  144. */
  145. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  146. {
  147. u32 ret;
  148. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  149. /*
  150. * MPU next state must be set to POWER_ON temporarily,
  151. * otherwise the WFI executed inside the ROM code
  152. * will hang the system.
  153. */
  154. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  155. ret = _omap_save_secure_sram((u32 *)
  156. __pa(omap3_secure_ram_storage));
  157. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  158. /* Following is for error tracking, it should not happen */
  159. if (ret) {
  160. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  161. ret);
  162. while (1)
  163. ;
  164. }
  165. }
  166. }
  167. /*
  168. * PRCM Interrupt Handler Helper Function
  169. *
  170. * The purpose of this function is to clear any wake-up events latched
  171. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  172. * may occur whilst attempting to clear a PM_WKST_x register and thus
  173. * set another bit in this register. A while loop is used to ensure
  174. * that any peripheral wake-up events occurring while attempting to
  175. * clear the PM_WKST_x are detected and cleared.
  176. */
  177. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  178. {
  179. u32 wkst, fclk, iclk, clken;
  180. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  181. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  182. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  183. u16 grpsel_off = (regs == 3) ?
  184. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  185. int c = 0;
  186. wkst = prm_read_mod_reg(module, wkst_off);
  187. wkst &= prm_read_mod_reg(module, grpsel_off);
  188. if (wkst) {
  189. iclk = cm_read_mod_reg(module, iclk_off);
  190. fclk = cm_read_mod_reg(module, fclk_off);
  191. while (wkst) {
  192. clken = wkst;
  193. cm_set_mod_reg_bits(clken, module, iclk_off);
  194. /*
  195. * For USBHOST, we don't know whether HOST1 or
  196. * HOST2 woke us up, so enable both f-clocks
  197. */
  198. if (module == OMAP3430ES2_USBHOST_MOD)
  199. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  200. cm_set_mod_reg_bits(clken, module, fclk_off);
  201. prm_write_mod_reg(wkst, module, wkst_off);
  202. wkst = prm_read_mod_reg(module, wkst_off);
  203. c++;
  204. }
  205. cm_write_mod_reg(iclk, module, iclk_off);
  206. cm_write_mod_reg(fclk, module, fclk_off);
  207. }
  208. return c;
  209. }
  210. static int _prcm_int_handle_wakeup(void)
  211. {
  212. int c;
  213. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  214. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  215. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  216. if (omap_rev() > OMAP3430_REV_ES1_0) {
  217. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  218. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  219. }
  220. return c;
  221. }
  222. /*
  223. * PRCM Interrupt Handler
  224. *
  225. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  226. * interrupts from the PRCM for the MPU. These bits must be cleared in
  227. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  228. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  229. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  230. * register indicates that a wake-up event is pending for the MPU and
  231. * this bit can only be cleared if the all the wake-up events latched
  232. * in the various PM_WKST_x registers have been cleared. The interrupt
  233. * handler is implemented using a do-while loop so that if a wake-up
  234. * event occurred during the processing of the prcm interrupt handler
  235. * (setting a bit in the corresponding PM_WKST_x register and thus
  236. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  237. * this would be handled.
  238. */
  239. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  240. {
  241. u32 irqenable_mpu, irqstatus_mpu;
  242. int c = 0;
  243. irqenable_mpu = prm_read_mod_reg(OCP_MOD,
  244. OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  245. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  246. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  247. irqstatus_mpu &= irqenable_mpu;
  248. do {
  249. if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
  250. OMAP3430_IO_ST_MASK)) {
  251. c = _prcm_int_handle_wakeup();
  252. /*
  253. * Is the MPU PRCM interrupt handler racing with the
  254. * IVA2 PRCM interrupt handler ?
  255. */
  256. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  257. "but no wakeup sources are marked\n");
  258. } else {
  259. /* XXX we need to expand our PRCM interrupt handler */
  260. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  261. "no code to handle it (%08x)\n", irqstatus_mpu);
  262. }
  263. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  264. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  265. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  266. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  267. irqstatus_mpu &= irqenable_mpu;
  268. } while (irqstatus_mpu);
  269. return IRQ_HANDLED;
  270. }
  271. static void restore_control_register(u32 val)
  272. {
  273. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  274. }
  275. /* Function to restore the table entry that was modified for enabling MMU */
  276. static void restore_table_entry(void)
  277. {
  278. u32 *scratchpad_address;
  279. u32 previous_value, control_reg_value;
  280. u32 *address;
  281. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  282. /* Get address of entry that was modified */
  283. address = (u32 *)__raw_readl(scratchpad_address +
  284. OMAP343X_TABLE_ADDRESS_OFFSET);
  285. /* Get the previous value which needs to be restored */
  286. previous_value = __raw_readl(scratchpad_address +
  287. OMAP343X_TABLE_VALUE_OFFSET);
  288. address = __va(address);
  289. *address = previous_value;
  290. flush_tlb_all();
  291. control_reg_value = __raw_readl(scratchpad_address
  292. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  293. /* This will enable caches and prediction */
  294. restore_control_register(control_reg_value);
  295. }
  296. void omap_sram_idle(void)
  297. {
  298. /* Variable to tell what needs to be saved and restored
  299. * in omap_sram_idle*/
  300. /* save_state = 0 => Nothing to save and restored */
  301. /* save_state = 1 => Only L1 and logic lost */
  302. /* save_state = 2 => Only L2 lost */
  303. /* save_state = 3 => L1, L2 and logic lost */
  304. int save_state = 0;
  305. int mpu_next_state = PWRDM_POWER_ON;
  306. int per_next_state = PWRDM_POWER_ON;
  307. int core_next_state = PWRDM_POWER_ON;
  308. int core_prev_state, per_prev_state;
  309. u32 sdrc_pwr = 0;
  310. int per_state_modified = 0;
  311. if (!_omap_sram_idle)
  312. return;
  313. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  314. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  315. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  316. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  317. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  318. switch (mpu_next_state) {
  319. case PWRDM_POWER_ON:
  320. case PWRDM_POWER_RET:
  321. /* No need to save context */
  322. save_state = 0;
  323. break;
  324. case PWRDM_POWER_OFF:
  325. save_state = 3;
  326. break;
  327. default:
  328. /* Invalid state */
  329. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  330. return;
  331. }
  332. pwrdm_pre_transition();
  333. /* NEON control */
  334. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  335. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  336. /* Enable IO-PAD and IO-CHAIN wakeups */
  337. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  338. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  339. if (per_next_state < PWRDM_POWER_ON ||
  340. core_next_state < PWRDM_POWER_ON) {
  341. prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  342. omap3_enable_io_chain();
  343. }
  344. /* PER */
  345. if (per_next_state < PWRDM_POWER_ON) {
  346. omap_uart_prepare_idle(2);
  347. omap2_gpio_prepare_for_idle(per_next_state);
  348. if (per_next_state == PWRDM_POWER_OFF) {
  349. if (core_next_state == PWRDM_POWER_ON) {
  350. per_next_state = PWRDM_POWER_RET;
  351. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  352. per_state_modified = 1;
  353. } else
  354. omap3_per_save_context();
  355. }
  356. }
  357. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  358. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  359. /* CORE */
  360. if (core_next_state < PWRDM_POWER_ON) {
  361. omap_uart_prepare_idle(0);
  362. omap_uart_prepare_idle(1);
  363. if (core_next_state == PWRDM_POWER_OFF) {
  364. omap3_core_save_context();
  365. omap3_prcm_save_context();
  366. }
  367. }
  368. omap3_intc_prepare_idle();
  369. /*
  370. * On EMU/HS devices ROM code restores a SRDC value
  371. * from scratchpad which has automatic self refresh on timeout
  372. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  373. * Hence store/restore the SDRC_POWER register here.
  374. */
  375. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  376. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  377. core_next_state == PWRDM_POWER_OFF)
  378. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  379. /*
  380. * omap3_arm_context is the location where ARM registers
  381. * get saved. The restore path then reads from this
  382. * location and restores them back.
  383. */
  384. _omap_sram_idle(omap3_arm_context, save_state);
  385. cpu_init();
  386. /* Restore normal SDRC POWER settings */
  387. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  388. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  389. core_next_state == PWRDM_POWER_OFF)
  390. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  391. /* Restore table entry modified during MMU restoration */
  392. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  393. restore_table_entry();
  394. /* CORE */
  395. if (core_next_state < PWRDM_POWER_ON) {
  396. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  397. if (core_prev_state == PWRDM_POWER_OFF) {
  398. omap3_core_restore_context();
  399. omap3_prcm_restore_context();
  400. omap3_sram_restore_context();
  401. omap2_sms_restore_context();
  402. }
  403. omap_uart_resume_idle(0);
  404. omap_uart_resume_idle(1);
  405. if (core_next_state == PWRDM_POWER_OFF)
  406. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  407. OMAP3430_GR_MOD,
  408. OMAP3_PRM_VOLTCTRL_OFFSET);
  409. }
  410. omap3_intc_resume_idle();
  411. /* PER */
  412. if (per_next_state < PWRDM_POWER_ON) {
  413. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  414. omap2_gpio_resume_after_idle();
  415. if (per_prev_state == PWRDM_POWER_OFF)
  416. omap3_per_restore_context();
  417. omap_uart_resume_idle(2);
  418. if (per_state_modified)
  419. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  420. }
  421. /* Disable IO-PAD and IO-CHAIN wakeup */
  422. if (core_next_state < PWRDM_POWER_ON) {
  423. prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  424. omap3_disable_io_chain();
  425. }
  426. pwrdm_post_transition();
  427. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  428. }
  429. int omap3_can_sleep(void)
  430. {
  431. if (!sleep_while_idle)
  432. return 0;
  433. if (!omap_uart_can_sleep())
  434. return 0;
  435. return 1;
  436. }
  437. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  438. * RET are supported. Function is assuming that clkdm doesn't have
  439. * hw_sup mode enabled. */
  440. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  441. {
  442. u32 cur_state;
  443. int sleep_switch = 0;
  444. int ret = 0;
  445. if (pwrdm == NULL || IS_ERR(pwrdm))
  446. return -EINVAL;
  447. while (!(pwrdm->pwrsts & (1 << state))) {
  448. if (state == PWRDM_POWER_OFF)
  449. return ret;
  450. state--;
  451. }
  452. cur_state = pwrdm_read_next_pwrst(pwrdm);
  453. if (cur_state == state)
  454. return ret;
  455. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  456. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  457. sleep_switch = 1;
  458. pwrdm_wait_transition(pwrdm);
  459. }
  460. ret = pwrdm_set_next_pwrst(pwrdm, state);
  461. if (ret) {
  462. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  463. pwrdm->name);
  464. goto err;
  465. }
  466. if (sleep_switch) {
  467. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  468. pwrdm_wait_transition(pwrdm);
  469. pwrdm_state_switch(pwrdm);
  470. }
  471. err:
  472. return ret;
  473. }
  474. static void omap3_pm_idle(void)
  475. {
  476. local_irq_disable();
  477. local_fiq_disable();
  478. if (!omap3_can_sleep())
  479. goto out;
  480. if (omap_irq_pending() || need_resched())
  481. goto out;
  482. omap_sram_idle();
  483. out:
  484. local_fiq_enable();
  485. local_irq_enable();
  486. }
  487. #ifdef CONFIG_SUSPEND
  488. static suspend_state_t suspend_state;
  489. static void omap2_pm_wakeup_on_timer(u32 seconds, u32 milliseconds)
  490. {
  491. u32 tick_rate, cycles;
  492. if (!seconds && !milliseconds)
  493. return;
  494. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  495. cycles = tick_rate * seconds + tick_rate * milliseconds / 1000;
  496. omap_dm_timer_stop(gptimer_wakeup);
  497. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  498. pr_info("PM: Resume timer in %u.%03u secs"
  499. " (%d ticks at %d ticks/sec.)\n",
  500. seconds, milliseconds, cycles, tick_rate);
  501. }
  502. static int omap3_pm_prepare(void)
  503. {
  504. disable_hlt();
  505. return 0;
  506. }
  507. static int omap3_pm_suspend(void)
  508. {
  509. struct power_state *pwrst;
  510. int state, ret = 0;
  511. if (wakeup_timer_seconds || wakeup_timer_milliseconds)
  512. omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
  513. wakeup_timer_milliseconds);
  514. /* Read current next_pwrsts */
  515. list_for_each_entry(pwrst, &pwrst_list, node)
  516. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  517. /* Set ones wanted by suspend */
  518. list_for_each_entry(pwrst, &pwrst_list, node) {
  519. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  520. goto restore;
  521. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  522. goto restore;
  523. }
  524. omap_uart_prepare_suspend();
  525. omap3_intc_suspend();
  526. omap_sram_idle();
  527. restore:
  528. /* Restore next_pwrsts */
  529. list_for_each_entry(pwrst, &pwrst_list, node) {
  530. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  531. if (state > pwrst->next_state) {
  532. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  533. "target state %d\n",
  534. pwrst->pwrdm->name, pwrst->next_state);
  535. ret = -1;
  536. }
  537. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  538. }
  539. if (ret)
  540. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  541. else
  542. printk(KERN_INFO "Successfully put all powerdomains "
  543. "to target state\n");
  544. return ret;
  545. }
  546. static int omap3_pm_enter(suspend_state_t unused)
  547. {
  548. int ret = 0;
  549. switch (suspend_state) {
  550. case PM_SUSPEND_STANDBY:
  551. case PM_SUSPEND_MEM:
  552. ret = omap3_pm_suspend();
  553. break;
  554. default:
  555. ret = -EINVAL;
  556. }
  557. return ret;
  558. }
  559. static void omap3_pm_finish(void)
  560. {
  561. enable_hlt();
  562. }
  563. /* Hooks to enable / disable UART interrupts during suspend */
  564. static int omap3_pm_begin(suspend_state_t state)
  565. {
  566. suspend_state = state;
  567. omap_uart_enable_irqs(0);
  568. return 0;
  569. }
  570. static void omap3_pm_end(void)
  571. {
  572. suspend_state = PM_SUSPEND_ON;
  573. omap_uart_enable_irqs(1);
  574. return;
  575. }
  576. static struct platform_suspend_ops omap_pm_ops = {
  577. .begin = omap3_pm_begin,
  578. .end = omap3_pm_end,
  579. .prepare = omap3_pm_prepare,
  580. .enter = omap3_pm_enter,
  581. .finish = omap3_pm_finish,
  582. .valid = suspend_valid_only_mem,
  583. };
  584. #endif /* CONFIG_SUSPEND */
  585. /**
  586. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  587. * retention
  588. *
  589. * In cases where IVA2 is activated by bootcode, it may prevent
  590. * full-chip retention or off-mode because it is not idle. This
  591. * function forces the IVA2 into idle state so it can go
  592. * into retention/off and thus allow full-chip retention/off.
  593. *
  594. **/
  595. static void __init omap3_iva_idle(void)
  596. {
  597. /* ensure IVA2 clock is disabled */
  598. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  599. /* if no clock activity, nothing else to do */
  600. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  601. OMAP3430_CLKACTIVITY_IVA2_MASK))
  602. return;
  603. /* Reset IVA2 */
  604. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  605. OMAP3430_RST2_IVA2_MASK |
  606. OMAP3430_RST3_IVA2_MASK,
  607. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  608. /* Enable IVA2 clock */
  609. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  610. OMAP3430_IVA2_MOD, CM_FCLKEN);
  611. /* Set IVA2 boot mode to 'idle' */
  612. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  613. OMAP343X_CONTROL_IVA2_BOOTMOD);
  614. /* Un-reset IVA2 */
  615. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  616. /* Disable IVA2 clock */
  617. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  618. /* Reset IVA2 */
  619. prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  620. OMAP3430_RST2_IVA2_MASK |
  621. OMAP3430_RST3_IVA2_MASK,
  622. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  623. }
  624. static void __init omap3_d2d_idle(void)
  625. {
  626. u16 mask, padconf;
  627. /* In a stand alone OMAP3430 where there is not a stacked
  628. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  629. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  630. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  631. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  632. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  633. padconf |= mask;
  634. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  635. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  636. padconf |= mask;
  637. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  638. /* reset modem */
  639. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  640. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  641. CORE_MOD, OMAP2_RM_RSTCTRL);
  642. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  643. }
  644. static void __init prcm_setup_regs(void)
  645. {
  646. /* XXX Reset all wkdeps. This should be done when initializing
  647. * powerdomains */
  648. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  649. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  650. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  651. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  652. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  653. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  654. if (omap_rev() > OMAP3430_REV_ES1_0) {
  655. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  656. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  657. } else
  658. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  659. /*
  660. * Enable interface clock autoidle for all modules.
  661. * Note that in the long run this should be done by clockfw
  662. */
  663. cm_write_mod_reg(
  664. OMAP3430_AUTO_MODEM_MASK |
  665. OMAP3430ES2_AUTO_MMC3_MASK |
  666. OMAP3430ES2_AUTO_ICR_MASK |
  667. OMAP3430_AUTO_AES2_MASK |
  668. OMAP3430_AUTO_SHA12_MASK |
  669. OMAP3430_AUTO_DES2_MASK |
  670. OMAP3430_AUTO_MMC2_MASK |
  671. OMAP3430_AUTO_MMC1_MASK |
  672. OMAP3430_AUTO_MSPRO_MASK |
  673. OMAP3430_AUTO_HDQ_MASK |
  674. OMAP3430_AUTO_MCSPI4_MASK |
  675. OMAP3430_AUTO_MCSPI3_MASK |
  676. OMAP3430_AUTO_MCSPI2_MASK |
  677. OMAP3430_AUTO_MCSPI1_MASK |
  678. OMAP3430_AUTO_I2C3_MASK |
  679. OMAP3430_AUTO_I2C2_MASK |
  680. OMAP3430_AUTO_I2C1_MASK |
  681. OMAP3430_AUTO_UART2_MASK |
  682. OMAP3430_AUTO_UART1_MASK |
  683. OMAP3430_AUTO_GPT11_MASK |
  684. OMAP3430_AUTO_GPT10_MASK |
  685. OMAP3430_AUTO_MCBSP5_MASK |
  686. OMAP3430_AUTO_MCBSP1_MASK |
  687. OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
  688. OMAP3430_AUTO_MAILBOXES_MASK |
  689. OMAP3430_AUTO_OMAPCTRL_MASK |
  690. OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
  691. OMAP3430_AUTO_HSOTGUSB_MASK |
  692. OMAP3430_AUTO_SAD2D_MASK |
  693. OMAP3430_AUTO_SSI_MASK,
  694. CORE_MOD, CM_AUTOIDLE1);
  695. cm_write_mod_reg(
  696. OMAP3430_AUTO_PKA_MASK |
  697. OMAP3430_AUTO_AES1_MASK |
  698. OMAP3430_AUTO_RNG_MASK |
  699. OMAP3430_AUTO_SHA11_MASK |
  700. OMAP3430_AUTO_DES1_MASK,
  701. CORE_MOD, CM_AUTOIDLE2);
  702. if (omap_rev() > OMAP3430_REV_ES1_0) {
  703. cm_write_mod_reg(
  704. OMAP3430_AUTO_MAD2D_MASK |
  705. OMAP3430ES2_AUTO_USBTLL_MASK,
  706. CORE_MOD, CM_AUTOIDLE3);
  707. }
  708. cm_write_mod_reg(
  709. OMAP3430_AUTO_WDT2_MASK |
  710. OMAP3430_AUTO_WDT1_MASK |
  711. OMAP3430_AUTO_GPIO1_MASK |
  712. OMAP3430_AUTO_32KSYNC_MASK |
  713. OMAP3430_AUTO_GPT12_MASK |
  714. OMAP3430_AUTO_GPT1_MASK,
  715. WKUP_MOD, CM_AUTOIDLE);
  716. cm_write_mod_reg(
  717. OMAP3430_AUTO_DSS_MASK,
  718. OMAP3430_DSS_MOD,
  719. CM_AUTOIDLE);
  720. cm_write_mod_reg(
  721. OMAP3430_AUTO_CAM_MASK,
  722. OMAP3430_CAM_MOD,
  723. CM_AUTOIDLE);
  724. cm_write_mod_reg(
  725. OMAP3430_AUTO_GPIO6_MASK |
  726. OMAP3430_AUTO_GPIO5_MASK |
  727. OMAP3430_AUTO_GPIO4_MASK |
  728. OMAP3430_AUTO_GPIO3_MASK |
  729. OMAP3430_AUTO_GPIO2_MASK |
  730. OMAP3430_AUTO_WDT3_MASK |
  731. OMAP3430_AUTO_UART3_MASK |
  732. OMAP3430_AUTO_GPT9_MASK |
  733. OMAP3430_AUTO_GPT8_MASK |
  734. OMAP3430_AUTO_GPT7_MASK |
  735. OMAP3430_AUTO_GPT6_MASK |
  736. OMAP3430_AUTO_GPT5_MASK |
  737. OMAP3430_AUTO_GPT4_MASK |
  738. OMAP3430_AUTO_GPT3_MASK |
  739. OMAP3430_AUTO_GPT2_MASK |
  740. OMAP3430_AUTO_MCBSP4_MASK |
  741. OMAP3430_AUTO_MCBSP3_MASK |
  742. OMAP3430_AUTO_MCBSP2_MASK,
  743. OMAP3430_PER_MOD,
  744. CM_AUTOIDLE);
  745. if (omap_rev() > OMAP3430_REV_ES1_0) {
  746. cm_write_mod_reg(
  747. OMAP3430ES2_AUTO_USBHOST_MASK,
  748. OMAP3430ES2_USBHOST_MOD,
  749. CM_AUTOIDLE);
  750. }
  751. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  752. /*
  753. * Set all plls to autoidle. This is needed until autoidle is
  754. * enabled by clockfw
  755. */
  756. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  757. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  758. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  759. MPU_MOD,
  760. CM_AUTOIDLE2);
  761. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  762. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  763. PLL_MOD,
  764. CM_AUTOIDLE);
  765. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  766. PLL_MOD,
  767. CM_AUTOIDLE2);
  768. /*
  769. * Enable control of expternal oscillator through
  770. * sys_clkreq. In the long run clock framework should
  771. * take care of this.
  772. */
  773. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  774. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  775. OMAP3430_GR_MOD,
  776. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  777. /* setup wakup source */
  778. prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  779. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  780. WKUP_MOD, PM_WKEN);
  781. /* No need to write EN_IO, that is always enabled */
  782. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  783. OMAP3430_GRPSEL_GPT1_MASK |
  784. OMAP3430_GRPSEL_GPT12_MASK,
  785. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  786. /* For some reason IO doesn't generate wakeup event even if
  787. * it is selected to mpu wakeup goup */
  788. prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
  789. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  790. /* Enable PM_WKEN to support DSS LPR */
  791. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  792. OMAP3430_DSS_MOD, PM_WKEN);
  793. /* Enable wakeups in PER */
  794. prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  795. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  796. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  797. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  798. OMAP3430_EN_MCBSP4_MASK,
  799. OMAP3430_PER_MOD, PM_WKEN);
  800. /* and allow them to wake up MPU */
  801. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
  802. OMAP3430_GRPSEL_GPIO3_MASK |
  803. OMAP3430_GRPSEL_GPIO4_MASK |
  804. OMAP3430_GRPSEL_GPIO5_MASK |
  805. OMAP3430_GRPSEL_GPIO6_MASK |
  806. OMAP3430_GRPSEL_UART3_MASK |
  807. OMAP3430_GRPSEL_MCBSP2_MASK |
  808. OMAP3430_GRPSEL_MCBSP3_MASK |
  809. OMAP3430_GRPSEL_MCBSP4_MASK,
  810. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  811. /* Don't attach IVA interrupts */
  812. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  813. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  814. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  815. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  816. /* Clear any pending 'reset' flags */
  817. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  818. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  819. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  820. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  821. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  822. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  823. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  824. /* Clear any pending PRCM interrupts */
  825. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  826. omap3_iva_idle();
  827. omap3_d2d_idle();
  828. }
  829. void omap3_pm_off_mode_enable(int enable)
  830. {
  831. struct power_state *pwrst;
  832. u32 state;
  833. if (enable)
  834. state = PWRDM_POWER_OFF;
  835. else
  836. state = PWRDM_POWER_RET;
  837. #ifdef CONFIG_CPU_IDLE
  838. omap3_cpuidle_update_states();
  839. #endif
  840. list_for_each_entry(pwrst, &pwrst_list, node) {
  841. pwrst->next_state = state;
  842. set_pwrdm_state(pwrst->pwrdm, state);
  843. }
  844. }
  845. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  846. {
  847. struct power_state *pwrst;
  848. list_for_each_entry(pwrst, &pwrst_list, node) {
  849. if (pwrst->pwrdm == pwrdm)
  850. return pwrst->next_state;
  851. }
  852. return -EINVAL;
  853. }
  854. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  855. {
  856. struct power_state *pwrst;
  857. list_for_each_entry(pwrst, &pwrst_list, node) {
  858. if (pwrst->pwrdm == pwrdm) {
  859. pwrst->next_state = state;
  860. return 0;
  861. }
  862. }
  863. return -EINVAL;
  864. }
  865. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  866. {
  867. struct power_state *pwrst;
  868. if (!pwrdm->pwrsts)
  869. return 0;
  870. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  871. if (!pwrst)
  872. return -ENOMEM;
  873. pwrst->pwrdm = pwrdm;
  874. pwrst->next_state = PWRDM_POWER_RET;
  875. list_add(&pwrst->node, &pwrst_list);
  876. if (pwrdm_has_hdwr_sar(pwrdm))
  877. pwrdm_enable_hdwr_sar(pwrdm);
  878. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  879. }
  880. /*
  881. * Enable hw supervised mode for all clockdomains if it's
  882. * supported. Initiate sleep transition for other clockdomains, if
  883. * they are not used
  884. */
  885. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  886. {
  887. clkdm_clear_all_wkdeps(clkdm);
  888. clkdm_clear_all_sleepdeps(clkdm);
  889. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  890. omap2_clkdm_allow_idle(clkdm);
  891. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  892. atomic_read(&clkdm->usecount) == 0)
  893. omap2_clkdm_sleep(clkdm);
  894. return 0;
  895. }
  896. void omap_push_sram_idle(void)
  897. {
  898. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  899. omap34xx_cpu_suspend_sz);
  900. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  901. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  902. save_secure_ram_context_sz);
  903. }
  904. static int __init omap3_pm_init(void)
  905. {
  906. struct power_state *pwrst, *tmp;
  907. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  908. int ret;
  909. if (!cpu_is_omap34xx())
  910. return -ENODEV;
  911. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  912. /* XXX prcm_setup_regs needs to be before enabling hw
  913. * supervised mode for powerdomains */
  914. prcm_setup_regs();
  915. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  916. (irq_handler_t)prcm_interrupt_handler,
  917. IRQF_DISABLED, "prcm", NULL);
  918. if (ret) {
  919. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  920. INT_34XX_PRCM_MPU_IRQ);
  921. goto err1;
  922. }
  923. ret = pwrdm_for_each(pwrdms_setup, NULL);
  924. if (ret) {
  925. printk(KERN_ERR "Failed to setup powerdomains\n");
  926. goto err2;
  927. }
  928. (void) clkdm_for_each(clkdms_setup, NULL);
  929. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  930. if (mpu_pwrdm == NULL) {
  931. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  932. goto err2;
  933. }
  934. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  935. per_pwrdm = pwrdm_lookup("per_pwrdm");
  936. core_pwrdm = pwrdm_lookup("core_pwrdm");
  937. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  938. neon_clkdm = clkdm_lookup("neon_clkdm");
  939. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  940. per_clkdm = clkdm_lookup("per_clkdm");
  941. core_clkdm = clkdm_lookup("core_clkdm");
  942. omap_push_sram_idle();
  943. #ifdef CONFIG_SUSPEND
  944. suspend_set_ops(&omap_pm_ops);
  945. #endif /* CONFIG_SUSPEND */
  946. pm_idle = omap3_pm_idle;
  947. omap3_idle_init();
  948. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  949. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  950. omap3_secure_ram_storage =
  951. kmalloc(0x803F, GFP_KERNEL);
  952. if (!omap3_secure_ram_storage)
  953. printk(KERN_ERR "Memory allocation failed when"
  954. "allocating for secure sram context\n");
  955. local_irq_disable();
  956. local_fiq_disable();
  957. omap_dma_global_context_save();
  958. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  959. omap_dma_global_context_restore();
  960. local_irq_enable();
  961. local_fiq_enable();
  962. }
  963. omap3_save_scratchpad_contents();
  964. err1:
  965. return ret;
  966. err2:
  967. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  968. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  969. list_del(&pwrst->node);
  970. kfree(pwrst);
  971. }
  972. return ret;
  973. }
  974. late_initcall(omap3_pm_init);