iommu2.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * omap iommu: omap2/3 architecture specific functions
  3. *
  4. * Copyright (C) 2008-2009 Nokia Corporation
  5. *
  6. * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
  7. * Paul Mundt and Toshihiro Kobayashi
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/err.h>
  14. #include <linux/device.h>
  15. #include <linux/jiffies.h>
  16. #include <linux/module.h>
  17. #include <linux/slab.h>
  18. #include <linux/stringify.h>
  19. #include <plat/iommu.h>
  20. /*
  21. * omap2 architecture specific register bit definitions
  22. */
  23. #define IOMMU_ARCH_VERSION 0x00000011
  24. /* SYSCONF */
  25. #define MMU_SYS_IDLE_SHIFT 3
  26. #define MMU_SYS_IDLE_FORCE (0 << MMU_SYS_IDLE_SHIFT)
  27. #define MMU_SYS_IDLE_NONE (1 << MMU_SYS_IDLE_SHIFT)
  28. #define MMU_SYS_IDLE_SMART (2 << MMU_SYS_IDLE_SHIFT)
  29. #define MMU_SYS_IDLE_MASK (3 << MMU_SYS_IDLE_SHIFT)
  30. #define MMU_SYS_SOFTRESET (1 << 1)
  31. #define MMU_SYS_AUTOIDLE 1
  32. /* SYSSTATUS */
  33. #define MMU_SYS_RESETDONE 1
  34. /* IRQSTATUS & IRQENABLE */
  35. #define MMU_IRQ_MULTIHITFAULT (1 << 4)
  36. #define MMU_IRQ_TABLEWALKFAULT (1 << 3)
  37. #define MMU_IRQ_EMUMISS (1 << 2)
  38. #define MMU_IRQ_TRANSLATIONFAULT (1 << 1)
  39. #define MMU_IRQ_TLBMISS (1 << 0)
  40. #define MMU_IRQ_MASK \
  41. (MMU_IRQ_MULTIHITFAULT | MMU_IRQ_TABLEWALKFAULT | MMU_IRQ_EMUMISS | \
  42. MMU_IRQ_TRANSLATIONFAULT)
  43. /* MMU_CNTL */
  44. #define MMU_CNTL_SHIFT 1
  45. #define MMU_CNTL_MASK (7 << MMU_CNTL_SHIFT)
  46. #define MMU_CNTL_EML_TLB (1 << 3)
  47. #define MMU_CNTL_TWL_EN (1 << 2)
  48. #define MMU_CNTL_MMU_EN (1 << 1)
  49. #define get_cam_va_mask(pgsz) \
  50. (((pgsz) == MMU_CAM_PGSZ_16M) ? 0xff000000 : \
  51. ((pgsz) == MMU_CAM_PGSZ_1M) ? 0xfff00000 : \
  52. ((pgsz) == MMU_CAM_PGSZ_64K) ? 0xffff0000 : \
  53. ((pgsz) == MMU_CAM_PGSZ_4K) ? 0xfffff000 : 0)
  54. static int omap2_iommu_enable(struct iommu *obj)
  55. {
  56. u32 l, pa;
  57. unsigned long timeout;
  58. if (!obj->iopgd || !IS_ALIGNED((u32)obj->iopgd, SZ_16K))
  59. return -EINVAL;
  60. pa = virt_to_phys(obj->iopgd);
  61. if (!IS_ALIGNED(pa, SZ_16K))
  62. return -EINVAL;
  63. iommu_write_reg(obj, MMU_SYS_SOFTRESET, MMU_SYSCONFIG);
  64. timeout = jiffies + msecs_to_jiffies(20);
  65. do {
  66. l = iommu_read_reg(obj, MMU_SYSSTATUS);
  67. if (l & MMU_SYS_RESETDONE)
  68. break;
  69. } while (!time_after(jiffies, timeout));
  70. if (!(l & MMU_SYS_RESETDONE)) {
  71. dev_err(obj->dev, "can't take mmu out of reset\n");
  72. return -ENODEV;
  73. }
  74. l = iommu_read_reg(obj, MMU_REVISION);
  75. dev_info(obj->dev, "%s: version %d.%d\n", obj->name,
  76. (l >> 4) & 0xf, l & 0xf);
  77. l = iommu_read_reg(obj, MMU_SYSCONFIG);
  78. l &= ~MMU_SYS_IDLE_MASK;
  79. l |= (MMU_SYS_IDLE_SMART | MMU_SYS_AUTOIDLE);
  80. iommu_write_reg(obj, l, MMU_SYSCONFIG);
  81. iommu_write_reg(obj, MMU_IRQ_MASK, MMU_IRQENABLE);
  82. iommu_write_reg(obj, pa, MMU_TTB);
  83. l = iommu_read_reg(obj, MMU_CNTL);
  84. l &= ~MMU_CNTL_MASK;
  85. l |= (MMU_CNTL_MMU_EN | MMU_CNTL_TWL_EN);
  86. iommu_write_reg(obj, l, MMU_CNTL);
  87. return 0;
  88. }
  89. static void omap2_iommu_disable(struct iommu *obj)
  90. {
  91. u32 l = iommu_read_reg(obj, MMU_CNTL);
  92. l &= ~MMU_CNTL_MASK;
  93. iommu_write_reg(obj, l, MMU_CNTL);
  94. iommu_write_reg(obj, MMU_SYS_IDLE_FORCE, MMU_SYSCONFIG);
  95. dev_dbg(obj->dev, "%s is shutting down\n", obj->name);
  96. }
  97. static u32 omap2_iommu_fault_isr(struct iommu *obj, u32 *ra)
  98. {
  99. int i;
  100. u32 stat, da;
  101. const char *err_msg[] = {
  102. "tlb miss",
  103. "translation fault",
  104. "emulation miss",
  105. "table walk fault",
  106. "multi hit fault",
  107. };
  108. stat = iommu_read_reg(obj, MMU_IRQSTATUS);
  109. stat &= MMU_IRQ_MASK;
  110. if (!stat)
  111. return 0;
  112. da = iommu_read_reg(obj, MMU_FAULT_AD);
  113. *ra = da;
  114. dev_err(obj->dev, "%s:\tda:%08x ", __func__, da);
  115. for (i = 0; i < ARRAY_SIZE(err_msg); i++) {
  116. if (stat & (1 << i))
  117. printk("%s ", err_msg[i]);
  118. }
  119. printk("\n");
  120. iommu_write_reg(obj, stat, MMU_IRQSTATUS);
  121. omap2_iommu_disable(obj);
  122. return stat;
  123. }
  124. static void omap2_tlb_read_cr(struct iommu *obj, struct cr_regs *cr)
  125. {
  126. cr->cam = iommu_read_reg(obj, MMU_READ_CAM);
  127. cr->ram = iommu_read_reg(obj, MMU_READ_RAM);
  128. }
  129. static void omap2_tlb_load_cr(struct iommu *obj, struct cr_regs *cr)
  130. {
  131. iommu_write_reg(obj, cr->cam | MMU_CAM_V, MMU_CAM);
  132. iommu_write_reg(obj, cr->ram, MMU_RAM);
  133. }
  134. static u32 omap2_cr_to_virt(struct cr_regs *cr)
  135. {
  136. u32 page_size = cr->cam & MMU_CAM_PGSZ_MASK;
  137. u32 mask = get_cam_va_mask(cr->cam & page_size);
  138. return cr->cam & mask;
  139. }
  140. static struct cr_regs *omap2_alloc_cr(struct iommu *obj, struct iotlb_entry *e)
  141. {
  142. struct cr_regs *cr;
  143. if (e->da & ~(get_cam_va_mask(e->pgsz))) {
  144. dev_err(obj->dev, "%s:\twrong alignment: %08x\n", __func__,
  145. e->da);
  146. return ERR_PTR(-EINVAL);
  147. }
  148. cr = kmalloc(sizeof(*cr), GFP_KERNEL);
  149. if (!cr)
  150. return ERR_PTR(-ENOMEM);
  151. cr->cam = (e->da & MMU_CAM_VATAG_MASK) | e->prsvd | e->pgsz | e->valid;
  152. cr->ram = e->pa | e->endian | e->elsz | e->mixed;
  153. return cr;
  154. }
  155. static inline int omap2_cr_valid(struct cr_regs *cr)
  156. {
  157. return cr->cam & MMU_CAM_V;
  158. }
  159. static u32 omap2_get_pte_attr(struct iotlb_entry *e)
  160. {
  161. u32 attr;
  162. attr = e->mixed << 5;
  163. attr |= e->endian;
  164. attr |= e->elsz >> 3;
  165. attr <<= ((e->pgsz & MMU_CAM_PGSZ_4K) ? 0 : 6);
  166. return attr;
  167. }
  168. static ssize_t omap2_dump_cr(struct iommu *obj, struct cr_regs *cr, char *buf)
  169. {
  170. char *p = buf;
  171. /* FIXME: Need more detail analysis of cam/ram */
  172. p += sprintf(p, "%08x %08x %01x\n", cr->cam, cr->ram,
  173. (cr->cam & MMU_CAM_P) ? 1 : 0);
  174. return p - buf;
  175. }
  176. #define pr_reg(name) \
  177. do { \
  178. ssize_t bytes; \
  179. const char *str = "%20s: %08x\n"; \
  180. const int maxcol = 32; \
  181. bytes = snprintf(p, maxcol, str, __stringify(name), \
  182. iommu_read_reg(obj, MMU_##name)); \
  183. p += bytes; \
  184. len -= bytes; \
  185. if (len < maxcol) \
  186. goto out; \
  187. } while (0)
  188. static ssize_t omap2_iommu_dump_ctx(struct iommu *obj, char *buf, ssize_t len)
  189. {
  190. char *p = buf;
  191. pr_reg(REVISION);
  192. pr_reg(SYSCONFIG);
  193. pr_reg(SYSSTATUS);
  194. pr_reg(IRQSTATUS);
  195. pr_reg(IRQENABLE);
  196. pr_reg(WALKING_ST);
  197. pr_reg(CNTL);
  198. pr_reg(FAULT_AD);
  199. pr_reg(TTB);
  200. pr_reg(LOCK);
  201. pr_reg(LD_TLB);
  202. pr_reg(CAM);
  203. pr_reg(RAM);
  204. pr_reg(GFLUSH);
  205. pr_reg(FLUSH_ENTRY);
  206. pr_reg(READ_CAM);
  207. pr_reg(READ_RAM);
  208. pr_reg(EMU_FAULT_AD);
  209. out:
  210. return p - buf;
  211. }
  212. static void omap2_iommu_save_ctx(struct iommu *obj)
  213. {
  214. int i;
  215. u32 *p = obj->ctx;
  216. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  217. p[i] = iommu_read_reg(obj, i * sizeof(u32));
  218. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  219. }
  220. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  221. }
  222. static void omap2_iommu_restore_ctx(struct iommu *obj)
  223. {
  224. int i;
  225. u32 *p = obj->ctx;
  226. for (i = 0; i < (MMU_REG_SIZE / sizeof(u32)); i++) {
  227. iommu_write_reg(obj, p[i], i * sizeof(u32));
  228. dev_dbg(obj->dev, "%s\t[%02d] %08x\n", __func__, i, p[i]);
  229. }
  230. BUG_ON(p[0] != IOMMU_ARCH_VERSION);
  231. }
  232. static void omap2_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
  233. {
  234. e->da = cr->cam & MMU_CAM_VATAG_MASK;
  235. e->pa = cr->ram & MMU_RAM_PADDR_MASK;
  236. e->valid = cr->cam & MMU_CAM_V;
  237. e->pgsz = cr->cam & MMU_CAM_PGSZ_MASK;
  238. e->endian = cr->ram & MMU_RAM_ENDIAN_MASK;
  239. e->elsz = cr->ram & MMU_RAM_ELSZ_MASK;
  240. e->mixed = cr->ram & MMU_RAM_MIXED;
  241. }
  242. static const struct iommu_functions omap2_iommu_ops = {
  243. .version = IOMMU_ARCH_VERSION,
  244. .enable = omap2_iommu_enable,
  245. .disable = omap2_iommu_disable,
  246. .fault_isr = omap2_iommu_fault_isr,
  247. .tlb_read_cr = omap2_tlb_read_cr,
  248. .tlb_load_cr = omap2_tlb_load_cr,
  249. .cr_to_e = omap2_cr_to_e,
  250. .cr_to_virt = omap2_cr_to_virt,
  251. .alloc_cr = omap2_alloc_cr,
  252. .cr_valid = omap2_cr_valid,
  253. .dump_cr = omap2_dump_cr,
  254. .get_pte_attr = omap2_get_pte_attr,
  255. .save_ctx = omap2_iommu_save_ctx,
  256. .restore_ctx = omap2_iommu_restore_ctx,
  257. .dump_ctx = omap2_iommu_dump_ctx,
  258. };
  259. static int __init omap2_iommu_init(void)
  260. {
  261. return install_iommu_arch(&omap2_iommu_ops);
  262. }
  263. module_init(omap2_iommu_init);
  264. static void __exit omap2_iommu_exit(void)
  265. {
  266. uninstall_iommu_arch(&omap2_iommu_ops);
  267. }
  268. module_exit(omap2_iommu_exit);
  269. MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
  270. MODULE_DESCRIPTION("omap iommu: omap2/3 architecture specific functions");
  271. MODULE_LICENSE("GPL v2");