io.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351
  1. /*
  2. * linux/arch/arm/mach-omap2/io.c
  3. *
  4. * OMAP2 I/O mapping code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments
  8. *
  9. * Author:
  10. * Juha Yrjola <juha.yrjola@nokia.com>
  11. * Syed Khasim <x0khasim@ti.com>
  12. *
  13. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <linux/omapfb.h>
  25. #include <asm/tlb.h>
  26. #include <asm/mach/map.h>
  27. #include <plat/mux.h>
  28. #include <plat/sram.h>
  29. #include <plat/sdrc.h>
  30. #include <plat/gpmc.h>
  31. #include <plat/serial.h>
  32. #include <plat/vram.h>
  33. #include "clock2xxx.h"
  34. #include "clock3xxx.h"
  35. #include "clock44xx.h"
  36. #include <plat/omap-pm.h>
  37. #include <plat/powerdomain.h>
  38. #include "powerdomains.h"
  39. #include <plat/clockdomain.h>
  40. #include "clockdomains.h"
  41. #include <plat/omap_hwmod.h>
  42. /*
  43. * The machine specific code may provide the extra mapping besides the
  44. * default mapping provided here.
  45. */
  46. #ifdef CONFIG_ARCH_OMAP2
  47. static struct map_desc omap24xx_io_desc[] __initdata = {
  48. {
  49. .virtual = L3_24XX_VIRT,
  50. .pfn = __phys_to_pfn(L3_24XX_PHYS),
  51. .length = L3_24XX_SIZE,
  52. .type = MT_DEVICE
  53. },
  54. {
  55. .virtual = L4_24XX_VIRT,
  56. .pfn = __phys_to_pfn(L4_24XX_PHYS),
  57. .length = L4_24XX_SIZE,
  58. .type = MT_DEVICE
  59. },
  60. };
  61. #ifdef CONFIG_ARCH_OMAP2420
  62. static struct map_desc omap242x_io_desc[] __initdata = {
  63. {
  64. .virtual = DSP_MEM_2420_VIRT,
  65. .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
  66. .length = DSP_MEM_2420_SIZE,
  67. .type = MT_DEVICE
  68. },
  69. {
  70. .virtual = DSP_IPI_2420_VIRT,
  71. .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
  72. .length = DSP_IPI_2420_SIZE,
  73. .type = MT_DEVICE
  74. },
  75. {
  76. .virtual = DSP_MMU_2420_VIRT,
  77. .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
  78. .length = DSP_MMU_2420_SIZE,
  79. .type = MT_DEVICE
  80. },
  81. };
  82. #endif
  83. #ifdef CONFIG_ARCH_OMAP2430
  84. static struct map_desc omap243x_io_desc[] __initdata = {
  85. {
  86. .virtual = L4_WK_243X_VIRT,
  87. .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
  88. .length = L4_WK_243X_SIZE,
  89. .type = MT_DEVICE
  90. },
  91. {
  92. .virtual = OMAP243X_GPMC_VIRT,
  93. .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
  94. .length = OMAP243X_GPMC_SIZE,
  95. .type = MT_DEVICE
  96. },
  97. {
  98. .virtual = OMAP243X_SDRC_VIRT,
  99. .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
  100. .length = OMAP243X_SDRC_SIZE,
  101. .type = MT_DEVICE
  102. },
  103. {
  104. .virtual = OMAP243X_SMS_VIRT,
  105. .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
  106. .length = OMAP243X_SMS_SIZE,
  107. .type = MT_DEVICE
  108. },
  109. };
  110. #endif
  111. #endif
  112. #ifdef CONFIG_ARCH_OMAP3
  113. static struct map_desc omap34xx_io_desc[] __initdata = {
  114. {
  115. .virtual = L3_34XX_VIRT,
  116. .pfn = __phys_to_pfn(L3_34XX_PHYS),
  117. .length = L3_34XX_SIZE,
  118. .type = MT_DEVICE
  119. },
  120. {
  121. .virtual = L4_34XX_VIRT,
  122. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  123. .length = L4_34XX_SIZE,
  124. .type = MT_DEVICE
  125. },
  126. {
  127. .virtual = OMAP34XX_GPMC_VIRT,
  128. .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
  129. .length = OMAP34XX_GPMC_SIZE,
  130. .type = MT_DEVICE
  131. },
  132. {
  133. .virtual = OMAP343X_SMS_VIRT,
  134. .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
  135. .length = OMAP343X_SMS_SIZE,
  136. .type = MT_DEVICE
  137. },
  138. {
  139. .virtual = OMAP343X_SDRC_VIRT,
  140. .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
  141. .length = OMAP343X_SDRC_SIZE,
  142. .type = MT_DEVICE
  143. },
  144. {
  145. .virtual = L4_PER_34XX_VIRT,
  146. .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
  147. .length = L4_PER_34XX_SIZE,
  148. .type = MT_DEVICE
  149. },
  150. {
  151. .virtual = L4_EMU_34XX_VIRT,
  152. .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
  153. .length = L4_EMU_34XX_SIZE,
  154. .type = MT_DEVICE
  155. },
  156. #if defined(CONFIG_DEBUG_LL) && \
  157. (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
  158. {
  159. .virtual = ZOOM_UART_VIRT,
  160. .pfn = __phys_to_pfn(ZOOM_UART_BASE),
  161. .length = SZ_1M,
  162. .type = MT_DEVICE
  163. },
  164. #endif
  165. };
  166. #endif
  167. #ifdef CONFIG_ARCH_OMAP4
  168. static struct map_desc omap44xx_io_desc[] __initdata = {
  169. {
  170. .virtual = L3_44XX_VIRT,
  171. .pfn = __phys_to_pfn(L3_44XX_PHYS),
  172. .length = L3_44XX_SIZE,
  173. .type = MT_DEVICE,
  174. },
  175. {
  176. .virtual = L4_44XX_VIRT,
  177. .pfn = __phys_to_pfn(L4_44XX_PHYS),
  178. .length = L4_44XX_SIZE,
  179. .type = MT_DEVICE,
  180. },
  181. {
  182. .virtual = OMAP44XX_GPMC_VIRT,
  183. .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS),
  184. .length = OMAP44XX_GPMC_SIZE,
  185. .type = MT_DEVICE,
  186. },
  187. {
  188. .virtual = OMAP44XX_EMIF1_VIRT,
  189. .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
  190. .length = OMAP44XX_EMIF1_SIZE,
  191. .type = MT_DEVICE,
  192. },
  193. {
  194. .virtual = OMAP44XX_EMIF2_VIRT,
  195. .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
  196. .length = OMAP44XX_EMIF2_SIZE,
  197. .type = MT_DEVICE,
  198. },
  199. {
  200. .virtual = OMAP44XX_DMM_VIRT,
  201. .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS),
  202. .length = OMAP44XX_DMM_SIZE,
  203. .type = MT_DEVICE,
  204. },
  205. {
  206. .virtual = L4_PER_44XX_VIRT,
  207. .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
  208. .length = L4_PER_44XX_SIZE,
  209. .type = MT_DEVICE,
  210. },
  211. {
  212. .virtual = L4_EMU_44XX_VIRT,
  213. .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS),
  214. .length = L4_EMU_44XX_SIZE,
  215. .type = MT_DEVICE,
  216. },
  217. };
  218. #endif
  219. static void __init _omap2_map_common_io(void)
  220. {
  221. /* Normally devicemaps_init() would flush caches and tlb after
  222. * mdesc->map_io(), but we must also do it here because of the CPU
  223. * revision check below.
  224. */
  225. local_flush_tlb_all();
  226. flush_cache_all();
  227. omap2_check_revision();
  228. omap_sram_init();
  229. omapfb_reserve_sdram();
  230. omap_vram_reserve_sdram();
  231. }
  232. #ifdef CONFIG_ARCH_OMAP2420
  233. void __init omap242x_map_common_io(void)
  234. {
  235. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  236. iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
  237. _omap2_map_common_io();
  238. }
  239. #endif
  240. #ifdef CONFIG_ARCH_OMAP2430
  241. void __init omap243x_map_common_io(void)
  242. {
  243. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  244. iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
  245. _omap2_map_common_io();
  246. }
  247. #endif
  248. #ifdef CONFIG_ARCH_OMAP3
  249. void __init omap34xx_map_common_io(void)
  250. {
  251. iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
  252. _omap2_map_common_io();
  253. }
  254. #endif
  255. #ifdef CONFIG_ARCH_OMAP4
  256. void __init omap44xx_map_common_io(void)
  257. {
  258. iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
  259. _omap2_map_common_io();
  260. }
  261. #endif
  262. /*
  263. * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
  264. *
  265. * Sets the CORE DPLL3 M2 divider to the same value that it's at
  266. * currently. This has the effect of setting the SDRC SDRAM AC timing
  267. * registers to the values currently defined by the kernel. Currently
  268. * only defined for OMAP3; will return 0 if called on OMAP2. Returns
  269. * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
  270. * or passes along the return value of clk_set_rate().
  271. */
  272. static int __init _omap2_init_reprogram_sdrc(void)
  273. {
  274. struct clk *dpll3_m2_ck;
  275. int v = -EINVAL;
  276. long rate;
  277. if (!cpu_is_omap34xx())
  278. return 0;
  279. dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
  280. if (!dpll3_m2_ck)
  281. return -EINVAL;
  282. rate = clk_get_rate(dpll3_m2_ck);
  283. pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
  284. v = clk_set_rate(dpll3_m2_ck, rate);
  285. if (v)
  286. pr_err("dpll3_m2_clk rate change failed: %d\n", v);
  287. clk_put(dpll3_m2_ck);
  288. return v;
  289. }
  290. void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0,
  291. struct omap_sdrc_params *sdrc_cs1)
  292. {
  293. pwrdm_init(powerdomains_omap);
  294. clkdm_init(clockdomains_omap, clkdm_autodeps);
  295. if (cpu_is_omap242x())
  296. omap2420_hwmod_init();
  297. else if (cpu_is_omap243x())
  298. omap2430_hwmod_init();
  299. else if (cpu_is_omap34xx())
  300. omap3xxx_hwmod_init();
  301. omap2_mux_init();
  302. /* The OPP tables have to be registered before a clk init */
  303. omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps);
  304. if (cpu_is_omap2420())
  305. omap2420_clk_init();
  306. else if (cpu_is_omap2430())
  307. omap2430_clk_init();
  308. else if (cpu_is_omap34xx())
  309. omap3xxx_clk_init();
  310. else if (cpu_is_omap44xx())
  311. omap4xxx_clk_init();
  312. else
  313. pr_err("Could not init clock framework - unknown CPU\n");
  314. omap_serial_early_init();
  315. if (cpu_is_omap24xx() || cpu_is_omap34xx()) /* FIXME: OMAP4 */
  316. omap_hwmod_late_init();
  317. omap_pm_if_init();
  318. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  319. omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
  320. _omap2_init_reprogram_sdrc();
  321. }
  322. gpmc_init();
  323. }