integrator_ap.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/sysdev.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <mach/hardware.h>
  35. #include <mach/platform.h>
  36. #include <asm/hardware/arm_timer.h>
  37. #include <asm/irq.h>
  38. #include <asm/setup.h>
  39. #include <asm/param.h> /* HZ */
  40. #include <asm/mach-types.h>
  41. #include <mach/lm.h>
  42. #include <asm/mach/arch.h>
  43. #include <asm/mach/flash.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/mach/map.h>
  46. #include <asm/mach/time.h>
  47. /*
  48. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  49. * is the (PA >> 12).
  50. *
  51. * Setup a VA for the Integrator interrupt controller (for header #0,
  52. * just for now).
  53. */
  54. #define VA_IC_BASE IO_ADDRESS(INTEGRATOR_IC_BASE)
  55. #define VA_SC_BASE IO_ADDRESS(INTEGRATOR_SC_BASE)
  56. #define VA_EBI_BASE IO_ADDRESS(INTEGRATOR_EBI_BASE)
  57. #define VA_CMIC_BASE IO_ADDRESS(INTEGRATOR_HDR_IC)
  58. /*
  59. * Logical Physical
  60. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  61. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  62. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  63. * ee000000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  64. * ef000000 Cache flush
  65. * f1000000 10000000 Core module registers
  66. * f1100000 11000000 System controller registers
  67. * f1200000 12000000 EBI registers
  68. * f1300000 13000000 Counter/Timer
  69. * f1400000 14000000 Interrupt controller
  70. * f1600000 16000000 UART 0
  71. * f1700000 17000000 UART 1
  72. * f1a00000 1a000000 Debug LEDs
  73. * f1b00000 1b000000 GPIO
  74. */
  75. static struct map_desc ap_io_desc[] __initdata = {
  76. {
  77. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  78. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  79. .length = SZ_4K,
  80. .type = MT_DEVICE
  81. }, {
  82. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  83. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  84. .length = SZ_4K,
  85. .type = MT_DEVICE
  86. }, {
  87. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  88. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  89. .length = SZ_4K,
  90. .type = MT_DEVICE
  91. }, {
  92. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  93. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  94. .length = SZ_4K,
  95. .type = MT_DEVICE
  96. }, {
  97. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  98. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  99. .length = SZ_4K,
  100. .type = MT_DEVICE
  101. }, {
  102. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  103. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  104. .length = SZ_4K,
  105. .type = MT_DEVICE
  106. }, {
  107. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  108. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  109. .length = SZ_4K,
  110. .type = MT_DEVICE
  111. }, {
  112. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  113. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE
  116. }, {
  117. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  118. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  119. .length = SZ_4K,
  120. .type = MT_DEVICE
  121. }, {
  122. .virtual = PCI_MEMORY_VADDR,
  123. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  124. .length = SZ_16M,
  125. .type = MT_DEVICE
  126. }, {
  127. .virtual = PCI_CONFIG_VADDR,
  128. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  129. .length = SZ_16M,
  130. .type = MT_DEVICE
  131. }, {
  132. .virtual = PCI_V3_VADDR,
  133. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  134. .length = SZ_64K,
  135. .type = MT_DEVICE
  136. }, {
  137. .virtual = PCI_IO_VADDR,
  138. .pfn = __phys_to_pfn(PHYS_PCI_IO_BASE),
  139. .length = SZ_64K,
  140. .type = MT_DEVICE
  141. }
  142. };
  143. static void __init ap_map_io(void)
  144. {
  145. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  146. }
  147. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  148. static void sc_mask_irq(unsigned int irq)
  149. {
  150. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  151. }
  152. static void sc_unmask_irq(unsigned int irq)
  153. {
  154. writel(1 << irq, VA_IC_BASE + IRQ_ENABLE_SET);
  155. }
  156. static struct irq_chip sc_chip = {
  157. .name = "SC",
  158. .ack = sc_mask_irq,
  159. .mask = sc_mask_irq,
  160. .unmask = sc_unmask_irq,
  161. };
  162. static void __init ap_init_irq(void)
  163. {
  164. unsigned int i;
  165. /* Disable all interrupts initially. */
  166. /* Do the core module ones */
  167. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  168. /* do the header card stuff next */
  169. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  170. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  171. for (i = 0; i < NR_IRQS; i++) {
  172. if (((1 << i) & INTEGRATOR_SC_VALID_INT) != 0) {
  173. set_irq_chip(i, &sc_chip);
  174. set_irq_handler(i, handle_level_irq);
  175. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  176. }
  177. }
  178. }
  179. #ifdef CONFIG_PM
  180. static unsigned long ic_irq_enable;
  181. static int irq_suspend(struct sys_device *dev, pm_message_t state)
  182. {
  183. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  184. return 0;
  185. }
  186. static int irq_resume(struct sys_device *dev)
  187. {
  188. /* disable all irq sources */
  189. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  190. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  191. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  192. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  193. return 0;
  194. }
  195. #else
  196. #define irq_suspend NULL
  197. #define irq_resume NULL
  198. #endif
  199. static struct sysdev_class irq_class = {
  200. .name = "irq",
  201. .suspend = irq_suspend,
  202. .resume = irq_resume,
  203. };
  204. static struct sys_device irq_device = {
  205. .id = 0,
  206. .cls = &irq_class,
  207. };
  208. static int __init irq_init_sysfs(void)
  209. {
  210. int ret = sysdev_class_register(&irq_class);
  211. if (ret == 0)
  212. ret = sysdev_register(&irq_device);
  213. return ret;
  214. }
  215. device_initcall(irq_init_sysfs);
  216. /*
  217. * Flash handling.
  218. */
  219. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  220. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  221. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  222. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  223. static int ap_flash_init(void)
  224. {
  225. u32 tmp;
  226. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  227. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  228. writel(tmp, EBI_CSR1);
  229. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  230. writel(0xa05f, EBI_LOCK);
  231. writel(tmp, EBI_CSR1);
  232. writel(0, EBI_LOCK);
  233. }
  234. return 0;
  235. }
  236. static void ap_flash_exit(void)
  237. {
  238. u32 tmp;
  239. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  240. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  241. writel(tmp, EBI_CSR1);
  242. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  243. writel(0xa05f, EBI_LOCK);
  244. writel(tmp, EBI_CSR1);
  245. writel(0, EBI_LOCK);
  246. }
  247. }
  248. static void ap_flash_set_vpp(int on)
  249. {
  250. unsigned long reg = on ? SC_CTRLS : SC_CTRLC;
  251. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  252. }
  253. static struct flash_platform_data ap_flash_data = {
  254. .map_name = "cfi_probe",
  255. .width = 4,
  256. .init = ap_flash_init,
  257. .exit = ap_flash_exit,
  258. .set_vpp = ap_flash_set_vpp,
  259. };
  260. static struct resource cfi_flash_resource = {
  261. .start = INTEGRATOR_FLASH_BASE,
  262. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  263. .flags = IORESOURCE_MEM,
  264. };
  265. static struct platform_device cfi_flash_device = {
  266. .name = "armflash",
  267. .id = 0,
  268. .dev = {
  269. .platform_data = &ap_flash_data,
  270. },
  271. .num_resources = 1,
  272. .resource = &cfi_flash_resource,
  273. };
  274. static void __init ap_init(void)
  275. {
  276. unsigned long sc_dec;
  277. int i;
  278. platform_device_register(&cfi_flash_device);
  279. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  280. for (i = 0; i < 4; i++) {
  281. struct lm_device *lmdev;
  282. if ((sc_dec & (16 << i)) == 0)
  283. continue;
  284. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  285. if (!lmdev)
  286. continue;
  287. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  288. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  289. lmdev->resource.flags = IORESOURCE_MEM;
  290. lmdev->irq = IRQ_AP_EXPINT0 + i;
  291. lmdev->id = i;
  292. lm_device_register(lmdev);
  293. }
  294. }
  295. /*
  296. * Where is the timer (VA)?
  297. */
  298. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  299. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  300. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  301. /*
  302. * How long is the timer interval?
  303. */
  304. #define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
  305. #if TIMER_INTERVAL >= 0x100000
  306. #define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
  307. #elif TIMER_INTERVAL >= 0x10000
  308. #define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
  309. #else
  310. #define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
  311. #endif
  312. static unsigned long timer_reload;
  313. static void __iomem * const clksrc_base = (void __iomem *)TIMER2_VA_BASE;
  314. static cycle_t timersp_read(struct clocksource *cs)
  315. {
  316. return ~(readl(clksrc_base + TIMER_VALUE) & 0xffff);
  317. }
  318. static struct clocksource clocksource_timersp = {
  319. .name = "timer2",
  320. .rating = 200,
  321. .read = timersp_read,
  322. .mask = CLOCKSOURCE_MASK(16),
  323. .shift = 16,
  324. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  325. };
  326. static void integrator_clocksource_init(u32 khz)
  327. {
  328. struct clocksource *cs = &clocksource_timersp;
  329. void __iomem *base = clksrc_base;
  330. u32 ctrl = TIMER_CTRL_ENABLE;
  331. if (khz >= 1500) {
  332. khz /= 16;
  333. ctrl = TIMER_CTRL_DIV16;
  334. }
  335. writel(ctrl, base + TIMER_CTRL);
  336. writel(0xffff, base + TIMER_LOAD);
  337. cs->mult = clocksource_khz2mult(khz, cs->shift);
  338. clocksource_register(cs);
  339. }
  340. static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
  341. /*
  342. * IRQ handler for the timer
  343. */
  344. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  345. {
  346. struct clock_event_device *evt = dev_id;
  347. /* clear the interrupt */
  348. writel(1, clkevt_base + TIMER_INTCLR);
  349. evt->event_handler(evt);
  350. return IRQ_HANDLED;
  351. }
  352. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  353. {
  354. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  355. BUG_ON(mode == CLOCK_EVT_MODE_ONESHOT);
  356. if (mode == CLOCK_EVT_MODE_PERIODIC) {
  357. writel(ctrl, clkevt_base + TIMER_CTRL);
  358. writel(timer_reload, clkevt_base + TIMER_LOAD);
  359. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  360. }
  361. writel(ctrl, clkevt_base + TIMER_CTRL);
  362. }
  363. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  364. {
  365. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  366. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  367. writel(next, clkevt_base + TIMER_LOAD);
  368. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  369. return 0;
  370. }
  371. static struct clock_event_device integrator_clockevent = {
  372. .name = "timer1",
  373. .shift = 34,
  374. .features = CLOCK_EVT_FEAT_PERIODIC,
  375. .set_mode = clkevt_set_mode,
  376. .set_next_event = clkevt_set_next_event,
  377. .rating = 300,
  378. .cpumask = cpu_all_mask,
  379. };
  380. static struct irqaction integrator_timer_irq = {
  381. .name = "timer",
  382. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  383. .handler = integrator_timer_interrupt,
  384. .dev_id = &integrator_clockevent,
  385. };
  386. static void integrator_clockevent_init(u32 khz)
  387. {
  388. struct clock_event_device *evt = &integrator_clockevent;
  389. unsigned int ctrl = 0;
  390. if (khz * 1000 > 0x100000 * HZ) {
  391. khz /= 256;
  392. ctrl |= TIMER_CTRL_DIV256;
  393. } else if (khz * 1000 > 0x10000 * HZ) {
  394. khz /= 16;
  395. ctrl |= TIMER_CTRL_DIV16;
  396. }
  397. timer_reload = khz * 1000 / HZ;
  398. writel(ctrl, clkevt_base + TIMER_CTRL);
  399. evt->irq = IRQ_TIMERINT1;
  400. evt->mult = div_sc(khz, NSEC_PER_MSEC, evt->shift);
  401. evt->max_delta_ns = clockevent_delta2ns(0xffff, evt);
  402. evt->min_delta_ns = clockevent_delta2ns(0xf, evt);
  403. setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
  404. clockevents_register_device(evt);
  405. }
  406. /*
  407. * Set up timer(s).
  408. */
  409. static void __init ap_init_timer(void)
  410. {
  411. u32 khz = TICKS_PER_uSEC * 1000;
  412. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  413. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  414. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  415. integrator_clocksource_init(khz);
  416. integrator_clockevent_init(khz);
  417. }
  418. static struct sys_timer ap_timer = {
  419. .init = ap_init_timer,
  420. };
  421. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  422. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  423. .phys_io = 0x16000000,
  424. .io_pg_offst = ((0xf1600000) >> 18) & 0xfffc,
  425. .boot_params = 0x00000100,
  426. .map_io = ap_map_io,
  427. .init_irq = ap_init_irq,
  428. .timer = &ap_timer,
  429. .init_machine = ap_init,
  430. MACHINE_END