sa1111.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373
  1. /*
  2. * linux/arch/arm/common/sa1111.c
  3. *
  4. * SA1111 support
  5. *
  6. * Original code by John Dorsey
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This file contains all generic SA1111 support.
  13. *
  14. * All initialization functions provided here are intended to be called
  15. * from machine specific code with proper arguments when required.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/delay.h>
  21. #include <linux/errno.h>
  22. #include <linux/ioport.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/slab.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include <mach/hardware.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach/irq.h>
  33. #include <asm/sizes.h>
  34. #include <asm/hardware/sa1111.h>
  35. /* SA1111 IRQs */
  36. #define IRQ_GPAIN0 (0)
  37. #define IRQ_GPAIN1 (1)
  38. #define IRQ_GPAIN2 (2)
  39. #define IRQ_GPAIN3 (3)
  40. #define IRQ_GPBIN0 (4)
  41. #define IRQ_GPBIN1 (5)
  42. #define IRQ_GPBIN2 (6)
  43. #define IRQ_GPBIN3 (7)
  44. #define IRQ_GPBIN4 (8)
  45. #define IRQ_GPBIN5 (9)
  46. #define IRQ_GPCIN0 (10)
  47. #define IRQ_GPCIN1 (11)
  48. #define IRQ_GPCIN2 (12)
  49. #define IRQ_GPCIN3 (13)
  50. #define IRQ_GPCIN4 (14)
  51. #define IRQ_GPCIN5 (15)
  52. #define IRQ_GPCIN6 (16)
  53. #define IRQ_GPCIN7 (17)
  54. #define IRQ_MSTXINT (18)
  55. #define IRQ_MSRXINT (19)
  56. #define IRQ_MSSTOPERRINT (20)
  57. #define IRQ_TPTXINT (21)
  58. #define IRQ_TPRXINT (22)
  59. #define IRQ_TPSTOPERRINT (23)
  60. #define SSPXMTINT (24)
  61. #define SSPRCVINT (25)
  62. #define SSPROR (26)
  63. #define AUDXMTDMADONEA (32)
  64. #define AUDRCVDMADONEA (33)
  65. #define AUDXMTDMADONEB (34)
  66. #define AUDRCVDMADONEB (35)
  67. #define AUDTFSR (36)
  68. #define AUDRFSR (37)
  69. #define AUDTUR (38)
  70. #define AUDROR (39)
  71. #define AUDDTS (40)
  72. #define AUDRDD (41)
  73. #define AUDSTO (42)
  74. #define IRQ_USBPWR (43)
  75. #define IRQ_HCIM (44)
  76. #define IRQ_HCIBUFFACC (45)
  77. #define IRQ_HCIRMTWKP (46)
  78. #define IRQ_NHCIMFCIR (47)
  79. #define IRQ_USB_PORT_RESUME (48)
  80. #define IRQ_S0_READY_NINT (49)
  81. #define IRQ_S1_READY_NINT (50)
  82. #define IRQ_S0_CD_VALID (51)
  83. #define IRQ_S1_CD_VALID (52)
  84. #define IRQ_S0_BVD1_STSCHG (53)
  85. #define IRQ_S1_BVD1_STSCHG (54)
  86. extern void __init sa1110_mb_enable(void);
  87. /*
  88. * We keep the following data for the overall SA1111. Note that the
  89. * struct device and struct resource are "fake"; they should be supplied
  90. * by the bus above us. However, in the interests of getting all SA1111
  91. * drivers converted over to the device model, we provide this as an
  92. * anchor point for all the other drivers.
  93. */
  94. struct sa1111 {
  95. struct device *dev;
  96. struct clk *clk;
  97. unsigned long phys;
  98. int irq;
  99. int irq_base; /* base for cascaded on-chip IRQs */
  100. spinlock_t lock;
  101. void __iomem *base;
  102. #ifdef CONFIG_PM
  103. void *saved_state;
  104. #endif
  105. };
  106. /*
  107. * We _really_ need to eliminate this. Its only users
  108. * are the PWM and DMA checking code.
  109. */
  110. static struct sa1111 *g_sa1111;
  111. struct sa1111_dev_info {
  112. unsigned long offset;
  113. unsigned long skpcr_mask;
  114. unsigned int devid;
  115. unsigned int irq[6];
  116. };
  117. static struct sa1111_dev_info sa1111_devices[] = {
  118. {
  119. .offset = SA1111_USB,
  120. .skpcr_mask = SKPCR_UCLKEN,
  121. .devid = SA1111_DEVID_USB,
  122. .irq = {
  123. IRQ_USBPWR,
  124. IRQ_HCIM,
  125. IRQ_HCIBUFFACC,
  126. IRQ_HCIRMTWKP,
  127. IRQ_NHCIMFCIR,
  128. IRQ_USB_PORT_RESUME
  129. },
  130. },
  131. {
  132. .offset = 0x0600,
  133. .skpcr_mask = SKPCR_I2SCLKEN | SKPCR_L3CLKEN,
  134. .devid = SA1111_DEVID_SAC,
  135. .irq = {
  136. AUDXMTDMADONEA,
  137. AUDXMTDMADONEB,
  138. AUDRCVDMADONEA,
  139. AUDRCVDMADONEB
  140. },
  141. },
  142. {
  143. .offset = 0x0800,
  144. .skpcr_mask = SKPCR_SCLKEN,
  145. .devid = SA1111_DEVID_SSP,
  146. },
  147. {
  148. .offset = SA1111_KBD,
  149. .skpcr_mask = SKPCR_PTCLKEN,
  150. .devid = SA1111_DEVID_PS2,
  151. .irq = {
  152. IRQ_TPRXINT,
  153. IRQ_TPTXINT
  154. },
  155. },
  156. {
  157. .offset = SA1111_MSE,
  158. .skpcr_mask = SKPCR_PMCLKEN,
  159. .devid = SA1111_DEVID_PS2,
  160. .irq = {
  161. IRQ_MSRXINT,
  162. IRQ_MSTXINT
  163. },
  164. },
  165. {
  166. .offset = 0x1800,
  167. .skpcr_mask = 0,
  168. .devid = SA1111_DEVID_PCMCIA,
  169. .irq = {
  170. IRQ_S0_READY_NINT,
  171. IRQ_S0_CD_VALID,
  172. IRQ_S0_BVD1_STSCHG,
  173. IRQ_S1_READY_NINT,
  174. IRQ_S1_CD_VALID,
  175. IRQ_S1_BVD1_STSCHG,
  176. },
  177. },
  178. };
  179. void __init sa1111_adjust_zones(int node, unsigned long *size, unsigned long *holes)
  180. {
  181. unsigned int sz = SZ_1M >> PAGE_SHIFT;
  182. if (node != 0)
  183. sz = 0;
  184. size[1] = size[0] - sz;
  185. size[0] = sz;
  186. }
  187. /*
  188. * SA1111 interrupt support. Since clearing an IRQ while there are
  189. * active IRQs causes the interrupt output to pulse, the upper levels
  190. * will call us again if there are more interrupts to process.
  191. */
  192. static void
  193. sa1111_irq_handler(unsigned int irq, struct irq_desc *desc)
  194. {
  195. unsigned int stat0, stat1, i;
  196. struct sa1111 *sachip = get_irq_data(irq);
  197. void __iomem *mapbase = sachip->base + SA1111_INTC;
  198. stat0 = sa1111_readl(mapbase + SA1111_INTSTATCLR0);
  199. stat1 = sa1111_readl(mapbase + SA1111_INTSTATCLR1);
  200. sa1111_writel(stat0, mapbase + SA1111_INTSTATCLR0);
  201. desc->chip->ack(irq);
  202. sa1111_writel(stat1, mapbase + SA1111_INTSTATCLR1);
  203. if (stat0 == 0 && stat1 == 0) {
  204. do_bad_IRQ(irq, desc);
  205. return;
  206. }
  207. for (i = 0; stat0; i++, stat0 >>= 1)
  208. if (stat0 & 1)
  209. generic_handle_irq(i + sachip->irq_base);
  210. for (i = 32; stat1; i++, stat1 >>= 1)
  211. if (stat1 & 1)
  212. generic_handle_irq(i + sachip->irq_base);
  213. /* For level-based interrupts */
  214. desc->chip->unmask(irq);
  215. }
  216. #define SA1111_IRQMASK_LO(x) (1 << (x - sachip->irq_base))
  217. #define SA1111_IRQMASK_HI(x) (1 << (x - sachip->irq_base - 32))
  218. static void sa1111_ack_irq(unsigned int irq)
  219. {
  220. }
  221. static void sa1111_mask_lowirq(unsigned int irq)
  222. {
  223. struct sa1111 *sachip = get_irq_chip_data(irq);
  224. void __iomem *mapbase = sachip->base + SA1111_INTC;
  225. unsigned long ie0;
  226. ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
  227. ie0 &= ~SA1111_IRQMASK_LO(irq);
  228. writel(ie0, mapbase + SA1111_INTEN0);
  229. }
  230. static void sa1111_unmask_lowirq(unsigned int irq)
  231. {
  232. struct sa1111 *sachip = get_irq_chip_data(irq);
  233. void __iomem *mapbase = sachip->base + SA1111_INTC;
  234. unsigned long ie0;
  235. ie0 = sa1111_readl(mapbase + SA1111_INTEN0);
  236. ie0 |= SA1111_IRQMASK_LO(irq);
  237. sa1111_writel(ie0, mapbase + SA1111_INTEN0);
  238. }
  239. /*
  240. * Attempt to re-trigger the interrupt. The SA1111 contains a register
  241. * (INTSET) which claims to do this. However, in practice no amount of
  242. * manipulation of INTEN and INTSET guarantees that the interrupt will
  243. * be triggered. In fact, its very difficult, if not impossible to get
  244. * INTSET to re-trigger the interrupt.
  245. */
  246. static int sa1111_retrigger_lowirq(unsigned int irq)
  247. {
  248. struct sa1111 *sachip = get_irq_chip_data(irq);
  249. void __iomem *mapbase = sachip->base + SA1111_INTC;
  250. unsigned int mask = SA1111_IRQMASK_LO(irq);
  251. unsigned long ip0;
  252. int i;
  253. ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
  254. for (i = 0; i < 8; i++) {
  255. sa1111_writel(ip0 ^ mask, mapbase + SA1111_INTPOL0);
  256. sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
  257. if (sa1111_readl(mapbase + SA1111_INTSTATCLR1) & mask)
  258. break;
  259. }
  260. if (i == 8)
  261. printk(KERN_ERR "Danger Will Robinson: failed to "
  262. "re-trigger IRQ%d\n", irq);
  263. return i == 8 ? -1 : 0;
  264. }
  265. static int sa1111_type_lowirq(unsigned int irq, unsigned int flags)
  266. {
  267. struct sa1111 *sachip = get_irq_chip_data(irq);
  268. void __iomem *mapbase = sachip->base + SA1111_INTC;
  269. unsigned int mask = SA1111_IRQMASK_LO(irq);
  270. unsigned long ip0;
  271. if (flags == IRQ_TYPE_PROBE)
  272. return 0;
  273. if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
  274. return -EINVAL;
  275. ip0 = sa1111_readl(mapbase + SA1111_INTPOL0);
  276. if (flags & IRQ_TYPE_EDGE_RISING)
  277. ip0 &= ~mask;
  278. else
  279. ip0 |= mask;
  280. sa1111_writel(ip0, mapbase + SA1111_INTPOL0);
  281. sa1111_writel(ip0, mapbase + SA1111_WAKEPOL0);
  282. return 0;
  283. }
  284. static int sa1111_wake_lowirq(unsigned int irq, unsigned int on)
  285. {
  286. struct sa1111 *sachip = get_irq_chip_data(irq);
  287. void __iomem *mapbase = sachip->base + SA1111_INTC;
  288. unsigned int mask = SA1111_IRQMASK_LO(irq);
  289. unsigned long we0;
  290. we0 = sa1111_readl(mapbase + SA1111_WAKEEN0);
  291. if (on)
  292. we0 |= mask;
  293. else
  294. we0 &= ~mask;
  295. sa1111_writel(we0, mapbase + SA1111_WAKEEN0);
  296. return 0;
  297. }
  298. static struct irq_chip sa1111_low_chip = {
  299. .name = "SA1111-l",
  300. .ack = sa1111_ack_irq,
  301. .mask = sa1111_mask_lowirq,
  302. .unmask = sa1111_unmask_lowirq,
  303. .retrigger = sa1111_retrigger_lowirq,
  304. .set_type = sa1111_type_lowirq,
  305. .set_wake = sa1111_wake_lowirq,
  306. };
  307. static void sa1111_mask_highirq(unsigned int irq)
  308. {
  309. struct sa1111 *sachip = get_irq_chip_data(irq);
  310. void __iomem *mapbase = sachip->base + SA1111_INTC;
  311. unsigned long ie1;
  312. ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
  313. ie1 &= ~SA1111_IRQMASK_HI(irq);
  314. sa1111_writel(ie1, mapbase + SA1111_INTEN1);
  315. }
  316. static void sa1111_unmask_highirq(unsigned int irq)
  317. {
  318. struct sa1111 *sachip = get_irq_chip_data(irq);
  319. void __iomem *mapbase = sachip->base + SA1111_INTC;
  320. unsigned long ie1;
  321. ie1 = sa1111_readl(mapbase + SA1111_INTEN1);
  322. ie1 |= SA1111_IRQMASK_HI(irq);
  323. sa1111_writel(ie1, mapbase + SA1111_INTEN1);
  324. }
  325. /*
  326. * Attempt to re-trigger the interrupt. The SA1111 contains a register
  327. * (INTSET) which claims to do this. However, in practice no amount of
  328. * manipulation of INTEN and INTSET guarantees that the interrupt will
  329. * be triggered. In fact, its very difficult, if not impossible to get
  330. * INTSET to re-trigger the interrupt.
  331. */
  332. static int sa1111_retrigger_highirq(unsigned int irq)
  333. {
  334. struct sa1111 *sachip = get_irq_chip_data(irq);
  335. void __iomem *mapbase = sachip->base + SA1111_INTC;
  336. unsigned int mask = SA1111_IRQMASK_HI(irq);
  337. unsigned long ip1;
  338. int i;
  339. ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
  340. for (i = 0; i < 8; i++) {
  341. sa1111_writel(ip1 ^ mask, mapbase + SA1111_INTPOL1);
  342. sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
  343. if (sa1111_readl(mapbase + SA1111_INTSTATCLR1) & mask)
  344. break;
  345. }
  346. if (i == 8)
  347. printk(KERN_ERR "Danger Will Robinson: failed to "
  348. "re-trigger IRQ%d\n", irq);
  349. return i == 8 ? -1 : 0;
  350. }
  351. static int sa1111_type_highirq(unsigned int irq, unsigned int flags)
  352. {
  353. struct sa1111 *sachip = get_irq_chip_data(irq);
  354. void __iomem *mapbase = sachip->base + SA1111_INTC;
  355. unsigned int mask = SA1111_IRQMASK_HI(irq);
  356. unsigned long ip1;
  357. if (flags == IRQ_TYPE_PROBE)
  358. return 0;
  359. if ((!(flags & IRQ_TYPE_EDGE_RISING) ^ !(flags & IRQ_TYPE_EDGE_FALLING)) == 0)
  360. return -EINVAL;
  361. ip1 = sa1111_readl(mapbase + SA1111_INTPOL1);
  362. if (flags & IRQ_TYPE_EDGE_RISING)
  363. ip1 &= ~mask;
  364. else
  365. ip1 |= mask;
  366. sa1111_writel(ip1, mapbase + SA1111_INTPOL1);
  367. sa1111_writel(ip1, mapbase + SA1111_WAKEPOL1);
  368. return 0;
  369. }
  370. static int sa1111_wake_highirq(unsigned int irq, unsigned int on)
  371. {
  372. struct sa1111 *sachip = get_irq_chip_data(irq);
  373. void __iomem *mapbase = sachip->base + SA1111_INTC;
  374. unsigned int mask = SA1111_IRQMASK_HI(irq);
  375. unsigned long we1;
  376. we1 = sa1111_readl(mapbase + SA1111_WAKEEN1);
  377. if (on)
  378. we1 |= mask;
  379. else
  380. we1 &= ~mask;
  381. sa1111_writel(we1, mapbase + SA1111_WAKEEN1);
  382. return 0;
  383. }
  384. static struct irq_chip sa1111_high_chip = {
  385. .name = "SA1111-h",
  386. .ack = sa1111_ack_irq,
  387. .mask = sa1111_mask_highirq,
  388. .unmask = sa1111_unmask_highirq,
  389. .retrigger = sa1111_retrigger_highirq,
  390. .set_type = sa1111_type_highirq,
  391. .set_wake = sa1111_wake_highirq,
  392. };
  393. static void sa1111_setup_irq(struct sa1111 *sachip)
  394. {
  395. void __iomem *irqbase = sachip->base + SA1111_INTC;
  396. unsigned int irq;
  397. /*
  398. * We're guaranteed that this region hasn't been taken.
  399. */
  400. request_mem_region(sachip->phys + SA1111_INTC, 512, "irq");
  401. /* disable all IRQs */
  402. sa1111_writel(0, irqbase + SA1111_INTEN0);
  403. sa1111_writel(0, irqbase + SA1111_INTEN1);
  404. sa1111_writel(0, irqbase + SA1111_WAKEEN0);
  405. sa1111_writel(0, irqbase + SA1111_WAKEEN1);
  406. /*
  407. * detect on rising edge. Note: Feb 2001 Errata for SA1111
  408. * specifies that S0ReadyInt and S1ReadyInt should be '1'.
  409. */
  410. sa1111_writel(0, irqbase + SA1111_INTPOL0);
  411. sa1111_writel(SA1111_IRQMASK_HI(IRQ_S0_READY_NINT) |
  412. SA1111_IRQMASK_HI(IRQ_S1_READY_NINT),
  413. irqbase + SA1111_INTPOL1);
  414. /* clear all IRQs */
  415. sa1111_writel(~0, irqbase + SA1111_INTSTATCLR0);
  416. sa1111_writel(~0, irqbase + SA1111_INTSTATCLR1);
  417. for (irq = IRQ_GPAIN0; irq <= SSPROR; irq++) {
  418. set_irq_chip(irq, &sa1111_low_chip);
  419. set_irq_chip_data(irq, sachip);
  420. set_irq_handler(irq, handle_edge_irq);
  421. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  422. }
  423. for (irq = AUDXMTDMADONEA; irq <= IRQ_S1_BVD1_STSCHG; irq++) {
  424. set_irq_chip(irq, &sa1111_high_chip);
  425. set_irq_chip_data(irq, sachip);
  426. set_irq_handler(irq, handle_edge_irq);
  427. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  428. }
  429. /*
  430. * Register SA1111 interrupt
  431. */
  432. set_irq_type(sachip->irq, IRQ_TYPE_EDGE_RISING);
  433. set_irq_data(sachip->irq, sachip);
  434. set_irq_chained_handler(sachip->irq, sa1111_irq_handler);
  435. }
  436. /*
  437. * Bring the SA1111 out of reset. This requires a set procedure:
  438. * 1. nRESET asserted (by hardware)
  439. * 2. CLK turned on from SA1110
  440. * 3. nRESET deasserted
  441. * 4. VCO turned on, PLL_BYPASS turned off
  442. * 5. Wait lock time, then assert RCLKEn
  443. * 7. PCR set to allow clocking of individual functions
  444. *
  445. * Until we've done this, the only registers we can access are:
  446. * SBI_SKCR
  447. * SBI_SMCR
  448. * SBI_SKID
  449. */
  450. static void sa1111_wake(struct sa1111 *sachip)
  451. {
  452. unsigned long flags, r;
  453. spin_lock_irqsave(&sachip->lock, flags);
  454. clk_enable(sachip->clk);
  455. /*
  456. * Turn VCO on, and disable PLL Bypass.
  457. */
  458. r = sa1111_readl(sachip->base + SA1111_SKCR);
  459. r &= ~SKCR_VCO_OFF;
  460. sa1111_writel(r, sachip->base + SA1111_SKCR);
  461. r |= SKCR_PLL_BYPASS | SKCR_OE_EN;
  462. sa1111_writel(r, sachip->base + SA1111_SKCR);
  463. /*
  464. * Wait lock time. SA1111 manual _doesn't_
  465. * specify a figure for this! We choose 100us.
  466. */
  467. udelay(100);
  468. /*
  469. * Enable RCLK. We also ensure that RDYEN is set.
  470. */
  471. r |= SKCR_RCLKEN | SKCR_RDYEN;
  472. sa1111_writel(r, sachip->base + SA1111_SKCR);
  473. /*
  474. * Wait 14 RCLK cycles for the chip to finish coming out
  475. * of reset. (RCLK=24MHz). This is 590ns.
  476. */
  477. udelay(1);
  478. /*
  479. * Ensure all clocks are initially off.
  480. */
  481. sa1111_writel(0, sachip->base + SA1111_SKPCR);
  482. spin_unlock_irqrestore(&sachip->lock, flags);
  483. }
  484. #ifdef CONFIG_ARCH_SA1100
  485. static u32 sa1111_dma_mask[] = {
  486. ~0,
  487. ~(1 << 20),
  488. ~(1 << 23),
  489. ~(1 << 24),
  490. ~(1 << 25),
  491. ~(1 << 20),
  492. ~(1 << 20),
  493. 0,
  494. };
  495. /*
  496. * Configure the SA1111 shared memory controller.
  497. */
  498. void
  499. sa1111_configure_smc(struct sa1111 *sachip, int sdram, unsigned int drac,
  500. unsigned int cas_latency)
  501. {
  502. unsigned int smcr = SMCR_DTIM | SMCR_MBGE | FInsrt(drac, SMCR_DRAC);
  503. if (cas_latency == 3)
  504. smcr |= SMCR_CLAT;
  505. sa1111_writel(smcr, sachip->base + SA1111_SMCR);
  506. /*
  507. * Now clear the bits in the DMA mask to work around the SA1111
  508. * DMA erratum (Intel StrongARM SA-1111 Microprocessor Companion
  509. * Chip Specification Update, June 2000, Erratum #7).
  510. */
  511. if (sachip->dev->dma_mask)
  512. *sachip->dev->dma_mask &= sa1111_dma_mask[drac >> 2];
  513. sachip->dev->coherent_dma_mask &= sa1111_dma_mask[drac >> 2];
  514. }
  515. #endif
  516. static void sa1111_dev_release(struct device *_dev)
  517. {
  518. struct sa1111_dev *dev = SA1111_DEV(_dev);
  519. release_resource(&dev->res);
  520. kfree(dev);
  521. }
  522. static int
  523. sa1111_init_one_child(struct sa1111 *sachip, struct resource *parent,
  524. struct sa1111_dev_info *info)
  525. {
  526. struct sa1111_dev *dev;
  527. int ret;
  528. dev = kzalloc(sizeof(struct sa1111_dev), GFP_KERNEL);
  529. if (!dev) {
  530. ret = -ENOMEM;
  531. goto out;
  532. }
  533. dev_set_name(&dev->dev, "%4.4lx", info->offset);
  534. dev->devid = info->devid;
  535. dev->dev.parent = sachip->dev;
  536. dev->dev.bus = &sa1111_bus_type;
  537. dev->dev.release = sa1111_dev_release;
  538. dev->dev.coherent_dma_mask = sachip->dev->coherent_dma_mask;
  539. dev->res.start = sachip->phys + info->offset;
  540. dev->res.end = dev->res.start + 511;
  541. dev->res.name = dev_name(&dev->dev);
  542. dev->res.flags = IORESOURCE_MEM;
  543. dev->mapbase = sachip->base + info->offset;
  544. dev->skpcr_mask = info->skpcr_mask;
  545. memmove(dev->irq, info->irq, sizeof(dev->irq));
  546. ret = request_resource(parent, &dev->res);
  547. if (ret) {
  548. printk("SA1111: failed to allocate resource for %s\n",
  549. dev->res.name);
  550. dev_set_name(&dev->dev, NULL);
  551. kfree(dev);
  552. goto out;
  553. }
  554. ret = device_register(&dev->dev);
  555. if (ret) {
  556. release_resource(&dev->res);
  557. kfree(dev);
  558. goto out;
  559. }
  560. #ifdef CONFIG_DMABOUNCE
  561. /*
  562. * If the parent device has a DMA mask associated with it,
  563. * propagate it down to the children.
  564. */
  565. if (sachip->dev->dma_mask) {
  566. dev->dma_mask = *sachip->dev->dma_mask;
  567. dev->dev.dma_mask = &dev->dma_mask;
  568. if (dev->dma_mask != 0xffffffffUL) {
  569. ret = dmabounce_register_dev(&dev->dev, 1024, 4096);
  570. if (ret) {
  571. dev_err(&dev->dev, "SA1111: Failed to register"
  572. " with dmabounce\n");
  573. device_unregister(&dev->dev);
  574. }
  575. }
  576. }
  577. #endif
  578. out:
  579. return ret;
  580. }
  581. /**
  582. * sa1111_probe - probe for a single SA1111 chip.
  583. * @phys_addr: physical address of device.
  584. *
  585. * Probe for a SA1111 chip. This must be called
  586. * before any other SA1111-specific code.
  587. *
  588. * Returns:
  589. * %-ENODEV device not found.
  590. * %-EBUSY physical address already marked in-use.
  591. * %0 successful.
  592. */
  593. static int
  594. __sa1111_probe(struct device *me, struct resource *mem, int irq)
  595. {
  596. struct sa1111 *sachip;
  597. unsigned long id;
  598. unsigned int has_devs;
  599. int i, ret = -ENODEV;
  600. sachip = kzalloc(sizeof(struct sa1111), GFP_KERNEL);
  601. if (!sachip)
  602. return -ENOMEM;
  603. sachip->clk = clk_get(me, "SA1111_CLK");
  604. if (IS_ERR(sachip->clk)) {
  605. ret = PTR_ERR(sachip->clk);
  606. goto err_free;
  607. }
  608. spin_lock_init(&sachip->lock);
  609. sachip->dev = me;
  610. dev_set_drvdata(sachip->dev, sachip);
  611. sachip->phys = mem->start;
  612. sachip->irq = irq;
  613. /*
  614. * Map the whole region. This also maps the
  615. * registers for our children.
  616. */
  617. sachip->base = ioremap(mem->start, PAGE_SIZE * 2);
  618. if (!sachip->base) {
  619. ret = -ENOMEM;
  620. goto err_clkput;
  621. }
  622. /*
  623. * Probe for the chip. Only touch the SBI registers.
  624. */
  625. id = sa1111_readl(sachip->base + SA1111_SKID);
  626. if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
  627. printk(KERN_DEBUG "SA1111 not detected: ID = %08lx\n", id);
  628. ret = -ENODEV;
  629. goto err_unmap;
  630. }
  631. printk(KERN_INFO "SA1111 Microprocessor Companion Chip: "
  632. "silicon revision %lx, metal revision %lx\n",
  633. (id & SKID_SIREV_MASK)>>4, (id & SKID_MTREV_MASK));
  634. /*
  635. * We found it. Wake the chip up, and initialise.
  636. */
  637. sa1111_wake(sachip);
  638. #ifdef CONFIG_ARCH_SA1100
  639. {
  640. unsigned int val;
  641. /*
  642. * The SDRAM configuration of the SA1110 and the SA1111 must
  643. * match. This is very important to ensure that SA1111 accesses
  644. * don't corrupt the SDRAM. Note that this ungates the SA1111's
  645. * MBGNT signal, so we must have called sa1110_mb_disable()
  646. * beforehand.
  647. */
  648. sa1111_configure_smc(sachip, 1,
  649. FExtr(MDCNFG, MDCNFG_SA1110_DRAC0),
  650. FExtr(MDCNFG, MDCNFG_SA1110_TDL0));
  651. /*
  652. * We only need to turn on DCLK whenever we want to use the
  653. * DMA. It can otherwise be held firmly in the off position.
  654. * (currently, we always enable it.)
  655. */
  656. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  657. sa1111_writel(val | SKPCR_DCLKEN, sachip->base + SA1111_SKPCR);
  658. /*
  659. * Enable the SA1110 memory bus request and grant signals.
  660. */
  661. sa1110_mb_enable();
  662. }
  663. #endif
  664. /*
  665. * The interrupt controller must be initialised before any
  666. * other device to ensure that the interrupts are available.
  667. */
  668. if (sachip->irq != NO_IRQ)
  669. sa1111_setup_irq(sachip);
  670. g_sa1111 = sachip;
  671. has_devs = ~0;
  672. if (machine_is_assabet() || machine_is_jornada720() ||
  673. machine_is_badge4())
  674. has_devs &= ~(1 << 4);
  675. else
  676. has_devs &= ~(1 << 1);
  677. for (i = 0; i < ARRAY_SIZE(sa1111_devices); i++)
  678. if (has_devs & (1 << i))
  679. sa1111_init_one_child(sachip, mem, &sa1111_devices[i]);
  680. return 0;
  681. err_unmap:
  682. iounmap(sachip->base);
  683. err_clkput:
  684. clk_put(sachip->clk);
  685. err_free:
  686. kfree(sachip);
  687. return ret;
  688. }
  689. static int sa1111_remove_one(struct device *dev, void *data)
  690. {
  691. device_unregister(dev);
  692. return 0;
  693. }
  694. static void __sa1111_remove(struct sa1111 *sachip)
  695. {
  696. void __iomem *irqbase = sachip->base + SA1111_INTC;
  697. device_for_each_child(sachip->dev, NULL, sa1111_remove_one);
  698. /* disable all IRQs */
  699. sa1111_writel(0, irqbase + SA1111_INTEN0);
  700. sa1111_writel(0, irqbase + SA1111_INTEN1);
  701. sa1111_writel(0, irqbase + SA1111_WAKEEN0);
  702. sa1111_writel(0, irqbase + SA1111_WAKEEN1);
  703. clk_disable(sachip->clk);
  704. if (sachip->irq != NO_IRQ) {
  705. set_irq_chained_handler(sachip->irq, NULL);
  706. set_irq_data(sachip->irq, NULL);
  707. release_mem_region(sachip->phys + SA1111_INTC, 512);
  708. }
  709. iounmap(sachip->base);
  710. clk_put(sachip->clk);
  711. kfree(sachip);
  712. }
  713. /*
  714. * According to the "Intel StrongARM SA-1111 Microprocessor Companion
  715. * Chip Specification Update" (June 2000), erratum #7, there is a
  716. * significant bug in the SA1111 SDRAM shared memory controller. If
  717. * an access to a region of memory above 1MB relative to the bank base,
  718. * it is important that address bit 10 _NOT_ be asserted. Depending
  719. * on the configuration of the RAM, bit 10 may correspond to one
  720. * of several different (processor-relative) address bits.
  721. *
  722. * This routine only identifies whether or not a given DMA address
  723. * is susceptible to the bug.
  724. *
  725. * This should only get called for sa1111_device types due to the
  726. * way we configure our device dma_masks.
  727. */
  728. int dma_needs_bounce(struct device *dev, dma_addr_t addr, size_t size)
  729. {
  730. /*
  731. * Section 4.6 of the "Intel StrongARM SA-1111 Development Module
  732. * User's Guide" mentions that jumpers R51 and R52 control the
  733. * target of SA-1111 DMA (either SDRAM bank 0 on Assabet, or
  734. * SDRAM bank 1 on Neponset). The default configuration selects
  735. * Assabet, so any address in bank 1 is necessarily invalid.
  736. */
  737. return ((machine_is_assabet() || machine_is_pfs168()) &&
  738. (addr >= 0xc8000000 || (addr + size) >= 0xc8000000));
  739. }
  740. struct sa1111_save_data {
  741. unsigned int skcr;
  742. unsigned int skpcr;
  743. unsigned int skcdr;
  744. unsigned char skaud;
  745. unsigned char skpwm0;
  746. unsigned char skpwm1;
  747. /*
  748. * Interrupt controller
  749. */
  750. unsigned int intpol0;
  751. unsigned int intpol1;
  752. unsigned int inten0;
  753. unsigned int inten1;
  754. unsigned int wakepol0;
  755. unsigned int wakepol1;
  756. unsigned int wakeen0;
  757. unsigned int wakeen1;
  758. };
  759. #ifdef CONFIG_PM
  760. static int sa1111_suspend(struct platform_device *dev, pm_message_t state)
  761. {
  762. struct sa1111 *sachip = platform_get_drvdata(dev);
  763. struct sa1111_save_data *save;
  764. unsigned long flags;
  765. unsigned int val;
  766. void __iomem *base;
  767. save = kmalloc(sizeof(struct sa1111_save_data), GFP_KERNEL);
  768. if (!save)
  769. return -ENOMEM;
  770. sachip->saved_state = save;
  771. spin_lock_irqsave(&sachip->lock, flags);
  772. /*
  773. * Save state.
  774. */
  775. base = sachip->base;
  776. save->skcr = sa1111_readl(base + SA1111_SKCR);
  777. save->skpcr = sa1111_readl(base + SA1111_SKPCR);
  778. save->skcdr = sa1111_readl(base + SA1111_SKCDR);
  779. save->skaud = sa1111_readl(base + SA1111_SKAUD);
  780. save->skpwm0 = sa1111_readl(base + SA1111_SKPWM0);
  781. save->skpwm1 = sa1111_readl(base + SA1111_SKPWM1);
  782. base = sachip->base + SA1111_INTC;
  783. save->intpol0 = sa1111_readl(base + SA1111_INTPOL0);
  784. save->intpol1 = sa1111_readl(base + SA1111_INTPOL1);
  785. save->inten0 = sa1111_readl(base + SA1111_INTEN0);
  786. save->inten1 = sa1111_readl(base + SA1111_INTEN1);
  787. save->wakepol0 = sa1111_readl(base + SA1111_WAKEPOL0);
  788. save->wakepol1 = sa1111_readl(base + SA1111_WAKEPOL1);
  789. save->wakeen0 = sa1111_readl(base + SA1111_WAKEEN0);
  790. save->wakeen1 = sa1111_readl(base + SA1111_WAKEEN1);
  791. /*
  792. * Disable.
  793. */
  794. val = sa1111_readl(sachip->base + SA1111_SKCR);
  795. sa1111_writel(val | SKCR_SLEEP, sachip->base + SA1111_SKCR);
  796. sa1111_writel(0, sachip->base + SA1111_SKPWM0);
  797. sa1111_writel(0, sachip->base + SA1111_SKPWM1);
  798. clk_disable(sachip->clk);
  799. spin_unlock_irqrestore(&sachip->lock, flags);
  800. return 0;
  801. }
  802. /*
  803. * sa1111_resume - Restore the SA1111 device state.
  804. * @dev: device to restore
  805. *
  806. * Restore the general state of the SA1111; clock control and
  807. * interrupt controller. Other parts of the SA1111 must be
  808. * restored by their respective drivers, and must be called
  809. * via LDM after this function.
  810. */
  811. static int sa1111_resume(struct platform_device *dev)
  812. {
  813. struct sa1111 *sachip = platform_get_drvdata(dev);
  814. struct sa1111_save_data *save;
  815. unsigned long flags, id;
  816. void __iomem *base;
  817. save = sachip->saved_state;
  818. if (!save)
  819. return 0;
  820. /*
  821. * Ensure that the SA1111 is still here.
  822. * FIXME: shouldn't do this here.
  823. */
  824. id = sa1111_readl(sachip->base + SA1111_SKID);
  825. if ((id & SKID_ID_MASK) != SKID_SA1111_ID) {
  826. __sa1111_remove(sachip);
  827. platform_set_drvdata(dev, NULL);
  828. kfree(save);
  829. return 0;
  830. }
  831. /*
  832. * First of all, wake up the chip.
  833. */
  834. sa1111_wake(sachip);
  835. /*
  836. * Only lock for write ops. Also, sa1111_wake must be called with
  837. * released spinlock!
  838. */
  839. spin_lock_irqsave(&sachip->lock, flags);
  840. sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN0);
  841. sa1111_writel(0, sachip->base + SA1111_INTC + SA1111_INTEN1);
  842. base = sachip->base;
  843. sa1111_writel(save->skcr, base + SA1111_SKCR);
  844. sa1111_writel(save->skpcr, base + SA1111_SKPCR);
  845. sa1111_writel(save->skcdr, base + SA1111_SKCDR);
  846. sa1111_writel(save->skaud, base + SA1111_SKAUD);
  847. sa1111_writel(save->skpwm0, base + SA1111_SKPWM0);
  848. sa1111_writel(save->skpwm1, base + SA1111_SKPWM1);
  849. base = sachip->base + SA1111_INTC;
  850. sa1111_writel(save->intpol0, base + SA1111_INTPOL0);
  851. sa1111_writel(save->intpol1, base + SA1111_INTPOL1);
  852. sa1111_writel(save->inten0, base + SA1111_INTEN0);
  853. sa1111_writel(save->inten1, base + SA1111_INTEN1);
  854. sa1111_writel(save->wakepol0, base + SA1111_WAKEPOL0);
  855. sa1111_writel(save->wakepol1, base + SA1111_WAKEPOL1);
  856. sa1111_writel(save->wakeen0, base + SA1111_WAKEEN0);
  857. sa1111_writel(save->wakeen1, base + SA1111_WAKEEN1);
  858. spin_unlock_irqrestore(&sachip->lock, flags);
  859. sachip->saved_state = NULL;
  860. kfree(save);
  861. return 0;
  862. }
  863. #else
  864. #define sa1111_suspend NULL
  865. #define sa1111_resume NULL
  866. #endif
  867. static int __devinit sa1111_probe(struct platform_device *pdev)
  868. {
  869. struct resource *mem;
  870. int irq;
  871. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  872. if (!mem)
  873. return -EINVAL;
  874. irq = platform_get_irq(pdev, 0);
  875. if (irq < 0)
  876. return -ENXIO;
  877. return __sa1111_probe(&pdev->dev, mem, irq);
  878. }
  879. static int sa1111_remove(struct platform_device *pdev)
  880. {
  881. struct sa1111 *sachip = platform_get_drvdata(pdev);
  882. if (sachip) {
  883. __sa1111_remove(sachip);
  884. platform_set_drvdata(pdev, NULL);
  885. #ifdef CONFIG_PM
  886. kfree(sachip->saved_state);
  887. sachip->saved_state = NULL;
  888. #endif
  889. }
  890. return 0;
  891. }
  892. /*
  893. * Not sure if this should be on the system bus or not yet.
  894. * We really want some way to register a system device at
  895. * the per-machine level, and then have this driver pick
  896. * up the registered devices.
  897. *
  898. * We also need to handle the SDRAM configuration for
  899. * PXA250/SA1110 machine classes.
  900. */
  901. static struct platform_driver sa1111_device_driver = {
  902. .probe = sa1111_probe,
  903. .remove = sa1111_remove,
  904. .suspend = sa1111_suspend,
  905. .resume = sa1111_resume,
  906. .driver = {
  907. .name = "sa1111",
  908. },
  909. };
  910. /*
  911. * Get the parent device driver (us) structure
  912. * from a child function device
  913. */
  914. static inline struct sa1111 *sa1111_chip_driver(struct sa1111_dev *sadev)
  915. {
  916. return (struct sa1111 *)dev_get_drvdata(sadev->dev.parent);
  917. }
  918. /*
  919. * The bits in the opdiv field are non-linear.
  920. */
  921. static unsigned char opdiv_table[] = { 1, 4, 2, 8 };
  922. static unsigned int __sa1111_pll_clock(struct sa1111 *sachip)
  923. {
  924. unsigned int skcdr, fbdiv, ipdiv, opdiv;
  925. skcdr = sa1111_readl(sachip->base + SA1111_SKCDR);
  926. fbdiv = (skcdr & 0x007f) + 2;
  927. ipdiv = ((skcdr & 0x0f80) >> 7) + 2;
  928. opdiv = opdiv_table[(skcdr & 0x3000) >> 12];
  929. return 3686400 * fbdiv / (ipdiv * opdiv);
  930. }
  931. /**
  932. * sa1111_pll_clock - return the current PLL clock frequency.
  933. * @sadev: SA1111 function block
  934. *
  935. * BUG: we should look at SKCR. We also blindly believe that
  936. * the chip is being fed with the 3.6864MHz clock.
  937. *
  938. * Returns the PLL clock in Hz.
  939. */
  940. unsigned int sa1111_pll_clock(struct sa1111_dev *sadev)
  941. {
  942. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  943. return __sa1111_pll_clock(sachip);
  944. }
  945. EXPORT_SYMBOL(sa1111_pll_clock);
  946. /**
  947. * sa1111_select_audio_mode - select I2S or AC link mode
  948. * @sadev: SA1111 function block
  949. * @mode: One of %SA1111_AUDIO_ACLINK or %SA1111_AUDIO_I2S
  950. *
  951. * Frob the SKCR to select AC Link mode or I2S mode for
  952. * the audio block.
  953. */
  954. void sa1111_select_audio_mode(struct sa1111_dev *sadev, int mode)
  955. {
  956. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  957. unsigned long flags;
  958. unsigned int val;
  959. spin_lock_irqsave(&sachip->lock, flags);
  960. val = sa1111_readl(sachip->base + SA1111_SKCR);
  961. if (mode == SA1111_AUDIO_I2S) {
  962. val &= ~SKCR_SELAC;
  963. } else {
  964. val |= SKCR_SELAC;
  965. }
  966. sa1111_writel(val, sachip->base + SA1111_SKCR);
  967. spin_unlock_irqrestore(&sachip->lock, flags);
  968. }
  969. EXPORT_SYMBOL(sa1111_select_audio_mode);
  970. /**
  971. * sa1111_set_audio_rate - set the audio sample rate
  972. * @sadev: SA1111 SAC function block
  973. * @rate: sample rate to select
  974. */
  975. int sa1111_set_audio_rate(struct sa1111_dev *sadev, int rate)
  976. {
  977. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  978. unsigned int div;
  979. if (sadev->devid != SA1111_DEVID_SAC)
  980. return -EINVAL;
  981. div = (__sa1111_pll_clock(sachip) / 256 + rate / 2) / rate;
  982. if (div == 0)
  983. div = 1;
  984. if (div > 128)
  985. div = 128;
  986. sa1111_writel(div - 1, sachip->base + SA1111_SKAUD);
  987. return 0;
  988. }
  989. EXPORT_SYMBOL(sa1111_set_audio_rate);
  990. /**
  991. * sa1111_get_audio_rate - get the audio sample rate
  992. * @sadev: SA1111 SAC function block device
  993. */
  994. int sa1111_get_audio_rate(struct sa1111_dev *sadev)
  995. {
  996. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  997. unsigned long div;
  998. if (sadev->devid != SA1111_DEVID_SAC)
  999. return -EINVAL;
  1000. div = sa1111_readl(sachip->base + SA1111_SKAUD) + 1;
  1001. return __sa1111_pll_clock(sachip) / (256 * div);
  1002. }
  1003. EXPORT_SYMBOL(sa1111_get_audio_rate);
  1004. void sa1111_set_io_dir(struct sa1111_dev *sadev,
  1005. unsigned int bits, unsigned int dir,
  1006. unsigned int sleep_dir)
  1007. {
  1008. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1009. unsigned long flags;
  1010. unsigned int val;
  1011. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1012. #define MODIFY_BITS(port, mask, dir) \
  1013. if (mask) { \
  1014. val = sa1111_readl(port); \
  1015. val &= ~(mask); \
  1016. val |= (dir) & (mask); \
  1017. sa1111_writel(val, port); \
  1018. }
  1019. spin_lock_irqsave(&sachip->lock, flags);
  1020. MODIFY_BITS(gpio + SA1111_GPIO_PADDR, bits & 15, dir);
  1021. MODIFY_BITS(gpio + SA1111_GPIO_PBDDR, (bits >> 8) & 255, dir >> 8);
  1022. MODIFY_BITS(gpio + SA1111_GPIO_PCDDR, (bits >> 16) & 255, dir >> 16);
  1023. MODIFY_BITS(gpio + SA1111_GPIO_PASDR, bits & 15, sleep_dir);
  1024. MODIFY_BITS(gpio + SA1111_GPIO_PBSDR, (bits >> 8) & 255, sleep_dir >> 8);
  1025. MODIFY_BITS(gpio + SA1111_GPIO_PCSDR, (bits >> 16) & 255, sleep_dir >> 16);
  1026. spin_unlock_irqrestore(&sachip->lock, flags);
  1027. }
  1028. EXPORT_SYMBOL(sa1111_set_io_dir);
  1029. void sa1111_set_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
  1030. {
  1031. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1032. unsigned long flags;
  1033. unsigned int val;
  1034. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1035. spin_lock_irqsave(&sachip->lock, flags);
  1036. MODIFY_BITS(gpio + SA1111_GPIO_PADWR, bits & 15, v);
  1037. MODIFY_BITS(gpio + SA1111_GPIO_PBDWR, (bits >> 8) & 255, v >> 8);
  1038. MODIFY_BITS(gpio + SA1111_GPIO_PCDWR, (bits >> 16) & 255, v >> 16);
  1039. spin_unlock_irqrestore(&sachip->lock, flags);
  1040. }
  1041. EXPORT_SYMBOL(sa1111_set_io);
  1042. void sa1111_set_sleep_io(struct sa1111_dev *sadev, unsigned int bits, unsigned int v)
  1043. {
  1044. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1045. unsigned long flags;
  1046. unsigned int val;
  1047. void __iomem *gpio = sachip->base + SA1111_GPIO;
  1048. spin_lock_irqsave(&sachip->lock, flags);
  1049. MODIFY_BITS(gpio + SA1111_GPIO_PASSR, bits & 15, v);
  1050. MODIFY_BITS(gpio + SA1111_GPIO_PBSSR, (bits >> 8) & 255, v >> 8);
  1051. MODIFY_BITS(gpio + SA1111_GPIO_PCSSR, (bits >> 16) & 255, v >> 16);
  1052. spin_unlock_irqrestore(&sachip->lock, flags);
  1053. }
  1054. EXPORT_SYMBOL(sa1111_set_sleep_io);
  1055. /*
  1056. * Individual device operations.
  1057. */
  1058. /**
  1059. * sa1111_enable_device - enable an on-chip SA1111 function block
  1060. * @sadev: SA1111 function block device to enable
  1061. */
  1062. void sa1111_enable_device(struct sa1111_dev *sadev)
  1063. {
  1064. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1065. unsigned long flags;
  1066. unsigned int val;
  1067. spin_lock_irqsave(&sachip->lock, flags);
  1068. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  1069. sa1111_writel(val | sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
  1070. spin_unlock_irqrestore(&sachip->lock, flags);
  1071. }
  1072. EXPORT_SYMBOL(sa1111_enable_device);
  1073. /**
  1074. * sa1111_disable_device - disable an on-chip SA1111 function block
  1075. * @sadev: SA1111 function block device to disable
  1076. */
  1077. void sa1111_disable_device(struct sa1111_dev *sadev)
  1078. {
  1079. struct sa1111 *sachip = sa1111_chip_driver(sadev);
  1080. unsigned long flags;
  1081. unsigned int val;
  1082. spin_lock_irqsave(&sachip->lock, flags);
  1083. val = sa1111_readl(sachip->base + SA1111_SKPCR);
  1084. sa1111_writel(val & ~sadev->skpcr_mask, sachip->base + SA1111_SKPCR);
  1085. spin_unlock_irqrestore(&sachip->lock, flags);
  1086. }
  1087. EXPORT_SYMBOL(sa1111_disable_device);
  1088. /*
  1089. * SA1111 "Register Access Bus."
  1090. *
  1091. * We model this as a regular bus type, and hang devices directly
  1092. * off this.
  1093. */
  1094. static int sa1111_match(struct device *_dev, struct device_driver *_drv)
  1095. {
  1096. struct sa1111_dev *dev = SA1111_DEV(_dev);
  1097. struct sa1111_driver *drv = SA1111_DRV(_drv);
  1098. return dev->devid == drv->devid;
  1099. }
  1100. static int sa1111_bus_suspend(struct device *dev, pm_message_t state)
  1101. {
  1102. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1103. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1104. int ret = 0;
  1105. if (drv && drv->suspend)
  1106. ret = drv->suspend(sadev, state);
  1107. return ret;
  1108. }
  1109. static int sa1111_bus_resume(struct device *dev)
  1110. {
  1111. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1112. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1113. int ret = 0;
  1114. if (drv && drv->resume)
  1115. ret = drv->resume(sadev);
  1116. return ret;
  1117. }
  1118. static int sa1111_bus_probe(struct device *dev)
  1119. {
  1120. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1121. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1122. int ret = -ENODEV;
  1123. if (drv->probe)
  1124. ret = drv->probe(sadev);
  1125. return ret;
  1126. }
  1127. static int sa1111_bus_remove(struct device *dev)
  1128. {
  1129. struct sa1111_dev *sadev = SA1111_DEV(dev);
  1130. struct sa1111_driver *drv = SA1111_DRV(dev->driver);
  1131. int ret = 0;
  1132. if (drv->remove)
  1133. ret = drv->remove(sadev);
  1134. return ret;
  1135. }
  1136. struct bus_type sa1111_bus_type = {
  1137. .name = "sa1111-rab",
  1138. .match = sa1111_match,
  1139. .probe = sa1111_bus_probe,
  1140. .remove = sa1111_bus_remove,
  1141. .suspend = sa1111_bus_suspend,
  1142. .resume = sa1111_bus_resume,
  1143. };
  1144. EXPORT_SYMBOL(sa1111_bus_type);
  1145. int sa1111_driver_register(struct sa1111_driver *driver)
  1146. {
  1147. driver->drv.bus = &sa1111_bus_type;
  1148. return driver_register(&driver->drv);
  1149. }
  1150. EXPORT_SYMBOL(sa1111_driver_register);
  1151. void sa1111_driver_unregister(struct sa1111_driver *driver)
  1152. {
  1153. driver_unregister(&driver->drv);
  1154. }
  1155. EXPORT_SYMBOL(sa1111_driver_unregister);
  1156. static int __init sa1111_init(void)
  1157. {
  1158. int ret = bus_register(&sa1111_bus_type);
  1159. if (ret == 0)
  1160. platform_driver_register(&sa1111_device_driver);
  1161. return ret;
  1162. }
  1163. static void __exit sa1111_exit(void)
  1164. {
  1165. platform_driver_unregister(&sa1111_device_driver);
  1166. bus_unregister(&sa1111_bus_type);
  1167. }
  1168. subsys_initcall(sa1111_init);
  1169. module_exit(sa1111_exit);
  1170. MODULE_DESCRIPTION("Intel Corporation SA1111 core driver");
  1171. MODULE_LICENSE("GPL");