intel_idle.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. /*
  2. * intel_idle.c - native hardware idle loop for modern Intel processors
  3. *
  4. * Copyright (c) 2010, Intel Corporation.
  5. * Len Brown <len.brown@intel.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. */
  20. /*
  21. * intel_idle is a cpuidle driver that loads on specific Intel processors
  22. * in lieu of the legacy ACPI processor_idle driver. The intent is to
  23. * make Linux more efficient on these processors, as intel_idle knows
  24. * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
  25. */
  26. /*
  27. * Design Assumptions
  28. *
  29. * All CPUs have same idle states as boot CPU
  30. *
  31. * Chipset BM_STS (bus master status) bit is a NOP
  32. * for preventing entry into deep C-stats
  33. */
  34. /*
  35. * Known limitations
  36. *
  37. * The driver currently initializes for_each_online_cpu() upon modprobe.
  38. * It it unaware of subsequent processors hot-added to the system.
  39. * This means that if you boot with maxcpus=n and later online
  40. * processors above n, those processors will use C1 only.
  41. *
  42. * ACPI has a .suspend hack to turn off deep c-statees during suspend
  43. * to avoid complications with the lapic timer workaround.
  44. * Have not seen issues with suspend, but may need same workaround here.
  45. *
  46. * There is currently no kernel-based automatic probing/loading mechanism
  47. * if the driver is built as a module.
  48. */
  49. /* un-comment DEBUG to enable pr_debug() statements */
  50. #define DEBUG
  51. #include <linux/kernel.h>
  52. #include <linux/cpuidle.h>
  53. #include <linux/clockchips.h>
  54. #include <trace/events/power.h>
  55. #include <linux/sched.h>
  56. #include <linux/notifier.h>
  57. #include <linux/cpu.h>
  58. #include <linux/module.h>
  59. #include <asm/cpu_device_id.h>
  60. #include <asm/mwait.h>
  61. #include <asm/msr.h>
  62. #define INTEL_IDLE_VERSION "0.4"
  63. #define PREFIX "intel_idle: "
  64. static struct cpuidle_driver intel_idle_driver = {
  65. .name = "intel_idle",
  66. .owner = THIS_MODULE,
  67. .en_core_tk_irqen = 1,
  68. };
  69. /* intel_idle.max_cstate=0 disables driver */
  70. static int max_cstate = CPUIDLE_STATE_MAX - 1;
  71. static unsigned int mwait_substates;
  72. #define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
  73. /* Reliable LAPIC Timer States, bit 1 for C1 etc. */
  74. static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
  75. struct idle_cpu {
  76. struct cpuidle_state *state_table;
  77. /*
  78. * Hardware C-state auto-demotion may not always be optimal.
  79. * Indicate which enable bits to clear here.
  80. */
  81. unsigned long auto_demotion_disable_flags;
  82. };
  83. static const struct idle_cpu *icpu;
  84. static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
  85. static int intel_idle(struct cpuidle_device *dev,
  86. struct cpuidle_driver *drv, int index);
  87. static int intel_idle_cpu_init(int cpu);
  88. static struct cpuidle_state *cpuidle_state_table;
  89. /*
  90. * Set this flag for states where the HW flushes the TLB for us
  91. * and so we don't need cross-calls to keep it consistent.
  92. * If this flag is set, SW flushes the TLB, so even if the
  93. * HW doesn't do the flushing, this flag is safe to use.
  94. */
  95. #define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
  96. /*
  97. * MWAIT takes an 8-bit "hint" in EAX "suggesting"
  98. * the C-state (top nibble) and sub-state (bottom nibble)
  99. * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
  100. *
  101. * We store the hint at the top of our "flags" for each state.
  102. */
  103. #define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
  104. #define MWAIT2flg(eax) ((eax & 0xFF) << 24)
  105. /*
  106. * States are indexed by the cstate number,
  107. * which is also the index into the MWAIT hint array.
  108. * Thus C0 is a dummy.
  109. */
  110. static struct cpuidle_state nehalem_cstates[CPUIDLE_STATE_MAX] = {
  111. {
  112. .name = "C1-NHM",
  113. .desc = "MWAIT 0x00",
  114. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  115. .exit_latency = 3,
  116. .target_residency = 6,
  117. .enter = &intel_idle },
  118. {
  119. .name = "C3-NHM",
  120. .desc = "MWAIT 0x10",
  121. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  122. .exit_latency = 20,
  123. .target_residency = 80,
  124. .enter = &intel_idle },
  125. {
  126. .name = "C6-NHM",
  127. .desc = "MWAIT 0x20",
  128. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  129. .exit_latency = 200,
  130. .target_residency = 800,
  131. .enter = &intel_idle },
  132. {
  133. .enter = NULL }
  134. };
  135. static struct cpuidle_state snb_cstates[CPUIDLE_STATE_MAX] = {
  136. {
  137. .name = "C1-SNB",
  138. .desc = "MWAIT 0x00",
  139. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  140. .exit_latency = 1,
  141. .target_residency = 1,
  142. .enter = &intel_idle },
  143. {
  144. .name = "C3-SNB",
  145. .desc = "MWAIT 0x10",
  146. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  147. .exit_latency = 80,
  148. .target_residency = 211,
  149. .enter = &intel_idle },
  150. {
  151. .name = "C6-SNB",
  152. .desc = "MWAIT 0x20",
  153. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  154. .exit_latency = 104,
  155. .target_residency = 345,
  156. .enter = &intel_idle },
  157. {
  158. .name = "C7-SNB",
  159. .desc = "MWAIT 0x30",
  160. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  161. .exit_latency = 109,
  162. .target_residency = 345,
  163. .enter = &intel_idle },
  164. {
  165. .enter = NULL }
  166. };
  167. static struct cpuidle_state ivb_cstates[CPUIDLE_STATE_MAX] = {
  168. {
  169. .name = "C1-IVB",
  170. .desc = "MWAIT 0x00",
  171. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  172. .exit_latency = 1,
  173. .target_residency = 1,
  174. .enter = &intel_idle },
  175. {
  176. .name = "C3-IVB",
  177. .desc = "MWAIT 0x10",
  178. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  179. .exit_latency = 59,
  180. .target_residency = 156,
  181. .enter = &intel_idle },
  182. {
  183. .name = "C6-IVB",
  184. .desc = "MWAIT 0x20",
  185. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  186. .exit_latency = 80,
  187. .target_residency = 300,
  188. .enter = &intel_idle },
  189. {
  190. .name = "C7-IVB",
  191. .desc = "MWAIT 0x30",
  192. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  193. .exit_latency = 87,
  194. .target_residency = 300,
  195. .enter = &intel_idle },
  196. {
  197. .enter = NULL }
  198. };
  199. static struct cpuidle_state hsw_cstates[CPUIDLE_STATE_MAX] = {
  200. {
  201. .name = "C1-HSW",
  202. .desc = "MWAIT 0x00",
  203. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  204. .exit_latency = 2,
  205. .target_residency = 2,
  206. .enter = &intel_idle },
  207. {
  208. .name = "C3-HSW",
  209. .desc = "MWAIT 0x10",
  210. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  211. .exit_latency = 33,
  212. .target_residency = 100,
  213. .enter = &intel_idle },
  214. {
  215. .name = "C6-HSW",
  216. .desc = "MWAIT 0x20",
  217. .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  218. .exit_latency = 133,
  219. .target_residency = 400,
  220. .enter = &intel_idle },
  221. {
  222. .name = "C7s-HSW",
  223. .desc = "MWAIT 0x32",
  224. .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  225. .exit_latency = 166,
  226. .target_residency = 500,
  227. .enter = &intel_idle },
  228. {
  229. .enter = NULL }
  230. };
  231. static struct cpuidle_state atom_cstates[CPUIDLE_STATE_MAX] = {
  232. {
  233. .name = "C1-ATM",
  234. .desc = "MWAIT 0x00",
  235. .flags = MWAIT2flg(0x00) | CPUIDLE_FLAG_TIME_VALID,
  236. .exit_latency = 1,
  237. .target_residency = 4,
  238. .enter = &intel_idle },
  239. {
  240. .name = "C2-ATM",
  241. .desc = "MWAIT 0x10",
  242. .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TIME_VALID,
  243. .exit_latency = 20,
  244. .target_residency = 80,
  245. .enter = &intel_idle },
  246. {
  247. .name = "C4-ATM",
  248. .desc = "MWAIT 0x30",
  249. .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  250. .exit_latency = 100,
  251. .target_residency = 400,
  252. .enter = &intel_idle },
  253. {
  254. .name = "C6-ATM",
  255. .desc = "MWAIT 0x52",
  256. .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_TLB_FLUSHED,
  257. .exit_latency = 140,
  258. .target_residency = 560,
  259. .enter = &intel_idle },
  260. {
  261. .enter = NULL }
  262. };
  263. /**
  264. * intel_idle
  265. * @dev: cpuidle_device
  266. * @drv: cpuidle driver
  267. * @index: index of cpuidle state
  268. *
  269. * Must be called under local_irq_disable().
  270. */
  271. static int intel_idle(struct cpuidle_device *dev,
  272. struct cpuidle_driver *drv, int index)
  273. {
  274. unsigned long ecx = 1; /* break on interrupt flag */
  275. struct cpuidle_state *state = &drv->states[index];
  276. unsigned long eax = flg2MWAIT(state->flags);
  277. unsigned int cstate;
  278. int cpu = smp_processor_id();
  279. cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
  280. /*
  281. * leave_mm() to avoid costly and often unnecessary wakeups
  282. * for flushing the user TLB's associated with the active mm.
  283. */
  284. if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
  285. leave_mm(cpu);
  286. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  287. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
  288. stop_critical_timings();
  289. if (!need_resched()) {
  290. __monitor((void *)&current_thread_info()->flags, 0, 0);
  291. smp_mb();
  292. if (!need_resched())
  293. __mwait(eax, ecx);
  294. }
  295. start_critical_timings();
  296. if (!(lapic_timer_reliable_states & (1 << (cstate))))
  297. clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
  298. return index;
  299. }
  300. static void __setup_broadcast_timer(void *arg)
  301. {
  302. unsigned long reason = (unsigned long)arg;
  303. int cpu = smp_processor_id();
  304. reason = reason ?
  305. CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
  306. clockevents_notify(reason, &cpu);
  307. }
  308. static int cpu_hotplug_notify(struct notifier_block *n,
  309. unsigned long action, void *hcpu)
  310. {
  311. int hotcpu = (unsigned long)hcpu;
  312. struct cpuidle_device *dev;
  313. switch (action & 0xf) {
  314. case CPU_ONLINE:
  315. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  316. smp_call_function_single(hotcpu, __setup_broadcast_timer,
  317. (void *)true, 1);
  318. /*
  319. * Some systems can hotplug a cpu at runtime after
  320. * the kernel has booted, we have to initialize the
  321. * driver in this case
  322. */
  323. dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
  324. if (!dev->registered)
  325. intel_idle_cpu_init(hotcpu);
  326. break;
  327. }
  328. return NOTIFY_OK;
  329. }
  330. static struct notifier_block cpu_hotplug_notifier = {
  331. .notifier_call = cpu_hotplug_notify,
  332. };
  333. static void auto_demotion_disable(void *dummy)
  334. {
  335. unsigned long long msr_bits;
  336. rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  337. msr_bits &= ~(icpu->auto_demotion_disable_flags);
  338. wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
  339. }
  340. static const struct idle_cpu idle_cpu_nehalem = {
  341. .state_table = nehalem_cstates,
  342. .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
  343. };
  344. static const struct idle_cpu idle_cpu_atom = {
  345. .state_table = atom_cstates,
  346. };
  347. static const struct idle_cpu idle_cpu_lincroft = {
  348. .state_table = atom_cstates,
  349. .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
  350. };
  351. static const struct idle_cpu idle_cpu_snb = {
  352. .state_table = snb_cstates,
  353. };
  354. static const struct idle_cpu idle_cpu_ivb = {
  355. .state_table = ivb_cstates,
  356. };
  357. static const struct idle_cpu idle_cpu_hsw = {
  358. .state_table = hsw_cstates,
  359. };
  360. #define ICPU(model, cpu) \
  361. { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
  362. static const struct x86_cpu_id intel_idle_ids[] = {
  363. ICPU(0x1a, idle_cpu_nehalem),
  364. ICPU(0x1e, idle_cpu_nehalem),
  365. ICPU(0x1f, idle_cpu_nehalem),
  366. ICPU(0x25, idle_cpu_nehalem),
  367. ICPU(0x2c, idle_cpu_nehalem),
  368. ICPU(0x2e, idle_cpu_nehalem),
  369. ICPU(0x1c, idle_cpu_atom),
  370. ICPU(0x26, idle_cpu_lincroft),
  371. ICPU(0x2f, idle_cpu_nehalem),
  372. ICPU(0x2a, idle_cpu_snb),
  373. ICPU(0x2d, idle_cpu_snb),
  374. ICPU(0x3a, idle_cpu_ivb),
  375. ICPU(0x3e, idle_cpu_ivb),
  376. ICPU(0x3c, idle_cpu_hsw),
  377. ICPU(0x3f, idle_cpu_hsw),
  378. ICPU(0x45, idle_cpu_hsw),
  379. {}
  380. };
  381. MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
  382. /*
  383. * intel_idle_probe()
  384. */
  385. static int intel_idle_probe(void)
  386. {
  387. unsigned int eax, ebx, ecx;
  388. const struct x86_cpu_id *id;
  389. if (max_cstate == 0) {
  390. pr_debug(PREFIX "disabled\n");
  391. return -EPERM;
  392. }
  393. id = x86_match_cpu(intel_idle_ids);
  394. if (!id) {
  395. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  396. boot_cpu_data.x86 == 6)
  397. pr_debug(PREFIX "does not run on family %d model %d\n",
  398. boot_cpu_data.x86, boot_cpu_data.x86_model);
  399. return -ENODEV;
  400. }
  401. if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
  402. return -ENODEV;
  403. cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
  404. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
  405. !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
  406. !mwait_substates)
  407. return -ENODEV;
  408. pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
  409. icpu = (const struct idle_cpu *)id->driver_data;
  410. cpuidle_state_table = icpu->state_table;
  411. if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
  412. lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
  413. else
  414. on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
  415. pr_debug(PREFIX "v" INTEL_IDLE_VERSION
  416. " model 0x%X\n", boot_cpu_data.x86_model);
  417. pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
  418. lapic_timer_reliable_states);
  419. return 0;
  420. }
  421. /*
  422. * intel_idle_cpuidle_devices_uninit()
  423. * unregister, free cpuidle_devices
  424. */
  425. static void intel_idle_cpuidle_devices_uninit(void)
  426. {
  427. int i;
  428. struct cpuidle_device *dev;
  429. for_each_online_cpu(i) {
  430. dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
  431. cpuidle_unregister_device(dev);
  432. }
  433. free_percpu(intel_idle_cpuidle_devices);
  434. return;
  435. }
  436. /*
  437. * intel_idle_cpuidle_driver_init()
  438. * allocate, initialize cpuidle_states
  439. */
  440. static int intel_idle_cpuidle_driver_init(void)
  441. {
  442. int cstate;
  443. struct cpuidle_driver *drv = &intel_idle_driver;
  444. drv->state_count = 1;
  445. for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
  446. int num_substates, mwait_hint, mwait_cstate, mwait_substate;
  447. if (cpuidle_state_table[cstate].enter == NULL)
  448. break;
  449. if (cstate + 1 > max_cstate) {
  450. printk(PREFIX "max_cstate %d reached\n",
  451. max_cstate);
  452. break;
  453. }
  454. mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
  455. mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
  456. mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);
  457. /* does the state exist in CPUID.MWAIT? */
  458. num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
  459. & MWAIT_SUBSTATE_MASK;
  460. /* if sub-state in table is not enumerated by CPUID */
  461. if ((mwait_substate + 1) > num_substates)
  462. continue;
  463. if (((mwait_cstate + 1) > 2) &&
  464. !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  465. mark_tsc_unstable("TSC halts in idle"
  466. " states deeper than C2");
  467. drv->states[drv->state_count] = /* structure copy */
  468. cpuidle_state_table[cstate];
  469. drv->state_count += 1;
  470. }
  471. if (icpu->auto_demotion_disable_flags)
  472. on_each_cpu(auto_demotion_disable, NULL, 1);
  473. return 0;
  474. }
  475. /*
  476. * intel_idle_cpu_init()
  477. * allocate, initialize, register cpuidle_devices
  478. * @cpu: cpu/core to initialize
  479. */
  480. static int intel_idle_cpu_init(int cpu)
  481. {
  482. int cstate;
  483. struct cpuidle_device *dev;
  484. dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
  485. dev->state_count = 1;
  486. for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
  487. int num_substates, mwait_hint, mwait_cstate, mwait_substate;
  488. if (cpuidle_state_table[cstate].enter == NULL)
  489. continue;
  490. if (cstate + 1 > max_cstate) {
  491. printk(PREFIX "max_cstate %d reached\n", max_cstate);
  492. break;
  493. }
  494. mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
  495. mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
  496. mwait_substate = MWAIT_HINT2SUBSTATE(mwait_hint);
  497. /* does the state exist in CPUID.MWAIT? */
  498. num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
  499. & MWAIT_SUBSTATE_MASK;
  500. /* if sub-state in table is not enumerated by CPUID */
  501. if ((mwait_substate + 1) > num_substates)
  502. continue;
  503. dev->state_count += 1;
  504. }
  505. dev->cpu = cpu;
  506. if (cpuidle_register_device(dev)) {
  507. pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
  508. intel_idle_cpuidle_devices_uninit();
  509. return -EIO;
  510. }
  511. if (icpu->auto_demotion_disable_flags)
  512. smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
  513. return 0;
  514. }
  515. static int __init intel_idle_init(void)
  516. {
  517. int retval, i;
  518. /* Do not load intel_idle at all for now if idle= is passed */
  519. if (boot_option_idle_override != IDLE_NO_OVERRIDE)
  520. return -ENODEV;
  521. retval = intel_idle_probe();
  522. if (retval)
  523. return retval;
  524. intel_idle_cpuidle_driver_init();
  525. retval = cpuidle_register_driver(&intel_idle_driver);
  526. if (retval) {
  527. struct cpuidle_driver *drv = cpuidle_get_driver();
  528. printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
  529. drv ? drv->name : "none");
  530. return retval;
  531. }
  532. intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
  533. if (intel_idle_cpuidle_devices == NULL)
  534. return -ENOMEM;
  535. for_each_online_cpu(i) {
  536. retval = intel_idle_cpu_init(i);
  537. if (retval) {
  538. cpuidle_unregister_driver(&intel_idle_driver);
  539. return retval;
  540. }
  541. }
  542. register_cpu_notifier(&cpu_hotplug_notifier);
  543. return 0;
  544. }
  545. static void __exit intel_idle_exit(void)
  546. {
  547. intel_idle_cpuidle_devices_uninit();
  548. cpuidle_unregister_driver(&intel_idle_driver);
  549. if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
  550. on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
  551. unregister_cpu_notifier(&cpu_hotplug_notifier);
  552. return;
  553. }
  554. module_init(intel_idle_init);
  555. module_exit(intel_idle_exit);
  556. module_param(max_cstate, int, 0444);
  557. MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
  558. MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
  559. MODULE_LICENSE("GPL");