rt2400pci.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. mutex_lock(&rt2x00dev->csr_mutex);
  97. /*
  98. * Wait until the RF becomes available, afterwards we
  99. * can safely write the new data into the register.
  100. */
  101. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  102. reg = 0;
  103. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  104. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  105. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  106. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  107. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  108. rt2x00_rf_write(rt2x00dev, word, value);
  109. }
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  113. {
  114. struct rt2x00_dev *rt2x00dev = eeprom->data;
  115. u32 reg;
  116. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  117. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  118. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  119. eeprom->reg_data_clock =
  120. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  121. eeprom->reg_chip_select =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  123. }
  124. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  125. {
  126. struct rt2x00_dev *rt2x00dev = eeprom->data;
  127. u32 reg = 0;
  128. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  131. !!eeprom->reg_data_clock);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  133. !!eeprom->reg_chip_select);
  134. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  135. }
  136. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  137. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  138. .owner = THIS_MODULE,
  139. .csr = {
  140. .read = rt2x00pci_register_read,
  141. .write = rt2x00pci_register_write,
  142. .flags = RT2X00DEBUGFS_OFFSET,
  143. .word_base = CSR_REG_BASE,
  144. .word_size = sizeof(u32),
  145. .word_count = CSR_REG_SIZE / sizeof(u32),
  146. },
  147. .eeprom = {
  148. .read = rt2x00_eeprom_read,
  149. .write = rt2x00_eeprom_write,
  150. .word_base = EEPROM_BASE,
  151. .word_size = sizeof(u16),
  152. .word_count = EEPROM_SIZE / sizeof(u16),
  153. },
  154. .bbp = {
  155. .read = rt2400pci_bbp_read,
  156. .write = rt2400pci_bbp_write,
  157. .word_base = BBP_BASE,
  158. .word_size = sizeof(u8),
  159. .word_count = BBP_SIZE / sizeof(u8),
  160. },
  161. .rf = {
  162. .read = rt2x00_rf_read,
  163. .write = rt2400pci_rf_write,
  164. .word_base = RF_BASE,
  165. .word_size = sizeof(u32),
  166. .word_count = RF_SIZE / sizeof(u32),
  167. },
  168. };
  169. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  170. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  171. {
  172. u32 reg;
  173. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  174. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  175. }
  176. #ifdef CONFIG_RT2X00_LIB_LEDS
  177. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  178. enum led_brightness brightness)
  179. {
  180. struct rt2x00_led *led =
  181. container_of(led_cdev, struct rt2x00_led, led_dev);
  182. unsigned int enabled = brightness != LED_OFF;
  183. u32 reg;
  184. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  185. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  186. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  187. else if (led->type == LED_TYPE_ACTIVITY)
  188. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  189. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  190. }
  191. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  192. unsigned long *delay_on,
  193. unsigned long *delay_off)
  194. {
  195. struct rt2x00_led *led =
  196. container_of(led_cdev, struct rt2x00_led, led_dev);
  197. u32 reg;
  198. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  199. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  200. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  201. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  202. return 0;
  203. }
  204. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  205. struct rt2x00_led *led,
  206. enum led_type type)
  207. {
  208. led->rt2x00dev = rt2x00dev;
  209. led->type = type;
  210. led->led_dev.brightness_set = rt2400pci_brightness_set;
  211. led->led_dev.blink_set = rt2400pci_blink_set;
  212. led->flags = LED_INITIALIZED;
  213. }
  214. #endif /* CONFIG_RT2X00_LIB_LEDS */
  215. /*
  216. * Configuration handlers.
  217. */
  218. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  219. const unsigned int filter_flags)
  220. {
  221. u32 reg;
  222. /*
  223. * Start configuration steps.
  224. * Note that the version error will always be dropped
  225. * since there is no filter for it at this time.
  226. */
  227. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  228. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  229. !(filter_flags & FIF_FCSFAIL));
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  231. !(filter_flags & FIF_PLCPFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  233. !(filter_flags & FIF_CONTROL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  235. !(filter_flags & FIF_PROMISC_IN_BSS));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  237. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  238. !rt2x00dev->intf_ap_count);
  239. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  240. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  241. }
  242. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  243. struct rt2x00_intf *intf,
  244. struct rt2x00intf_conf *conf,
  245. const unsigned int flags)
  246. {
  247. unsigned int bcn_preload;
  248. u32 reg;
  249. if (flags & CONFIG_UPDATE_TYPE) {
  250. /*
  251. * Enable beacon config
  252. */
  253. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  254. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  255. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  256. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  257. /*
  258. * Enable synchronisation.
  259. */
  260. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  261. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  262. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  263. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  264. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  265. }
  266. if (flags & CONFIG_UPDATE_MAC)
  267. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  268. conf->mac, sizeof(conf->mac));
  269. if (flags & CONFIG_UPDATE_BSSID)
  270. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  271. conf->bssid, sizeof(conf->bssid));
  272. }
  273. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  274. struct rt2x00lib_erp *erp)
  275. {
  276. int preamble_mask;
  277. u32 reg;
  278. /*
  279. * When short preamble is enabled, we should set bit 0x08
  280. */
  281. preamble_mask = erp->short_preamble << 3;
  282. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  283. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
  284. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
  285. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  286. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  287. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  288. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  289. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  290. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  291. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  292. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  293. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  294. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  295. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  296. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  297. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  298. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  299. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  300. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  301. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  302. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  303. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  304. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  305. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  306. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  307. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  308. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  309. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  310. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  311. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  312. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  313. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, erp->beacon_int * 16);
  314. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16);
  315. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  316. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  317. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  318. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  319. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  320. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  321. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  322. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  323. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  324. }
  325. static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
  326. struct antenna_setup *ant)
  327. {
  328. u8 r1;
  329. u8 r4;
  330. /*
  331. * We should never come here because rt2x00lib is supposed
  332. * to catch this and send us the correct antenna explicitely.
  333. */
  334. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  335. ant->tx == ANTENNA_SW_DIVERSITY);
  336. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  337. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  338. /*
  339. * Configure the TX antenna.
  340. */
  341. switch (ant->tx) {
  342. case ANTENNA_HW_DIVERSITY:
  343. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  344. break;
  345. case ANTENNA_A:
  346. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  347. break;
  348. case ANTENNA_B:
  349. default:
  350. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  351. break;
  352. }
  353. /*
  354. * Configure the RX antenna.
  355. */
  356. switch (ant->rx) {
  357. case ANTENNA_HW_DIVERSITY:
  358. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  359. break;
  360. case ANTENNA_A:
  361. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  362. break;
  363. case ANTENNA_B:
  364. default:
  365. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  366. break;
  367. }
  368. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  369. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  370. }
  371. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  372. struct rf_channel *rf)
  373. {
  374. /*
  375. * Switch on tuning bits.
  376. */
  377. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  378. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  379. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  380. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  381. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  382. /*
  383. * RF2420 chipset don't need any additional actions.
  384. */
  385. if (rt2x00_rf(rt2x00dev, RF2420))
  386. return;
  387. /*
  388. * For the RT2421 chipsets we need to write an invalid
  389. * reference clock rate to activate auto_tune.
  390. * After that we set the value back to the correct channel.
  391. */
  392. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  393. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  394. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  395. msleep(1);
  396. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  397. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  398. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  399. msleep(1);
  400. /*
  401. * Switch off tuning bits.
  402. */
  403. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  404. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  405. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  406. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  407. /*
  408. * Clear false CRC during channel switch.
  409. */
  410. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  411. }
  412. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  413. {
  414. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  415. }
  416. static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  417. struct rt2x00lib_conf *libconf)
  418. {
  419. u32 reg;
  420. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  421. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  422. libconf->conf->long_frame_max_tx_count);
  423. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  424. libconf->conf->short_frame_max_tx_count);
  425. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  426. }
  427. static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
  428. struct rt2x00lib_conf *libconf)
  429. {
  430. enum dev_state state =
  431. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  432. STATE_SLEEP : STATE_AWAKE;
  433. u32 reg;
  434. if (state == STATE_SLEEP) {
  435. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  436. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  437. (rt2x00dev->beacon_int - 20) * 16);
  438. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  439. libconf->conf->listen_interval - 1);
  440. /* We must first disable autowake before it can be enabled */
  441. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  442. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  443. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  444. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  445. } else {
  446. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  447. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  448. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  449. }
  450. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  451. }
  452. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  453. struct rt2x00lib_conf *libconf,
  454. const unsigned int flags)
  455. {
  456. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  457. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  458. if (flags & IEEE80211_CONF_CHANGE_POWER)
  459. rt2400pci_config_txpower(rt2x00dev,
  460. libconf->conf->power_level);
  461. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  462. rt2400pci_config_retry_limit(rt2x00dev, libconf);
  463. if (flags & IEEE80211_CONF_CHANGE_PS)
  464. rt2400pci_config_ps(rt2x00dev, libconf);
  465. }
  466. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  467. const int cw_min, const int cw_max)
  468. {
  469. u32 reg;
  470. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  471. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  472. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  473. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  474. }
  475. /*
  476. * Link tuning
  477. */
  478. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  479. struct link_qual *qual)
  480. {
  481. u32 reg;
  482. u8 bbp;
  483. /*
  484. * Update FCS error count from register.
  485. */
  486. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  487. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  488. /*
  489. * Update False CCA count from register.
  490. */
  491. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  492. qual->false_cca = bbp;
  493. }
  494. static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  495. struct link_qual *qual, u8 vgc_level)
  496. {
  497. rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
  498. qual->vgc_level = vgc_level;
  499. qual->vgc_level_reg = vgc_level;
  500. }
  501. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  502. struct link_qual *qual)
  503. {
  504. rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
  505. }
  506. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  507. struct link_qual *qual, const u32 count)
  508. {
  509. /*
  510. * The link tuner should not run longer then 60 seconds,
  511. * and should run once every 2 seconds.
  512. */
  513. if (count > 60 || !(count & 1))
  514. return;
  515. /*
  516. * Base r13 link tuning on the false cca count.
  517. */
  518. if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
  519. rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  520. else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
  521. rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  522. }
  523. /*
  524. * Initialization functions.
  525. */
  526. static bool rt2400pci_get_entry_state(struct queue_entry *entry)
  527. {
  528. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  529. u32 word;
  530. if (entry->queue->qid == QID_RX) {
  531. rt2x00_desc_read(entry_priv->desc, 0, &word);
  532. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  533. } else {
  534. rt2x00_desc_read(entry_priv->desc, 0, &word);
  535. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  536. rt2x00_get_field32(word, TXD_W0_VALID));
  537. }
  538. }
  539. static void rt2400pci_clear_entry(struct queue_entry *entry)
  540. {
  541. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  542. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  543. u32 word;
  544. if (entry->queue->qid == QID_RX) {
  545. rt2x00_desc_read(entry_priv->desc, 2, &word);
  546. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  547. rt2x00_desc_write(entry_priv->desc, 2, word);
  548. rt2x00_desc_read(entry_priv->desc, 1, &word);
  549. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  550. rt2x00_desc_write(entry_priv->desc, 1, word);
  551. rt2x00_desc_read(entry_priv->desc, 0, &word);
  552. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  553. rt2x00_desc_write(entry_priv->desc, 0, word);
  554. } else {
  555. rt2x00_desc_read(entry_priv->desc, 0, &word);
  556. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  557. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  558. rt2x00_desc_write(entry_priv->desc, 0, word);
  559. }
  560. }
  561. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  562. {
  563. struct queue_entry_priv_pci *entry_priv;
  564. u32 reg;
  565. /*
  566. * Initialize registers.
  567. */
  568. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  569. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  570. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  571. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  572. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  573. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  574. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  575. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  576. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  577. entry_priv->desc_dma);
  578. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  579. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  580. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  581. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  582. entry_priv->desc_dma);
  583. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  584. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  585. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  586. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  587. entry_priv->desc_dma);
  588. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  589. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  590. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  591. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  592. entry_priv->desc_dma);
  593. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  594. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  595. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  596. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  597. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  598. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  599. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  600. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  601. entry_priv->desc_dma);
  602. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  603. return 0;
  604. }
  605. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  606. {
  607. u32 reg;
  608. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  609. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  610. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  611. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  612. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  613. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  614. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  615. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  616. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  617. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  618. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  619. (rt2x00dev->rx->data_size / 128));
  620. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  621. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  622. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  623. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  624. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  625. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  626. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  627. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  628. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  629. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  630. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  631. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  632. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  633. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  634. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  635. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  636. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  637. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  638. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  639. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  640. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  641. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  642. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  643. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  644. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  645. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  646. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  647. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  648. return -EBUSY;
  649. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  650. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  651. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  652. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  653. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  654. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  655. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  656. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  657. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  658. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  659. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  660. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  661. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  662. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  663. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  664. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  665. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  666. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  667. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  668. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  669. /*
  670. * We must clear the FCS and FIFO error count.
  671. * These registers are cleared on read,
  672. * so we may pass a useless variable to store the value.
  673. */
  674. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  675. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  676. return 0;
  677. }
  678. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  679. {
  680. unsigned int i;
  681. u8 value;
  682. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  683. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  684. if ((value != 0xff) && (value != 0x00))
  685. return 0;
  686. udelay(REGISTER_BUSY_DELAY);
  687. }
  688. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  689. return -EACCES;
  690. }
  691. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  692. {
  693. unsigned int i;
  694. u16 eeprom;
  695. u8 reg_id;
  696. u8 value;
  697. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  698. return -EACCES;
  699. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  700. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  701. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  702. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  703. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  704. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  705. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  706. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  707. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  708. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  709. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  710. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  711. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  712. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  713. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  714. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  715. if (eeprom != 0xffff && eeprom != 0x0000) {
  716. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  717. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  718. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  719. }
  720. }
  721. return 0;
  722. }
  723. /*
  724. * Device state switch handlers.
  725. */
  726. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  727. enum dev_state state)
  728. {
  729. u32 reg;
  730. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  731. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  732. (state == STATE_RADIO_RX_OFF) ||
  733. (state == STATE_RADIO_RX_OFF_LINK));
  734. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  735. }
  736. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  737. enum dev_state state)
  738. {
  739. int mask = (state == STATE_RADIO_IRQ_OFF);
  740. u32 reg;
  741. /*
  742. * When interrupts are being enabled, the interrupt registers
  743. * should clear the register to assure a clean state.
  744. */
  745. if (state == STATE_RADIO_IRQ_ON) {
  746. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  747. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  748. }
  749. /*
  750. * Only toggle the interrupts bits we are going to use.
  751. * Non-checked interrupt bits are disabled by default.
  752. */
  753. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  754. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  755. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  756. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  757. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  758. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  759. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  760. }
  761. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  762. {
  763. /*
  764. * Initialize all registers.
  765. */
  766. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  767. rt2400pci_init_registers(rt2x00dev) ||
  768. rt2400pci_init_bbp(rt2x00dev)))
  769. return -EIO;
  770. return 0;
  771. }
  772. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  773. {
  774. /*
  775. * Disable power
  776. */
  777. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  778. }
  779. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  780. enum dev_state state)
  781. {
  782. u32 reg;
  783. unsigned int i;
  784. char put_to_sleep;
  785. char bbp_state;
  786. char rf_state;
  787. put_to_sleep = (state != STATE_AWAKE);
  788. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  789. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  790. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  791. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  792. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  793. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  794. /*
  795. * Device is not guaranteed to be in the requested state yet.
  796. * We must wait until the register indicates that the
  797. * device has entered the correct state.
  798. */
  799. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  800. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  801. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  802. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  803. if (bbp_state == state && rf_state == state)
  804. return 0;
  805. msleep(10);
  806. }
  807. return -EBUSY;
  808. }
  809. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  810. enum dev_state state)
  811. {
  812. int retval = 0;
  813. switch (state) {
  814. case STATE_RADIO_ON:
  815. retval = rt2400pci_enable_radio(rt2x00dev);
  816. break;
  817. case STATE_RADIO_OFF:
  818. rt2400pci_disable_radio(rt2x00dev);
  819. break;
  820. case STATE_RADIO_RX_ON:
  821. case STATE_RADIO_RX_ON_LINK:
  822. case STATE_RADIO_RX_OFF:
  823. case STATE_RADIO_RX_OFF_LINK:
  824. rt2400pci_toggle_rx(rt2x00dev, state);
  825. break;
  826. case STATE_RADIO_IRQ_ON:
  827. case STATE_RADIO_IRQ_OFF:
  828. rt2400pci_toggle_irq(rt2x00dev, state);
  829. break;
  830. case STATE_DEEP_SLEEP:
  831. case STATE_SLEEP:
  832. case STATE_STANDBY:
  833. case STATE_AWAKE:
  834. retval = rt2400pci_set_state(rt2x00dev, state);
  835. break;
  836. default:
  837. retval = -ENOTSUPP;
  838. break;
  839. }
  840. if (unlikely(retval))
  841. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  842. state, retval);
  843. return retval;
  844. }
  845. /*
  846. * TX descriptor initialization
  847. */
  848. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  849. struct sk_buff *skb,
  850. struct txentry_desc *txdesc)
  851. {
  852. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  853. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  854. __le32 *txd = skbdesc->desc;
  855. u32 word;
  856. /*
  857. * Start writing the descriptor words.
  858. */
  859. rt2x00_desc_read(entry_priv->desc, 1, &word);
  860. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  861. rt2x00_desc_write(entry_priv->desc, 1, word);
  862. rt2x00_desc_read(txd, 2, &word);
  863. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, txdesc->length);
  864. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, txdesc->length);
  865. rt2x00_desc_write(txd, 2, word);
  866. rt2x00_desc_read(txd, 3, &word);
  867. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  869. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  870. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  871. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  872. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  873. rt2x00_desc_write(txd, 3, word);
  874. rt2x00_desc_read(txd, 4, &word);
  875. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  876. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  877. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  878. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  879. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  880. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  881. rt2x00_desc_write(txd, 4, word);
  882. /*
  883. * Writing TXD word 0 must the last to prevent a race condition with
  884. * the device, whereby the device may take hold of the TXD before we
  885. * finished updating it.
  886. */
  887. rt2x00_desc_read(txd, 0, &word);
  888. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  889. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  890. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  891. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  892. rt2x00_set_field32(&word, TXD_W0_ACK,
  893. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  894. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  895. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  896. rt2x00_set_field32(&word, TXD_W0_RTS,
  897. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  898. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  899. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  900. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  901. rt2x00_desc_write(txd, 0, word);
  902. }
  903. /*
  904. * TX data initialization
  905. */
  906. static void rt2400pci_write_beacon(struct queue_entry *entry,
  907. struct txentry_desc *txdesc)
  908. {
  909. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  910. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  911. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  912. u32 word;
  913. u32 reg;
  914. /*
  915. * Disable beaconing while we are reloading the beacon data,
  916. * otherwise we might be sending out invalid data.
  917. */
  918. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  919. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  920. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  921. /*
  922. * Replace rt2x00lib allocated descriptor with the
  923. * pointer to the _real_ hardware descriptor.
  924. * After that, map the beacon to DMA and update the
  925. * descriptor.
  926. */
  927. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  928. skbdesc->desc = entry_priv->desc;
  929. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  930. rt2x00_desc_read(entry_priv->desc, 1, &word);
  931. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  932. rt2x00_desc_write(entry_priv->desc, 1, word);
  933. /*
  934. * Enable beaconing again.
  935. */
  936. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  937. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  938. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  939. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  940. }
  941. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  942. const enum data_queue_qid queue)
  943. {
  944. u32 reg;
  945. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  946. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  947. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  948. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  949. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  950. }
  951. static void rt2400pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  952. const enum data_queue_qid qid)
  953. {
  954. u32 reg;
  955. if (qid == QID_BEACON) {
  956. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  957. } else {
  958. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  959. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  960. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  961. }
  962. }
  963. /*
  964. * RX control handlers
  965. */
  966. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  967. struct rxdone_entry_desc *rxdesc)
  968. {
  969. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  970. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  971. u32 word0;
  972. u32 word2;
  973. u32 word3;
  974. u32 word4;
  975. u64 tsf;
  976. u32 rx_low;
  977. u32 rx_high;
  978. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  979. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  980. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  981. rt2x00_desc_read(entry_priv->desc, 4, &word4);
  982. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  983. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  984. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  985. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  986. /*
  987. * We only get the lower 32bits from the timestamp,
  988. * to get the full 64bits we must complement it with
  989. * the timestamp from get_tsf().
  990. * Note that when a wraparound of the lower 32bits
  991. * has occurred between the frame arrival and the get_tsf()
  992. * call, we must decrease the higher 32bits with 1 to get
  993. * to correct value.
  994. */
  995. tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
  996. rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
  997. rx_high = upper_32_bits(tsf);
  998. if ((u32)tsf <= rx_low)
  999. rx_high--;
  1000. /*
  1001. * Obtain the status about this packet.
  1002. * The signal is the PLCP value, and needs to be stripped
  1003. * of the preamble bit (0x08).
  1004. */
  1005. rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
  1006. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  1007. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  1008. entry->queue->rt2x00dev->rssi_offset;
  1009. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1010. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1011. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1012. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1013. }
  1014. /*
  1015. * Interrupt functions.
  1016. */
  1017. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  1018. const enum data_queue_qid queue_idx)
  1019. {
  1020. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1021. struct queue_entry_priv_pci *entry_priv;
  1022. struct queue_entry *entry;
  1023. struct txdone_entry_desc txdesc;
  1024. u32 word;
  1025. while (!rt2x00queue_empty(queue)) {
  1026. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1027. entry_priv = entry->priv_data;
  1028. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1029. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1030. !rt2x00_get_field32(word, TXD_W0_VALID))
  1031. break;
  1032. /*
  1033. * Obtain the status about this packet.
  1034. */
  1035. txdesc.flags = 0;
  1036. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1037. case 0: /* Success */
  1038. case 1: /* Success with retry */
  1039. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1040. break;
  1041. case 2: /* Failure, excessive retries */
  1042. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1043. /* Don't break, this is a failed frame! */
  1044. default: /* Failure */
  1045. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1046. }
  1047. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1048. rt2x00lib_txdone(entry, &txdesc);
  1049. }
  1050. }
  1051. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1052. {
  1053. struct rt2x00_dev *rt2x00dev = dev_instance;
  1054. u32 reg;
  1055. /*
  1056. * Get the interrupt sources & saved to local variable.
  1057. * Write register value back to clear pending interrupts.
  1058. */
  1059. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1060. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1061. if (!reg)
  1062. return IRQ_NONE;
  1063. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1064. return IRQ_HANDLED;
  1065. /*
  1066. * Handle interrupts, walk through all bits
  1067. * and run the tasks, the bits are checked in order of
  1068. * priority.
  1069. */
  1070. /*
  1071. * 1 - Beacon timer expired interrupt.
  1072. */
  1073. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1074. rt2x00lib_beacondone(rt2x00dev);
  1075. /*
  1076. * 2 - Rx ring done interrupt.
  1077. */
  1078. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1079. rt2x00pci_rxdone(rt2x00dev);
  1080. /*
  1081. * 3 - Atim ring transmit done interrupt.
  1082. */
  1083. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1084. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1085. /*
  1086. * 4 - Priority ring transmit done interrupt.
  1087. */
  1088. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1089. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1090. /*
  1091. * 5 - Tx ring transmit done interrupt.
  1092. */
  1093. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1094. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1095. return IRQ_HANDLED;
  1096. }
  1097. /*
  1098. * Device probe functions.
  1099. */
  1100. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1101. {
  1102. struct eeprom_93cx6 eeprom;
  1103. u32 reg;
  1104. u16 word;
  1105. u8 *mac;
  1106. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1107. eeprom.data = rt2x00dev;
  1108. eeprom.register_read = rt2400pci_eepromregister_read;
  1109. eeprom.register_write = rt2400pci_eepromregister_write;
  1110. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1111. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1112. eeprom.reg_data_in = 0;
  1113. eeprom.reg_data_out = 0;
  1114. eeprom.reg_data_clock = 0;
  1115. eeprom.reg_chip_select = 0;
  1116. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1117. EEPROM_SIZE / sizeof(u16));
  1118. /*
  1119. * Start validation of the data that has been read.
  1120. */
  1121. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1122. if (!is_valid_ether_addr(mac)) {
  1123. random_ether_addr(mac);
  1124. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1125. }
  1126. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1127. if (word == 0xffff) {
  1128. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1129. return -EINVAL;
  1130. }
  1131. return 0;
  1132. }
  1133. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1134. {
  1135. u32 reg;
  1136. u16 value;
  1137. u16 eeprom;
  1138. /*
  1139. * Read EEPROM word for configuration.
  1140. */
  1141. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1142. /*
  1143. * Identify RF chipset.
  1144. */
  1145. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1146. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1147. rt2x00_set_chip(rt2x00dev, RT2460, value,
  1148. rt2x00_get_field32(reg, CSR0_REVISION));
  1149. if (!rt2x00_rf(rt2x00dev, RF2420) && !rt2x00_rf(rt2x00dev, RF2421)) {
  1150. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1151. return -ENODEV;
  1152. }
  1153. /*
  1154. * Identify default antenna configuration.
  1155. */
  1156. rt2x00dev->default_ant.tx =
  1157. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1158. rt2x00dev->default_ant.rx =
  1159. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1160. /*
  1161. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1162. * I am not 100% sure about this, but the legacy drivers do not
  1163. * indicate antenna swapping in software is required when
  1164. * diversity is enabled.
  1165. */
  1166. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1167. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1168. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1169. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1170. /*
  1171. * Store led mode, for correct led behaviour.
  1172. */
  1173. #ifdef CONFIG_RT2X00_LIB_LEDS
  1174. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1175. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1176. if (value == LED_MODE_TXRX_ACTIVITY ||
  1177. value == LED_MODE_DEFAULT ||
  1178. value == LED_MODE_ASUS)
  1179. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1180. LED_TYPE_ACTIVITY);
  1181. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1182. /*
  1183. * Detect if this device has an hardware controlled radio.
  1184. */
  1185. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1186. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1187. /*
  1188. * Check if the BBP tuning should be enabled.
  1189. */
  1190. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1191. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1192. return 0;
  1193. }
  1194. /*
  1195. * RF value list for RF2420 & RF2421
  1196. * Supports: 2.4 GHz
  1197. */
  1198. static const struct rf_channel rf_vals_b[] = {
  1199. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1200. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1201. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1202. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1203. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1204. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1205. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1206. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1207. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1208. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1209. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1210. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1211. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1212. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1213. };
  1214. static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1215. {
  1216. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1217. struct channel_info *info;
  1218. char *tx_power;
  1219. unsigned int i;
  1220. /*
  1221. * Initialize all hw fields.
  1222. */
  1223. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1224. IEEE80211_HW_SIGNAL_DBM |
  1225. IEEE80211_HW_SUPPORTS_PS |
  1226. IEEE80211_HW_PS_NULLFUNC_STACK;
  1227. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1228. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1229. rt2x00_eeprom_addr(rt2x00dev,
  1230. EEPROM_MAC_ADDR_0));
  1231. /*
  1232. * Initialize hw_mode information.
  1233. */
  1234. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1235. spec->supported_rates = SUPPORT_RATE_CCK;
  1236. spec->num_channels = ARRAY_SIZE(rf_vals_b);
  1237. spec->channels = rf_vals_b;
  1238. /*
  1239. * Create channel information array
  1240. */
  1241. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1242. if (!info)
  1243. return -ENOMEM;
  1244. spec->channels_info = info;
  1245. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1246. for (i = 0; i < 14; i++)
  1247. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1248. return 0;
  1249. }
  1250. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1251. {
  1252. int retval;
  1253. /*
  1254. * Allocate eeprom data.
  1255. */
  1256. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1257. if (retval)
  1258. return retval;
  1259. retval = rt2400pci_init_eeprom(rt2x00dev);
  1260. if (retval)
  1261. return retval;
  1262. /*
  1263. * Initialize hw specifications.
  1264. */
  1265. retval = rt2400pci_probe_hw_mode(rt2x00dev);
  1266. if (retval)
  1267. return retval;
  1268. /*
  1269. * This device requires the atim queue and DMA-mapped skbs.
  1270. */
  1271. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1272. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1273. /*
  1274. * Set the rssi offset.
  1275. */
  1276. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1277. return 0;
  1278. }
  1279. /*
  1280. * IEEE80211 stack callback functions.
  1281. */
  1282. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1283. const struct ieee80211_tx_queue_params *params)
  1284. {
  1285. struct rt2x00_dev *rt2x00dev = hw->priv;
  1286. /*
  1287. * We don't support variating cw_min and cw_max variables
  1288. * per queue. So by default we only configure the TX queue,
  1289. * and ignore all other configurations.
  1290. */
  1291. if (queue != 0)
  1292. return -EINVAL;
  1293. if (rt2x00mac_conf_tx(hw, queue, params))
  1294. return -EINVAL;
  1295. /*
  1296. * Write configuration to register.
  1297. */
  1298. rt2400pci_config_cw(rt2x00dev,
  1299. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1300. return 0;
  1301. }
  1302. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1303. {
  1304. struct rt2x00_dev *rt2x00dev = hw->priv;
  1305. u64 tsf;
  1306. u32 reg;
  1307. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1308. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1309. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1310. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1311. return tsf;
  1312. }
  1313. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1314. {
  1315. struct rt2x00_dev *rt2x00dev = hw->priv;
  1316. u32 reg;
  1317. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1318. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1319. }
  1320. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1321. .tx = rt2x00mac_tx,
  1322. .start = rt2x00mac_start,
  1323. .stop = rt2x00mac_stop,
  1324. .add_interface = rt2x00mac_add_interface,
  1325. .remove_interface = rt2x00mac_remove_interface,
  1326. .config = rt2x00mac_config,
  1327. .configure_filter = rt2x00mac_configure_filter,
  1328. .set_tim = rt2x00mac_set_tim,
  1329. .get_stats = rt2x00mac_get_stats,
  1330. .bss_info_changed = rt2x00mac_bss_info_changed,
  1331. .conf_tx = rt2400pci_conf_tx,
  1332. .get_tsf = rt2400pci_get_tsf,
  1333. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1334. .rfkill_poll = rt2x00mac_rfkill_poll,
  1335. };
  1336. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1337. .irq_handler = rt2400pci_interrupt,
  1338. .probe_hw = rt2400pci_probe_hw,
  1339. .initialize = rt2x00pci_initialize,
  1340. .uninitialize = rt2x00pci_uninitialize,
  1341. .get_entry_state = rt2400pci_get_entry_state,
  1342. .clear_entry = rt2400pci_clear_entry,
  1343. .set_device_state = rt2400pci_set_device_state,
  1344. .rfkill_poll = rt2400pci_rfkill_poll,
  1345. .link_stats = rt2400pci_link_stats,
  1346. .reset_tuner = rt2400pci_reset_tuner,
  1347. .link_tuner = rt2400pci_link_tuner,
  1348. .write_tx_desc = rt2400pci_write_tx_desc,
  1349. .write_tx_data = rt2x00pci_write_tx_data,
  1350. .write_beacon = rt2400pci_write_beacon,
  1351. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1352. .kill_tx_queue = rt2400pci_kill_tx_queue,
  1353. .fill_rxdone = rt2400pci_fill_rxdone,
  1354. .config_filter = rt2400pci_config_filter,
  1355. .config_intf = rt2400pci_config_intf,
  1356. .config_erp = rt2400pci_config_erp,
  1357. .config_ant = rt2400pci_config_ant,
  1358. .config = rt2400pci_config,
  1359. };
  1360. static const struct data_queue_desc rt2400pci_queue_rx = {
  1361. .entry_num = RX_ENTRIES,
  1362. .data_size = DATA_FRAME_SIZE,
  1363. .desc_size = RXD_DESC_SIZE,
  1364. .priv_size = sizeof(struct queue_entry_priv_pci),
  1365. };
  1366. static const struct data_queue_desc rt2400pci_queue_tx = {
  1367. .entry_num = TX_ENTRIES,
  1368. .data_size = DATA_FRAME_SIZE,
  1369. .desc_size = TXD_DESC_SIZE,
  1370. .priv_size = sizeof(struct queue_entry_priv_pci),
  1371. };
  1372. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1373. .entry_num = BEACON_ENTRIES,
  1374. .data_size = MGMT_FRAME_SIZE,
  1375. .desc_size = TXD_DESC_SIZE,
  1376. .priv_size = sizeof(struct queue_entry_priv_pci),
  1377. };
  1378. static const struct data_queue_desc rt2400pci_queue_atim = {
  1379. .entry_num = ATIM_ENTRIES,
  1380. .data_size = DATA_FRAME_SIZE,
  1381. .desc_size = TXD_DESC_SIZE,
  1382. .priv_size = sizeof(struct queue_entry_priv_pci),
  1383. };
  1384. static const struct rt2x00_ops rt2400pci_ops = {
  1385. .name = KBUILD_MODNAME,
  1386. .max_sta_intf = 1,
  1387. .max_ap_intf = 1,
  1388. .eeprom_size = EEPROM_SIZE,
  1389. .rf_size = RF_SIZE,
  1390. .tx_queues = NUM_TX_QUEUES,
  1391. .extra_tx_headroom = 0,
  1392. .rx = &rt2400pci_queue_rx,
  1393. .tx = &rt2400pci_queue_tx,
  1394. .bcn = &rt2400pci_queue_bcn,
  1395. .atim = &rt2400pci_queue_atim,
  1396. .lib = &rt2400pci_rt2x00_ops,
  1397. .hw = &rt2400pci_mac80211_ops,
  1398. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1399. .debugfs = &rt2400pci_rt2x00debug,
  1400. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1401. };
  1402. /*
  1403. * RT2400pci module information.
  1404. */
  1405. static DEFINE_PCI_DEVICE_TABLE(rt2400pci_device_table) = {
  1406. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1407. { 0, }
  1408. };
  1409. MODULE_AUTHOR(DRV_PROJECT);
  1410. MODULE_VERSION(DRV_VERSION);
  1411. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1412. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1413. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1414. MODULE_LICENSE("GPL");
  1415. static struct pci_driver rt2400pci_driver = {
  1416. .name = KBUILD_MODNAME,
  1417. .id_table = rt2400pci_device_table,
  1418. .probe = rt2x00pci_probe,
  1419. .remove = __devexit_p(rt2x00pci_remove),
  1420. .suspend = rt2x00pci_suspend,
  1421. .resume = rt2x00pci_resume,
  1422. };
  1423. static int __init rt2400pci_init(void)
  1424. {
  1425. return pci_register_driver(&rt2400pci_driver);
  1426. }
  1427. static void __exit rt2400pci_exit(void)
  1428. {
  1429. pci_unregister_driver(&rt2400pci_driver);
  1430. }
  1431. module_init(rt2400pci_init);
  1432. module_exit(rt2400pci_exit);