imx53.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. /include/ "skeleton.dtsi"
  13. / {
  14. aliases {
  15. serial0 = &uart1;
  16. serial1 = &uart2;
  17. serial2 = &uart3;
  18. serial3 = &uart4;
  19. serial4 = &uart5;
  20. gpio0 = &gpio1;
  21. gpio1 = &gpio2;
  22. gpio2 = &gpio3;
  23. gpio3 = &gpio4;
  24. gpio4 = &gpio5;
  25. gpio5 = &gpio6;
  26. gpio6 = &gpio7;
  27. };
  28. tzic: tz-interrupt-controller@0fffc000 {
  29. compatible = "fsl,imx53-tzic", "fsl,tzic";
  30. interrupt-controller;
  31. #interrupt-cells = <1>;
  32. reg = <0x0fffc000 0x4000>;
  33. };
  34. clocks {
  35. #address-cells = <1>;
  36. #size-cells = <0>;
  37. ckil {
  38. compatible = "fsl,imx-ckil", "fixed-clock";
  39. clock-frequency = <32768>;
  40. };
  41. ckih1 {
  42. compatible = "fsl,imx-ckih1", "fixed-clock";
  43. clock-frequency = <22579200>;
  44. };
  45. ckih2 {
  46. compatible = "fsl,imx-ckih2", "fixed-clock";
  47. clock-frequency = <0>;
  48. };
  49. osc {
  50. compatible = "fsl,imx-osc", "fixed-clock";
  51. clock-frequency = <24000000>;
  52. };
  53. };
  54. soc {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "simple-bus";
  58. interrupt-parent = <&tzic>;
  59. ranges;
  60. aips@50000000 { /* AIPS1 */
  61. compatible = "fsl,aips-bus", "simple-bus";
  62. #address-cells = <1>;
  63. #size-cells = <1>;
  64. reg = <0x50000000 0x10000000>;
  65. ranges;
  66. spba@50000000 {
  67. compatible = "fsl,spba-bus", "simple-bus";
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. reg = <0x50000000 0x40000>;
  71. ranges;
  72. esdhc1: esdhc@50004000 {
  73. compatible = "fsl,imx53-esdhc";
  74. reg = <0x50004000 0x4000>;
  75. interrupts = <1>;
  76. bus-width = <4>;
  77. status = "disabled";
  78. };
  79. esdhc2: esdhc@50008000 {
  80. compatible = "fsl,imx53-esdhc";
  81. reg = <0x50008000 0x4000>;
  82. interrupts = <2>;
  83. bus-width = <4>;
  84. status = "disabled";
  85. };
  86. uart3: serial@5000c000 {
  87. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  88. reg = <0x5000c000 0x4000>;
  89. interrupts = <33>;
  90. status = "disabled";
  91. };
  92. ecspi1: ecspi@50010000 {
  93. #address-cells = <1>;
  94. #size-cells = <0>;
  95. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  96. reg = <0x50010000 0x4000>;
  97. interrupts = <36>;
  98. status = "disabled";
  99. };
  100. ssi2: ssi@50014000 {
  101. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  102. reg = <0x50014000 0x4000>;
  103. interrupts = <30>;
  104. fsl,fifo-depth = <15>;
  105. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  106. status = "disabled";
  107. };
  108. esdhc3: esdhc@50020000 {
  109. compatible = "fsl,imx53-esdhc";
  110. reg = <0x50020000 0x4000>;
  111. interrupts = <3>;
  112. bus-width = <4>;
  113. status = "disabled";
  114. };
  115. esdhc4: esdhc@50024000 {
  116. compatible = "fsl,imx53-esdhc";
  117. reg = <0x50024000 0x4000>;
  118. interrupts = <4>;
  119. bus-width = <4>;
  120. status = "disabled";
  121. };
  122. };
  123. usbotg: usb@53f80000 {
  124. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  125. reg = <0x53f80000 0x0200>;
  126. interrupts = <18>;
  127. status = "disabled";
  128. };
  129. usbh1: usb@53f80200 {
  130. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  131. reg = <0x53f80200 0x0200>;
  132. interrupts = <14>;
  133. status = "disabled";
  134. };
  135. usbh2: usb@53f80400 {
  136. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  137. reg = <0x53f80400 0x0200>;
  138. interrupts = <16>;
  139. status = "disabled";
  140. };
  141. usbh3: usb@53f80600 {
  142. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  143. reg = <0x53f80600 0x0200>;
  144. interrupts = <17>;
  145. status = "disabled";
  146. };
  147. gpio1: gpio@53f84000 {
  148. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  149. reg = <0x53f84000 0x4000>;
  150. interrupts = <50 51>;
  151. gpio-controller;
  152. #gpio-cells = <2>;
  153. interrupt-controller;
  154. #interrupt-cells = <2>;
  155. };
  156. gpio2: gpio@53f88000 {
  157. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  158. reg = <0x53f88000 0x4000>;
  159. interrupts = <52 53>;
  160. gpio-controller;
  161. #gpio-cells = <2>;
  162. interrupt-controller;
  163. #interrupt-cells = <2>;
  164. };
  165. gpio3: gpio@53f8c000 {
  166. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  167. reg = <0x53f8c000 0x4000>;
  168. interrupts = <54 55>;
  169. gpio-controller;
  170. #gpio-cells = <2>;
  171. interrupt-controller;
  172. #interrupt-cells = <2>;
  173. };
  174. gpio4: gpio@53f90000 {
  175. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  176. reg = <0x53f90000 0x4000>;
  177. interrupts = <56 57>;
  178. gpio-controller;
  179. #gpio-cells = <2>;
  180. interrupt-controller;
  181. #interrupt-cells = <2>;
  182. };
  183. wdog1: wdog@53f98000 {
  184. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  185. reg = <0x53f98000 0x4000>;
  186. interrupts = <58>;
  187. };
  188. wdog2: wdog@53f9c000 {
  189. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  190. reg = <0x53f9c000 0x4000>;
  191. interrupts = <59>;
  192. status = "disabled";
  193. };
  194. iomuxc: iomuxc@53fa8000 {
  195. compatible = "fsl,imx53-iomuxc";
  196. reg = <0x53fa8000 0x4000>;
  197. audmux {
  198. pinctrl_audmux_1: audmuxgrp-1 {
  199. fsl,pins = <
  200. 10 0x80000000 /* MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC */
  201. 17 0x80000000 /* MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD */
  202. 23 0x80000000 /* MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS */
  203. 30 0x80000000 /* MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD */
  204. >;
  205. };
  206. };
  207. fec {
  208. pinctrl_fec_1: fecgrp-1 {
  209. fsl,pins = <
  210. 820 0x80000000 /* MX53_PAD_FEC_MDC__FEC_MDC */
  211. 779 0x80000000 /* MX53_PAD_FEC_MDIO__FEC_MDIO */
  212. 786 0x80000000 /* MX53_PAD_FEC_REF_CLK__FEC_TX_CLK */
  213. 791 0x80000000 /* MX53_PAD_FEC_RX_ER__FEC_RX_ER */
  214. 796 0x80000000 /* MX53_PAD_FEC_CRS_DV__FEC_RX_DV */
  215. 799 0x80000000 /* MX53_PAD_FEC_RXD1__FEC_RDATA_1 */
  216. 804 0x80000000 /* MX53_PAD_FEC_RXD0__FEC_RDATA_0 */
  217. 808 0x80000000 /* MX53_PAD_FEC_TX_EN__FEC_TX_EN */
  218. 811 0x80000000 /* MX53_PAD_FEC_TXD1__FEC_TDATA_1 */
  219. 816 0x80000000 /* MX53_PAD_FEC_TXD0__FEC_TDATA_0 */
  220. >;
  221. };
  222. };
  223. ecspi1 {
  224. pinctrl_ecspi1_1: ecspi1grp-1 {
  225. fsl,pins = <
  226. 433 0x80000000 /* MX53_PAD_EIM_D16__ECSPI1_SCLK */
  227. 439 0x80000000 /* MX53_PAD_EIM_D17__ECSPI1_MISO */
  228. 445 0x80000000 /* MX53_PAD_EIM_D18__ECSPI1_MOSI */
  229. >;
  230. };
  231. };
  232. esdhc1 {
  233. pinctrl_esdhc1_1: esdhc1grp-1 {
  234. fsl,pins = <
  235. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  236. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  237. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  238. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  239. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  240. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  241. >;
  242. };
  243. pinctrl_esdhc1_2: esdhc1grp-2 {
  244. fsl,pins = <
  245. 995 0x1d5 /* MX53_PAD_SD1_DATA0__ESDHC1_DAT0 */
  246. 1000 0x1d5 /* MX53_PAD_SD1_DATA1__ESDHC1_DAT1 */
  247. 1010 0x1d5 /* MX53_PAD_SD1_DATA2__ESDHC1_DAT2 */
  248. 1024 0x1d5 /* MX53_PAD_SD1_DATA3__ESDHC1_DAT3 */
  249. 941 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC1_DAT4 */
  250. 948 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC1_DAT5 */
  251. 955 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC1_DAT6 */
  252. 962 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC1_DAT7 */
  253. 1005 0x1d5 /* MX53_PAD_SD1_CMD__ESDHC1_CMD */
  254. 1018 0x1d5 /* MX53_PAD_SD1_CLK__ESDHC1_CLK */
  255. >;
  256. };
  257. };
  258. esdhc2 {
  259. pinctrl_esdhc2_1: esdhc2grp-1 {
  260. fsl,pins = <
  261. 1038 0x1d5 /* MX53_PAD_SD2_CMD__ESDHC2_CMD */
  262. 1032 0x1d5 /* MX53_PAD_SD2_CLK__ESDHC2_CLK */
  263. 1062 0x1d5 /* MX53_PAD_SD2_DATA0__ESDHC2_DAT0 */
  264. 1056 0x1d5 /* MX53_PAD_SD2_DATA1__ESDHC2_DAT1 */
  265. 1050 0x1d5 /* MX53_PAD_SD2_DATA2__ESDHC2_DAT2 */
  266. 1044 0x1d5 /* MX53_PAD_SD2_DATA3__ESDHC2_DAT3 */
  267. >;
  268. };
  269. };
  270. esdhc3 {
  271. pinctrl_esdhc3_1: esdhc3grp-1 {
  272. fsl,pins = <
  273. 943 0x1d5 /* MX53_PAD_PATA_DATA8__ESDHC3_DAT0 */
  274. 950 0x1d5 /* MX53_PAD_PATA_DATA9__ESDHC3_DAT1 */
  275. 957 0x1d5 /* MX53_PAD_PATA_DATA10__ESDHC3_DAT2 */
  276. 964 0x1d5 /* MX53_PAD_PATA_DATA11__ESDHC3_DAT3 */
  277. 893 0x1d5 /* MX53_PAD_PATA_DATA0__ESDHC3_DAT4 */
  278. 900 0x1d5 /* MX53_PAD_PATA_DATA1__ESDHC3_DAT5 */
  279. 906 0x1d5 /* MX53_PAD_PATA_DATA2__ESDHC3_DAT6 */
  280. 912 0x1d5 /* MX53_PAD_PATA_DATA3__ESDHC3_DAT7 */
  281. 857 0x1d5 /* MX53_PAD_PATA_RESET_B__ESDHC3_CMD */
  282. 863 0x1d5 /* MX53_PAD_PATA_IORDY__ESDHC3_CLK */
  283. >;
  284. };
  285. };
  286. can1 {
  287. pinctrl_can1_1: can1grp-1 {
  288. fsl,pins = <
  289. 847 0x80000000 /* MX53_PAD_PATA_INTRQ__CAN1_TXCAN */
  290. 853 0x80000000 /* MX53_PAD_PATA_DIOR__CAN1_RXCAN */
  291. >;
  292. };
  293. };
  294. can2 {
  295. pinctrl_can2_1: can2grp-1 {
  296. fsl,pins = <
  297. 67 0x80000000 /* MX53_PAD_KEY_COL4__CAN2_TXCAN */
  298. 74 0x80000000 /* MX53_PAD_KEY_ROW4__CAN2_RXCAN */
  299. >;
  300. };
  301. };
  302. i2c1 {
  303. pinctrl_i2c1_1: i2c1grp-1 {
  304. fsl,pins = <
  305. 333 0xc0000000 /* MX53_PAD_CSI0_DAT8__I2C1_SDA */
  306. 341 0xc0000000 /* MX53_PAD_CSI0_DAT9__I2C1_SCL */
  307. >;
  308. };
  309. };
  310. i2c2 {
  311. pinctrl_i2c2_1: i2c2grp-1 {
  312. fsl,pins = <
  313. 61 0xc0000000 /* MX53_PAD_KEY_ROW3__I2C2_SDA */
  314. 53 0xc0000000 /* MX53_PAD_KEY_COL3__I2C2_SCL */
  315. >;
  316. };
  317. };
  318. i2c3 {
  319. pinctrl_i2c3_1: i2c3grp-1 {
  320. fsl,pins = <
  321. 1102 0xc0000000 /* MX53_PAD_GPIO_6__I2C3_SDA */
  322. 1130 0xc0000000 /* MX53_PAD_GPIO_5__I2C3_SCL */
  323. >;
  324. };
  325. };
  326. uart1 {
  327. pinctrl_uart1_1: uart1grp-1 {
  328. fsl,pins = <
  329. 346 0x1c5 /* MX53_PAD_CSI0_DAT10__UART1_TXD_MUX */
  330. 354 0x1c5 /* MX53_PAD_CSI0_DAT11__UART1_RXD_MUX */
  331. >;
  332. };
  333. pinctrl_uart1_2: uart1grp-2 {
  334. fsl,pins = <
  335. 828 0x1c5 /* MX53_PAD_PATA_DIOW__UART1_TXD_MUX */
  336. 832 0x1c5 /* MX53_PAD_PATA_DMACK__UART1_RXD_MUX */
  337. >;
  338. };
  339. };
  340. uart2 {
  341. pinctrl_uart2_1: uart2grp-1 {
  342. fsl,pins = <
  343. 841 0x1c5 /* MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX */
  344. 836 0x1c5 /* MX53_PAD_PATA_DMARQ__UART2_TXD_MUX */
  345. >;
  346. };
  347. };
  348. uart3 {
  349. pinctrl_uart3_1: uart3grp-1 {
  350. fsl,pins = <
  351. 884 0x1c5 /* MX53_PAD_PATA_CS_0__UART3_TXD_MUX */
  352. 888 0x1c5 /* MX53_PAD_PATA_CS_1__UART3_RXD_MUX */
  353. 875 0x1c5 /* MX53_PAD_PATA_DA_1__UART3_CTS */
  354. 880 0x1c5 /* MX53_PAD_PATA_DA_2__UART3_RTS */
  355. >;
  356. };
  357. };
  358. uart4 {
  359. pinctrl_uart4_1: uart4grp-1 {
  360. fsl,pins = <
  361. 11 0x1c5 /* MX53_PAD_KEY_COL0__UART4_TXD_MUX */
  362. 18 0x1c5 /* MX53_PAD_KEY_ROW0__UART4_RXD_MUX */
  363. >;
  364. };
  365. };
  366. uart5 {
  367. pinctrl_uart5_1: uart5grp-1 {
  368. fsl,pins = <
  369. 24 0x1c5 /* MX53_PAD_KEY_COL1__UART5_TXD_MUX */
  370. 31 0x1c5 /* MX53_PAD_KEY_ROW1__UART5_RXD_MUX */
  371. >;
  372. };
  373. };
  374. };
  375. uart1: serial@53fbc000 {
  376. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  377. reg = <0x53fbc000 0x4000>;
  378. interrupts = <31>;
  379. status = "disabled";
  380. };
  381. uart2: serial@53fc0000 {
  382. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  383. reg = <0x53fc0000 0x4000>;
  384. interrupts = <32>;
  385. status = "disabled";
  386. };
  387. can1: can@53fc8000 {
  388. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  389. reg = <0x53fc8000 0x4000>;
  390. interrupts = <82>;
  391. status = "disabled";
  392. };
  393. can2: can@53fcc000 {
  394. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  395. reg = <0x53fcc000 0x4000>;
  396. interrupts = <83>;
  397. status = "disabled";
  398. };
  399. gpio5: gpio@53fdc000 {
  400. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  401. reg = <0x53fdc000 0x4000>;
  402. interrupts = <103 104>;
  403. gpio-controller;
  404. #gpio-cells = <2>;
  405. interrupt-controller;
  406. #interrupt-cells = <2>;
  407. };
  408. gpio6: gpio@53fe0000 {
  409. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  410. reg = <0x53fe0000 0x4000>;
  411. interrupts = <105 106>;
  412. gpio-controller;
  413. #gpio-cells = <2>;
  414. interrupt-controller;
  415. #interrupt-cells = <2>;
  416. };
  417. gpio7: gpio@53fe4000 {
  418. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  419. reg = <0x53fe4000 0x4000>;
  420. interrupts = <107 108>;
  421. gpio-controller;
  422. #gpio-cells = <2>;
  423. interrupt-controller;
  424. #interrupt-cells = <2>;
  425. };
  426. i2c3: i2c@53fec000 {
  427. #address-cells = <1>;
  428. #size-cells = <0>;
  429. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  430. reg = <0x53fec000 0x4000>;
  431. interrupts = <64>;
  432. status = "disabled";
  433. };
  434. uart4: serial@53ff0000 {
  435. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  436. reg = <0x53ff0000 0x4000>;
  437. interrupts = <13>;
  438. status = "disabled";
  439. };
  440. };
  441. aips@60000000 { /* AIPS2 */
  442. compatible = "fsl,aips-bus", "simple-bus";
  443. #address-cells = <1>;
  444. #size-cells = <1>;
  445. reg = <0x60000000 0x10000000>;
  446. ranges;
  447. uart5: serial@63f90000 {
  448. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  449. reg = <0x63f90000 0x4000>;
  450. interrupts = <86>;
  451. status = "disabled";
  452. };
  453. ecspi2: ecspi@63fac000 {
  454. #address-cells = <1>;
  455. #size-cells = <0>;
  456. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  457. reg = <0x63fac000 0x4000>;
  458. interrupts = <37>;
  459. status = "disabled";
  460. };
  461. sdma: sdma@63fb0000 {
  462. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  463. reg = <0x63fb0000 0x4000>;
  464. interrupts = <6>;
  465. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  466. };
  467. cspi: cspi@63fc0000 {
  468. #address-cells = <1>;
  469. #size-cells = <0>;
  470. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  471. reg = <0x63fc0000 0x4000>;
  472. interrupts = <38>;
  473. status = "disabled";
  474. };
  475. i2c2: i2c@63fc4000 {
  476. #address-cells = <1>;
  477. #size-cells = <0>;
  478. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  479. reg = <0x63fc4000 0x4000>;
  480. interrupts = <63>;
  481. status = "disabled";
  482. };
  483. i2c1: i2c@63fc8000 {
  484. #address-cells = <1>;
  485. #size-cells = <0>;
  486. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  487. reg = <0x63fc8000 0x4000>;
  488. interrupts = <62>;
  489. status = "disabled";
  490. };
  491. ssi1: ssi@63fcc000 {
  492. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  493. reg = <0x63fcc000 0x4000>;
  494. interrupts = <29>;
  495. fsl,fifo-depth = <15>;
  496. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  497. status = "disabled";
  498. };
  499. audmux: audmux@63fd0000 {
  500. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  501. reg = <0x63fd0000 0x4000>;
  502. status = "disabled";
  503. };
  504. nfc: nand@63fdb000 {
  505. compatible = "fsl,imx53-nand";
  506. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  507. interrupts = <8>;
  508. status = "disabled";
  509. };
  510. ssi3: ssi@63fe8000 {
  511. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  512. reg = <0x63fe8000 0x4000>;
  513. interrupts = <96>;
  514. fsl,fifo-depth = <15>;
  515. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  516. status = "disabled";
  517. };
  518. fec: ethernet@63fec000 {
  519. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  520. reg = <0x63fec000 0x4000>;
  521. interrupts = <87>;
  522. status = "disabled";
  523. };
  524. };
  525. };
  526. };