iwl-tx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/sched.h>
  31. #include <linux/slab.h>
  32. #include <net/mac80211.h>
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-sta.h"
  37. #include "iwl-io.h"
  38. #include "iwl-helpers.h"
  39. /**
  40. * iwl_txq_update_write_ptr - Send new write index to hardware
  41. */
  42. void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  43. {
  44. u32 reg = 0;
  45. int txq_id = txq->q.id;
  46. if (txq->need_update == 0)
  47. return;
  48. if (priv->cfg->base_params->shadow_reg_enable) {
  49. /* shadow register enabled */
  50. iwl_write32(priv, HBUS_TARG_WRPTR,
  51. txq->q.write_ptr | (txq_id << 8));
  52. } else {
  53. /* if we're trying to save power */
  54. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  55. /* wake up nic if it's powered down ...
  56. * uCode will wake up, and interrupt us again, so next
  57. * time we'll skip this part. */
  58. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  59. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  60. IWL_DEBUG_INFO(priv,
  61. "Tx queue %d requesting wakeup,"
  62. " GP1 = 0x%x\n", txq_id, reg);
  63. iwl_set_bit(priv, CSR_GP_CNTRL,
  64. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  65. return;
  66. }
  67. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  68. txq->q.write_ptr | (txq_id << 8));
  69. /*
  70. * else not in power-save mode,
  71. * uCode will never sleep when we're
  72. * trying to tx (during RFKILL, we're not trying to tx).
  73. */
  74. } else
  75. iwl_write32(priv, HBUS_TARG_WRPTR,
  76. txq->q.write_ptr | (txq_id << 8));
  77. }
  78. txq->need_update = 0;
  79. }
  80. /**
  81. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  82. */
  83. void iwl_tx_queue_unmap(struct iwl_priv *priv, int txq_id)
  84. {
  85. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  86. struct iwl_queue *q = &txq->q;
  87. if (q->n_bd == 0)
  88. return;
  89. while (q->write_ptr != q->read_ptr) {
  90. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  91. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  92. }
  93. }
  94. /**
  95. * iwl_tx_queue_free - Deallocate DMA queue.
  96. * @txq: Transmit queue to deallocate.
  97. *
  98. * Empty queue by removing and destroying all BD's.
  99. * Free all buffers.
  100. * 0-fill, but do not free "txq" descriptor structure.
  101. */
  102. void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  103. {
  104. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  105. struct device *dev = &priv->pci_dev->dev;
  106. int i;
  107. iwl_tx_queue_unmap(priv, txq_id);
  108. /* De-alloc array of command/tx buffers */
  109. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  110. kfree(txq->cmd[i]);
  111. /* De-alloc circular buffer of TFDs */
  112. if (txq->q.n_bd)
  113. dma_free_coherent(dev, priv->hw_params.tfd_size *
  114. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  115. /* De-alloc array of per-TFD driver data */
  116. kfree(txq->txb);
  117. txq->txb = NULL;
  118. /* deallocate arrays */
  119. kfree(txq->cmd);
  120. kfree(txq->meta);
  121. txq->cmd = NULL;
  122. txq->meta = NULL;
  123. /* 0-fill queue descriptor structure */
  124. memset(txq, 0, sizeof(*txq));
  125. }
  126. /**
  127. * iwl_cmd_queue_unmap - Unmap any remaining DMA mappings from command queue
  128. */
  129. void iwl_cmd_queue_unmap(struct iwl_priv *priv)
  130. {
  131. struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
  132. struct iwl_queue *q = &txq->q;
  133. int i;
  134. if (q->n_bd == 0)
  135. return;
  136. while (q->read_ptr != q->write_ptr) {
  137. i = get_cmd_index(q, q->read_ptr, 0);
  138. if (txq->meta[i].flags & CMD_MAPPED) {
  139. pci_unmap_single(priv->pci_dev,
  140. dma_unmap_addr(&txq->meta[i], mapping),
  141. dma_unmap_len(&txq->meta[i], len),
  142. PCI_DMA_BIDIRECTIONAL);
  143. txq->meta[i].flags = 0;
  144. }
  145. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  146. }
  147. i = q->n_window;
  148. if (txq->meta[i].flags & CMD_MAPPED) {
  149. pci_unmap_single(priv->pci_dev,
  150. dma_unmap_addr(&txq->meta[i], mapping),
  151. dma_unmap_len(&txq->meta[i], len),
  152. PCI_DMA_BIDIRECTIONAL);
  153. txq->meta[i].flags = 0;
  154. }
  155. }
  156. /**
  157. * iwl_cmd_queue_free - Deallocate DMA queue.
  158. * @txq: Transmit queue to deallocate.
  159. *
  160. * Empty queue by removing and destroying all BD's.
  161. * Free all buffers.
  162. * 0-fill, but do not free "txq" descriptor structure.
  163. */
  164. void iwl_cmd_queue_free(struct iwl_priv *priv)
  165. {
  166. struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
  167. struct device *dev = &priv->pci_dev->dev;
  168. int i;
  169. iwl_cmd_queue_unmap(priv);
  170. /* De-alloc array of command/tx buffers */
  171. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  172. kfree(txq->cmd[i]);
  173. /* De-alloc circular buffer of TFDs */
  174. if (txq->q.n_bd)
  175. dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
  176. txq->tfds, txq->q.dma_addr);
  177. /* deallocate arrays */
  178. kfree(txq->cmd);
  179. kfree(txq->meta);
  180. txq->cmd = NULL;
  181. txq->meta = NULL;
  182. /* 0-fill queue descriptor structure */
  183. memset(txq, 0, sizeof(*txq));
  184. }
  185. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  186. * DMA services
  187. *
  188. * Theory of operation
  189. *
  190. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  191. * of buffer descriptors, each of which points to one or more data buffers for
  192. * the device to read from or fill. Driver and device exchange status of each
  193. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  194. * entries in each circular buffer, to protect against confusing empty and full
  195. * queue states.
  196. *
  197. * The device reads or writes the data in the queues via the device's several
  198. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  199. *
  200. * For Tx queue, there are low mark and high mark limits. If, after queuing
  201. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  202. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  203. * Tx queue resumed.
  204. *
  205. ***************************************************/
  206. int iwl_queue_space(const struct iwl_queue *q)
  207. {
  208. int s = q->read_ptr - q->write_ptr;
  209. if (q->read_ptr > q->write_ptr)
  210. s -= q->n_bd;
  211. if (s <= 0)
  212. s += q->n_window;
  213. /* keep some reserve to not confuse empty and full situations */
  214. s -= 2;
  215. if (s < 0)
  216. s = 0;
  217. return s;
  218. }
  219. /**
  220. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  221. */
  222. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  223. int count, int slots_num, u32 id)
  224. {
  225. q->n_bd = count;
  226. q->n_window = slots_num;
  227. q->id = id;
  228. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  229. * and iwl_queue_dec_wrap are broken. */
  230. if (WARN_ON(!is_power_of_2(count)))
  231. return -EINVAL;
  232. /* slots_num must be power-of-two size, otherwise
  233. * get_cmd_index is broken. */
  234. if (WARN_ON(!is_power_of_2(slots_num)))
  235. return -EINVAL;
  236. q->low_mark = q->n_window / 4;
  237. if (q->low_mark < 4)
  238. q->low_mark = 4;
  239. q->high_mark = q->n_window / 8;
  240. if (q->high_mark < 2)
  241. q->high_mark = 2;
  242. q->write_ptr = q->read_ptr = 0;
  243. return 0;
  244. }
  245. /**
  246. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  247. */
  248. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  249. struct iwl_tx_queue *txq, u32 id)
  250. {
  251. struct device *dev = &priv->pci_dev->dev;
  252. size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  253. /* Driver private data, only for Tx (not command) queues,
  254. * not shared with device. */
  255. if (id != priv->cmd_queue) {
  256. txq->txb = kzalloc(sizeof(txq->txb[0]) *
  257. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  258. if (!txq->txb) {
  259. IWL_ERR(priv, "kmalloc for auxiliary BD "
  260. "structures failed\n");
  261. goto error;
  262. }
  263. } else {
  264. txq->txb = NULL;
  265. }
  266. /* Circular buffer of transmit frame descriptors (TFDs),
  267. * shared with device */
  268. txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
  269. GFP_KERNEL);
  270. if (!txq->tfds) {
  271. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
  272. goto error;
  273. }
  274. txq->q.id = id;
  275. return 0;
  276. error:
  277. kfree(txq->txb);
  278. txq->txb = NULL;
  279. return -ENOMEM;
  280. }
  281. /**
  282. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  283. */
  284. int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  285. int slots_num, u32 txq_id)
  286. {
  287. int i, len;
  288. int ret;
  289. int actual_slots = slots_num;
  290. /*
  291. * Alloc buffer array for commands (Tx or other types of commands).
  292. * For the command queue (#4/#9), allocate command space + one big
  293. * command for scan, since scan command is very huge; the system will
  294. * not have two scans at the same time, so only one is needed.
  295. * For normal Tx queues (all other queues), no super-size command
  296. * space is needed.
  297. */
  298. if (txq_id == priv->cmd_queue)
  299. actual_slots++;
  300. txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
  301. GFP_KERNEL);
  302. txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
  303. GFP_KERNEL);
  304. if (!txq->meta || !txq->cmd)
  305. goto out_free_arrays;
  306. len = sizeof(struct iwl_device_cmd);
  307. for (i = 0; i < actual_slots; i++) {
  308. /* only happens for cmd queue */
  309. if (i == slots_num)
  310. len = IWL_MAX_CMD_SIZE;
  311. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  312. if (!txq->cmd[i])
  313. goto err;
  314. }
  315. /* Alloc driver data array and TFD circular buffer */
  316. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  317. if (ret)
  318. goto err;
  319. txq->need_update = 0;
  320. /*
  321. * For the default queues 0-3, set up the swq_id
  322. * already -- all others need to get one later
  323. * (if they need one at all).
  324. */
  325. if (txq_id < 4)
  326. iwl_set_swq_id(txq, txq_id, txq_id);
  327. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  328. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  329. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  330. /* Initialize queue's high/low-water marks, and head/tail indexes */
  331. ret = iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  332. if (ret)
  333. return ret;
  334. /* Tell device where to find queue */
  335. priv->cfg->ops->lib->txq_init(priv, txq);
  336. return 0;
  337. err:
  338. for (i = 0; i < actual_slots; i++)
  339. kfree(txq->cmd[i]);
  340. out_free_arrays:
  341. kfree(txq->meta);
  342. kfree(txq->cmd);
  343. return -ENOMEM;
  344. }
  345. void iwl_tx_queue_reset(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  346. int slots_num, u32 txq_id)
  347. {
  348. int actual_slots = slots_num;
  349. if (txq_id == priv->cmd_queue)
  350. actual_slots++;
  351. memset(txq->meta, 0, sizeof(struct iwl_cmd_meta) * actual_slots);
  352. txq->need_update = 0;
  353. /* Initialize queue's high/low-water marks, and head/tail indexes */
  354. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  355. /* Tell device where to find queue */
  356. priv->cfg->ops->lib->txq_init(priv, txq);
  357. }
  358. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  359. /**
  360. * iwl_enqueue_hcmd - enqueue a uCode command
  361. * @priv: device private data point
  362. * @cmd: a point to the ucode command structure
  363. *
  364. * The function returns < 0 values to indicate the operation is
  365. * failed. On success, it turns the index (> 0) of command in the
  366. * command queue.
  367. */
  368. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  369. {
  370. struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
  371. struct iwl_queue *q = &txq->q;
  372. struct iwl_device_cmd *out_cmd;
  373. struct iwl_cmd_meta *out_meta;
  374. dma_addr_t phys_addr;
  375. unsigned long flags;
  376. u32 idx;
  377. u16 fix_size;
  378. bool is_ct_kill = false;
  379. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  380. /*
  381. * If any of the command structures end up being larger than
  382. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  383. * we will need to increase the size of the TFD entries
  384. * Also, check to see if command buffer should not exceed the size
  385. * of device_cmd and max_cmd_size.
  386. */
  387. if (WARN_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  388. !(cmd->flags & CMD_SIZE_HUGE)))
  389. return -EINVAL;
  390. if (WARN_ON(fix_size > IWL_MAX_CMD_SIZE))
  391. return -EINVAL;
  392. if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
  393. IWL_WARN(priv, "Not sending command - %s KILL\n",
  394. iwl_is_rfkill(priv) ? "RF" : "CT");
  395. return -EIO;
  396. }
  397. /*
  398. * As we only have a single huge buffer, check that the command
  399. * is synchronous (otherwise buffers could end up being reused).
  400. */
  401. if (WARN_ON((cmd->flags & CMD_ASYNC) && (cmd->flags & CMD_SIZE_HUGE)))
  402. return -EINVAL;
  403. spin_lock_irqsave(&priv->hcmd_lock, flags);
  404. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  405. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  406. IWL_ERR(priv, "No space in command queue\n");
  407. is_ct_kill = iwl_check_for_ct_kill(priv);
  408. if (!is_ct_kill) {
  409. IWL_ERR(priv, "Restarting adapter due to queue full\n");
  410. iwlagn_fw_error(priv, false);
  411. }
  412. return -ENOSPC;
  413. }
  414. idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
  415. out_cmd = txq->cmd[idx];
  416. out_meta = &txq->meta[idx];
  417. if (WARN_ON(out_meta->flags & CMD_MAPPED)) {
  418. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  419. return -ENOSPC;
  420. }
  421. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  422. if (cmd->flags & CMD_WANT_SKB)
  423. out_meta->source = cmd;
  424. if (cmd->flags & CMD_ASYNC)
  425. out_meta->callback = cmd->callback;
  426. out_cmd->hdr.cmd = cmd->id;
  427. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  428. /* At this point, the out_cmd now has all of the incoming cmd
  429. * information */
  430. out_cmd->hdr.flags = 0;
  431. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(priv->cmd_queue) |
  432. INDEX_TO_SEQ(q->write_ptr));
  433. if (cmd->flags & CMD_SIZE_HUGE)
  434. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  435. #ifdef CONFIG_IWLWIFI_DEBUG
  436. switch (out_cmd->hdr.cmd) {
  437. case REPLY_TX_LINK_QUALITY_CMD:
  438. case SENSITIVITY_CMD:
  439. IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
  440. "%d bytes at %d[%d]:%d\n",
  441. get_cmd_string(out_cmd->hdr.cmd),
  442. out_cmd->hdr.cmd,
  443. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  444. q->write_ptr, idx, priv->cmd_queue);
  445. break;
  446. default:
  447. IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
  448. "%d bytes at %d[%d]:%d\n",
  449. get_cmd_string(out_cmd->hdr.cmd),
  450. out_cmd->hdr.cmd,
  451. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  452. q->write_ptr, idx, priv->cmd_queue);
  453. }
  454. #endif
  455. phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  456. fix_size, PCI_DMA_BIDIRECTIONAL);
  457. if (unlikely(pci_dma_mapping_error(priv->pci_dev, phys_addr))) {
  458. idx = -ENOMEM;
  459. goto out;
  460. }
  461. dma_unmap_addr_set(out_meta, mapping, phys_addr);
  462. dma_unmap_len_set(out_meta, len, fix_size);
  463. out_meta->flags = cmd->flags | CMD_MAPPED;
  464. txq->need_update = 1;
  465. trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
  466. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  467. phys_addr, fix_size, 1,
  468. U32_PAD(cmd->len));
  469. /* Increment and update queue's write index */
  470. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  471. iwl_txq_update_write_ptr(priv, txq);
  472. out:
  473. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  474. return idx;
  475. }
  476. /**
  477. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  478. *
  479. * When FW advances 'R' index, all entries between old and new 'R' index
  480. * need to be reclaimed. As result, some free space forms. If there is
  481. * enough free space (> low mark), wake the stack that feeds us.
  482. */
  483. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  484. int idx, int cmd_idx)
  485. {
  486. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  487. struct iwl_queue *q = &txq->q;
  488. int nfreed = 0;
  489. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  490. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  491. "is out of range [0-%d] %d %d.\n", txq_id,
  492. idx, q->n_bd, q->write_ptr, q->read_ptr);
  493. return;
  494. }
  495. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  496. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  497. if (nfreed++ > 0) {
  498. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  499. q->write_ptr, q->read_ptr);
  500. iwlagn_fw_error(priv, false);
  501. }
  502. }
  503. }
  504. /**
  505. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  506. * @rxb: Rx buffer to reclaim
  507. *
  508. * If an Rx buffer has an async callback associated with it the callback
  509. * will be executed. The attached skb (if present) will only be freed
  510. * if the callback returns 1
  511. */
  512. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  513. {
  514. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  515. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  516. int txq_id = SEQ_TO_QUEUE(sequence);
  517. int index = SEQ_TO_INDEX(sequence);
  518. int cmd_index;
  519. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  520. struct iwl_device_cmd *cmd;
  521. struct iwl_cmd_meta *meta;
  522. struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
  523. unsigned long flags;
  524. /* If a Tx command is being handled and it isn't in the actual
  525. * command queue then there a command routing bug has been introduced
  526. * in the queue management code. */
  527. if (WARN(txq_id != priv->cmd_queue,
  528. "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
  529. txq_id, priv->cmd_queue, sequence,
  530. priv->txq[priv->cmd_queue].q.read_ptr,
  531. priv->txq[priv->cmd_queue].q.write_ptr)) {
  532. iwl_print_hex_error(priv, pkt, 32);
  533. return;
  534. }
  535. cmd_index = get_cmd_index(&txq->q, index, huge);
  536. cmd = txq->cmd[cmd_index];
  537. meta = &txq->meta[cmd_index];
  538. pci_unmap_single(priv->pci_dev,
  539. dma_unmap_addr(meta, mapping),
  540. dma_unmap_len(meta, len),
  541. PCI_DMA_BIDIRECTIONAL);
  542. /* Input error checking is done when commands are added to queue. */
  543. if (meta->flags & CMD_WANT_SKB) {
  544. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  545. rxb->page = NULL;
  546. } else if (meta->callback)
  547. meta->callback(priv, cmd, pkt);
  548. spin_lock_irqsave(&priv->hcmd_lock, flags);
  549. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  550. if (!(meta->flags & CMD_ASYNC)) {
  551. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  552. IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command %s\n",
  553. get_cmd_string(cmd->hdr.cmd));
  554. wake_up_interruptible(&priv->wait_command_queue);
  555. }
  556. /* Mark as unmapped */
  557. meta->flags = 0;
  558. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  559. }