grufault.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782
  1. /*
  2. * SN Platform GRU Driver
  3. *
  4. * FAULT HANDLER FOR GRU DETECTED TLB MISSES
  5. *
  6. * This file contains code that handles TLB misses within the GRU.
  7. * These misses are reported either via interrupts or user polling of
  8. * the user CB.
  9. *
  10. * Copyright (c) 2008 Silicon Graphics, Inc. All Rights Reserved.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. */
  26. #include <linux/kernel.h>
  27. #include <linux/errno.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/mm.h>
  30. #include <linux/hugetlb.h>
  31. #include <linux/device.h>
  32. #include <linux/io.h>
  33. #include <linux/uaccess.h>
  34. #include <linux/security.h>
  35. #include <asm/pgtable.h>
  36. #include "gru.h"
  37. #include "grutables.h"
  38. #include "grulib.h"
  39. #include "gru_instructions.h"
  40. #include <asm/uv/uv_hub.h>
  41. /*
  42. * Test if a physical address is a valid GRU GSEG address
  43. */
  44. static inline int is_gru_paddr(unsigned long paddr)
  45. {
  46. return paddr >= gru_start_paddr && paddr < gru_end_paddr;
  47. }
  48. /*
  49. * Find the vma of a GRU segment. Caller must hold mmap_sem.
  50. */
  51. struct vm_area_struct *gru_find_vma(unsigned long vaddr)
  52. {
  53. struct vm_area_struct *vma;
  54. vma = find_vma(current->mm, vaddr);
  55. if (vma && vma->vm_start <= vaddr && vma->vm_ops == &gru_vm_ops)
  56. return vma;
  57. return NULL;
  58. }
  59. /*
  60. * Find and lock the gts that contains the specified user vaddr.
  61. *
  62. * Returns:
  63. * - *gts with the mmap_sem locked for read and the GTS locked.
  64. * - NULL if vaddr invalid OR is not a valid GSEG vaddr.
  65. */
  66. static struct gru_thread_state *gru_find_lock_gts(unsigned long vaddr)
  67. {
  68. struct mm_struct *mm = current->mm;
  69. struct vm_area_struct *vma;
  70. struct gru_thread_state *gts = NULL;
  71. down_read(&mm->mmap_sem);
  72. vma = gru_find_vma(vaddr);
  73. if (vma)
  74. gts = gru_find_thread_state(vma, TSID(vaddr, vma));
  75. if (gts)
  76. mutex_lock(&gts->ts_ctxlock);
  77. else
  78. up_read(&mm->mmap_sem);
  79. return gts;
  80. }
  81. static struct gru_thread_state *gru_alloc_locked_gts(unsigned long vaddr)
  82. {
  83. struct mm_struct *mm = current->mm;
  84. struct vm_area_struct *vma;
  85. struct gru_thread_state *gts = ERR_PTR(-EINVAL);
  86. down_write(&mm->mmap_sem);
  87. vma = gru_find_vma(vaddr);
  88. if (!vma)
  89. goto err;
  90. gts = gru_alloc_thread_state(vma, TSID(vaddr, vma));
  91. if (IS_ERR(gts))
  92. goto err;
  93. mutex_lock(&gts->ts_ctxlock);
  94. downgrade_write(&mm->mmap_sem);
  95. return gts;
  96. err:
  97. up_write(&mm->mmap_sem);
  98. return gts;
  99. }
  100. /*
  101. * Unlock a GTS that was previously locked with gru_find_lock_gts().
  102. */
  103. static void gru_unlock_gts(struct gru_thread_state *gts)
  104. {
  105. mutex_unlock(&gts->ts_ctxlock);
  106. up_read(&current->mm->mmap_sem);
  107. }
  108. /*
  109. * Set a CB.istatus to active using a user virtual address. This must be done
  110. * just prior to a TFH RESTART. The new cb.istatus is an in-cache status ONLY.
  111. * If the line is evicted, the status may be lost. The in-cache update
  112. * is necessary to prevent the user from seeing a stale cb.istatus that will
  113. * change as soon as the TFH restart is complete. Races may cause an
  114. * occasional failure to clear the cb.istatus, but that is ok.
  115. */
  116. static void gru_cb_set_istatus_active(struct gru_instruction_bits *cbk)
  117. {
  118. if (cbk) {
  119. cbk->istatus = CBS_ACTIVE;
  120. }
  121. }
  122. /*
  123. * Convert a interrupt IRQ to a pointer to the GRU GTS that caused the
  124. * interrupt. Interrupts are always sent to a cpu on the blade that contains the
  125. * GRU (except for headless blades which are not currently supported). A blade
  126. * has N grus; a block of N consecutive IRQs is assigned to the GRUs. The IRQ
  127. * number uniquely identifies the GRU chiplet on the local blade that caused the
  128. * interrupt. Always called in interrupt context.
  129. */
  130. static inline struct gru_state *irq_to_gru(int irq)
  131. {
  132. return &gru_base[uv_numa_blade_id()]->bs_grus[irq - IRQ_GRU];
  133. }
  134. /*
  135. * Read & clear a TFM
  136. *
  137. * The GRU has an array of fault maps. A map is private to a cpu
  138. * Only one cpu will be accessing a cpu's fault map.
  139. *
  140. * This function scans the cpu-private fault map & clears all bits that
  141. * are set. The function returns a bitmap that indicates the bits that
  142. * were cleared. Note that sense the maps may be updated asynchronously by
  143. * the GRU, atomic operations must be used to clear bits.
  144. */
  145. static void get_clear_fault_map(struct gru_state *gru,
  146. struct gru_tlb_fault_map *imap,
  147. struct gru_tlb_fault_map *dmap)
  148. {
  149. unsigned long i, k;
  150. struct gru_tlb_fault_map *tfm;
  151. tfm = get_tfm_for_cpu(gru, gru_cpu_fault_map_id());
  152. prefetchw(tfm); /* Helps on hardware, required for emulator */
  153. for (i = 0; i < BITS_TO_LONGS(GRU_NUM_CBE); i++) {
  154. k = tfm->fault_bits[i];
  155. if (k)
  156. k = xchg(&tfm->fault_bits[i], 0UL);
  157. imap->fault_bits[i] = k;
  158. k = tfm->done_bits[i];
  159. if (k)
  160. k = xchg(&tfm->done_bits[i], 0UL);
  161. dmap->fault_bits[i] = k;
  162. }
  163. /*
  164. * Not functionally required but helps performance. (Required
  165. * on emulator)
  166. */
  167. gru_flush_cache(tfm);
  168. }
  169. /*
  170. * Atomic (interrupt context) & non-atomic (user context) functions to
  171. * convert a vaddr into a physical address. The size of the page
  172. * is returned in pageshift.
  173. * returns:
  174. * 0 - successful
  175. * < 0 - error code
  176. * 1 - (atomic only) try again in non-atomic context
  177. */
  178. static int non_atomic_pte_lookup(struct vm_area_struct *vma,
  179. unsigned long vaddr, int write,
  180. unsigned long *paddr, int *pageshift)
  181. {
  182. struct page *page;
  183. /* ZZZ Need to handle HUGE pages */
  184. if (is_vm_hugetlb_page(vma))
  185. return -EFAULT;
  186. *pageshift = PAGE_SHIFT;
  187. if (get_user_pages
  188. (current, current->mm, vaddr, 1, write, 0, &page, NULL) <= 0)
  189. return -EFAULT;
  190. *paddr = page_to_phys(page);
  191. put_page(page);
  192. return 0;
  193. }
  194. /*
  195. * atomic_pte_lookup
  196. *
  197. * Convert a user virtual address to a physical address
  198. * Only supports Intel large pages (2MB only) on x86_64.
  199. * ZZZ - hugepage support is incomplete
  200. *
  201. * NOTE: mmap_sem is already held on entry to this function. This
  202. * guarantees existence of the page tables.
  203. */
  204. static int atomic_pte_lookup(struct vm_area_struct *vma, unsigned long vaddr,
  205. int write, unsigned long *paddr, int *pageshift)
  206. {
  207. pgd_t *pgdp;
  208. pmd_t *pmdp;
  209. pud_t *pudp;
  210. pte_t pte;
  211. pgdp = pgd_offset(vma->vm_mm, vaddr);
  212. if (unlikely(pgd_none(*pgdp)))
  213. goto err;
  214. pudp = pud_offset(pgdp, vaddr);
  215. if (unlikely(pud_none(*pudp)))
  216. goto err;
  217. pmdp = pmd_offset(pudp, vaddr);
  218. if (unlikely(pmd_none(*pmdp)))
  219. goto err;
  220. #ifdef CONFIG_X86_64
  221. if (unlikely(pmd_large(*pmdp)))
  222. pte = *(pte_t *) pmdp;
  223. else
  224. #endif
  225. pte = *pte_offset_kernel(pmdp, vaddr);
  226. if (unlikely(!pte_present(pte) ||
  227. (write && (!pte_write(pte) || !pte_dirty(pte)))))
  228. return 1;
  229. *paddr = pte_pfn(pte) << PAGE_SHIFT;
  230. #ifdef CONFIG_HUGETLB_PAGE
  231. *pageshift = is_vm_hugetlb_page(vma) ? HPAGE_SHIFT : PAGE_SHIFT;
  232. #else
  233. *pageshift = PAGE_SHIFT;
  234. #endif
  235. return 0;
  236. err:
  237. local_irq_enable();
  238. return 1;
  239. }
  240. static int gru_vtop(struct gru_thread_state *gts, unsigned long vaddr,
  241. int write, int atomic, unsigned long *gpa, int *pageshift)
  242. {
  243. struct mm_struct *mm = gts->ts_mm;
  244. struct vm_area_struct *vma;
  245. unsigned long paddr;
  246. int ret, ps;
  247. vma = find_vma(mm, vaddr);
  248. if (!vma)
  249. goto inval;
  250. /*
  251. * Atomic lookup is faster & usually works even if called in non-atomic
  252. * context.
  253. */
  254. rmb(); /* Must/check ms_range_active before loading PTEs */
  255. ret = atomic_pte_lookup(vma, vaddr, write, &paddr, &ps);
  256. if (ret) {
  257. if (atomic)
  258. goto upm;
  259. if (non_atomic_pte_lookup(vma, vaddr, write, &paddr, &ps))
  260. goto inval;
  261. }
  262. if (is_gru_paddr(paddr))
  263. goto inval;
  264. paddr = paddr & ~((1UL << ps) - 1);
  265. *gpa = uv_soc_phys_ram_to_gpa(paddr);
  266. *pageshift = ps;
  267. return 0;
  268. inval:
  269. return -1;
  270. upm:
  271. return -2;
  272. }
  273. /*
  274. * Drop a TLB entry into the GRU. The fault is described by info in an TFH.
  275. * Input:
  276. * cb Address of user CBR. Null if not running in user context
  277. * Return:
  278. * 0 = dropin, exception, or switch to UPM successful
  279. * 1 = range invalidate active
  280. * < 0 = error code
  281. *
  282. */
  283. static int gru_try_dropin(struct gru_thread_state *gts,
  284. struct gru_tlb_fault_handle *tfh,
  285. struct gru_instruction_bits *cbk)
  286. {
  287. int pageshift = 0, asid, write, ret, atomic = !cbk;
  288. unsigned long gpa = 0, vaddr = 0;
  289. /*
  290. * NOTE: The GRU contains magic hardware that eliminates races between
  291. * TLB invalidates and TLB dropins. If an invalidate occurs
  292. * in the window between reading the TFH and the subsequent TLB dropin,
  293. * the dropin is ignored. This eliminates the need for additional locks.
  294. */
  295. /*
  296. * Error if TFH state is IDLE or FMM mode & the user issuing a UPM call.
  297. * Might be a hardware race OR a stupid user. Ignore FMM because FMM
  298. * is a transient state.
  299. */
  300. if (tfh->status != TFHSTATUS_EXCEPTION) {
  301. gru_flush_cache(tfh);
  302. if (tfh->status != TFHSTATUS_EXCEPTION)
  303. goto failnoexception;
  304. STAT(tfh_stale_on_fault);
  305. }
  306. if (tfh->state == TFHSTATE_IDLE)
  307. goto failidle;
  308. if (tfh->state == TFHSTATE_MISS_FMM && cbk)
  309. goto failfmm;
  310. write = (tfh->cause & TFHCAUSE_TLB_MOD) != 0;
  311. vaddr = tfh->missvaddr;
  312. asid = tfh->missasid;
  313. if (asid == 0)
  314. goto failnoasid;
  315. rmb(); /* TFH must be cache resident before reading ms_range_active */
  316. /*
  317. * TFH is cache resident - at least briefly. Fail the dropin
  318. * if a range invalidate is active.
  319. */
  320. if (atomic_read(&gts->ts_gms->ms_range_active))
  321. goto failactive;
  322. ret = gru_vtop(gts, vaddr, write, atomic, &gpa, &pageshift);
  323. if (ret == -1)
  324. goto failinval;
  325. if (ret == -2)
  326. goto failupm;
  327. if (!(gts->ts_sizeavail & GRU_SIZEAVAIL(pageshift))) {
  328. gts->ts_sizeavail |= GRU_SIZEAVAIL(pageshift);
  329. if (atomic || !gru_update_cch(gts)) {
  330. gts->ts_force_cch_reload = 1;
  331. goto failupm;
  332. }
  333. }
  334. gru_cb_set_istatus_active(cbk);
  335. tfh_write_restart(tfh, gpa, GAA_RAM, vaddr, asid, write,
  336. GRU_PAGESIZE(pageshift));
  337. STAT(tlb_dropin);
  338. gru_dbg(grudev,
  339. "%s: tfh 0x%p, vaddr 0x%lx, asid 0x%x, ps %d, gpa 0x%lx\n",
  340. ret ? "non-atomic" : "atomic", tfh, vaddr, asid,
  341. pageshift, gpa);
  342. return 0;
  343. failnoasid:
  344. /* No asid (delayed unload). */
  345. STAT(tlb_dropin_fail_no_asid);
  346. gru_dbg(grudev, "FAILED no_asid tfh: 0x%p, vaddr 0x%lx\n", tfh, vaddr);
  347. if (!cbk)
  348. tfh_user_polling_mode(tfh);
  349. else
  350. gru_flush_cache(tfh);
  351. return -EAGAIN;
  352. failupm:
  353. /* Atomic failure switch CBR to UPM */
  354. tfh_user_polling_mode(tfh);
  355. STAT(tlb_dropin_fail_upm);
  356. gru_dbg(grudev, "FAILED upm tfh: 0x%p, vaddr 0x%lx\n", tfh, vaddr);
  357. return 1;
  358. failfmm:
  359. /* FMM state on UPM call */
  360. gru_flush_cache(tfh);
  361. STAT(tlb_dropin_fail_fmm);
  362. gru_dbg(grudev, "FAILED fmm tfh: 0x%p, state %d\n", tfh, tfh->state);
  363. return 0;
  364. failnoexception:
  365. /* TFH status did not show exception pending */
  366. gru_flush_cache(tfh);
  367. if (cbk)
  368. gru_flush_cache(cbk);
  369. STAT(tlb_dropin_fail_no_exception);
  370. gru_dbg(grudev, "FAILED non-exception tfh: 0x%p, status %d, state %d\n",
  371. tfh, tfh->status, tfh->state);
  372. return 0;
  373. failidle:
  374. /* TFH state was idle - no miss pending */
  375. gru_flush_cache(tfh);
  376. if (cbk)
  377. gru_flush_cache(cbk);
  378. STAT(tlb_dropin_fail_idle);
  379. gru_dbg(grudev, "FAILED idle tfh: 0x%p, state %d\n", tfh, tfh->state);
  380. return 0;
  381. failinval:
  382. /* All errors (atomic & non-atomic) switch CBR to EXCEPTION state */
  383. tfh_exception(tfh);
  384. STAT(tlb_dropin_fail_invalid);
  385. gru_dbg(grudev, "FAILED inval tfh: 0x%p, vaddr 0x%lx\n", tfh, vaddr);
  386. return -EFAULT;
  387. failactive:
  388. /* Range invalidate active. Switch to UPM iff atomic */
  389. if (!cbk)
  390. tfh_user_polling_mode(tfh);
  391. else
  392. gru_flush_cache(tfh);
  393. STAT(tlb_dropin_fail_range_active);
  394. gru_dbg(grudev, "FAILED range active: tfh 0x%p, vaddr 0x%lx\n",
  395. tfh, vaddr);
  396. return 1;
  397. }
  398. /*
  399. * Process an external interrupt from the GRU. This interrupt is
  400. * caused by a TLB miss.
  401. * Note that this is the interrupt handler that is registered with linux
  402. * interrupt handlers.
  403. */
  404. irqreturn_t gru_intr(int irq, void *dev_id)
  405. {
  406. struct gru_state *gru;
  407. struct gru_tlb_fault_map imap, dmap;
  408. struct gru_thread_state *gts;
  409. struct gru_tlb_fault_handle *tfh = NULL;
  410. int cbrnum, ctxnum;
  411. STAT(intr);
  412. gru = irq_to_gru(irq);
  413. if (!gru) {
  414. dev_err(grudev, "GRU: invalid interrupt: cpu %d, irq %d\n",
  415. raw_smp_processor_id(), irq);
  416. return IRQ_NONE;
  417. }
  418. get_clear_fault_map(gru, &imap, &dmap);
  419. for_each_cbr_in_tfm(cbrnum, dmap.fault_bits) {
  420. complete(gru->gs_blade->bs_async_wq);
  421. gru_dbg(grudev, "gid %d, cbr_done %d, done %d\n",
  422. gru->gs_gid, cbrnum, gru->gs_blade->bs_async_wq->done);
  423. }
  424. for_each_cbr_in_tfm(cbrnum, imap.fault_bits) {
  425. tfh = get_tfh_by_index(gru, cbrnum);
  426. prefetchw(tfh); /* Helps on hdw, required for emulator */
  427. /*
  428. * When hardware sets a bit in the faultmap, it implicitly
  429. * locks the GRU context so that it cannot be unloaded.
  430. * The gts cannot change until a TFH start/writestart command
  431. * is issued.
  432. */
  433. ctxnum = tfh->ctxnum;
  434. gts = gru->gs_gts[ctxnum];
  435. /*
  436. * This is running in interrupt context. Trylock the mmap_sem.
  437. * If it fails, retry the fault in user context.
  438. */
  439. if (!gts->ts_force_cch_reload &&
  440. down_read_trylock(&gts->ts_mm->mmap_sem)) {
  441. gts->ustats.fmm_tlbdropin++;
  442. gru_try_dropin(gts, tfh, NULL);
  443. up_read(&gts->ts_mm->mmap_sem);
  444. } else {
  445. tfh_user_polling_mode(tfh);
  446. STAT(intr_mm_lock_failed);
  447. }
  448. }
  449. return IRQ_HANDLED;
  450. }
  451. static int gru_user_dropin(struct gru_thread_state *gts,
  452. struct gru_tlb_fault_handle *tfh,
  453. void *cb)
  454. {
  455. struct gru_mm_struct *gms = gts->ts_gms;
  456. int ret;
  457. gts->ustats.upm_tlbdropin++;
  458. while (1) {
  459. wait_event(gms->ms_wait_queue,
  460. atomic_read(&gms->ms_range_active) == 0);
  461. prefetchw(tfh); /* Helps on hdw, required for emulator */
  462. ret = gru_try_dropin(gts, tfh, cb);
  463. if (ret <= 0)
  464. return ret;
  465. STAT(call_os_wait_queue);
  466. }
  467. }
  468. /*
  469. * This interface is called as a result of a user detecting a "call OS" bit
  470. * in a user CB. Normally means that a TLB fault has occurred.
  471. * cb - user virtual address of the CB
  472. */
  473. int gru_handle_user_call_os(unsigned long cb)
  474. {
  475. struct gru_tlb_fault_handle *tfh;
  476. struct gru_thread_state *gts;
  477. void *cbk;
  478. int ucbnum, cbrnum, ret = -EINVAL;
  479. STAT(call_os);
  480. gru_dbg(grudev, "address 0x%lx\n", cb);
  481. /* sanity check the cb pointer */
  482. ucbnum = get_cb_number((void *)cb);
  483. if ((cb & (GRU_HANDLE_STRIDE - 1)) || ucbnum >= GRU_NUM_CB)
  484. return -EINVAL;
  485. gts = gru_find_lock_gts(cb);
  486. if (!gts)
  487. return -EINVAL;
  488. if (ucbnum >= gts->ts_cbr_au_count * GRU_CBR_AU_SIZE)
  489. goto exit;
  490. gru_check_context_placement(gts);
  491. /*
  492. * CCH may contain stale data if ts_force_cch_reload is set.
  493. */
  494. if (gts->ts_gru && gts->ts_force_cch_reload) {
  495. gts->ts_force_cch_reload = 0;
  496. gru_update_cch(gts);
  497. }
  498. ret = -EAGAIN;
  499. cbrnum = thread_cbr_number(gts, ucbnum);
  500. if (gts->ts_gru) {
  501. tfh = get_tfh_by_index(gts->ts_gru, cbrnum);
  502. cbk = get_gseg_base_address_cb(gts->ts_gru->gs_gru_base_vaddr,
  503. gts->ts_ctxnum, ucbnum);
  504. ret = gru_user_dropin(gts, tfh, cbk);
  505. }
  506. exit:
  507. gru_unlock_gts(gts);
  508. return ret;
  509. }
  510. /*
  511. * Fetch the exception detail information for a CB that terminated with
  512. * an exception.
  513. */
  514. int gru_get_exception_detail(unsigned long arg)
  515. {
  516. struct control_block_extended_exc_detail excdet;
  517. struct gru_control_block_extended *cbe;
  518. struct gru_thread_state *gts;
  519. int ucbnum, cbrnum, ret;
  520. STAT(user_exception);
  521. if (copy_from_user(&excdet, (void __user *)arg, sizeof(excdet)))
  522. return -EFAULT;
  523. gru_dbg(grudev, "address 0x%lx\n", excdet.cb);
  524. gts = gru_find_lock_gts(excdet.cb);
  525. if (!gts)
  526. return -EINVAL;
  527. ucbnum = get_cb_number((void *)excdet.cb);
  528. if (ucbnum >= gts->ts_cbr_au_count * GRU_CBR_AU_SIZE) {
  529. ret = -EINVAL;
  530. } else if (gts->ts_gru) {
  531. cbrnum = thread_cbr_number(gts, ucbnum);
  532. cbe = get_cbe_by_index(gts->ts_gru, cbrnum);
  533. gru_flush_cache(cbe); /* CBE not coherent */
  534. excdet.opc = cbe->opccpy;
  535. excdet.exopc = cbe->exopccpy;
  536. excdet.ecause = cbe->ecause;
  537. excdet.exceptdet0 = cbe->idef1upd;
  538. excdet.exceptdet1 = cbe->idef3upd;
  539. excdet.cbrstate = cbe->cbrstate;
  540. excdet.cbrexecstatus = cbe->cbrexecstatus;
  541. gru_flush_cache(cbe);
  542. ret = 0;
  543. } else {
  544. ret = -EAGAIN;
  545. }
  546. gru_unlock_gts(gts);
  547. gru_dbg(grudev,
  548. "cb 0x%lx, op %d, exopc %d, cbrstate %d, cbrexecstatus 0x%x, ecause 0x%x, "
  549. "exdet0 0x%lx, exdet1 0x%x\n",
  550. excdet.cb, excdet.opc, excdet.exopc, excdet.cbrstate, excdet.cbrexecstatus,
  551. excdet.ecause, excdet.exceptdet0, excdet.exceptdet1);
  552. if (!ret && copy_to_user((void __user *)arg, &excdet, sizeof(excdet)))
  553. ret = -EFAULT;
  554. return ret;
  555. }
  556. /*
  557. * User request to unload a context. Content is saved for possible reload.
  558. */
  559. static int gru_unload_all_contexts(void)
  560. {
  561. struct gru_thread_state *gts;
  562. struct gru_state *gru;
  563. int gid, ctxnum;
  564. if (!capable(CAP_SYS_ADMIN))
  565. return -EPERM;
  566. foreach_gid(gid) {
  567. gru = GID_TO_GRU(gid);
  568. spin_lock(&gru->gs_lock);
  569. for (ctxnum = 0; ctxnum < GRU_NUM_CCH; ctxnum++) {
  570. gts = gru->gs_gts[ctxnum];
  571. if (gts && mutex_trylock(&gts->ts_ctxlock)) {
  572. spin_unlock(&gru->gs_lock);
  573. gru_unload_context(gts, 1);
  574. mutex_unlock(&gts->ts_ctxlock);
  575. spin_lock(&gru->gs_lock);
  576. }
  577. }
  578. spin_unlock(&gru->gs_lock);
  579. }
  580. return 0;
  581. }
  582. int gru_user_unload_context(unsigned long arg)
  583. {
  584. struct gru_thread_state *gts;
  585. struct gru_unload_context_req req;
  586. STAT(user_unload_context);
  587. if (copy_from_user(&req, (void __user *)arg, sizeof(req)))
  588. return -EFAULT;
  589. gru_dbg(grudev, "gseg 0x%lx\n", req.gseg);
  590. if (!req.gseg)
  591. return gru_unload_all_contexts();
  592. gts = gru_find_lock_gts(req.gseg);
  593. if (!gts)
  594. return -EINVAL;
  595. if (gts->ts_gru)
  596. gru_unload_context(gts, 1);
  597. gru_unlock_gts(gts);
  598. return 0;
  599. }
  600. /*
  601. * User request to flush a range of virtual addresses from the GRU TLB
  602. * (Mainly for testing).
  603. */
  604. int gru_user_flush_tlb(unsigned long arg)
  605. {
  606. struct gru_thread_state *gts;
  607. struct gru_flush_tlb_req req;
  608. struct gru_mm_struct *gms;
  609. STAT(user_flush_tlb);
  610. if (copy_from_user(&req, (void __user *)arg, sizeof(req)))
  611. return -EFAULT;
  612. gru_dbg(grudev, "gseg 0x%lx, vaddr 0x%lx, len 0x%lx\n", req.gseg,
  613. req.vaddr, req.len);
  614. gts = gru_find_lock_gts(req.gseg);
  615. if (!gts)
  616. return -EINVAL;
  617. gms = gts->ts_gms;
  618. gru_unlock_gts(gts);
  619. gru_flush_tlb_range(gms, req.vaddr, req.len);
  620. return 0;
  621. }
  622. /*
  623. * Fetch GSEG statisticss
  624. */
  625. long gru_get_gseg_statistics(unsigned long arg)
  626. {
  627. struct gru_thread_state *gts;
  628. struct gru_get_gseg_statistics_req req;
  629. if (copy_from_user(&req, (void __user *)arg, sizeof(req)))
  630. return -EFAULT;
  631. /*
  632. * The library creates arrays of contexts for threaded programs.
  633. * If no gts exists in the array, the context has never been used & all
  634. * statistics are implicitly 0.
  635. */
  636. gts = gru_find_lock_gts(req.gseg);
  637. if (gts) {
  638. memcpy(&req.stats, &gts->ustats, sizeof(gts->ustats));
  639. gru_unlock_gts(gts);
  640. } else {
  641. memset(&req.stats, 0, sizeof(gts->ustats));
  642. }
  643. if (copy_to_user((void __user *)arg, &req, sizeof(req)))
  644. return -EFAULT;
  645. return 0;
  646. }
  647. /*
  648. * Register the current task as the user of the GSEG slice.
  649. * Needed for TLB fault interrupt targeting.
  650. */
  651. int gru_set_context_option(unsigned long arg)
  652. {
  653. struct gru_thread_state *gts;
  654. struct gru_set_context_option_req req;
  655. int ret = 0;
  656. STAT(set_context_option);
  657. if (copy_from_user(&req, (void __user *)arg, sizeof(req)))
  658. return -EFAULT;
  659. gru_dbg(grudev, "op %d, gseg 0x%lx, value1 0x%lx\n", req.op, req.gseg, req.val1);
  660. gts = gru_alloc_locked_gts(req.gseg);
  661. if (IS_ERR(gts))
  662. return PTR_ERR(gts);
  663. switch (req.op) {
  664. case sco_blade_chiplet:
  665. /* Select blade/chiplet for GRU context */
  666. if (req.val1 < -1 || req.val1 >= GRU_MAX_BLADES || !gru_base[req.val1] ||
  667. req.val0 < -1 || req.val0 >= GRU_CHIPLETS_PER_HUB) {
  668. ret = -EINVAL;
  669. } else {
  670. gts->ts_user_blade_id = req.val1;
  671. gts->ts_user_chiplet_id = req.val0;
  672. gru_check_context_placement(gts);
  673. }
  674. break;
  675. case sco_gseg_owner:
  676. /* Register the current task as the GSEG owner */
  677. gts->ts_tgid_owner = current->tgid;
  678. break;
  679. case sco_cch_req_slice:
  680. /* Set the CCH slice option */
  681. gts->ts_cch_req_slice = req.val1 & 3;
  682. break;
  683. default:
  684. ret = -EINVAL;
  685. }
  686. gru_unlock_gts(gts);
  687. return ret;
  688. }