iwl-core.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/etherdevice.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h" /* FIXME: remove */
  34. #include "iwl-debug.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. #include "iwl-helpers.h"
  40. MODULE_DESCRIPTION("iwl core");
  41. MODULE_VERSION(IWLWIFI_VERSION);
  42. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  43. MODULE_LICENSE("GPL");
  44. static struct iwl_wimax_coex_event_entry cu_priorities[COEX_NUM_OF_EVENTS] = {
  45. {COEX_CU_UNASSOC_IDLE_RP, COEX_CU_UNASSOC_IDLE_WP,
  46. 0, COEX_UNASSOC_IDLE_FLAGS},
  47. {COEX_CU_UNASSOC_MANUAL_SCAN_RP, COEX_CU_UNASSOC_MANUAL_SCAN_WP,
  48. 0, COEX_UNASSOC_MANUAL_SCAN_FLAGS},
  49. {COEX_CU_UNASSOC_AUTO_SCAN_RP, COEX_CU_UNASSOC_AUTO_SCAN_WP,
  50. 0, COEX_UNASSOC_AUTO_SCAN_FLAGS},
  51. {COEX_CU_CALIBRATION_RP, COEX_CU_CALIBRATION_WP,
  52. 0, COEX_CALIBRATION_FLAGS},
  53. {COEX_CU_PERIODIC_CALIBRATION_RP, COEX_CU_PERIODIC_CALIBRATION_WP,
  54. 0, COEX_PERIODIC_CALIBRATION_FLAGS},
  55. {COEX_CU_CONNECTION_ESTAB_RP, COEX_CU_CONNECTION_ESTAB_WP,
  56. 0, COEX_CONNECTION_ESTAB_FLAGS},
  57. {COEX_CU_ASSOCIATED_IDLE_RP, COEX_CU_ASSOCIATED_IDLE_WP,
  58. 0, COEX_ASSOCIATED_IDLE_FLAGS},
  59. {COEX_CU_ASSOC_MANUAL_SCAN_RP, COEX_CU_ASSOC_MANUAL_SCAN_WP,
  60. 0, COEX_ASSOC_MANUAL_SCAN_FLAGS},
  61. {COEX_CU_ASSOC_AUTO_SCAN_RP, COEX_CU_ASSOC_AUTO_SCAN_WP,
  62. 0, COEX_ASSOC_AUTO_SCAN_FLAGS},
  63. {COEX_CU_ASSOC_ACTIVE_LEVEL_RP, COEX_CU_ASSOC_ACTIVE_LEVEL_WP,
  64. 0, COEX_ASSOC_ACTIVE_LEVEL_FLAGS},
  65. {COEX_CU_RF_ON_RP, COEX_CU_RF_ON_WP, 0, COEX_CU_RF_ON_FLAGS},
  66. {COEX_CU_RF_OFF_RP, COEX_CU_RF_OFF_WP, 0, COEX_RF_OFF_FLAGS},
  67. {COEX_CU_STAND_ALONE_DEBUG_RP, COEX_CU_STAND_ALONE_DEBUG_WP,
  68. 0, COEX_STAND_ALONE_DEBUG_FLAGS},
  69. {COEX_CU_IPAN_ASSOC_LEVEL_RP, COEX_CU_IPAN_ASSOC_LEVEL_WP,
  70. 0, COEX_IPAN_ASSOC_LEVEL_FLAGS},
  71. {COEX_CU_RSRVD1_RP, COEX_CU_RSRVD1_WP, 0, COEX_RSRVD1_FLAGS},
  72. {COEX_CU_RSRVD2_RP, COEX_CU_RSRVD2_WP, 0, COEX_RSRVD2_FLAGS}
  73. };
  74. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  75. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  76. IWL_RATE_SISO_##s##M_PLCP, \
  77. IWL_RATE_MIMO2_##s##M_PLCP,\
  78. IWL_RATE_MIMO3_##s##M_PLCP,\
  79. IWL_RATE_##r##M_IEEE, \
  80. IWL_RATE_##ip##M_INDEX, \
  81. IWL_RATE_##in##M_INDEX, \
  82. IWL_RATE_##rp##M_INDEX, \
  83. IWL_RATE_##rn##M_INDEX, \
  84. IWL_RATE_##pp##M_INDEX, \
  85. IWL_RATE_##np##M_INDEX }
  86. u32 iwl_debug_level;
  87. EXPORT_SYMBOL(iwl_debug_level);
  88. static irqreturn_t iwl_isr(int irq, void *data);
  89. /*
  90. * Parameter order:
  91. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  92. *
  93. * If there isn't a valid next or previous rate then INV is used which
  94. * maps to IWL_RATE_INVALID
  95. *
  96. */
  97. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  98. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  99. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  100. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  101. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  102. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  103. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  104. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  105. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  106. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  107. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  108. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  109. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  110. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  111. /* FIXME:RS: ^^ should be INV (legacy) */
  112. };
  113. EXPORT_SYMBOL(iwl_rates);
  114. /**
  115. * translate ucode response to mac80211 tx status control values
  116. */
  117. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  118. struct ieee80211_tx_info *info)
  119. {
  120. struct ieee80211_tx_rate *r = &info->control.rates[0];
  121. info->antenna_sel_tx =
  122. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  123. if (rate_n_flags & RATE_MCS_HT_MSK)
  124. r->flags |= IEEE80211_TX_RC_MCS;
  125. if (rate_n_flags & RATE_MCS_GF_MSK)
  126. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  127. if (rate_n_flags & RATE_MCS_HT40_MSK)
  128. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  129. if (rate_n_flags & RATE_MCS_DUP_MSK)
  130. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  131. if (rate_n_flags & RATE_MCS_SGI_MSK)
  132. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  133. r->idx = iwl_hwrate_to_mac80211_idx(rate_n_flags, info->band);
  134. }
  135. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  136. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  137. {
  138. int idx = 0;
  139. /* HT rate format */
  140. if (rate_n_flags & RATE_MCS_HT_MSK) {
  141. idx = (rate_n_flags & 0xff);
  142. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  143. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  144. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  145. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  146. idx += IWL_FIRST_OFDM_RATE;
  147. /* skip 9M not supported in ht*/
  148. if (idx >= IWL_RATE_9M_INDEX)
  149. idx += 1;
  150. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  151. return idx;
  152. /* legacy rate format, search for match in table */
  153. } else {
  154. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  155. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  156. return idx;
  157. }
  158. return -1;
  159. }
  160. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  161. int iwl_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  162. {
  163. int idx = 0;
  164. int band_offset = 0;
  165. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  166. if (rate_n_flags & RATE_MCS_HT_MSK) {
  167. idx = (rate_n_flags & 0xff);
  168. return idx;
  169. /* Legacy rate format, search for match in table */
  170. } else {
  171. if (band == IEEE80211_BAND_5GHZ)
  172. band_offset = IWL_FIRST_OFDM_RATE;
  173. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  174. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  175. return idx - band_offset;
  176. }
  177. return -1;
  178. }
  179. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  180. {
  181. int i;
  182. u8 ind = ant;
  183. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  184. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  185. if (priv->hw_params.valid_tx_ant & BIT(ind))
  186. return ind;
  187. }
  188. return ant;
  189. }
  190. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  191. EXPORT_SYMBOL(iwl_bcast_addr);
  192. /* This function both allocates and initializes hw and priv. */
  193. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  194. struct ieee80211_ops *hw_ops)
  195. {
  196. struct iwl_priv *priv;
  197. /* mac80211 allocates memory for this device instance, including
  198. * space for this driver's private structure */
  199. struct ieee80211_hw *hw =
  200. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  201. if (hw == NULL) {
  202. printk(KERN_ERR "%s: Can not allocate network device\n",
  203. cfg->name);
  204. goto out;
  205. }
  206. priv = hw->priv;
  207. priv->hw = hw;
  208. out:
  209. return hw;
  210. }
  211. EXPORT_SYMBOL(iwl_alloc_all);
  212. void iwl_hw_detect(struct iwl_priv *priv)
  213. {
  214. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  215. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  216. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  217. }
  218. EXPORT_SYMBOL(iwl_hw_detect);
  219. int iwl_hw_nic_init(struct iwl_priv *priv)
  220. {
  221. unsigned long flags;
  222. struct iwl_rx_queue *rxq = &priv->rxq;
  223. int ret;
  224. /* nic_init */
  225. spin_lock_irqsave(&priv->lock, flags);
  226. priv->cfg->ops->lib->apm_ops.init(priv);
  227. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  228. spin_unlock_irqrestore(&priv->lock, flags);
  229. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  230. priv->cfg->ops->lib->apm_ops.config(priv);
  231. /* Allocate the RX queue, or reset if it is already allocated */
  232. if (!rxq->bd) {
  233. ret = iwl_rx_queue_alloc(priv);
  234. if (ret) {
  235. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  236. return -ENOMEM;
  237. }
  238. } else
  239. iwl_rx_queue_reset(priv, rxq);
  240. iwl_rx_replenish(priv);
  241. iwl_rx_init(priv, rxq);
  242. spin_lock_irqsave(&priv->lock, flags);
  243. rxq->need_update = 1;
  244. iwl_rx_queue_update_write_ptr(priv, rxq);
  245. spin_unlock_irqrestore(&priv->lock, flags);
  246. /* Allocate and init all Tx and Command queues */
  247. ret = iwl_txq_ctx_reset(priv);
  248. if (ret)
  249. return ret;
  250. set_bit(STATUS_INIT, &priv->status);
  251. return 0;
  252. }
  253. EXPORT_SYMBOL(iwl_hw_nic_init);
  254. /*
  255. * QoS support
  256. */
  257. void iwl_activate_qos(struct iwl_priv *priv, u8 force)
  258. {
  259. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  260. return;
  261. priv->qos_data.def_qos_parm.qos_flags = 0;
  262. if (priv->qos_data.qos_cap.q_AP.queue_request &&
  263. !priv->qos_data.qos_cap.q_AP.txop_request)
  264. priv->qos_data.def_qos_parm.qos_flags |=
  265. QOS_PARAM_FLG_TXOP_TYPE_MSK;
  266. if (priv->qos_data.qos_active)
  267. priv->qos_data.def_qos_parm.qos_flags |=
  268. QOS_PARAM_FLG_UPDATE_EDCA_MSK;
  269. if (priv->current_ht_config.is_ht)
  270. priv->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
  271. if (force || iwl_is_associated(priv)) {
  272. IWL_DEBUG_QOS(priv, "send QoS cmd with Qos active=%d FLAGS=0x%X\n",
  273. priv->qos_data.qos_active,
  274. priv->qos_data.def_qos_parm.qos_flags);
  275. iwl_send_cmd_pdu_async(priv, REPLY_QOS_PARAM,
  276. sizeof(struct iwl_qosparam_cmd),
  277. &priv->qos_data.def_qos_parm, NULL);
  278. }
  279. }
  280. EXPORT_SYMBOL(iwl_activate_qos);
  281. /*
  282. * AC CWmin CW max AIFSN TXOP Limit TXOP Limit
  283. * (802.11b) (802.11a/g)
  284. * AC_BK 15 1023 7 0 0
  285. * AC_BE 15 1023 3 0 0
  286. * AC_VI 7 15 2 6.016ms 3.008ms
  287. * AC_VO 3 7 2 3.264ms 1.504ms
  288. */
  289. void iwl_reset_qos(struct iwl_priv *priv)
  290. {
  291. u16 cw_min = 15;
  292. u16 cw_max = 1023;
  293. u8 aifs = 2;
  294. bool is_legacy = false;
  295. unsigned long flags;
  296. int i;
  297. spin_lock_irqsave(&priv->lock, flags);
  298. /* QoS always active in AP and ADHOC mode
  299. * In STA mode wait for association
  300. */
  301. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  302. priv->iw_mode == NL80211_IFTYPE_AP)
  303. priv->qos_data.qos_active = 1;
  304. else
  305. priv->qos_data.qos_active = 0;
  306. /* check for legacy mode */
  307. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  308. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  309. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  310. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  311. cw_min = 31;
  312. is_legacy = 1;
  313. }
  314. if (priv->qos_data.qos_active)
  315. aifs = 3;
  316. /* AC_BE */
  317. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  318. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  319. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  320. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  321. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  322. if (priv->qos_data.qos_active) {
  323. /* AC_BK */
  324. i = 1;
  325. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  326. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  327. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  328. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  329. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  330. /* AC_VI */
  331. i = 2;
  332. priv->qos_data.def_qos_parm.ac[i].cw_min =
  333. cpu_to_le16((cw_min + 1) / 2 - 1);
  334. priv->qos_data.def_qos_parm.ac[i].cw_max =
  335. cpu_to_le16(cw_min);
  336. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  337. if (is_legacy)
  338. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  339. cpu_to_le16(6016);
  340. else
  341. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  342. cpu_to_le16(3008);
  343. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  344. /* AC_VO */
  345. i = 3;
  346. priv->qos_data.def_qos_parm.ac[i].cw_min =
  347. cpu_to_le16((cw_min + 1) / 4 - 1);
  348. priv->qos_data.def_qos_parm.ac[i].cw_max =
  349. cpu_to_le16((cw_min + 1) / 2 - 1);
  350. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  351. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  352. if (is_legacy)
  353. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  354. cpu_to_le16(3264);
  355. else
  356. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  357. cpu_to_le16(1504);
  358. } else {
  359. for (i = 1; i < 4; i++) {
  360. priv->qos_data.def_qos_parm.ac[i].cw_min =
  361. cpu_to_le16(cw_min);
  362. priv->qos_data.def_qos_parm.ac[i].cw_max =
  363. cpu_to_le16(cw_max);
  364. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  365. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  366. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  367. }
  368. }
  369. IWL_DEBUG_QOS(priv, "set QoS to default \n");
  370. spin_unlock_irqrestore(&priv->lock, flags);
  371. }
  372. EXPORT_SYMBOL(iwl_reset_qos);
  373. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  374. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  375. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  376. struct ieee80211_sta_ht_cap *ht_info,
  377. enum ieee80211_band band)
  378. {
  379. u16 max_bit_rate = 0;
  380. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  381. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  382. ht_info->cap = 0;
  383. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  384. ht_info->ht_supported = true;
  385. if (priv->cfg->ht_greenfield_support)
  386. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  387. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  388. if (priv->cfg->support_sm_ps)
  389. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  390. (WLAN_HT_CAP_SM_PS_DYNAMIC << 2));
  391. else
  392. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  393. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  394. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  395. if (priv->hw_params.ht40_channel & BIT(band)) {
  396. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  397. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  398. ht_info->mcs.rx_mask[4] = 0x01;
  399. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  400. }
  401. if (priv->cfg->mod_params->amsdu_size_8K)
  402. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  403. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  404. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  405. ht_info->mcs.rx_mask[0] = 0xFF;
  406. if (rx_chains_num >= 2)
  407. ht_info->mcs.rx_mask[1] = 0xFF;
  408. if (rx_chains_num >= 3)
  409. ht_info->mcs.rx_mask[2] = 0xFF;
  410. /* Highest supported Rx data rate */
  411. max_bit_rate *= rx_chains_num;
  412. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  413. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  414. /* Tx MCS capabilities */
  415. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  416. if (tx_chains_num != rx_chains_num) {
  417. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  418. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  419. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  420. }
  421. }
  422. /**
  423. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  424. */
  425. int iwlcore_init_geos(struct iwl_priv *priv)
  426. {
  427. struct iwl_channel_info *ch;
  428. struct ieee80211_supported_band *sband;
  429. struct ieee80211_channel *channels;
  430. struct ieee80211_channel *geo_ch;
  431. struct ieee80211_rate *rates;
  432. int i = 0;
  433. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  434. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  435. IWL_DEBUG_INFO(priv, "Geography modes already initialized.\n");
  436. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  437. return 0;
  438. }
  439. channels = kzalloc(sizeof(struct ieee80211_channel) *
  440. priv->channel_count, GFP_KERNEL);
  441. if (!channels)
  442. return -ENOMEM;
  443. rates = kzalloc((sizeof(struct ieee80211_rate) * IWL_RATE_COUNT_LEGACY),
  444. GFP_KERNEL);
  445. if (!rates) {
  446. kfree(channels);
  447. return -ENOMEM;
  448. }
  449. /* 5.2GHz channels start after the 2.4GHz channels */
  450. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  451. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  452. /* just OFDM */
  453. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  454. sband->n_bitrates = IWL_RATE_COUNT_LEGACY - IWL_FIRST_OFDM_RATE;
  455. if (priv->cfg->sku & IWL_SKU_N)
  456. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  457. IEEE80211_BAND_5GHZ);
  458. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  459. sband->channels = channels;
  460. /* OFDM & CCK */
  461. sband->bitrates = rates;
  462. sband->n_bitrates = IWL_RATE_COUNT_LEGACY;
  463. if (priv->cfg->sku & IWL_SKU_N)
  464. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  465. IEEE80211_BAND_2GHZ);
  466. priv->ieee_channels = channels;
  467. priv->ieee_rates = rates;
  468. for (i = 0; i < priv->channel_count; i++) {
  469. ch = &priv->channel_info[i];
  470. /* FIXME: might be removed if scan is OK */
  471. if (!is_channel_valid(ch))
  472. continue;
  473. if (is_channel_a_band(ch))
  474. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  475. else
  476. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  477. geo_ch = &sband->channels[sband->n_channels++];
  478. geo_ch->center_freq =
  479. ieee80211_channel_to_frequency(ch->channel);
  480. geo_ch->max_power = ch->max_power_avg;
  481. geo_ch->max_antenna_gain = 0xff;
  482. geo_ch->hw_value = ch->channel;
  483. if (is_channel_valid(ch)) {
  484. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  485. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  486. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  487. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  488. if (ch->flags & EEPROM_CHANNEL_RADAR)
  489. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  490. geo_ch->flags |= ch->ht40_extension_channel;
  491. if (ch->max_power_avg > priv->tx_power_device_lmt)
  492. priv->tx_power_device_lmt = ch->max_power_avg;
  493. } else {
  494. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  495. }
  496. IWL_DEBUG_INFO(priv, "Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  497. ch->channel, geo_ch->center_freq,
  498. is_channel_a_band(ch) ? "5.2" : "2.4",
  499. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  500. "restricted" : "valid",
  501. geo_ch->flags);
  502. }
  503. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  504. priv->cfg->sku & IWL_SKU_A) {
  505. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  506. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  507. priv->pci_dev->device,
  508. priv->pci_dev->subsystem_device);
  509. priv->cfg->sku &= ~IWL_SKU_A;
  510. }
  511. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  512. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  513. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  514. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  515. return 0;
  516. }
  517. EXPORT_SYMBOL(iwlcore_init_geos);
  518. /*
  519. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  520. */
  521. void iwlcore_free_geos(struct iwl_priv *priv)
  522. {
  523. kfree(priv->ieee_channels);
  524. kfree(priv->ieee_rates);
  525. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  526. }
  527. EXPORT_SYMBOL(iwlcore_free_geos);
  528. /*
  529. * iwlcore_rts_tx_cmd_flag: Set rts/cts. 3945 and 4965 only share this
  530. * function.
  531. */
  532. void iwlcore_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  533. __le32 *tx_flags)
  534. {
  535. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  536. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  537. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  538. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  539. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  540. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  541. }
  542. }
  543. EXPORT_SYMBOL(iwlcore_rts_tx_cmd_flag);
  544. static bool is_single_rx_stream(struct iwl_priv *priv)
  545. {
  546. return !priv->current_ht_config.is_ht ||
  547. priv->current_ht_config.single_chain_sufficient;
  548. }
  549. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  550. enum ieee80211_band band,
  551. u16 channel, u8 extension_chan_offset)
  552. {
  553. const struct iwl_channel_info *ch_info;
  554. ch_info = iwl_get_channel_info(priv, band, channel);
  555. if (!is_channel_valid(ch_info))
  556. return 0;
  557. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  558. return !(ch_info->ht40_extension_channel &
  559. IEEE80211_CHAN_NO_HT40PLUS);
  560. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  561. return !(ch_info->ht40_extension_channel &
  562. IEEE80211_CHAN_NO_HT40MINUS);
  563. return 0;
  564. }
  565. u8 iwl_is_ht40_tx_allowed(struct iwl_priv *priv,
  566. struct ieee80211_sta_ht_cap *sta_ht_inf)
  567. {
  568. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  569. if (!ht_conf->is_ht || !ht_conf->is_40mhz)
  570. return 0;
  571. /* We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
  572. * the bit will not set if it is pure 40MHz case
  573. */
  574. if (sta_ht_inf) {
  575. if (!sta_ht_inf->ht_supported)
  576. return 0;
  577. }
  578. #ifdef CONFIG_IWLWIFI_DEBUG
  579. if (priv->disable_ht40)
  580. return 0;
  581. #endif
  582. return iwl_is_channel_extension(priv, priv->band,
  583. le16_to_cpu(priv->staging_rxon.channel),
  584. ht_conf->extension_chan_offset);
  585. }
  586. EXPORT_SYMBOL(iwl_is_ht40_tx_allowed);
  587. static u16 iwl_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
  588. {
  589. u16 new_val = 0;
  590. u16 beacon_factor = 0;
  591. beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
  592. new_val = beacon_val / beacon_factor;
  593. if (!new_val)
  594. new_val = max_beacon_val;
  595. return new_val;
  596. }
  597. void iwl_setup_rxon_timing(struct iwl_priv *priv)
  598. {
  599. u64 tsf;
  600. s32 interval_tm, rem;
  601. unsigned long flags;
  602. struct ieee80211_conf *conf = NULL;
  603. u16 beacon_int;
  604. conf = ieee80211_get_hw_conf(priv->hw);
  605. spin_lock_irqsave(&priv->lock, flags);
  606. priv->rxon_timing.timestamp = cpu_to_le64(priv->timestamp);
  607. priv->rxon_timing.listen_interval = cpu_to_le16(conf->listen_interval);
  608. if (priv->iw_mode == NL80211_IFTYPE_STATION) {
  609. beacon_int = priv->beacon_int;
  610. priv->rxon_timing.atim_window = 0;
  611. } else {
  612. beacon_int = priv->vif->bss_conf.beacon_int;
  613. /* TODO: we need to get atim_window from upper stack
  614. * for now we set to 0 */
  615. priv->rxon_timing.atim_window = 0;
  616. }
  617. beacon_int = iwl_adjust_beacon_interval(beacon_int,
  618. priv->hw_params.max_beacon_itrvl * 1024);
  619. priv->rxon_timing.beacon_interval = cpu_to_le16(beacon_int);
  620. tsf = priv->timestamp; /* tsf is modifed by do_div: copy it */
  621. interval_tm = beacon_int * 1024;
  622. rem = do_div(tsf, interval_tm);
  623. priv->rxon_timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
  624. spin_unlock_irqrestore(&priv->lock, flags);
  625. IWL_DEBUG_ASSOC(priv,
  626. "beacon interval %d beacon timer %d beacon tim %d\n",
  627. le16_to_cpu(priv->rxon_timing.beacon_interval),
  628. le32_to_cpu(priv->rxon_timing.beacon_init_val),
  629. le16_to_cpu(priv->rxon_timing.atim_window));
  630. }
  631. EXPORT_SYMBOL(iwl_setup_rxon_timing);
  632. void iwl_set_rxon_hwcrypto(struct iwl_priv *priv, int hw_decrypt)
  633. {
  634. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  635. if (hw_decrypt)
  636. rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
  637. else
  638. rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
  639. }
  640. EXPORT_SYMBOL(iwl_set_rxon_hwcrypto);
  641. /**
  642. * iwl_check_rxon_cmd - validate RXON structure is valid
  643. *
  644. * NOTE: This is really only useful during development and can eventually
  645. * be #ifdef'd out once the driver is stable and folks aren't actively
  646. * making changes
  647. */
  648. int iwl_check_rxon_cmd(struct iwl_priv *priv)
  649. {
  650. int error = 0;
  651. int counter = 1;
  652. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  653. if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
  654. error |= le32_to_cpu(rxon->flags &
  655. (RXON_FLG_TGJ_NARROW_BAND_MSK |
  656. RXON_FLG_RADAR_DETECT_MSK));
  657. if (error)
  658. IWL_WARN(priv, "check 24G fields %d | %d\n",
  659. counter++, error);
  660. } else {
  661. error |= (rxon->flags & RXON_FLG_SHORT_SLOT_MSK) ?
  662. 0 : le32_to_cpu(RXON_FLG_SHORT_SLOT_MSK);
  663. if (error)
  664. IWL_WARN(priv, "check 52 fields %d | %d\n",
  665. counter++, error);
  666. error |= le32_to_cpu(rxon->flags & RXON_FLG_CCK_MSK);
  667. if (error)
  668. IWL_WARN(priv, "check 52 CCK %d | %d\n",
  669. counter++, error);
  670. }
  671. error |= (rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1;
  672. if (error)
  673. IWL_WARN(priv, "check mac addr %d | %d\n", counter++, error);
  674. /* make sure basic rates 6Mbps and 1Mbps are supported */
  675. error |= (((rxon->ofdm_basic_rates & IWL_RATE_6M_MASK) == 0) &&
  676. ((rxon->cck_basic_rates & IWL_RATE_1M_MASK) == 0));
  677. if (error)
  678. IWL_WARN(priv, "check basic rate %d | %d\n", counter++, error);
  679. error |= (le16_to_cpu(rxon->assoc_id) > 2007);
  680. if (error)
  681. IWL_WARN(priv, "check assoc id %d | %d\n", counter++, error);
  682. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK))
  683. == (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK));
  684. if (error)
  685. IWL_WARN(priv, "check CCK and short slot %d | %d\n",
  686. counter++, error);
  687. error |= ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK))
  688. == (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK));
  689. if (error)
  690. IWL_WARN(priv, "check CCK & auto detect %d | %d\n",
  691. counter++, error);
  692. error |= ((rxon->flags & (RXON_FLG_AUTO_DETECT_MSK |
  693. RXON_FLG_TGG_PROTECT_MSK)) == RXON_FLG_TGG_PROTECT_MSK);
  694. if (error)
  695. IWL_WARN(priv, "check TGG and auto detect %d | %d\n",
  696. counter++, error);
  697. if (error)
  698. IWL_WARN(priv, "Tuning to channel %d\n",
  699. le16_to_cpu(rxon->channel));
  700. if (error) {
  701. IWL_ERR(priv, "Not a valid iwl_rxon_assoc_cmd field values\n");
  702. return -1;
  703. }
  704. return 0;
  705. }
  706. EXPORT_SYMBOL(iwl_check_rxon_cmd);
  707. /**
  708. * iwl_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
  709. * @priv: staging_rxon is compared to active_rxon
  710. *
  711. * If the RXON structure is changing enough to require a new tune,
  712. * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
  713. * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
  714. */
  715. int iwl_full_rxon_required(struct iwl_priv *priv)
  716. {
  717. /* These items are only settable from the full RXON command */
  718. if (!(iwl_is_associated(priv)) ||
  719. compare_ether_addr(priv->staging_rxon.bssid_addr,
  720. priv->active_rxon.bssid_addr) ||
  721. compare_ether_addr(priv->staging_rxon.node_addr,
  722. priv->active_rxon.node_addr) ||
  723. compare_ether_addr(priv->staging_rxon.wlap_bssid_addr,
  724. priv->active_rxon.wlap_bssid_addr) ||
  725. (priv->staging_rxon.dev_type != priv->active_rxon.dev_type) ||
  726. (priv->staging_rxon.channel != priv->active_rxon.channel) ||
  727. (priv->staging_rxon.air_propagation !=
  728. priv->active_rxon.air_propagation) ||
  729. (priv->staging_rxon.ofdm_ht_single_stream_basic_rates !=
  730. priv->active_rxon.ofdm_ht_single_stream_basic_rates) ||
  731. (priv->staging_rxon.ofdm_ht_dual_stream_basic_rates !=
  732. priv->active_rxon.ofdm_ht_dual_stream_basic_rates) ||
  733. (priv->staging_rxon.ofdm_ht_triple_stream_basic_rates !=
  734. priv->active_rxon.ofdm_ht_triple_stream_basic_rates) ||
  735. (priv->staging_rxon.assoc_id != priv->active_rxon.assoc_id))
  736. return 1;
  737. /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
  738. * be updated with the RXON_ASSOC command -- however only some
  739. * flag transitions are allowed using RXON_ASSOC */
  740. /* Check if we are not switching bands */
  741. if ((priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) !=
  742. (priv->active_rxon.flags & RXON_FLG_BAND_24G_MSK))
  743. return 1;
  744. /* Check if we are switching association toggle */
  745. if ((priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) !=
  746. (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK))
  747. return 1;
  748. return 0;
  749. }
  750. EXPORT_SYMBOL(iwl_full_rxon_required);
  751. u8 iwl_rate_get_lowest_plcp(struct iwl_priv *priv)
  752. {
  753. int i;
  754. int rate_mask;
  755. /* Set rate mask*/
  756. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  757. rate_mask = priv->active_rate_basic & IWL_CCK_RATES_MASK;
  758. else
  759. rate_mask = priv->active_rate_basic & IWL_OFDM_RATES_MASK;
  760. /* Find lowest valid rate */
  761. for (i = IWL_RATE_1M_INDEX; i != IWL_RATE_INVALID;
  762. i = iwl_rates[i].next_ieee) {
  763. if (rate_mask & (1 << i))
  764. return iwl_rates[i].plcp;
  765. }
  766. /* No valid rate was found. Assign the lowest one */
  767. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK)
  768. return IWL_RATE_1M_PLCP;
  769. else
  770. return IWL_RATE_6M_PLCP;
  771. }
  772. EXPORT_SYMBOL(iwl_rate_get_lowest_plcp);
  773. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_config *ht_conf)
  774. {
  775. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  776. if (!ht_conf->is_ht) {
  777. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  778. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  779. RXON_FLG_HT40_PROT_MSK |
  780. RXON_FLG_HT_PROT_MSK);
  781. return;
  782. }
  783. /* FIXME: if the definition of ht_protection changed, the "translation"
  784. * will be needed for rxon->flags
  785. */
  786. rxon->flags |= cpu_to_le32(ht_conf->ht_protection << RXON_FLG_HT_OPERATING_MODE_POS);
  787. /* Set up channel bandwidth:
  788. * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
  789. /* clear the HT channel mode before set the mode */
  790. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MSK |
  791. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  792. if (iwl_is_ht40_tx_allowed(priv, NULL)) {
  793. /* pure ht40 */
  794. if (ht_conf->ht_protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
  795. rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
  796. /* Note: control channel is opposite of extension channel */
  797. switch (ht_conf->extension_chan_offset) {
  798. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  799. rxon->flags &= ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  800. break;
  801. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  802. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  803. break;
  804. }
  805. } else {
  806. /* Note: control channel is opposite of extension channel */
  807. switch (ht_conf->extension_chan_offset) {
  808. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  809. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  810. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  811. break;
  812. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  813. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  814. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
  815. break;
  816. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  817. default:
  818. /* channel location only valid if in Mixed mode */
  819. IWL_ERR(priv, "invalid extension channel offset\n");
  820. break;
  821. }
  822. }
  823. } else {
  824. rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
  825. }
  826. if (priv->cfg->ops->hcmd->set_rxon_chain)
  827. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  828. IWL_DEBUG_ASSOC(priv, "rxon flags 0x%X operation mode :0x%X "
  829. "extension channel offset 0x%x\n",
  830. le32_to_cpu(rxon->flags), ht_conf->ht_protection,
  831. ht_conf->extension_chan_offset);
  832. return;
  833. }
  834. EXPORT_SYMBOL(iwl_set_rxon_ht);
  835. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  836. #define IWL_NUM_RX_CHAINS_SINGLE 2
  837. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  838. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  839. /*
  840. * Determine how many receiver/antenna chains to use.
  841. *
  842. * More provides better reception via diversity. Fewer saves power
  843. * at the expense of throughput, but only when not in powersave to
  844. * start with.
  845. *
  846. * MIMO (dual stream) requires at least 2, but works better with 3.
  847. * This does not determine *which* chains to use, just how many.
  848. */
  849. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  850. {
  851. /* # of Rx chains to use when expecting MIMO. */
  852. if (is_single_rx_stream(priv))
  853. return IWL_NUM_RX_CHAINS_SINGLE;
  854. else
  855. return IWL_NUM_RX_CHAINS_MULTIPLE;
  856. }
  857. /*
  858. * When we are in power saving mode, unless device support spatial
  859. * multiplexing power save, use the active count for rx chain count.
  860. */
  861. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  862. {
  863. int idle_cnt = active_cnt;
  864. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  865. if (priv->cfg->support_sm_ps) {
  866. /* # Rx chains when idling and maybe trying to save power */
  867. switch (priv->current_ht_config.sm_ps) {
  868. case WLAN_HT_CAP_SM_PS_STATIC:
  869. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  870. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  871. IWL_NUM_IDLE_CHAINS_SINGLE;
  872. break;
  873. case WLAN_HT_CAP_SM_PS_DISABLED:
  874. idle_cnt = (is_cam) ? active_cnt :
  875. IWL_NUM_IDLE_CHAINS_SINGLE;
  876. break;
  877. case WLAN_HT_CAP_SM_PS_INVALID:
  878. default:
  879. IWL_ERR(priv, "invalid sm_ps mode %d\n",
  880. priv->current_ht_config.sm_ps);
  881. WARN_ON(1);
  882. break;
  883. }
  884. }
  885. return idle_cnt;
  886. }
  887. /* up to 4 chains */
  888. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  889. {
  890. u8 res;
  891. res = (chain_bitmap & BIT(0)) >> 0;
  892. res += (chain_bitmap & BIT(1)) >> 1;
  893. res += (chain_bitmap & BIT(2)) >> 2;
  894. res += (chain_bitmap & BIT(3)) >> 3;
  895. return res;
  896. }
  897. /**
  898. * iwl_is_monitor_mode - Determine if interface in monitor mode
  899. *
  900. * priv->iw_mode is set in add_interface, but add_interface is
  901. * never called for monitor mode. The only way mac80211 informs us about
  902. * monitor mode is through configuring filters (call to configure_filter).
  903. */
  904. bool iwl_is_monitor_mode(struct iwl_priv *priv)
  905. {
  906. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  907. }
  908. EXPORT_SYMBOL(iwl_is_monitor_mode);
  909. /**
  910. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  911. *
  912. * Selects how many and which Rx receivers/antennas/chains to use.
  913. * This should not be used for scan command ... it puts data in wrong place.
  914. */
  915. void iwl_set_rxon_chain(struct iwl_priv *priv)
  916. {
  917. bool is_single = is_single_rx_stream(priv);
  918. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  919. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  920. u32 active_chains;
  921. u16 rx_chain;
  922. /* Tell uCode which antennas are actually connected.
  923. * Before first association, we assume all antennas are connected.
  924. * Just after first association, iwl_chain_noise_calibration()
  925. * checks which antennas actually *are* connected. */
  926. if (priv->chain_noise_data.active_chains)
  927. active_chains = priv->chain_noise_data.active_chains;
  928. else
  929. active_chains = priv->hw_params.valid_rx_ant;
  930. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  931. /* How many receivers should we use? */
  932. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  933. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  934. /* correct rx chain count according hw settings
  935. * and chain noise calibration
  936. */
  937. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  938. if (valid_rx_cnt < active_rx_cnt)
  939. active_rx_cnt = valid_rx_cnt;
  940. if (valid_rx_cnt < idle_rx_cnt)
  941. idle_rx_cnt = valid_rx_cnt;
  942. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  943. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  944. /* copied from 'iwl_bg_request_scan()' */
  945. /* Force use of chains B and C (0x6) for Rx for 4965
  946. * Avoid A (0x1) because of its off-channel reception on A-band.
  947. * MIMO is not used here, but value is required */
  948. if (iwl_is_monitor_mode(priv) &&
  949. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  950. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  951. rx_chain = ANT_ABC << RXON_RX_CHAIN_VALID_POS;
  952. rx_chain |= ANT_BC << RXON_RX_CHAIN_FORCE_SEL_POS;
  953. rx_chain |= ANT_ABC << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  954. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  955. }
  956. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  957. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  958. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  959. else
  960. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  961. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  962. priv->staging_rxon.rx_chain,
  963. active_rx_cnt, idle_rx_cnt);
  964. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  965. active_rx_cnt < idle_rx_cnt);
  966. }
  967. EXPORT_SYMBOL(iwl_set_rxon_chain);
  968. /**
  969. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  970. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  971. * @channel: Any channel valid for the requested phymode
  972. * In addition to setting the staging RXON, priv->phymode is also set.
  973. *
  974. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  975. * in the staging RXON flag structure based on the phymode
  976. */
  977. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  978. {
  979. enum ieee80211_band band = ch->band;
  980. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  981. if (!iwl_get_channel_info(priv, band, channel)) {
  982. IWL_DEBUG_INFO(priv, "Could not set channel to %d [%d]\n",
  983. channel, band);
  984. return -EINVAL;
  985. }
  986. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  987. (priv->band == band))
  988. return 0;
  989. priv->staging_rxon.channel = cpu_to_le16(channel);
  990. if (band == IEEE80211_BAND_5GHZ)
  991. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  992. else
  993. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  994. priv->band = band;
  995. IWL_DEBUG_INFO(priv, "Staging channel set to %d [%d]\n", channel, band);
  996. return 0;
  997. }
  998. EXPORT_SYMBOL(iwl_set_rxon_channel);
  999. void iwl_set_flags_for_band(struct iwl_priv *priv,
  1000. enum ieee80211_band band)
  1001. {
  1002. if (band == IEEE80211_BAND_5GHZ) {
  1003. priv->staging_rxon.flags &=
  1004. ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK
  1005. | RXON_FLG_CCK_MSK);
  1006. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1007. } else {
  1008. /* Copied from iwl_post_associate() */
  1009. if (priv->assoc_capability & WLAN_CAPABILITY_SHORT_SLOT_TIME)
  1010. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  1011. else
  1012. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1013. if (priv->iw_mode == NL80211_IFTYPE_ADHOC)
  1014. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  1015. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  1016. priv->staging_rxon.flags |= RXON_FLG_AUTO_DETECT_MSK;
  1017. priv->staging_rxon.flags &= ~RXON_FLG_CCK_MSK;
  1018. }
  1019. }
  1020. /*
  1021. * initialize rxon structure with default values from eeprom
  1022. */
  1023. void iwl_connection_init_rx_config(struct iwl_priv *priv, int mode)
  1024. {
  1025. const struct iwl_channel_info *ch_info;
  1026. memset(&priv->staging_rxon, 0, sizeof(priv->staging_rxon));
  1027. switch (mode) {
  1028. case NL80211_IFTYPE_AP:
  1029. priv->staging_rxon.dev_type = RXON_DEV_TYPE_AP;
  1030. break;
  1031. case NL80211_IFTYPE_STATION:
  1032. priv->staging_rxon.dev_type = RXON_DEV_TYPE_ESS;
  1033. priv->staging_rxon.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
  1034. break;
  1035. case NL80211_IFTYPE_ADHOC:
  1036. priv->staging_rxon.dev_type = RXON_DEV_TYPE_IBSS;
  1037. priv->staging_rxon.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
  1038. priv->staging_rxon.filter_flags = RXON_FILTER_BCON_AWARE_MSK |
  1039. RXON_FILTER_ACCEPT_GRP_MSK;
  1040. break;
  1041. default:
  1042. IWL_ERR(priv, "Unsupported interface type %d\n", mode);
  1043. break;
  1044. }
  1045. #if 0
  1046. /* TODO: Figure out when short_preamble would be set and cache from
  1047. * that */
  1048. if (!hw_to_local(priv->hw)->short_preamble)
  1049. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  1050. else
  1051. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  1052. #endif
  1053. ch_info = iwl_get_channel_info(priv, priv->band,
  1054. le16_to_cpu(priv->active_rxon.channel));
  1055. if (!ch_info)
  1056. ch_info = &priv->channel_info[0];
  1057. /*
  1058. * in some case A channels are all non IBSS
  1059. * in this case force B/G channel
  1060. */
  1061. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) &&
  1062. !(is_channel_ibss(ch_info)))
  1063. ch_info = &priv->channel_info[0];
  1064. priv->staging_rxon.channel = cpu_to_le16(ch_info->channel);
  1065. priv->band = ch_info->band;
  1066. iwl_set_flags_for_band(priv, priv->band);
  1067. priv->staging_rxon.ofdm_basic_rates =
  1068. (IWL_OFDM_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1069. priv->staging_rxon.cck_basic_rates =
  1070. (IWL_CCK_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1071. /* clear both MIX and PURE40 mode flag */
  1072. priv->staging_rxon.flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED |
  1073. RXON_FLG_CHANNEL_MODE_PURE_40);
  1074. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  1075. memcpy(priv->staging_rxon.wlap_bssid_addr, priv->mac_addr, ETH_ALEN);
  1076. priv->staging_rxon.ofdm_ht_single_stream_basic_rates = 0xff;
  1077. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates = 0xff;
  1078. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates = 0xff;
  1079. }
  1080. EXPORT_SYMBOL(iwl_connection_init_rx_config);
  1081. static void iwl_set_rate(struct iwl_priv *priv)
  1082. {
  1083. const struct ieee80211_supported_band *hw = NULL;
  1084. struct ieee80211_rate *rate;
  1085. int i;
  1086. hw = iwl_get_hw_mode(priv, priv->band);
  1087. if (!hw) {
  1088. IWL_ERR(priv, "Failed to set rate: unable to get hw mode\n");
  1089. return;
  1090. }
  1091. priv->active_rate = 0;
  1092. priv->active_rate_basic = 0;
  1093. for (i = 0; i < hw->n_bitrates; i++) {
  1094. rate = &(hw->bitrates[i]);
  1095. if (rate->hw_value < IWL_RATE_COUNT_LEGACY)
  1096. priv->active_rate |= (1 << rate->hw_value);
  1097. }
  1098. IWL_DEBUG_RATE(priv, "Set active_rate = %0x, active_rate_basic = %0x\n",
  1099. priv->active_rate, priv->active_rate_basic);
  1100. /*
  1101. * If a basic rate is configured, then use it (adding IWL_RATE_1M_MASK)
  1102. * otherwise set it to the default of all CCK rates and 6, 12, 24 for
  1103. * OFDM
  1104. */
  1105. if (priv->active_rate_basic & IWL_CCK_BASIC_RATES_MASK)
  1106. priv->staging_rxon.cck_basic_rates =
  1107. ((priv->active_rate_basic &
  1108. IWL_CCK_RATES_MASK) >> IWL_FIRST_CCK_RATE) & 0xF;
  1109. else
  1110. priv->staging_rxon.cck_basic_rates =
  1111. (IWL_CCK_BASIC_RATES_MASK >> IWL_FIRST_CCK_RATE) & 0xF;
  1112. if (priv->active_rate_basic & IWL_OFDM_BASIC_RATES_MASK)
  1113. priv->staging_rxon.ofdm_basic_rates =
  1114. ((priv->active_rate_basic &
  1115. (IWL_OFDM_BASIC_RATES_MASK | IWL_RATE_6M_MASK)) >>
  1116. IWL_FIRST_OFDM_RATE) & 0xFF;
  1117. else
  1118. priv->staging_rxon.ofdm_basic_rates =
  1119. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  1120. }
  1121. void iwl_rx_csa(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1122. {
  1123. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1124. struct iwl_rxon_cmd *rxon = (void *)&priv->active_rxon;
  1125. struct iwl_csa_notification *csa = &(pkt->u.csa_notif);
  1126. if (priv->switch_rxon.switch_in_progress) {
  1127. if (!le32_to_cpu(csa->status) &&
  1128. (csa->channel == priv->switch_rxon.channel)) {
  1129. rxon->channel = csa->channel;
  1130. priv->staging_rxon.channel = csa->channel;
  1131. IWL_DEBUG_11H(priv, "CSA notif: channel %d\n",
  1132. le16_to_cpu(csa->channel));
  1133. } else
  1134. IWL_ERR(priv, "CSA notif (fail) : channel %d\n",
  1135. le16_to_cpu(csa->channel));
  1136. priv->switch_rxon.switch_in_progress = false;
  1137. }
  1138. }
  1139. EXPORT_SYMBOL(iwl_rx_csa);
  1140. #ifdef CONFIG_IWLWIFI_DEBUG
  1141. void iwl_print_rx_config_cmd(struct iwl_priv *priv)
  1142. {
  1143. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  1144. IWL_DEBUG_RADIO(priv, "RX CONFIG:\n");
  1145. iwl_print_hex_dump(priv, IWL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
  1146. IWL_DEBUG_RADIO(priv, "u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
  1147. IWL_DEBUG_RADIO(priv, "u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
  1148. IWL_DEBUG_RADIO(priv, "u32 filter_flags: 0x%08x\n",
  1149. le32_to_cpu(rxon->filter_flags));
  1150. IWL_DEBUG_RADIO(priv, "u8 dev_type: 0x%x\n", rxon->dev_type);
  1151. IWL_DEBUG_RADIO(priv, "u8 ofdm_basic_rates: 0x%02x\n",
  1152. rxon->ofdm_basic_rates);
  1153. IWL_DEBUG_RADIO(priv, "u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
  1154. IWL_DEBUG_RADIO(priv, "u8[6] node_addr: %pM\n", rxon->node_addr);
  1155. IWL_DEBUG_RADIO(priv, "u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
  1156. IWL_DEBUG_RADIO(priv, "u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
  1157. }
  1158. EXPORT_SYMBOL(iwl_print_rx_config_cmd);
  1159. #endif
  1160. /**
  1161. * iwl_irq_handle_error - called for HW or SW error interrupt from card
  1162. */
  1163. void iwl_irq_handle_error(struct iwl_priv *priv)
  1164. {
  1165. /* Set the FW error flag -- cleared on iwl_down */
  1166. set_bit(STATUS_FW_ERROR, &priv->status);
  1167. /* Cancel currently queued command. */
  1168. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1169. #ifdef CONFIG_IWLWIFI_DEBUG
  1170. if (iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) {
  1171. priv->cfg->ops->lib->dump_nic_error_log(priv);
  1172. priv->cfg->ops->lib->dump_nic_event_log(priv);
  1173. iwl_print_rx_config_cmd(priv);
  1174. }
  1175. #endif
  1176. wake_up_interruptible(&priv->wait_command_queue);
  1177. /* Keep the restart process from trying to send host
  1178. * commands by clearing the INIT status bit */
  1179. clear_bit(STATUS_READY, &priv->status);
  1180. if (!test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  1181. IWL_DEBUG(priv, IWL_DL_FW_ERRORS,
  1182. "Restarting adapter due to uCode error.\n");
  1183. if (priv->cfg->mod_params->restart_fw)
  1184. queue_work(priv->workqueue, &priv->restart);
  1185. }
  1186. }
  1187. EXPORT_SYMBOL(iwl_irq_handle_error);
  1188. int iwl_apm_stop_master(struct iwl_priv *priv)
  1189. {
  1190. int ret = 0;
  1191. /* stop device's busmaster DMA activity */
  1192. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1193. ret = iwl_poll_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
  1194. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1195. if (ret)
  1196. IWL_WARN(priv, "Master Disable Timed Out, 100 usec\n");
  1197. IWL_DEBUG_INFO(priv, "stop master\n");
  1198. return ret;
  1199. }
  1200. EXPORT_SYMBOL(iwl_apm_stop_master);
  1201. void iwl_apm_stop(struct iwl_priv *priv)
  1202. {
  1203. IWL_DEBUG_INFO(priv, "Stop card, put in low power state\n");
  1204. /* Stop device's DMA activity */
  1205. iwl_apm_stop_master(priv);
  1206. /* Reset the entire device */
  1207. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1208. udelay(10);
  1209. /*
  1210. * Clear "initialization complete" bit to move adapter from
  1211. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  1212. */
  1213. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1214. }
  1215. EXPORT_SYMBOL(iwl_apm_stop);
  1216. /*
  1217. * Start up NIC's basic functionality after it has been reset
  1218. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  1219. * NOTE: This does not load uCode nor start the embedded processor
  1220. */
  1221. int iwl_apm_init(struct iwl_priv *priv)
  1222. {
  1223. int ret = 0;
  1224. u16 lctl;
  1225. IWL_DEBUG_INFO(priv, "Init card's basic functions\n");
  1226. /*
  1227. * Use "set_bit" below rather than "write", to preserve any hardware
  1228. * bits already set by default after reset.
  1229. */
  1230. /* Disable L0S exit timer (platform NMI Work/Around) */
  1231. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1232. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  1233. /*
  1234. * Disable L0s without affecting L1;
  1235. * don't wait for ICH L0s (ICH bug W/A)
  1236. */
  1237. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  1238. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  1239. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  1240. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  1241. /*
  1242. * Enable HAP INTA (interrupt from management bus) to
  1243. * wake device's PCI Express link L1a -> L0s
  1244. * NOTE: This is no-op for 3945 (non-existant bit)
  1245. */
  1246. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1247. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  1248. /*
  1249. * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
  1250. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  1251. * If so (likely), disable L0S, so device moves directly L0->L1;
  1252. * costs negligible amount of power savings.
  1253. * If not (unlikely), enable L0S, so there is at least some
  1254. * power savings, even without L1.
  1255. */
  1256. if (priv->cfg->set_l0s) {
  1257. lctl = iwl_pcie_link_ctl(priv);
  1258. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  1259. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  1260. /* L1-ASPM enabled; disable(!) L0S */
  1261. iwl_set_bit(priv, CSR_GIO_REG,
  1262. CSR_GIO_REG_VAL_L0S_ENABLED);
  1263. IWL_DEBUG_POWER(priv, "L1 Enabled; Disabling L0S\n");
  1264. } else {
  1265. /* L1-ASPM disabled; enable(!) L0S */
  1266. iwl_clear_bit(priv, CSR_GIO_REG,
  1267. CSR_GIO_REG_VAL_L0S_ENABLED);
  1268. IWL_DEBUG_POWER(priv, "L1 Disabled; Enabling L0S\n");
  1269. }
  1270. }
  1271. /* Configure analog phase-lock-loop before activating to D0A */
  1272. if (priv->cfg->pll_cfg_val)
  1273. iwl_set_bit(priv, CSR_ANA_PLL_CFG, priv->cfg->pll_cfg_val);
  1274. /*
  1275. * Set "initialization complete" bit to move adapter from
  1276. * D0U* --> D0A* (powered-up active) state.
  1277. */
  1278. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1279. /*
  1280. * Wait for clock stabilization; once stabilized, access to
  1281. * device-internal resources is supported, e.g. iwl_write_prph()
  1282. * and accesses to uCode SRAM.
  1283. */
  1284. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  1285. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  1286. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1287. if (ret < 0) {
  1288. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  1289. goto out;
  1290. }
  1291. /*
  1292. * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
  1293. * BSM (Boostrap State Machine) is only in 3945 and 4965;
  1294. * later devices (i.e. 5000 and later) have non-volatile SRAM,
  1295. * and don't need BSM to restore data after power-saving sleep.
  1296. *
  1297. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  1298. * do not disable clocks. This preserves any hardware bits already
  1299. * set by default in "CLK_CTRL_REG" after reset.
  1300. */
  1301. if (priv->cfg->use_bsm)
  1302. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1303. APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
  1304. else
  1305. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1306. APMG_CLK_VAL_DMA_CLK_RQT);
  1307. udelay(20);
  1308. /* Disable L1-Active */
  1309. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  1310. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  1311. out:
  1312. return ret;
  1313. }
  1314. EXPORT_SYMBOL(iwl_apm_init);
  1315. void iwl_configure_filter(struct ieee80211_hw *hw,
  1316. unsigned int changed_flags,
  1317. unsigned int *total_flags,
  1318. u64 multicast)
  1319. {
  1320. struct iwl_priv *priv = hw->priv;
  1321. __le32 *filter_flags = &priv->staging_rxon.filter_flags;
  1322. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  1323. changed_flags, *total_flags);
  1324. if (changed_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS)) {
  1325. if (*total_flags & (FIF_OTHER_BSS | FIF_PROMISC_IN_BSS))
  1326. *filter_flags |= RXON_FILTER_PROMISC_MSK;
  1327. else
  1328. *filter_flags &= ~RXON_FILTER_PROMISC_MSK;
  1329. }
  1330. if (changed_flags & FIF_ALLMULTI) {
  1331. if (*total_flags & FIF_ALLMULTI)
  1332. *filter_flags |= RXON_FILTER_ACCEPT_GRP_MSK;
  1333. else
  1334. *filter_flags &= ~RXON_FILTER_ACCEPT_GRP_MSK;
  1335. }
  1336. if (changed_flags & FIF_CONTROL) {
  1337. if (*total_flags & FIF_CONTROL)
  1338. *filter_flags |= RXON_FILTER_CTL2HOST_MSK;
  1339. else
  1340. *filter_flags &= ~RXON_FILTER_CTL2HOST_MSK;
  1341. }
  1342. if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
  1343. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1344. *filter_flags |= RXON_FILTER_BCON_AWARE_MSK;
  1345. else
  1346. *filter_flags &= ~RXON_FILTER_BCON_AWARE_MSK;
  1347. }
  1348. /* We avoid iwl_commit_rxon here to commit the new filter flags
  1349. * since mac80211 will call ieee80211_hw_config immediately.
  1350. * (mc_list is not supported at this time). Otherwise, we need to
  1351. * queue a background iwl_commit_rxon work.
  1352. */
  1353. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  1354. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  1355. }
  1356. EXPORT_SYMBOL(iwl_configure_filter);
  1357. int iwl_set_hw_params(struct iwl_priv *priv)
  1358. {
  1359. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  1360. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  1361. if (priv->cfg->mod_params->amsdu_size_8K)
  1362. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  1363. else
  1364. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  1365. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  1366. if (priv->cfg->mod_params->disable_11n)
  1367. priv->cfg->sku &= ~IWL_SKU_N;
  1368. /* Device-specific setup */
  1369. return priv->cfg->ops->lib->set_hw_params(priv);
  1370. }
  1371. EXPORT_SYMBOL(iwl_set_hw_params);
  1372. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  1373. {
  1374. int ret = 0;
  1375. s8 prev_tx_power = priv->tx_power_user_lmt;
  1376. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  1377. IWL_WARN(priv, "Requested user TXPOWER %d below lower limit %d.\n",
  1378. tx_power,
  1379. IWL_TX_POWER_TARGET_POWER_MIN);
  1380. return -EINVAL;
  1381. }
  1382. if (tx_power > priv->tx_power_device_lmt) {
  1383. IWL_WARN(priv,
  1384. "Requested user TXPOWER %d above upper limit %d.\n",
  1385. tx_power, priv->tx_power_device_lmt);
  1386. return -EINVAL;
  1387. }
  1388. if (priv->tx_power_user_lmt != tx_power)
  1389. force = true;
  1390. /* if nic is not up don't send command */
  1391. if (iwl_is_ready_rf(priv)) {
  1392. priv->tx_power_user_lmt = tx_power;
  1393. if (force && priv->cfg->ops->lib->send_tx_power)
  1394. ret = priv->cfg->ops->lib->send_tx_power(priv);
  1395. else if (!priv->cfg->ops->lib->send_tx_power)
  1396. ret = -EOPNOTSUPP;
  1397. /*
  1398. * if fail to set tx_power, restore the orig. tx power
  1399. */
  1400. if (ret)
  1401. priv->tx_power_user_lmt = prev_tx_power;
  1402. }
  1403. /*
  1404. * Even this is an async host command, the command
  1405. * will always report success from uCode
  1406. * So once driver can placing the command into the queue
  1407. * successfully, driver can use priv->tx_power_user_lmt
  1408. * to reflect the current tx power
  1409. */
  1410. return ret;
  1411. }
  1412. EXPORT_SYMBOL(iwl_set_tx_power);
  1413. #define ICT_COUNT (PAGE_SIZE/sizeof(u32))
  1414. /* Free dram table */
  1415. void iwl_free_isr_ict(struct iwl_priv *priv)
  1416. {
  1417. if (priv->ict_tbl_vir) {
  1418. pci_free_consistent(priv->pci_dev, (sizeof(u32) * ICT_COUNT) +
  1419. PAGE_SIZE, priv->ict_tbl_vir,
  1420. priv->ict_tbl_dma);
  1421. priv->ict_tbl_vir = NULL;
  1422. }
  1423. }
  1424. EXPORT_SYMBOL(iwl_free_isr_ict);
  1425. /* allocate dram shared table it is a PAGE_SIZE aligned
  1426. * also reset all data related to ICT table interrupt.
  1427. */
  1428. int iwl_alloc_isr_ict(struct iwl_priv *priv)
  1429. {
  1430. if (priv->cfg->use_isr_legacy)
  1431. return 0;
  1432. /* allocate shrared data table */
  1433. priv->ict_tbl_vir = pci_alloc_consistent(priv->pci_dev, (sizeof(u32) *
  1434. ICT_COUNT) + PAGE_SIZE,
  1435. &priv->ict_tbl_dma);
  1436. if (!priv->ict_tbl_vir)
  1437. return -ENOMEM;
  1438. /* align table to PAGE_SIZE boundry */
  1439. priv->aligned_ict_tbl_dma = ALIGN(priv->ict_tbl_dma, PAGE_SIZE);
  1440. IWL_DEBUG_ISR(priv, "ict dma addr %Lx dma aligned %Lx diff %d\n",
  1441. (unsigned long long)priv->ict_tbl_dma,
  1442. (unsigned long long)priv->aligned_ict_tbl_dma,
  1443. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1444. priv->ict_tbl = priv->ict_tbl_vir +
  1445. (priv->aligned_ict_tbl_dma - priv->ict_tbl_dma);
  1446. IWL_DEBUG_ISR(priv, "ict vir addr %p vir aligned %p diff %d\n",
  1447. priv->ict_tbl, priv->ict_tbl_vir,
  1448. (int)(priv->aligned_ict_tbl_dma - priv->ict_tbl_dma));
  1449. /* reset table and index to all 0 */
  1450. memset(priv->ict_tbl_vir,0, (sizeof(u32) * ICT_COUNT) + PAGE_SIZE);
  1451. priv->ict_index = 0;
  1452. /* add periodic RX interrupt */
  1453. priv->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
  1454. return 0;
  1455. }
  1456. EXPORT_SYMBOL(iwl_alloc_isr_ict);
  1457. /* Device is going up inform it about using ICT interrupt table,
  1458. * also we need to tell the driver to start using ICT interrupt.
  1459. */
  1460. int iwl_reset_ict(struct iwl_priv *priv)
  1461. {
  1462. u32 val;
  1463. unsigned long flags;
  1464. if (!priv->ict_tbl_vir)
  1465. return 0;
  1466. spin_lock_irqsave(&priv->lock, flags);
  1467. iwl_disable_interrupts(priv);
  1468. memset(&priv->ict_tbl[0], 0, sizeof(u32) * ICT_COUNT);
  1469. val = priv->aligned_ict_tbl_dma >> PAGE_SHIFT;
  1470. val |= CSR_DRAM_INT_TBL_ENABLE;
  1471. val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
  1472. IWL_DEBUG_ISR(priv, "CSR_DRAM_INT_TBL_REG =0x%X "
  1473. "aligned dma address %Lx\n",
  1474. val, (unsigned long long)priv->aligned_ict_tbl_dma);
  1475. iwl_write32(priv, CSR_DRAM_INT_TBL_REG, val);
  1476. priv->use_ict = true;
  1477. priv->ict_index = 0;
  1478. iwl_write32(priv, CSR_INT, priv->inta_mask);
  1479. iwl_enable_interrupts(priv);
  1480. spin_unlock_irqrestore(&priv->lock, flags);
  1481. return 0;
  1482. }
  1483. EXPORT_SYMBOL(iwl_reset_ict);
  1484. /* Device is going down disable ict interrupt usage */
  1485. void iwl_disable_ict(struct iwl_priv *priv)
  1486. {
  1487. unsigned long flags;
  1488. spin_lock_irqsave(&priv->lock, flags);
  1489. priv->use_ict = false;
  1490. spin_unlock_irqrestore(&priv->lock, flags);
  1491. }
  1492. EXPORT_SYMBOL(iwl_disable_ict);
  1493. /* interrupt handler using ict table, with this interrupt driver will
  1494. * stop using INTA register to get device's interrupt, reading this register
  1495. * is expensive, device will write interrupts in ICT dram table, increment
  1496. * index then will fire interrupt to driver, driver will OR all ICT table
  1497. * entries from current index up to table entry with 0 value. the result is
  1498. * the interrupt we need to service, driver will set the entries back to 0 and
  1499. * set index.
  1500. */
  1501. irqreturn_t iwl_isr_ict(int irq, void *data)
  1502. {
  1503. struct iwl_priv *priv = data;
  1504. u32 inta, inta_mask;
  1505. u32 val = 0;
  1506. if (!priv)
  1507. return IRQ_NONE;
  1508. /* dram interrupt table not set yet,
  1509. * use legacy interrupt.
  1510. */
  1511. if (!priv->use_ict)
  1512. return iwl_isr(irq, data);
  1513. spin_lock(&priv->lock);
  1514. /* Disable (but don't clear!) interrupts here to avoid
  1515. * back-to-back ISRs and sporadic interrupts from our NIC.
  1516. * If we have something to service, the tasklet will re-enable ints.
  1517. * If we *don't* have something, we'll re-enable before leaving here.
  1518. */
  1519. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1520. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1521. /* Ignore interrupt if there's nothing in NIC to service.
  1522. * This may be due to IRQ shared with another device,
  1523. * or due to sporadic interrupts thrown from our NIC. */
  1524. if (!priv->ict_tbl[priv->ict_index]) {
  1525. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1526. goto none;
  1527. }
  1528. /* read all entries that not 0 start with ict_index */
  1529. while (priv->ict_tbl[priv->ict_index]) {
  1530. val |= le32_to_cpu(priv->ict_tbl[priv->ict_index]);
  1531. IWL_DEBUG_ISR(priv, "ICT index %d value 0x%08X\n",
  1532. priv->ict_index,
  1533. le32_to_cpu(priv->ict_tbl[priv->ict_index]));
  1534. priv->ict_tbl[priv->ict_index] = 0;
  1535. priv->ict_index = iwl_queue_inc_wrap(priv->ict_index,
  1536. ICT_COUNT);
  1537. }
  1538. /* We should not get this value, just ignore it. */
  1539. if (val == 0xffffffff)
  1540. val = 0;
  1541. inta = (0xff & val) | ((0xff00 & val) << 16);
  1542. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
  1543. inta, inta_mask, val);
  1544. inta &= priv->inta_mask;
  1545. priv->inta |= inta;
  1546. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1547. if (likely(inta))
  1548. tasklet_schedule(&priv->irq_tasklet);
  1549. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta) {
  1550. /* Allow interrupt if was disabled by this handler and
  1551. * no tasklet was schedules, We should not enable interrupt,
  1552. * tasklet will enable it.
  1553. */
  1554. iwl_enable_interrupts(priv);
  1555. }
  1556. spin_unlock(&priv->lock);
  1557. return IRQ_HANDLED;
  1558. none:
  1559. /* re-enable interrupts here since we don't have anything to service.
  1560. * only Re-enable if disabled by irq.
  1561. */
  1562. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1563. iwl_enable_interrupts(priv);
  1564. spin_unlock(&priv->lock);
  1565. return IRQ_NONE;
  1566. }
  1567. EXPORT_SYMBOL(iwl_isr_ict);
  1568. static irqreturn_t iwl_isr(int irq, void *data)
  1569. {
  1570. struct iwl_priv *priv = data;
  1571. u32 inta, inta_mask;
  1572. #ifdef CONFIG_IWLWIFI_DEBUG
  1573. u32 inta_fh;
  1574. #endif
  1575. if (!priv)
  1576. return IRQ_NONE;
  1577. spin_lock(&priv->lock);
  1578. /* Disable (but don't clear!) interrupts here to avoid
  1579. * back-to-back ISRs and sporadic interrupts from our NIC.
  1580. * If we have something to service, the tasklet will re-enable ints.
  1581. * If we *don't* have something, we'll re-enable before leaving here. */
  1582. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1583. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1584. /* Discover which interrupts are active/pending */
  1585. inta = iwl_read32(priv, CSR_INT);
  1586. /* Ignore interrupt if there's nothing in NIC to service.
  1587. * This may be due to IRQ shared with another device,
  1588. * or due to sporadic interrupts thrown from our NIC. */
  1589. if (!inta) {
  1590. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0\n");
  1591. goto none;
  1592. }
  1593. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1594. /* Hardware disappeared. It might have already raised
  1595. * an interrupt */
  1596. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1597. goto unplugged;
  1598. }
  1599. #ifdef CONFIG_IWLWIFI_DEBUG
  1600. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1601. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1602. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, "
  1603. "fh 0x%08x\n", inta, inta_mask, inta_fh);
  1604. }
  1605. #endif
  1606. priv->inta |= inta;
  1607. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1608. if (likely(inta))
  1609. tasklet_schedule(&priv->irq_tasklet);
  1610. else if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1611. iwl_enable_interrupts(priv);
  1612. unplugged:
  1613. spin_unlock(&priv->lock);
  1614. return IRQ_HANDLED;
  1615. none:
  1616. /* re-enable interrupts here since we don't have anything to service. */
  1617. /* only Re-enable if diabled by irq and no schedules tasklet. */
  1618. if (test_bit(STATUS_INT_ENABLED, &priv->status) && !priv->inta)
  1619. iwl_enable_interrupts(priv);
  1620. spin_unlock(&priv->lock);
  1621. return IRQ_NONE;
  1622. }
  1623. irqreturn_t iwl_isr_legacy(int irq, void *data)
  1624. {
  1625. struct iwl_priv *priv = data;
  1626. u32 inta, inta_mask;
  1627. u32 inta_fh;
  1628. if (!priv)
  1629. return IRQ_NONE;
  1630. spin_lock(&priv->lock);
  1631. /* Disable (but don't clear!) interrupts here to avoid
  1632. * back-to-back ISRs and sporadic interrupts from our NIC.
  1633. * If we have something to service, the tasklet will re-enable ints.
  1634. * If we *don't* have something, we'll re-enable before leaving here. */
  1635. inta_mask = iwl_read32(priv, CSR_INT_MASK); /* just for debug */
  1636. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  1637. /* Discover which interrupts are active/pending */
  1638. inta = iwl_read32(priv, CSR_INT);
  1639. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1640. /* Ignore interrupt if there's nothing in NIC to service.
  1641. * This may be due to IRQ shared with another device,
  1642. * or due to sporadic interrupts thrown from our NIC. */
  1643. if (!inta && !inta_fh) {
  1644. IWL_DEBUG_ISR(priv, "Ignore interrupt, inta == 0, inta_fh == 0\n");
  1645. goto none;
  1646. }
  1647. if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
  1648. /* Hardware disappeared. It might have already raised
  1649. * an interrupt */
  1650. IWL_WARN(priv, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
  1651. goto unplugged;
  1652. }
  1653. IWL_DEBUG_ISR(priv, "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  1654. inta, inta_mask, inta_fh);
  1655. inta &= ~CSR_INT_BIT_SCD;
  1656. /* iwl_irq_tasklet() will service interrupts and re-enable them */
  1657. if (likely(inta || inta_fh))
  1658. tasklet_schedule(&priv->irq_tasklet);
  1659. unplugged:
  1660. spin_unlock(&priv->lock);
  1661. return IRQ_HANDLED;
  1662. none:
  1663. /* re-enable interrupts here since we don't have anything to service. */
  1664. /* only Re-enable if diabled by irq */
  1665. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1666. iwl_enable_interrupts(priv);
  1667. spin_unlock(&priv->lock);
  1668. return IRQ_NONE;
  1669. }
  1670. EXPORT_SYMBOL(iwl_isr_legacy);
  1671. int iwl_send_bt_config(struct iwl_priv *priv)
  1672. {
  1673. struct iwl_bt_cmd bt_cmd = {
  1674. .flags = BT_COEX_MODE_4W,
  1675. .lead_time = BT_LEAD_TIME_DEF,
  1676. .max_kill = BT_MAX_KILL_DEF,
  1677. .kill_ack_mask = 0,
  1678. .kill_cts_mask = 0,
  1679. };
  1680. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1681. sizeof(struct iwl_bt_cmd), &bt_cmd);
  1682. }
  1683. EXPORT_SYMBOL(iwl_send_bt_config);
  1684. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  1685. {
  1686. u32 stat_flags = 0;
  1687. struct iwl_host_cmd cmd = {
  1688. .id = REPLY_STATISTICS_CMD,
  1689. .flags = flags,
  1690. .len = sizeof(stat_flags),
  1691. .data = (u8 *) &stat_flags,
  1692. };
  1693. return iwl_send_cmd(priv, &cmd);
  1694. }
  1695. EXPORT_SYMBOL(iwl_send_statistics_request);
  1696. /**
  1697. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  1698. * using sample data 100 bytes apart. If these sample points are good,
  1699. * it's a pretty good bet that everything between them is good, too.
  1700. */
  1701. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  1702. {
  1703. u32 val;
  1704. int ret = 0;
  1705. u32 errcnt = 0;
  1706. u32 i;
  1707. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1708. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  1709. /* read data comes through single port, auto-incr addr */
  1710. /* NOTE: Use the debugless read so we don't flood kernel log
  1711. * if IWL_DL_IO is set */
  1712. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1713. i + IWL49_RTC_INST_LOWER_BOUND);
  1714. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1715. if (val != le32_to_cpu(*image)) {
  1716. ret = -EIO;
  1717. errcnt++;
  1718. if (errcnt >= 3)
  1719. break;
  1720. }
  1721. }
  1722. return ret;
  1723. }
  1724. /**
  1725. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  1726. * looking at all data.
  1727. */
  1728. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  1729. u32 len)
  1730. {
  1731. u32 val;
  1732. u32 save_len = len;
  1733. int ret = 0;
  1734. u32 errcnt;
  1735. IWL_DEBUG_INFO(priv, "ucode inst image size is %u\n", len);
  1736. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  1737. IWL49_RTC_INST_LOWER_BOUND);
  1738. errcnt = 0;
  1739. for (; len > 0; len -= sizeof(u32), image++) {
  1740. /* read data comes through single port, auto-incr addr */
  1741. /* NOTE: Use the debugless read so we don't flood kernel log
  1742. * if IWL_DL_IO is set */
  1743. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  1744. if (val != le32_to_cpu(*image)) {
  1745. IWL_ERR(priv, "uCode INST section is invalid at "
  1746. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  1747. save_len - len, val, le32_to_cpu(*image));
  1748. ret = -EIO;
  1749. errcnt++;
  1750. if (errcnt >= 20)
  1751. break;
  1752. }
  1753. }
  1754. if (!errcnt)
  1755. IWL_DEBUG_INFO(priv,
  1756. "ucode image in INSTRUCTION memory is good\n");
  1757. return ret;
  1758. }
  1759. /**
  1760. * iwl_verify_ucode - determine which instruction image is in SRAM,
  1761. * and verify its contents
  1762. */
  1763. int iwl_verify_ucode(struct iwl_priv *priv)
  1764. {
  1765. __le32 *image;
  1766. u32 len;
  1767. int ret;
  1768. /* Try bootstrap */
  1769. image = (__le32 *)priv->ucode_boot.v_addr;
  1770. len = priv->ucode_boot.len;
  1771. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1772. if (!ret) {
  1773. IWL_DEBUG_INFO(priv, "Bootstrap uCode is good in inst SRAM\n");
  1774. return 0;
  1775. }
  1776. /* Try initialize */
  1777. image = (__le32 *)priv->ucode_init.v_addr;
  1778. len = priv->ucode_init.len;
  1779. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1780. if (!ret) {
  1781. IWL_DEBUG_INFO(priv, "Initialize uCode is good in inst SRAM\n");
  1782. return 0;
  1783. }
  1784. /* Try runtime/protocol */
  1785. image = (__le32 *)priv->ucode_code.v_addr;
  1786. len = priv->ucode_code.len;
  1787. ret = iwlcore_verify_inst_sparse(priv, image, len);
  1788. if (!ret) {
  1789. IWL_DEBUG_INFO(priv, "Runtime uCode is good in inst SRAM\n");
  1790. return 0;
  1791. }
  1792. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  1793. /* Since nothing seems to match, show first several data entries in
  1794. * instruction SRAM, so maybe visual inspection will give a clue.
  1795. * Selection of bootstrap image (vs. other images) is arbitrary. */
  1796. image = (__le32 *)priv->ucode_boot.v_addr;
  1797. len = priv->ucode_boot.len;
  1798. ret = iwl_verify_inst_full(priv, image, len);
  1799. return ret;
  1800. }
  1801. EXPORT_SYMBOL(iwl_verify_ucode);
  1802. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1803. {
  1804. struct iwl_ct_kill_config cmd;
  1805. struct iwl_ct_kill_throttling_config adv_cmd;
  1806. unsigned long flags;
  1807. int ret = 0;
  1808. spin_lock_irqsave(&priv->lock, flags);
  1809. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1810. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1811. spin_unlock_irqrestore(&priv->lock, flags);
  1812. priv->thermal_throttle.ct_kill_toggle = false;
  1813. if (priv->cfg->support_ct_kill_exit) {
  1814. adv_cmd.critical_temperature_enter =
  1815. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1816. adv_cmd.critical_temperature_exit =
  1817. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  1818. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1819. sizeof(adv_cmd), &adv_cmd);
  1820. if (ret)
  1821. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1822. else
  1823. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1824. "succeeded, "
  1825. "critical temperature enter is %d,"
  1826. "exit is %d\n",
  1827. priv->hw_params.ct_kill_threshold,
  1828. priv->hw_params.ct_kill_exit_threshold);
  1829. } else {
  1830. cmd.critical_temperature_R =
  1831. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1832. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1833. sizeof(cmd), &cmd);
  1834. if (ret)
  1835. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1836. else
  1837. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  1838. "succeeded, "
  1839. "critical temperature is %d\n",
  1840. priv->hw_params.ct_kill_threshold);
  1841. }
  1842. }
  1843. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1844. /*
  1845. * CARD_STATE_CMD
  1846. *
  1847. * Use: Sets the device's internal card state to enable, disable, or halt
  1848. *
  1849. * When in the 'enable' state the card operates as normal.
  1850. * When in the 'disable' state, the card enters into a low power mode.
  1851. * When in the 'halt' state, the card is shut down and must be fully
  1852. * restarted to come back on.
  1853. */
  1854. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1855. {
  1856. struct iwl_host_cmd cmd = {
  1857. .id = REPLY_CARD_STATE_CMD,
  1858. .len = sizeof(u32),
  1859. .data = &flags,
  1860. .flags = meta_flag,
  1861. };
  1862. return iwl_send_cmd(priv, &cmd);
  1863. }
  1864. void iwl_rx_pm_sleep_notif(struct iwl_priv *priv,
  1865. struct iwl_rx_mem_buffer *rxb)
  1866. {
  1867. #ifdef CONFIG_IWLWIFI_DEBUG
  1868. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1869. struct iwl_sleep_notification *sleep = &(pkt->u.sleep_notif);
  1870. IWL_DEBUG_RX(priv, "sleep mode: %d, src: %d\n",
  1871. sleep->pm_sleep_mode, sleep->pm_wakeup_src);
  1872. #endif
  1873. }
  1874. EXPORT_SYMBOL(iwl_rx_pm_sleep_notif);
  1875. void iwl_rx_pm_debug_statistics_notif(struct iwl_priv *priv,
  1876. struct iwl_rx_mem_buffer *rxb)
  1877. {
  1878. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1879. u32 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  1880. IWL_DEBUG_RADIO(priv, "Dumping %d bytes of unhandled "
  1881. "notification for %s:\n", len,
  1882. get_cmd_string(pkt->hdr.cmd));
  1883. iwl_print_hex_dump(priv, IWL_DL_RADIO, pkt->u.raw, len);
  1884. }
  1885. EXPORT_SYMBOL(iwl_rx_pm_debug_statistics_notif);
  1886. void iwl_rx_reply_error(struct iwl_priv *priv,
  1887. struct iwl_rx_mem_buffer *rxb)
  1888. {
  1889. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1890. IWL_ERR(priv, "Error Reply type 0x%08X cmd %s (0x%02X) "
  1891. "seq 0x%04X ser 0x%08X\n",
  1892. le32_to_cpu(pkt->u.err_resp.error_type),
  1893. get_cmd_string(pkt->u.err_resp.cmd_id),
  1894. pkt->u.err_resp.cmd_id,
  1895. le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
  1896. le32_to_cpu(pkt->u.err_resp.error_info));
  1897. }
  1898. EXPORT_SYMBOL(iwl_rx_reply_error);
  1899. void iwl_clear_isr_stats(struct iwl_priv *priv)
  1900. {
  1901. memset(&priv->isr_stats, 0, sizeof(priv->isr_stats));
  1902. }
  1903. int iwl_mac_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1904. const struct ieee80211_tx_queue_params *params)
  1905. {
  1906. struct iwl_priv *priv = hw->priv;
  1907. unsigned long flags;
  1908. int q;
  1909. IWL_DEBUG_MAC80211(priv, "enter\n");
  1910. if (!iwl_is_ready_rf(priv)) {
  1911. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  1912. return -EIO;
  1913. }
  1914. if (queue >= AC_NUM) {
  1915. IWL_DEBUG_MAC80211(priv, "leave - queue >= AC_NUM %d\n", queue);
  1916. return 0;
  1917. }
  1918. q = AC_NUM - 1 - queue;
  1919. spin_lock_irqsave(&priv->lock, flags);
  1920. priv->qos_data.def_qos_parm.ac[q].cw_min = cpu_to_le16(params->cw_min);
  1921. priv->qos_data.def_qos_parm.ac[q].cw_max = cpu_to_le16(params->cw_max);
  1922. priv->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
  1923. priv->qos_data.def_qos_parm.ac[q].edca_txop =
  1924. cpu_to_le16((params->txop * 32));
  1925. priv->qos_data.def_qos_parm.ac[q].reserved1 = 0;
  1926. priv->qos_data.qos_active = 1;
  1927. if (priv->iw_mode == NL80211_IFTYPE_AP)
  1928. iwl_activate_qos(priv, 1);
  1929. else if (priv->assoc_id && iwl_is_associated(priv))
  1930. iwl_activate_qos(priv, 0);
  1931. spin_unlock_irqrestore(&priv->lock, flags);
  1932. IWL_DEBUG_MAC80211(priv, "leave\n");
  1933. return 0;
  1934. }
  1935. EXPORT_SYMBOL(iwl_mac_conf_tx);
  1936. static void iwl_ht_conf(struct iwl_priv *priv,
  1937. struct ieee80211_bss_conf *bss_conf)
  1938. {
  1939. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  1940. struct ieee80211_sta *sta;
  1941. IWL_DEBUG_MAC80211(priv, "enter: \n");
  1942. if (!ht_conf->is_ht)
  1943. return;
  1944. ht_conf->ht_protection =
  1945. bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
  1946. ht_conf->non_GF_STA_present =
  1947. !!(bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1948. ht_conf->single_chain_sufficient = false;
  1949. switch (priv->iw_mode) {
  1950. case NL80211_IFTYPE_STATION:
  1951. rcu_read_lock();
  1952. sta = ieee80211_find_sta(priv->vif, priv->bssid);
  1953. if (sta) {
  1954. struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
  1955. int maxstreams;
  1956. maxstreams = (ht_cap->mcs.tx_params &
  1957. IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
  1958. >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  1959. maxstreams += 1;
  1960. if ((ht_cap->mcs.rx_mask[1] == 0) &&
  1961. (ht_cap->mcs.rx_mask[2] == 0))
  1962. ht_conf->single_chain_sufficient = true;
  1963. if (maxstreams <= 1)
  1964. ht_conf->single_chain_sufficient = true;
  1965. } else {
  1966. /*
  1967. * If at all, this can only happen through a race
  1968. * when the AP disconnects us while we're still
  1969. * setting up the connection, in that case mac80211
  1970. * will soon tell us about that.
  1971. */
  1972. ht_conf->single_chain_sufficient = true;
  1973. }
  1974. rcu_read_unlock();
  1975. break;
  1976. case NL80211_IFTYPE_ADHOC:
  1977. ht_conf->single_chain_sufficient = true;
  1978. break;
  1979. default:
  1980. break;
  1981. }
  1982. IWL_DEBUG_MAC80211(priv, "leave\n");
  1983. }
  1984. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  1985. void iwl_bss_info_changed(struct ieee80211_hw *hw,
  1986. struct ieee80211_vif *vif,
  1987. struct ieee80211_bss_conf *bss_conf,
  1988. u32 changes)
  1989. {
  1990. struct iwl_priv *priv = hw->priv;
  1991. int ret;
  1992. IWL_DEBUG_MAC80211(priv, "changes = 0x%X\n", changes);
  1993. if (!iwl_is_alive(priv))
  1994. return;
  1995. mutex_lock(&priv->mutex);
  1996. if (changes & BSS_CHANGED_BEACON &&
  1997. priv->iw_mode == NL80211_IFTYPE_AP) {
  1998. dev_kfree_skb(priv->ibss_beacon);
  1999. priv->ibss_beacon = ieee80211_beacon_get(hw, vif);
  2000. }
  2001. if (changes & BSS_CHANGED_BEACON_INT) {
  2002. priv->beacon_int = bss_conf->beacon_int;
  2003. /* TODO: in AP mode, do something to make this take effect */
  2004. }
  2005. if (changes & BSS_CHANGED_BSSID) {
  2006. IWL_DEBUG_MAC80211(priv, "BSSID %pM\n", bss_conf->bssid);
  2007. /*
  2008. * If there is currently a HW scan going on in the
  2009. * background then we need to cancel it else the RXON
  2010. * below/in post_associate will fail.
  2011. */
  2012. if (iwl_scan_cancel_timeout(priv, 100)) {
  2013. IWL_WARN(priv, "Aborted scan still in progress after 100ms\n");
  2014. IWL_DEBUG_MAC80211(priv, "leaving - scan abort failed.\n");
  2015. mutex_unlock(&priv->mutex);
  2016. return;
  2017. }
  2018. /* mac80211 only sets assoc when in STATION mode */
  2019. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  2020. bss_conf->assoc) {
  2021. memcpy(priv->staging_rxon.bssid_addr,
  2022. bss_conf->bssid, ETH_ALEN);
  2023. /* currently needed in a few places */
  2024. memcpy(priv->bssid, bss_conf->bssid, ETH_ALEN);
  2025. } else {
  2026. priv->staging_rxon.filter_flags &=
  2027. ~RXON_FILTER_ASSOC_MSK;
  2028. }
  2029. }
  2030. /*
  2031. * This needs to be after setting the BSSID in case
  2032. * mac80211 decides to do both changes at once because
  2033. * it will invoke post_associate.
  2034. */
  2035. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2036. changes & BSS_CHANGED_BEACON) {
  2037. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2038. if (beacon)
  2039. iwl_mac_beacon_update(hw, beacon);
  2040. }
  2041. if (changes & BSS_CHANGED_ERP_PREAMBLE) {
  2042. IWL_DEBUG_MAC80211(priv, "ERP_PREAMBLE %d\n",
  2043. bss_conf->use_short_preamble);
  2044. if (bss_conf->use_short_preamble)
  2045. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2046. else
  2047. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2048. }
  2049. if (changes & BSS_CHANGED_ERP_CTS_PROT) {
  2050. IWL_DEBUG_MAC80211(priv, "ERP_CTS %d\n", bss_conf->use_cts_prot);
  2051. if (bss_conf->use_cts_prot && (priv->band != IEEE80211_BAND_5GHZ))
  2052. priv->staging_rxon.flags |= RXON_FLG_TGG_PROTECT_MSK;
  2053. else
  2054. priv->staging_rxon.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
  2055. }
  2056. if (changes & BSS_CHANGED_BASIC_RATES) {
  2057. /* XXX use this information
  2058. *
  2059. * To do that, remove code from iwl_set_rate() and put something
  2060. * like this here:
  2061. *
  2062. if (A-band)
  2063. priv->staging_rxon.ofdm_basic_rates =
  2064. bss_conf->basic_rates;
  2065. else
  2066. priv->staging_rxon.ofdm_basic_rates =
  2067. bss_conf->basic_rates >> 4;
  2068. priv->staging_rxon.cck_basic_rates =
  2069. bss_conf->basic_rates & 0xF;
  2070. */
  2071. }
  2072. if (changes & BSS_CHANGED_HT) {
  2073. iwl_ht_conf(priv, bss_conf);
  2074. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2075. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2076. }
  2077. if (changes & BSS_CHANGED_ASSOC) {
  2078. IWL_DEBUG_MAC80211(priv, "ASSOC %d\n", bss_conf->assoc);
  2079. if (bss_conf->assoc) {
  2080. priv->assoc_id = bss_conf->aid;
  2081. priv->beacon_int = bss_conf->beacon_int;
  2082. priv->timestamp = bss_conf->timestamp;
  2083. priv->assoc_capability = bss_conf->assoc_capability;
  2084. iwl_led_associate(priv);
  2085. /*
  2086. * We have just associated, don't start scan too early
  2087. * leave time for EAPOL exchange to complete.
  2088. *
  2089. * XXX: do this in mac80211
  2090. */
  2091. priv->next_scan_jiffies = jiffies +
  2092. IWL_DELAY_NEXT_SCAN_AFTER_ASSOC;
  2093. if (!iwl_is_rfkill(priv))
  2094. priv->cfg->ops->lib->post_associate(priv);
  2095. } else {
  2096. priv->assoc_id = 0;
  2097. iwl_led_disassociate(priv);
  2098. }
  2099. }
  2100. if (changes && iwl_is_associated(priv) && priv->assoc_id) {
  2101. IWL_DEBUG_MAC80211(priv, "Changes (%#x) while associated\n",
  2102. changes);
  2103. ret = iwl_send_rxon_assoc(priv);
  2104. if (!ret) {
  2105. /* Sync active_rxon with latest change. */
  2106. memcpy((void *)&priv->active_rxon,
  2107. &priv->staging_rxon,
  2108. sizeof(struct iwl_rxon_cmd));
  2109. }
  2110. }
  2111. mutex_unlock(&priv->mutex);
  2112. IWL_DEBUG_MAC80211(priv, "leave\n");
  2113. }
  2114. EXPORT_SYMBOL(iwl_bss_info_changed);
  2115. int iwl_mac_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
  2116. {
  2117. struct iwl_priv *priv = hw->priv;
  2118. unsigned long flags;
  2119. __le64 timestamp;
  2120. IWL_DEBUG_MAC80211(priv, "enter\n");
  2121. if (!iwl_is_ready_rf(priv)) {
  2122. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2123. return -EIO;
  2124. }
  2125. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2126. IWL_DEBUG_MAC80211(priv, "leave - not IBSS\n");
  2127. return -EIO;
  2128. }
  2129. spin_lock_irqsave(&priv->lock, flags);
  2130. if (priv->ibss_beacon)
  2131. dev_kfree_skb(priv->ibss_beacon);
  2132. priv->ibss_beacon = skb;
  2133. priv->assoc_id = 0;
  2134. timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
  2135. priv->timestamp = le64_to_cpu(timestamp);
  2136. IWL_DEBUG_MAC80211(priv, "leave\n");
  2137. spin_unlock_irqrestore(&priv->lock, flags);
  2138. iwl_reset_qos(priv);
  2139. priv->cfg->ops->lib->post_associate(priv);
  2140. return 0;
  2141. }
  2142. EXPORT_SYMBOL(iwl_mac_beacon_update);
  2143. int iwl_set_mode(struct iwl_priv *priv, int mode)
  2144. {
  2145. if (mode == NL80211_IFTYPE_ADHOC) {
  2146. const struct iwl_channel_info *ch_info;
  2147. ch_info = iwl_get_channel_info(priv,
  2148. priv->band,
  2149. le16_to_cpu(priv->staging_rxon.channel));
  2150. if (!ch_info || !is_channel_ibss(ch_info)) {
  2151. IWL_ERR(priv, "channel %d not IBSS channel\n",
  2152. le16_to_cpu(priv->staging_rxon.channel));
  2153. return -EINVAL;
  2154. }
  2155. }
  2156. iwl_connection_init_rx_config(priv, mode);
  2157. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2158. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2159. memcpy(priv->staging_rxon.node_addr, priv->mac_addr, ETH_ALEN);
  2160. iwl_clear_stations_table(priv);
  2161. /* dont commit rxon if rf-kill is on*/
  2162. if (!iwl_is_ready_rf(priv))
  2163. return -EAGAIN;
  2164. iwlcore_commit_rxon(priv);
  2165. return 0;
  2166. }
  2167. EXPORT_SYMBOL(iwl_set_mode);
  2168. int iwl_mac_add_interface(struct ieee80211_hw *hw,
  2169. struct ieee80211_if_init_conf *conf)
  2170. {
  2171. struct iwl_priv *priv = hw->priv;
  2172. unsigned long flags;
  2173. IWL_DEBUG_MAC80211(priv, "enter: type %d\n", conf->type);
  2174. if (priv->vif) {
  2175. IWL_DEBUG_MAC80211(priv, "leave - vif != NULL\n");
  2176. return -EOPNOTSUPP;
  2177. }
  2178. spin_lock_irqsave(&priv->lock, flags);
  2179. priv->vif = conf->vif;
  2180. priv->iw_mode = conf->type;
  2181. spin_unlock_irqrestore(&priv->lock, flags);
  2182. mutex_lock(&priv->mutex);
  2183. if (conf->mac_addr) {
  2184. IWL_DEBUG_MAC80211(priv, "Set %pM\n", conf->mac_addr);
  2185. memcpy(priv->mac_addr, conf->mac_addr, ETH_ALEN);
  2186. }
  2187. if (iwl_set_mode(priv, conf->type) == -EAGAIN)
  2188. /* we are not ready, will run again when ready */
  2189. set_bit(STATUS_MODE_PENDING, &priv->status);
  2190. mutex_unlock(&priv->mutex);
  2191. IWL_DEBUG_MAC80211(priv, "leave\n");
  2192. return 0;
  2193. }
  2194. EXPORT_SYMBOL(iwl_mac_add_interface);
  2195. void iwl_mac_remove_interface(struct ieee80211_hw *hw,
  2196. struct ieee80211_if_init_conf *conf)
  2197. {
  2198. struct iwl_priv *priv = hw->priv;
  2199. IWL_DEBUG_MAC80211(priv, "enter\n");
  2200. mutex_lock(&priv->mutex);
  2201. if (iwl_is_ready_rf(priv)) {
  2202. iwl_scan_cancel_timeout(priv, 100);
  2203. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2204. iwlcore_commit_rxon(priv);
  2205. }
  2206. if (priv->vif == conf->vif) {
  2207. priv->vif = NULL;
  2208. memset(priv->bssid, 0, ETH_ALEN);
  2209. }
  2210. mutex_unlock(&priv->mutex);
  2211. IWL_DEBUG_MAC80211(priv, "leave\n");
  2212. }
  2213. EXPORT_SYMBOL(iwl_mac_remove_interface);
  2214. /**
  2215. * iwl_mac_config - mac80211 config callback
  2216. *
  2217. * We ignore conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME since it seems to
  2218. * be set inappropriately and the driver currently sets the hardware up to
  2219. * use it whenever needed.
  2220. */
  2221. int iwl_mac_config(struct ieee80211_hw *hw, u32 changed)
  2222. {
  2223. struct iwl_priv *priv = hw->priv;
  2224. const struct iwl_channel_info *ch_info;
  2225. struct ieee80211_conf *conf = &hw->conf;
  2226. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  2227. unsigned long flags = 0;
  2228. int ret = 0;
  2229. u16 ch;
  2230. int scan_active = 0;
  2231. mutex_lock(&priv->mutex);
  2232. IWL_DEBUG_MAC80211(priv, "enter to channel %d changed 0x%X\n",
  2233. conf->channel->hw_value, changed);
  2234. if (unlikely(!priv->cfg->mod_params->disable_hw_scan &&
  2235. test_bit(STATUS_SCANNING, &priv->status))) {
  2236. scan_active = 1;
  2237. IWL_DEBUG_MAC80211(priv, "leave - scanning\n");
  2238. }
  2239. /* during scanning mac80211 will delay channel setting until
  2240. * scan finish with changed = 0
  2241. */
  2242. if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
  2243. if (scan_active)
  2244. goto set_ch_out;
  2245. ch = ieee80211_frequency_to_channel(conf->channel->center_freq);
  2246. ch_info = iwl_get_channel_info(priv, conf->channel->band, ch);
  2247. if (!is_channel_valid(ch_info)) {
  2248. IWL_DEBUG_MAC80211(priv, "leave - invalid channel\n");
  2249. ret = -EINVAL;
  2250. goto set_ch_out;
  2251. }
  2252. if (priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  2253. !is_channel_ibss(ch_info)) {
  2254. IWL_ERR(priv, "channel %d in band %d not "
  2255. "IBSS channel\n",
  2256. conf->channel->hw_value, conf->channel->band);
  2257. ret = -EINVAL;
  2258. goto set_ch_out;
  2259. }
  2260. spin_lock_irqsave(&priv->lock, flags);
  2261. /* Configure HT40 channels */
  2262. ht_conf->is_ht = conf_is_ht(conf);
  2263. if (ht_conf->is_ht) {
  2264. if (conf_is_ht40_minus(conf)) {
  2265. ht_conf->extension_chan_offset =
  2266. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  2267. ht_conf->is_40mhz = true;
  2268. } else if (conf_is_ht40_plus(conf)) {
  2269. ht_conf->extension_chan_offset =
  2270. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  2271. ht_conf->is_40mhz = true;
  2272. } else {
  2273. ht_conf->extension_chan_offset =
  2274. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  2275. ht_conf->is_40mhz = false;
  2276. }
  2277. } else
  2278. ht_conf->is_40mhz = false;
  2279. /* Default to no protection. Protection mode will later be set
  2280. * from BSS config in iwl_ht_conf */
  2281. ht_conf->ht_protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
  2282. /* if we are switching from ht to 2.4 clear flags
  2283. * from any ht related info since 2.4 does not
  2284. * support ht */
  2285. if ((le16_to_cpu(priv->staging_rxon.channel) != ch))
  2286. priv->staging_rxon.flags = 0;
  2287. iwl_set_rxon_channel(priv, conf->channel);
  2288. iwl_set_flags_for_band(priv, conf->channel->band);
  2289. spin_unlock_irqrestore(&priv->lock, flags);
  2290. if (iwl_is_associated(priv) &&
  2291. (le16_to_cpu(priv->active_rxon.channel) != ch) &&
  2292. priv->cfg->ops->lib->set_channel_switch) {
  2293. iwl_set_rate(priv);
  2294. /*
  2295. * at this point, staging_rxon has the
  2296. * configuration for channel switch
  2297. */
  2298. ret = priv->cfg->ops->lib->set_channel_switch(priv,
  2299. ch);
  2300. if (!ret) {
  2301. iwl_print_rx_config_cmd(priv);
  2302. goto out;
  2303. }
  2304. priv->switch_rxon.switch_in_progress = false;
  2305. }
  2306. set_ch_out:
  2307. /* The list of supported rates and rate mask can be different
  2308. * for each band; since the band may have changed, reset
  2309. * the rate mask to what mac80211 lists */
  2310. iwl_set_rate(priv);
  2311. }
  2312. if (changed & (IEEE80211_CONF_CHANGE_PS |
  2313. IEEE80211_CONF_CHANGE_IDLE)) {
  2314. ret = iwl_power_update_mode(priv, false);
  2315. if (ret)
  2316. IWL_DEBUG_MAC80211(priv, "Error setting sleep level\n");
  2317. }
  2318. if (changed & IEEE80211_CONF_CHANGE_POWER) {
  2319. IWL_DEBUG_MAC80211(priv, "TX Power old=%d new=%d\n",
  2320. priv->tx_power_user_lmt, conf->power_level);
  2321. iwl_set_tx_power(priv, conf->power_level, false);
  2322. }
  2323. /* call to ensure that 4965 rx_chain is set properly in monitor mode */
  2324. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2325. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2326. if (!iwl_is_ready(priv)) {
  2327. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2328. goto out;
  2329. }
  2330. if (scan_active)
  2331. goto out;
  2332. if (memcmp(&priv->active_rxon,
  2333. &priv->staging_rxon, sizeof(priv->staging_rxon)))
  2334. iwlcore_commit_rxon(priv);
  2335. else
  2336. IWL_DEBUG_INFO(priv, "Not re-sending same RXON configuration.\n");
  2337. out:
  2338. IWL_DEBUG_MAC80211(priv, "leave\n");
  2339. mutex_unlock(&priv->mutex);
  2340. return ret;
  2341. }
  2342. EXPORT_SYMBOL(iwl_mac_config);
  2343. int iwl_mac_get_tx_stats(struct ieee80211_hw *hw,
  2344. struct ieee80211_tx_queue_stats *stats)
  2345. {
  2346. struct iwl_priv *priv = hw->priv;
  2347. int i, avail;
  2348. struct iwl_tx_queue *txq;
  2349. struct iwl_queue *q;
  2350. unsigned long flags;
  2351. IWL_DEBUG_MAC80211(priv, "enter\n");
  2352. if (!iwl_is_ready_rf(priv)) {
  2353. IWL_DEBUG_MAC80211(priv, "leave - RF not ready\n");
  2354. return -EIO;
  2355. }
  2356. spin_lock_irqsave(&priv->lock, flags);
  2357. for (i = 0; i < AC_NUM; i++) {
  2358. txq = &priv->txq[i];
  2359. q = &txq->q;
  2360. avail = iwl_queue_space(q);
  2361. stats[i].len = q->n_window - avail;
  2362. stats[i].limit = q->n_window - q->high_mark;
  2363. stats[i].count = q->n_window;
  2364. }
  2365. spin_unlock_irqrestore(&priv->lock, flags);
  2366. IWL_DEBUG_MAC80211(priv, "leave\n");
  2367. return 0;
  2368. }
  2369. EXPORT_SYMBOL(iwl_mac_get_tx_stats);
  2370. void iwl_mac_reset_tsf(struct ieee80211_hw *hw)
  2371. {
  2372. struct iwl_priv *priv = hw->priv;
  2373. unsigned long flags;
  2374. mutex_lock(&priv->mutex);
  2375. IWL_DEBUG_MAC80211(priv, "enter\n");
  2376. spin_lock_irqsave(&priv->lock, flags);
  2377. memset(&priv->current_ht_config, 0, sizeof(struct iwl_ht_config));
  2378. spin_unlock_irqrestore(&priv->lock, flags);
  2379. iwl_reset_qos(priv);
  2380. spin_lock_irqsave(&priv->lock, flags);
  2381. priv->assoc_id = 0;
  2382. priv->assoc_capability = 0;
  2383. priv->assoc_station_added = 0;
  2384. /* new association get rid of ibss beacon skb */
  2385. if (priv->ibss_beacon)
  2386. dev_kfree_skb(priv->ibss_beacon);
  2387. priv->ibss_beacon = NULL;
  2388. priv->beacon_int = priv->vif->bss_conf.beacon_int;
  2389. priv->timestamp = 0;
  2390. if ((priv->iw_mode == NL80211_IFTYPE_STATION))
  2391. priv->beacon_int = 0;
  2392. spin_unlock_irqrestore(&priv->lock, flags);
  2393. if (!iwl_is_ready_rf(priv)) {
  2394. IWL_DEBUG_MAC80211(priv, "leave - not ready\n");
  2395. mutex_unlock(&priv->mutex);
  2396. return;
  2397. }
  2398. /* we are restarting association process
  2399. * clear RXON_FILTER_ASSOC_MSK bit
  2400. */
  2401. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  2402. iwl_scan_cancel_timeout(priv, 100);
  2403. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2404. iwlcore_commit_rxon(priv);
  2405. }
  2406. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  2407. IWL_DEBUG_MAC80211(priv, "leave - not in IBSS\n");
  2408. mutex_unlock(&priv->mutex);
  2409. return;
  2410. }
  2411. iwl_set_rate(priv);
  2412. mutex_unlock(&priv->mutex);
  2413. IWL_DEBUG_MAC80211(priv, "leave\n");
  2414. }
  2415. EXPORT_SYMBOL(iwl_mac_reset_tsf);
  2416. int iwl_alloc_txq_mem(struct iwl_priv *priv)
  2417. {
  2418. if (!priv->txq)
  2419. priv->txq = kzalloc(
  2420. sizeof(struct iwl_tx_queue) * priv->cfg->num_of_queues,
  2421. GFP_KERNEL);
  2422. if (!priv->txq) {
  2423. IWL_ERR(priv, "Not enough memory for txq \n");
  2424. return -ENOMEM;
  2425. }
  2426. return 0;
  2427. }
  2428. EXPORT_SYMBOL(iwl_alloc_txq_mem);
  2429. void iwl_free_txq_mem(struct iwl_priv *priv)
  2430. {
  2431. kfree(priv->txq);
  2432. priv->txq = NULL;
  2433. }
  2434. EXPORT_SYMBOL(iwl_free_txq_mem);
  2435. int iwl_send_wimax_coex(struct iwl_priv *priv)
  2436. {
  2437. struct iwl_wimax_coex_cmd uninitialized_var(coex_cmd);
  2438. if (priv->cfg->support_wimax_coexist) {
  2439. /* UnMask wake up src at associated sleep */
  2440. coex_cmd.flags |= COEX_FLAGS_ASSOC_WA_UNMASK_MSK;
  2441. /* UnMask wake up src at unassociated sleep */
  2442. coex_cmd.flags |= COEX_FLAGS_UNASSOC_WA_UNMASK_MSK;
  2443. memcpy(coex_cmd.sta_prio, cu_priorities,
  2444. sizeof(struct iwl_wimax_coex_event_entry) *
  2445. COEX_NUM_OF_EVENTS);
  2446. /* enabling the coexistence feature */
  2447. coex_cmd.flags |= COEX_FLAGS_COEX_ENABLE_MSK;
  2448. /* enabling the priorities tables */
  2449. coex_cmd.flags |= COEX_FLAGS_STA_TABLE_VALID_MSK;
  2450. } else {
  2451. /* coexistence is disabled */
  2452. memset(&coex_cmd, 0, sizeof(coex_cmd));
  2453. }
  2454. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  2455. sizeof(coex_cmd), &coex_cmd);
  2456. }
  2457. EXPORT_SYMBOL(iwl_send_wimax_coex);
  2458. #ifdef CONFIG_IWLWIFI_DEBUGFS
  2459. #define IWL_TRAFFIC_DUMP_SIZE (IWL_TRAFFIC_ENTRY_SIZE * IWL_TRAFFIC_ENTRIES)
  2460. void iwl_reset_traffic_log(struct iwl_priv *priv)
  2461. {
  2462. priv->tx_traffic_idx = 0;
  2463. priv->rx_traffic_idx = 0;
  2464. if (priv->tx_traffic)
  2465. memset(priv->tx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2466. if (priv->rx_traffic)
  2467. memset(priv->rx_traffic, 0, IWL_TRAFFIC_DUMP_SIZE);
  2468. }
  2469. int iwl_alloc_traffic_mem(struct iwl_priv *priv)
  2470. {
  2471. u32 traffic_size = IWL_TRAFFIC_DUMP_SIZE;
  2472. if (iwl_debug_level & IWL_DL_TX) {
  2473. if (!priv->tx_traffic) {
  2474. priv->tx_traffic =
  2475. kzalloc(traffic_size, GFP_KERNEL);
  2476. if (!priv->tx_traffic)
  2477. return -ENOMEM;
  2478. }
  2479. }
  2480. if (iwl_debug_level & IWL_DL_RX) {
  2481. if (!priv->rx_traffic) {
  2482. priv->rx_traffic =
  2483. kzalloc(traffic_size, GFP_KERNEL);
  2484. if (!priv->rx_traffic)
  2485. return -ENOMEM;
  2486. }
  2487. }
  2488. iwl_reset_traffic_log(priv);
  2489. return 0;
  2490. }
  2491. EXPORT_SYMBOL(iwl_alloc_traffic_mem);
  2492. void iwl_free_traffic_mem(struct iwl_priv *priv)
  2493. {
  2494. kfree(priv->tx_traffic);
  2495. priv->tx_traffic = NULL;
  2496. kfree(priv->rx_traffic);
  2497. priv->rx_traffic = NULL;
  2498. }
  2499. EXPORT_SYMBOL(iwl_free_traffic_mem);
  2500. void iwl_dbg_log_tx_data_frame(struct iwl_priv *priv,
  2501. u16 length, struct ieee80211_hdr *header)
  2502. {
  2503. __le16 fc;
  2504. u16 len;
  2505. if (likely(!(iwl_debug_level & IWL_DL_TX)))
  2506. return;
  2507. if (!priv->tx_traffic)
  2508. return;
  2509. fc = header->frame_control;
  2510. if (ieee80211_is_data(fc)) {
  2511. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2512. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2513. memcpy((priv->tx_traffic +
  2514. (priv->tx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2515. header, len);
  2516. priv->tx_traffic_idx =
  2517. (priv->tx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2518. }
  2519. }
  2520. EXPORT_SYMBOL(iwl_dbg_log_tx_data_frame);
  2521. void iwl_dbg_log_rx_data_frame(struct iwl_priv *priv,
  2522. u16 length, struct ieee80211_hdr *header)
  2523. {
  2524. __le16 fc;
  2525. u16 len;
  2526. if (likely(!(iwl_debug_level & IWL_DL_RX)))
  2527. return;
  2528. if (!priv->rx_traffic)
  2529. return;
  2530. fc = header->frame_control;
  2531. if (ieee80211_is_data(fc)) {
  2532. len = (length > IWL_TRAFFIC_ENTRY_SIZE)
  2533. ? IWL_TRAFFIC_ENTRY_SIZE : length;
  2534. memcpy((priv->rx_traffic +
  2535. (priv->rx_traffic_idx * IWL_TRAFFIC_ENTRY_SIZE)),
  2536. header, len);
  2537. priv->rx_traffic_idx =
  2538. (priv->rx_traffic_idx + 1) % IWL_TRAFFIC_ENTRIES;
  2539. }
  2540. }
  2541. EXPORT_SYMBOL(iwl_dbg_log_rx_data_frame);
  2542. const char *get_mgmt_string(int cmd)
  2543. {
  2544. switch (cmd) {
  2545. IWL_CMD(MANAGEMENT_ASSOC_REQ);
  2546. IWL_CMD(MANAGEMENT_ASSOC_RESP);
  2547. IWL_CMD(MANAGEMENT_REASSOC_REQ);
  2548. IWL_CMD(MANAGEMENT_REASSOC_RESP);
  2549. IWL_CMD(MANAGEMENT_PROBE_REQ);
  2550. IWL_CMD(MANAGEMENT_PROBE_RESP);
  2551. IWL_CMD(MANAGEMENT_BEACON);
  2552. IWL_CMD(MANAGEMENT_ATIM);
  2553. IWL_CMD(MANAGEMENT_DISASSOC);
  2554. IWL_CMD(MANAGEMENT_AUTH);
  2555. IWL_CMD(MANAGEMENT_DEAUTH);
  2556. IWL_CMD(MANAGEMENT_ACTION);
  2557. default:
  2558. return "UNKNOWN";
  2559. }
  2560. }
  2561. const char *get_ctrl_string(int cmd)
  2562. {
  2563. switch (cmd) {
  2564. IWL_CMD(CONTROL_BACK_REQ);
  2565. IWL_CMD(CONTROL_BACK);
  2566. IWL_CMD(CONTROL_PSPOLL);
  2567. IWL_CMD(CONTROL_RTS);
  2568. IWL_CMD(CONTROL_CTS);
  2569. IWL_CMD(CONTROL_ACK);
  2570. IWL_CMD(CONTROL_CFEND);
  2571. IWL_CMD(CONTROL_CFENDACK);
  2572. default:
  2573. return "UNKNOWN";
  2574. }
  2575. }
  2576. void iwl_clear_tx_stats(struct iwl_priv *priv)
  2577. {
  2578. memset(&priv->tx_stats, 0, sizeof(struct traffic_stats));
  2579. }
  2580. void iwl_clear_rx_stats(struct iwl_priv *priv)
  2581. {
  2582. memset(&priv->rx_stats, 0, sizeof(struct traffic_stats));
  2583. }
  2584. /*
  2585. * if CONFIG_IWLWIFI_DEBUGFS defined, iwl_update_stats function will
  2586. * record all the MGMT, CTRL and DATA pkt for both TX and Rx pass.
  2587. * Use debugFs to display the rx/rx_statistics
  2588. * if CONFIG_IWLWIFI_DEBUGFS not being defined, then no MGMT and CTRL
  2589. * information will be recorded, but DATA pkt still will be recorded
  2590. * for the reason of iwl_led.c need to control the led blinking based on
  2591. * number of tx and rx data.
  2592. *
  2593. */
  2594. void iwl_update_stats(struct iwl_priv *priv, bool is_tx, __le16 fc, u16 len)
  2595. {
  2596. struct traffic_stats *stats;
  2597. if (is_tx)
  2598. stats = &priv->tx_stats;
  2599. else
  2600. stats = &priv->rx_stats;
  2601. if (ieee80211_is_mgmt(fc)) {
  2602. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2603. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  2604. stats->mgmt[MANAGEMENT_ASSOC_REQ]++;
  2605. break;
  2606. case cpu_to_le16(IEEE80211_STYPE_ASSOC_RESP):
  2607. stats->mgmt[MANAGEMENT_ASSOC_RESP]++;
  2608. break;
  2609. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  2610. stats->mgmt[MANAGEMENT_REASSOC_REQ]++;
  2611. break;
  2612. case cpu_to_le16(IEEE80211_STYPE_REASSOC_RESP):
  2613. stats->mgmt[MANAGEMENT_REASSOC_RESP]++;
  2614. break;
  2615. case cpu_to_le16(IEEE80211_STYPE_PROBE_REQ):
  2616. stats->mgmt[MANAGEMENT_PROBE_REQ]++;
  2617. break;
  2618. case cpu_to_le16(IEEE80211_STYPE_PROBE_RESP):
  2619. stats->mgmt[MANAGEMENT_PROBE_RESP]++;
  2620. break;
  2621. case cpu_to_le16(IEEE80211_STYPE_BEACON):
  2622. stats->mgmt[MANAGEMENT_BEACON]++;
  2623. break;
  2624. case cpu_to_le16(IEEE80211_STYPE_ATIM):
  2625. stats->mgmt[MANAGEMENT_ATIM]++;
  2626. break;
  2627. case cpu_to_le16(IEEE80211_STYPE_DISASSOC):
  2628. stats->mgmt[MANAGEMENT_DISASSOC]++;
  2629. break;
  2630. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  2631. stats->mgmt[MANAGEMENT_AUTH]++;
  2632. break;
  2633. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  2634. stats->mgmt[MANAGEMENT_DEAUTH]++;
  2635. break;
  2636. case cpu_to_le16(IEEE80211_STYPE_ACTION):
  2637. stats->mgmt[MANAGEMENT_ACTION]++;
  2638. break;
  2639. }
  2640. } else if (ieee80211_is_ctl(fc)) {
  2641. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  2642. case cpu_to_le16(IEEE80211_STYPE_BACK_REQ):
  2643. stats->ctrl[CONTROL_BACK_REQ]++;
  2644. break;
  2645. case cpu_to_le16(IEEE80211_STYPE_BACK):
  2646. stats->ctrl[CONTROL_BACK]++;
  2647. break;
  2648. case cpu_to_le16(IEEE80211_STYPE_PSPOLL):
  2649. stats->ctrl[CONTROL_PSPOLL]++;
  2650. break;
  2651. case cpu_to_le16(IEEE80211_STYPE_RTS):
  2652. stats->ctrl[CONTROL_RTS]++;
  2653. break;
  2654. case cpu_to_le16(IEEE80211_STYPE_CTS):
  2655. stats->ctrl[CONTROL_CTS]++;
  2656. break;
  2657. case cpu_to_le16(IEEE80211_STYPE_ACK):
  2658. stats->ctrl[CONTROL_ACK]++;
  2659. break;
  2660. case cpu_to_le16(IEEE80211_STYPE_CFEND):
  2661. stats->ctrl[CONTROL_CFEND]++;
  2662. break;
  2663. case cpu_to_le16(IEEE80211_STYPE_CFENDACK):
  2664. stats->ctrl[CONTROL_CFENDACK]++;
  2665. break;
  2666. }
  2667. } else {
  2668. /* data */
  2669. stats->data_cnt++;
  2670. stats->data_bytes += len;
  2671. }
  2672. }
  2673. EXPORT_SYMBOL(iwl_update_stats);
  2674. #endif
  2675. #ifdef CONFIG_PM
  2676. int iwl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  2677. {
  2678. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2679. /*
  2680. * This function is called when system goes into suspend state
  2681. * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
  2682. * first but since iwl_mac_stop() has no knowledge of who the caller is,
  2683. * it will not call apm_ops.stop() to stop the DMA operation.
  2684. * Calling apm_ops.stop here to make sure we stop the DMA.
  2685. */
  2686. priv->cfg->ops->lib->apm_ops.stop(priv);
  2687. pci_save_state(pdev);
  2688. pci_disable_device(pdev);
  2689. pci_set_power_state(pdev, PCI_D3hot);
  2690. return 0;
  2691. }
  2692. EXPORT_SYMBOL(iwl_pci_suspend);
  2693. int iwl_pci_resume(struct pci_dev *pdev)
  2694. {
  2695. struct iwl_priv *priv = pci_get_drvdata(pdev);
  2696. int ret;
  2697. pci_set_power_state(pdev, PCI_D0);
  2698. ret = pci_enable_device(pdev);
  2699. if (ret)
  2700. return ret;
  2701. pci_restore_state(pdev);
  2702. iwl_enable_interrupts(priv);
  2703. return 0;
  2704. }
  2705. EXPORT_SYMBOL(iwl_pci_resume);
  2706. #endif /* CONFIG_PM */