tg3.c 397 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #define TG3_TSO_SUPPORT 1
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.95"
  63. #define DRV_MODULE_RELDATE "November 3, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. static char version[] __devinitdata =
  120. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  121. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  122. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  123. MODULE_LICENSE("GPL");
  124. MODULE_VERSION(DRV_MODULE_VERSION);
  125. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  126. module_param(tg3_debug, int, 0);
  127. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  128. static struct pci_device_id tg3_pci_tbl[] = {
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  197. {}
  198. };
  199. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  200. static const struct {
  201. const char string[ETH_GSTRING_LEN];
  202. } ethtool_stats_keys[TG3_NUM_STATS] = {
  203. { "rx_octets" },
  204. { "rx_fragments" },
  205. { "rx_ucast_packets" },
  206. { "rx_mcast_packets" },
  207. { "rx_bcast_packets" },
  208. { "rx_fcs_errors" },
  209. { "rx_align_errors" },
  210. { "rx_xon_pause_rcvd" },
  211. { "rx_xoff_pause_rcvd" },
  212. { "rx_mac_ctrl_rcvd" },
  213. { "rx_xoff_entered" },
  214. { "rx_frame_too_long_errors" },
  215. { "rx_jabbers" },
  216. { "rx_undersize_packets" },
  217. { "rx_in_length_errors" },
  218. { "rx_out_length_errors" },
  219. { "rx_64_or_less_octet_packets" },
  220. { "rx_65_to_127_octet_packets" },
  221. { "rx_128_to_255_octet_packets" },
  222. { "rx_256_to_511_octet_packets" },
  223. { "rx_512_to_1023_octet_packets" },
  224. { "rx_1024_to_1522_octet_packets" },
  225. { "rx_1523_to_2047_octet_packets" },
  226. { "rx_2048_to_4095_octet_packets" },
  227. { "rx_4096_to_8191_octet_packets" },
  228. { "rx_8192_to_9022_octet_packets" },
  229. { "tx_octets" },
  230. { "tx_collisions" },
  231. { "tx_xon_sent" },
  232. { "tx_xoff_sent" },
  233. { "tx_flow_control" },
  234. { "tx_mac_errors" },
  235. { "tx_single_collisions" },
  236. { "tx_mult_collisions" },
  237. { "tx_deferred" },
  238. { "tx_excessive_collisions" },
  239. { "tx_late_collisions" },
  240. { "tx_collide_2times" },
  241. { "tx_collide_3times" },
  242. { "tx_collide_4times" },
  243. { "tx_collide_5times" },
  244. { "tx_collide_6times" },
  245. { "tx_collide_7times" },
  246. { "tx_collide_8times" },
  247. { "tx_collide_9times" },
  248. { "tx_collide_10times" },
  249. { "tx_collide_11times" },
  250. { "tx_collide_12times" },
  251. { "tx_collide_13times" },
  252. { "tx_collide_14times" },
  253. { "tx_collide_15times" },
  254. { "tx_ucast_packets" },
  255. { "tx_mcast_packets" },
  256. { "tx_bcast_packets" },
  257. { "tx_carrier_sense_errors" },
  258. { "tx_discards" },
  259. { "tx_errors" },
  260. { "dma_writeq_full" },
  261. { "dma_write_prioq_full" },
  262. { "rxbds_empty" },
  263. { "rx_discards" },
  264. { "rx_errors" },
  265. { "rx_threshold_hit" },
  266. { "dma_readq_full" },
  267. { "dma_read_prioq_full" },
  268. { "tx_comp_queue_full" },
  269. { "ring_set_send_prod_index" },
  270. { "ring_status_update" },
  271. { "nic_irqs" },
  272. { "nic_avoided_irqs" },
  273. { "nic_tx_threshold_hit" }
  274. };
  275. static const struct {
  276. const char string[ETH_GSTRING_LEN];
  277. } ethtool_test_keys[TG3_NUM_TEST] = {
  278. { "nvram test (online) " },
  279. { "link test (online) " },
  280. { "register test (offline)" },
  281. { "memory test (offline)" },
  282. { "loopback test (offline)" },
  283. { "interrupt test (offline)" },
  284. };
  285. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->regs + off);
  288. }
  289. static u32 tg3_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->regs + off));
  292. }
  293. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. writel(val, tp->aperegs + off);
  296. }
  297. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  298. {
  299. return (readl(tp->aperegs + off));
  300. }
  301. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. unsigned long flags;
  304. spin_lock_irqsave(&tp->indirect_lock, flags);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  306. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  307. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  308. }
  309. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  310. {
  311. writel(val, tp->regs + off);
  312. readl(tp->regs + off);
  313. }
  314. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  315. {
  316. unsigned long flags;
  317. u32 val;
  318. spin_lock_irqsave(&tp->indirect_lock, flags);
  319. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  320. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  321. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  322. return val;
  323. }
  324. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. unsigned long flags;
  327. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  333. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  334. TG3_64BIT_REG_LOW, val);
  335. return;
  336. }
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  339. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. /* In indirect mode when disabling interrupts, we also need
  342. * to clear the interrupt bit in the GRC local ctrl register.
  343. */
  344. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  345. (val == 0x1)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  347. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  348. }
  349. }
  350. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  351. {
  352. unsigned long flags;
  353. u32 val;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  356. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. return val;
  359. }
  360. /* usec_wait specifies the wait time in usec when writing to certain registers
  361. * where it is unsafe to read back the register without some delay.
  362. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  363. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  364. */
  365. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  366. {
  367. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  368. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  369. /* Non-posted methods */
  370. tp->write32(tp, off, val);
  371. else {
  372. /* Posted method */
  373. tg3_write32(tp, off, val);
  374. if (usec_wait)
  375. udelay(usec_wait);
  376. tp->read32(tp, off);
  377. }
  378. /* Wait again after the read for the posted method to guarantee that
  379. * the wait time is met.
  380. */
  381. if (usec_wait)
  382. udelay(usec_wait);
  383. }
  384. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. tp->write32_mbox(tp, off, val);
  387. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  388. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  389. tp->read32_mbox(tp, off);
  390. }
  391. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  392. {
  393. void __iomem *mbox = tp->regs + off;
  394. writel(val, mbox);
  395. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  396. writel(val, mbox);
  397. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  398. readl(mbox);
  399. }
  400. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  401. {
  402. return (readl(tp->regs + off + GRCMBOX_BASE));
  403. }
  404. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  405. {
  406. writel(val, tp->regs + off + GRCMBOX_BASE);
  407. }
  408. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  409. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  410. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  411. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  412. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  413. #define tw32(reg,val) tp->write32(tp, reg, val)
  414. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  415. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  416. #define tr32(reg) tp->read32(tp, reg)
  417. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  421. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  422. return;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. } else {
  430. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  431. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  432. /* Always leave this as zero. */
  433. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  434. }
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. }
  437. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  438. {
  439. unsigned long flags;
  440. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  441. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  442. *val = 0;
  443. return;
  444. }
  445. spin_lock_irqsave(&tp->indirect_lock, flags);
  446. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  449. /* Always leave this as zero. */
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. } else {
  452. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  453. *val = tr32(TG3PCI_MEM_WIN_DATA);
  454. /* Always leave this as zero. */
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  456. }
  457. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  458. }
  459. static void tg3_ape_lock_init(struct tg3 *tp)
  460. {
  461. int i;
  462. /* Make sure the driver hasn't any stale locks. */
  463. for (i = 0; i < 8; i++)
  464. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  465. APE_LOCK_GRANT_DRIVER);
  466. }
  467. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  468. {
  469. int i, off;
  470. int ret = 0;
  471. u32 status;
  472. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  473. return 0;
  474. switch (locknum) {
  475. case TG3_APE_LOCK_GRC:
  476. case TG3_APE_LOCK_MEM:
  477. break;
  478. default:
  479. return -EINVAL;
  480. }
  481. off = 4 * locknum;
  482. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  483. /* Wait for up to 1 millisecond to acquire lock. */
  484. for (i = 0; i < 100; i++) {
  485. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  486. if (status == APE_LOCK_GRANT_DRIVER)
  487. break;
  488. udelay(10);
  489. }
  490. if (status != APE_LOCK_GRANT_DRIVER) {
  491. /* Revoke the lock request. */
  492. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  493. APE_LOCK_GRANT_DRIVER);
  494. ret = -EBUSY;
  495. }
  496. return ret;
  497. }
  498. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  499. {
  500. int off;
  501. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  502. return;
  503. switch (locknum) {
  504. case TG3_APE_LOCK_GRC:
  505. case TG3_APE_LOCK_MEM:
  506. break;
  507. default:
  508. return;
  509. }
  510. off = 4 * locknum;
  511. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  512. }
  513. static void tg3_disable_ints(struct tg3 *tp)
  514. {
  515. tw32(TG3PCI_MISC_HOST_CTRL,
  516. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  517. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  518. }
  519. static inline void tg3_cond_int(struct tg3 *tp)
  520. {
  521. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  522. (tp->hw_status->status & SD_STATUS_UPDATED))
  523. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  524. else
  525. tw32(HOSTCC_MODE, tp->coalesce_mode |
  526. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  527. }
  528. static void tg3_enable_ints(struct tg3 *tp)
  529. {
  530. tp->irq_sync = 0;
  531. wmb();
  532. tw32(TG3PCI_MISC_HOST_CTRL,
  533. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  534. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  535. (tp->last_tag << 24));
  536. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  537. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  538. (tp->last_tag << 24));
  539. tg3_cond_int(tp);
  540. }
  541. static inline unsigned int tg3_has_work(struct tg3 *tp)
  542. {
  543. struct tg3_hw_status *sblk = tp->hw_status;
  544. unsigned int work_exists = 0;
  545. /* check for phy events */
  546. if (!(tp->tg3_flags &
  547. (TG3_FLAG_USE_LINKCHG_REG |
  548. TG3_FLAG_POLL_SERDES))) {
  549. if (sblk->status & SD_STATUS_LINK_CHG)
  550. work_exists = 1;
  551. }
  552. /* check for RX/TX work to do */
  553. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  554. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  555. work_exists = 1;
  556. return work_exists;
  557. }
  558. /* tg3_restart_ints
  559. * similar to tg3_enable_ints, but it accurately determines whether there
  560. * is new work pending and can return without flushing the PIO write
  561. * which reenables interrupts
  562. */
  563. static void tg3_restart_ints(struct tg3 *tp)
  564. {
  565. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  566. tp->last_tag << 24);
  567. mmiowb();
  568. /* When doing tagged status, this work check is unnecessary.
  569. * The last_tag we write above tells the chip which piece of
  570. * work we've completed.
  571. */
  572. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  573. tg3_has_work(tp))
  574. tw32(HOSTCC_MODE, tp->coalesce_mode |
  575. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  576. }
  577. static inline void tg3_netif_stop(struct tg3 *tp)
  578. {
  579. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  580. napi_disable(&tp->napi);
  581. netif_tx_disable(tp->dev);
  582. }
  583. static inline void tg3_netif_start(struct tg3 *tp)
  584. {
  585. netif_wake_queue(tp->dev);
  586. /* NOTE: unconditional netif_wake_queue is only appropriate
  587. * so long as all callers are assured to have free tx slots
  588. * (such as after tg3_init_hw)
  589. */
  590. napi_enable(&tp->napi);
  591. tp->hw_status->status |= SD_STATUS_UPDATED;
  592. tg3_enable_ints(tp);
  593. }
  594. static void tg3_switch_clocks(struct tg3 *tp)
  595. {
  596. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  597. u32 orig_clock_ctrl;
  598. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  599. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  600. return;
  601. orig_clock_ctrl = clock_ctrl;
  602. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  603. CLOCK_CTRL_CLKRUN_OENABLE |
  604. 0x1f);
  605. tp->pci_clock_ctrl = clock_ctrl;
  606. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  607. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  608. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  609. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  610. }
  611. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  612. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  613. clock_ctrl |
  614. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  615. 40);
  616. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  617. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  618. 40);
  619. }
  620. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  621. }
  622. #define PHY_BUSY_LOOPS 5000
  623. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  624. {
  625. u32 frame_val;
  626. unsigned int loops;
  627. int ret;
  628. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  629. tw32_f(MAC_MI_MODE,
  630. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  631. udelay(80);
  632. }
  633. *val = 0x0;
  634. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  635. MI_COM_PHY_ADDR_MASK);
  636. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  637. MI_COM_REG_ADDR_MASK);
  638. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  639. tw32_f(MAC_MI_COM, frame_val);
  640. loops = PHY_BUSY_LOOPS;
  641. while (loops != 0) {
  642. udelay(10);
  643. frame_val = tr32(MAC_MI_COM);
  644. if ((frame_val & MI_COM_BUSY) == 0) {
  645. udelay(5);
  646. frame_val = tr32(MAC_MI_COM);
  647. break;
  648. }
  649. loops -= 1;
  650. }
  651. ret = -EBUSY;
  652. if (loops != 0) {
  653. *val = frame_val & MI_COM_DATA_MASK;
  654. ret = 0;
  655. }
  656. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  657. tw32_f(MAC_MI_MODE, tp->mi_mode);
  658. udelay(80);
  659. }
  660. return ret;
  661. }
  662. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  663. {
  664. u32 frame_val;
  665. unsigned int loops;
  666. int ret;
  667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  668. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  669. return 0;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  676. MI_COM_PHY_ADDR_MASK);
  677. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  678. MI_COM_REG_ADDR_MASK);
  679. frame_val |= (val & MI_COM_DATA_MASK);
  680. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0)
  695. ret = 0;
  696. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  698. udelay(80);
  699. }
  700. return ret;
  701. }
  702. static int tg3_bmcr_reset(struct tg3 *tp)
  703. {
  704. u32 phy_control;
  705. int limit, err;
  706. /* OK, reset it, and poll the BMCR_RESET bit until it
  707. * clears or we time out.
  708. */
  709. phy_control = BMCR_RESET;
  710. err = tg3_writephy(tp, MII_BMCR, phy_control);
  711. if (err != 0)
  712. return -EBUSY;
  713. limit = 5000;
  714. while (limit--) {
  715. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  716. if (err != 0)
  717. return -EBUSY;
  718. if ((phy_control & BMCR_RESET) == 0) {
  719. udelay(40);
  720. break;
  721. }
  722. udelay(10);
  723. }
  724. if (limit <= 0)
  725. return -EBUSY;
  726. return 0;
  727. }
  728. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  729. {
  730. struct tg3 *tp = (struct tg3 *)bp->priv;
  731. u32 val;
  732. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  733. return -EAGAIN;
  734. if (tg3_readphy(tp, reg, &val))
  735. return -EIO;
  736. return val;
  737. }
  738. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  739. {
  740. struct tg3 *tp = (struct tg3 *)bp->priv;
  741. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  742. return -EAGAIN;
  743. if (tg3_writephy(tp, reg, val))
  744. return -EIO;
  745. return 0;
  746. }
  747. static int tg3_mdio_reset(struct mii_bus *bp)
  748. {
  749. return 0;
  750. }
  751. static void tg3_mdio_config_5785(struct tg3 *tp)
  752. {
  753. u32 val;
  754. struct phy_device *phydev;
  755. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  756. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  757. case TG3_PHY_ID_BCM50610:
  758. val = MAC_PHYCFG2_50610_LED_MODES;
  759. break;
  760. case TG3_PHY_ID_BCMAC131:
  761. val = MAC_PHYCFG2_AC131_LED_MODES;
  762. break;
  763. case TG3_PHY_ID_RTL8211C:
  764. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  765. break;
  766. case TG3_PHY_ID_RTL8201E:
  767. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  768. break;
  769. default:
  770. return;
  771. }
  772. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  773. tw32(MAC_PHYCFG2, val);
  774. val = tr32(MAC_PHYCFG1);
  775. val &= ~MAC_PHYCFG1_RGMII_INT;
  776. tw32(MAC_PHYCFG1, val);
  777. return;
  778. }
  779. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  780. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  781. MAC_PHYCFG2_FMODE_MASK_MASK |
  782. MAC_PHYCFG2_GMODE_MASK_MASK |
  783. MAC_PHYCFG2_ACT_MASK_MASK |
  784. MAC_PHYCFG2_QUAL_MASK_MASK |
  785. MAC_PHYCFG2_INBAND_ENABLE;
  786. tw32(MAC_PHYCFG2, val);
  787. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  788. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  789. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  790. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  791. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  792. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  793. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  794. }
  795. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  796. val = tr32(MAC_EXT_RGMII_MODE);
  797. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  798. MAC_RGMII_MODE_RX_QUALITY |
  799. MAC_RGMII_MODE_RX_ACTIVITY |
  800. MAC_RGMII_MODE_RX_ENG_DET |
  801. MAC_RGMII_MODE_TX_ENABLE |
  802. MAC_RGMII_MODE_TX_LOWPWR |
  803. MAC_RGMII_MODE_TX_RESET);
  804. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  805. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  806. val |= MAC_RGMII_MODE_RX_INT_B |
  807. MAC_RGMII_MODE_RX_QUALITY |
  808. MAC_RGMII_MODE_RX_ACTIVITY |
  809. MAC_RGMII_MODE_RX_ENG_DET;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET;
  814. }
  815. tw32(MAC_EXT_RGMII_MODE, val);
  816. }
  817. static void tg3_mdio_start(struct tg3 *tp)
  818. {
  819. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  820. mutex_lock(&tp->mdio_bus->mdio_lock);
  821. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  822. mutex_unlock(&tp->mdio_bus->mdio_lock);
  823. }
  824. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  825. tw32_f(MAC_MI_MODE, tp->mi_mode);
  826. udelay(80);
  827. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  829. tg3_mdio_config_5785(tp);
  830. }
  831. static void tg3_mdio_stop(struct tg3 *tp)
  832. {
  833. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  834. mutex_lock(&tp->mdio_bus->mdio_lock);
  835. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  836. mutex_unlock(&tp->mdio_bus->mdio_lock);
  837. }
  838. }
  839. static int tg3_mdio_init(struct tg3 *tp)
  840. {
  841. int i;
  842. u32 reg;
  843. struct phy_device *phydev;
  844. tg3_mdio_start(tp);
  845. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  846. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  847. return 0;
  848. tp->mdio_bus = mdiobus_alloc();
  849. if (tp->mdio_bus == NULL)
  850. return -ENOMEM;
  851. tp->mdio_bus->name = "tg3 mdio bus";
  852. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  853. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  854. tp->mdio_bus->priv = tp;
  855. tp->mdio_bus->parent = &tp->pdev->dev;
  856. tp->mdio_bus->read = &tg3_mdio_read;
  857. tp->mdio_bus->write = &tg3_mdio_write;
  858. tp->mdio_bus->reset = &tg3_mdio_reset;
  859. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  860. tp->mdio_bus->irq = &tp->mdio_irq[0];
  861. for (i = 0; i < PHY_MAX_ADDR; i++)
  862. tp->mdio_bus->irq[i] = PHY_POLL;
  863. /* The bus registration will look for all the PHYs on the mdio bus.
  864. * Unfortunately, it does not ensure the PHY is powered up before
  865. * accessing the PHY ID registers. A chip reset is the
  866. * quickest way to bring the device back to an operational state..
  867. */
  868. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  869. tg3_bmcr_reset(tp);
  870. i = mdiobus_register(tp->mdio_bus);
  871. if (i) {
  872. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  873. tp->dev->name, i);
  874. mdiobus_free(tp->mdio_bus);
  875. return i;
  876. }
  877. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  878. if (!phydev || !phydev->drv) {
  879. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  880. mdiobus_unregister(tp->mdio_bus);
  881. mdiobus_free(tp->mdio_bus);
  882. return -ENODEV;
  883. }
  884. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  885. case TG3_PHY_ID_BCM50610:
  886. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  887. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  888. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  889. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  890. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  891. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  892. /* fallthru */
  893. case TG3_PHY_ID_RTL8211C:
  894. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  895. break;
  896. case TG3_PHY_ID_RTL8201E:
  897. case TG3_PHY_ID_BCMAC131:
  898. phydev->interface = PHY_INTERFACE_MODE_MII;
  899. break;
  900. }
  901. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  903. tg3_mdio_config_5785(tp);
  904. return 0;
  905. }
  906. static void tg3_mdio_fini(struct tg3 *tp)
  907. {
  908. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  909. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  910. mdiobus_unregister(tp->mdio_bus);
  911. mdiobus_free(tp->mdio_bus);
  912. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  913. }
  914. }
  915. /* tp->lock is held. */
  916. static inline void tg3_generate_fw_event(struct tg3 *tp)
  917. {
  918. u32 val;
  919. val = tr32(GRC_RX_CPU_EVENT);
  920. val |= GRC_RX_CPU_DRIVER_EVENT;
  921. tw32_f(GRC_RX_CPU_EVENT, val);
  922. tp->last_event_jiffies = jiffies;
  923. }
  924. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  925. /* tp->lock is held. */
  926. static void tg3_wait_for_event_ack(struct tg3 *tp)
  927. {
  928. int i;
  929. unsigned int delay_cnt;
  930. long time_remain;
  931. /* If enough time has passed, no wait is necessary. */
  932. time_remain = (long)(tp->last_event_jiffies + 1 +
  933. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  934. (long)jiffies;
  935. if (time_remain < 0)
  936. return;
  937. /* Check if we can shorten the wait time. */
  938. delay_cnt = jiffies_to_usecs(time_remain);
  939. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  940. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  941. delay_cnt = (delay_cnt >> 3) + 1;
  942. for (i = 0; i < delay_cnt; i++) {
  943. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  944. break;
  945. udelay(8);
  946. }
  947. }
  948. /* tp->lock is held. */
  949. static void tg3_ump_link_report(struct tg3 *tp)
  950. {
  951. u32 reg;
  952. u32 val;
  953. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  954. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  955. return;
  956. tg3_wait_for_event_ack(tp);
  957. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  958. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  959. val = 0;
  960. if (!tg3_readphy(tp, MII_BMCR, &reg))
  961. val = reg << 16;
  962. if (!tg3_readphy(tp, MII_BMSR, &reg))
  963. val |= (reg & 0xffff);
  964. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  965. val = 0;
  966. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  967. val = reg << 16;
  968. if (!tg3_readphy(tp, MII_LPA, &reg))
  969. val |= (reg & 0xffff);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  971. val = 0;
  972. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  973. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  976. val |= (reg & 0xffff);
  977. }
  978. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  979. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  980. val = reg << 16;
  981. else
  982. val = 0;
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  984. tg3_generate_fw_event(tp);
  985. }
  986. static void tg3_link_report(struct tg3 *tp)
  987. {
  988. if (!netif_carrier_ok(tp->dev)) {
  989. if (netif_msg_link(tp))
  990. printk(KERN_INFO PFX "%s: Link is down.\n",
  991. tp->dev->name);
  992. tg3_ump_link_report(tp);
  993. } else if (netif_msg_link(tp)) {
  994. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  995. tp->dev->name,
  996. (tp->link_config.active_speed == SPEED_1000 ?
  997. 1000 :
  998. (tp->link_config.active_speed == SPEED_100 ?
  999. 100 : 10)),
  1000. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1001. "full" : "half"));
  1002. printk(KERN_INFO PFX
  1003. "%s: Flow control is %s for TX and %s for RX.\n",
  1004. tp->dev->name,
  1005. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1006. "on" : "off",
  1007. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1008. "on" : "off");
  1009. tg3_ump_link_report(tp);
  1010. }
  1011. }
  1012. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1013. {
  1014. u16 miireg;
  1015. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1016. miireg = ADVERTISE_PAUSE_CAP;
  1017. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1018. miireg = ADVERTISE_PAUSE_ASYM;
  1019. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1020. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1021. else
  1022. miireg = 0;
  1023. return miireg;
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_1000XPAUSE;
  1030. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_1000XPSE_ASYM;
  1032. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1039. {
  1040. u8 cap = 0;
  1041. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1042. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1043. if (rmtadv & LPA_PAUSE_CAP)
  1044. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1045. else if (rmtadv & LPA_PAUSE_ASYM)
  1046. cap = TG3_FLOW_CTRL_RX;
  1047. } else {
  1048. if (rmtadv & LPA_PAUSE_CAP)
  1049. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1050. }
  1051. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1052. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1053. cap = TG3_FLOW_CTRL_TX;
  1054. }
  1055. return cap;
  1056. }
  1057. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1058. {
  1059. u8 cap = 0;
  1060. if (lcladv & ADVERTISE_1000XPAUSE) {
  1061. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1062. if (rmtadv & LPA_1000XPAUSE)
  1063. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1064. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1065. cap = TG3_FLOW_CTRL_RX;
  1066. } else {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1069. }
  1070. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1071. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1072. cap = TG3_FLOW_CTRL_TX;
  1073. }
  1074. return cap;
  1075. }
  1076. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1077. {
  1078. u8 autoneg;
  1079. u8 flowctrl = 0;
  1080. u32 old_rx_mode = tp->rx_mode;
  1081. u32 old_tx_mode = tp->tx_mode;
  1082. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1083. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1084. else
  1085. autoneg = tp->link_config.autoneg;
  1086. if (autoneg == AUTONEG_ENABLE &&
  1087. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1088. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1089. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1090. else
  1091. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1092. } else
  1093. flowctrl = tp->link_config.flowctrl;
  1094. tp->link_config.active_flowctrl = flowctrl;
  1095. if (flowctrl & TG3_FLOW_CTRL_RX)
  1096. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_rx_mode != tp->rx_mode)
  1100. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1101. if (flowctrl & TG3_FLOW_CTRL_TX)
  1102. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1103. else
  1104. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1105. if (old_tx_mode != tp->tx_mode)
  1106. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1107. }
  1108. static void tg3_adjust_link(struct net_device *dev)
  1109. {
  1110. u8 oldflowctrl, linkmesg = 0;
  1111. u32 mac_mode, lcl_adv, rmt_adv;
  1112. struct tg3 *tp = netdev_priv(dev);
  1113. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1114. spin_lock(&tp->lock);
  1115. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1116. MAC_MODE_HALF_DUPLEX);
  1117. oldflowctrl = tp->link_config.active_flowctrl;
  1118. if (phydev->link) {
  1119. lcl_adv = 0;
  1120. rmt_adv = 0;
  1121. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1122. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1123. else
  1124. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1125. if (phydev->duplex == DUPLEX_HALF)
  1126. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1127. else {
  1128. lcl_adv = tg3_advert_flowctrl_1000T(
  1129. tp->link_config.flowctrl);
  1130. if (phydev->pause)
  1131. rmt_adv = LPA_PAUSE_CAP;
  1132. if (phydev->asym_pause)
  1133. rmt_adv |= LPA_PAUSE_ASYM;
  1134. }
  1135. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1136. } else
  1137. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1138. if (mac_mode != tp->mac_mode) {
  1139. tp->mac_mode = mac_mode;
  1140. tw32_f(MAC_MODE, tp->mac_mode);
  1141. udelay(40);
  1142. }
  1143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1144. if (phydev->speed == SPEED_10)
  1145. tw32(MAC_MI_STAT,
  1146. MAC_MI_STAT_10MBPS_MODE |
  1147. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1148. else
  1149. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1150. }
  1151. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1152. tw32(MAC_TX_LENGTHS,
  1153. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1154. (6 << TX_LENGTHS_IPG_SHIFT) |
  1155. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1156. else
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1162. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1163. phydev->speed != tp->link_config.active_speed ||
  1164. phydev->duplex != tp->link_config.active_duplex ||
  1165. oldflowctrl != tp->link_config.active_flowctrl)
  1166. linkmesg = 1;
  1167. tp->link_config.active_speed = phydev->speed;
  1168. tp->link_config.active_duplex = phydev->duplex;
  1169. spin_unlock(&tp->lock);
  1170. if (linkmesg)
  1171. tg3_link_report(tp);
  1172. }
  1173. static int tg3_phy_init(struct tg3 *tp)
  1174. {
  1175. struct phy_device *phydev;
  1176. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1177. return 0;
  1178. /* Bring the PHY back to a known state. */
  1179. tg3_bmcr_reset(tp);
  1180. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1181. /* Attach the MAC to the PHY. */
  1182. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1183. phydev->dev_flags, phydev->interface);
  1184. if (IS_ERR(phydev)) {
  1185. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1186. return PTR_ERR(phydev);
  1187. }
  1188. /* Mask with MAC supported features. */
  1189. switch (phydev->interface) {
  1190. case PHY_INTERFACE_MODE_GMII:
  1191. case PHY_INTERFACE_MODE_RGMII:
  1192. phydev->supported &= (PHY_GBIT_FEATURES |
  1193. SUPPORTED_Pause |
  1194. SUPPORTED_Asym_Pause);
  1195. break;
  1196. case PHY_INTERFACE_MODE_MII:
  1197. phydev->supported &= (PHY_BASIC_FEATURES |
  1198. SUPPORTED_Pause |
  1199. SUPPORTED_Asym_Pause);
  1200. break;
  1201. default:
  1202. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1203. return -EINVAL;
  1204. }
  1205. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1206. phydev->advertising = phydev->supported;
  1207. return 0;
  1208. }
  1209. static void tg3_phy_start(struct tg3 *tp)
  1210. {
  1211. struct phy_device *phydev;
  1212. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1213. return;
  1214. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1215. if (tp->link_config.phy_is_low_power) {
  1216. tp->link_config.phy_is_low_power = 0;
  1217. phydev->speed = tp->link_config.orig_speed;
  1218. phydev->duplex = tp->link_config.orig_duplex;
  1219. phydev->autoneg = tp->link_config.orig_autoneg;
  1220. phydev->advertising = tp->link_config.orig_advertising;
  1221. }
  1222. phy_start(phydev);
  1223. phy_start_aneg(phydev);
  1224. }
  1225. static void tg3_phy_stop(struct tg3 *tp)
  1226. {
  1227. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1228. return;
  1229. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1230. }
  1231. static void tg3_phy_fini(struct tg3 *tp)
  1232. {
  1233. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1234. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1235. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1236. }
  1237. }
  1238. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1239. {
  1240. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1241. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1242. }
  1243. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1244. {
  1245. u32 reg;
  1246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1247. return;
  1248. reg = MII_TG3_MISC_SHDW_WREN |
  1249. MII_TG3_MISC_SHDW_SCR5_SEL |
  1250. MII_TG3_MISC_SHDW_SCR5_LPED |
  1251. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1252. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1253. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1254. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1255. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1256. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1257. reg = MII_TG3_MISC_SHDW_WREN |
  1258. MII_TG3_MISC_SHDW_APD_SEL |
  1259. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1260. if (enable)
  1261. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1262. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1263. }
  1264. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1265. {
  1266. u32 phy;
  1267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1268. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1269. return;
  1270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1271. u32 ephy;
  1272. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1273. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1274. ephy | MII_TG3_EPHY_SHADOW_EN);
  1275. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1276. if (enable)
  1277. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1278. else
  1279. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1280. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1281. }
  1282. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1283. }
  1284. } else {
  1285. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1286. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1287. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1288. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1289. if (enable)
  1290. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1291. else
  1292. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1293. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1294. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1295. }
  1296. }
  1297. }
  1298. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1299. {
  1300. u32 val;
  1301. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1302. return;
  1303. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1304. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1305. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1306. (val | (1 << 15) | (1 << 4)));
  1307. }
  1308. static void tg3_phy_apply_otp(struct tg3 *tp)
  1309. {
  1310. u32 otp, phy;
  1311. if (!tp->phy_otp)
  1312. return;
  1313. otp = tp->phy_otp;
  1314. /* Enable SM_DSP clock and tx 6dB coding. */
  1315. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1316. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1317. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1318. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1319. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1320. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1321. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1322. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1323. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1324. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1325. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1326. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1327. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1328. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1329. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1330. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1331. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1332. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1333. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1334. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1335. /* Turn off SM_DSP clock. */
  1336. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1337. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1338. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1339. }
  1340. static int tg3_wait_macro_done(struct tg3 *tp)
  1341. {
  1342. int limit = 100;
  1343. while (limit--) {
  1344. u32 tmp32;
  1345. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1346. if ((tmp32 & 0x1000) == 0)
  1347. break;
  1348. }
  1349. }
  1350. if (limit <= 0)
  1351. return -EBUSY;
  1352. return 0;
  1353. }
  1354. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1355. {
  1356. static const u32 test_pat[4][6] = {
  1357. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1358. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1359. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1360. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1361. };
  1362. int chan;
  1363. for (chan = 0; chan < 4; chan++) {
  1364. int i;
  1365. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1366. (chan * 0x2000) | 0x0200);
  1367. tg3_writephy(tp, 0x16, 0x0002);
  1368. for (i = 0; i < 6; i++)
  1369. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1370. test_pat[chan][i]);
  1371. tg3_writephy(tp, 0x16, 0x0202);
  1372. if (tg3_wait_macro_done(tp)) {
  1373. *resetp = 1;
  1374. return -EBUSY;
  1375. }
  1376. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1377. (chan * 0x2000) | 0x0200);
  1378. tg3_writephy(tp, 0x16, 0x0082);
  1379. if (tg3_wait_macro_done(tp)) {
  1380. *resetp = 1;
  1381. return -EBUSY;
  1382. }
  1383. tg3_writephy(tp, 0x16, 0x0802);
  1384. if (tg3_wait_macro_done(tp)) {
  1385. *resetp = 1;
  1386. return -EBUSY;
  1387. }
  1388. for (i = 0; i < 6; i += 2) {
  1389. u32 low, high;
  1390. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1391. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1392. tg3_wait_macro_done(tp)) {
  1393. *resetp = 1;
  1394. return -EBUSY;
  1395. }
  1396. low &= 0x7fff;
  1397. high &= 0x000f;
  1398. if (low != test_pat[chan][i] ||
  1399. high != test_pat[chan][i+1]) {
  1400. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1401. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1402. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1403. return -EBUSY;
  1404. }
  1405. }
  1406. }
  1407. return 0;
  1408. }
  1409. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1410. {
  1411. int chan;
  1412. for (chan = 0; chan < 4; chan++) {
  1413. int i;
  1414. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1415. (chan * 0x2000) | 0x0200);
  1416. tg3_writephy(tp, 0x16, 0x0002);
  1417. for (i = 0; i < 6; i++)
  1418. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1419. tg3_writephy(tp, 0x16, 0x0202);
  1420. if (tg3_wait_macro_done(tp))
  1421. return -EBUSY;
  1422. }
  1423. return 0;
  1424. }
  1425. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1426. {
  1427. u32 reg32, phy9_orig;
  1428. int retries, do_phy_reset, err;
  1429. retries = 10;
  1430. do_phy_reset = 1;
  1431. do {
  1432. if (do_phy_reset) {
  1433. err = tg3_bmcr_reset(tp);
  1434. if (err)
  1435. return err;
  1436. do_phy_reset = 0;
  1437. }
  1438. /* Disable transmitter and interrupt. */
  1439. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1440. continue;
  1441. reg32 |= 0x3000;
  1442. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1443. /* Set full-duplex, 1000 mbps. */
  1444. tg3_writephy(tp, MII_BMCR,
  1445. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1446. /* Set to master mode. */
  1447. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1448. continue;
  1449. tg3_writephy(tp, MII_TG3_CTRL,
  1450. (MII_TG3_CTRL_AS_MASTER |
  1451. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1452. /* Enable SM_DSP_CLOCK and 6dB. */
  1453. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1454. /* Block the PHY control access. */
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1456. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1457. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1458. if (!err)
  1459. break;
  1460. } while (--retries);
  1461. err = tg3_phy_reset_chanpat(tp);
  1462. if (err)
  1463. return err;
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1465. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1467. tg3_writephy(tp, 0x16, 0x0000);
  1468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1470. /* Set Extended packet length bit for jumbo frames */
  1471. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1472. }
  1473. else {
  1474. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1475. }
  1476. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1477. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1478. reg32 &= ~0x3000;
  1479. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1480. } else if (!err)
  1481. err = -EBUSY;
  1482. return err;
  1483. }
  1484. /* This will reset the tigon3 PHY if there is no valid
  1485. * link unless the FORCE argument is non-zero.
  1486. */
  1487. static int tg3_phy_reset(struct tg3 *tp)
  1488. {
  1489. u32 cpmuctrl;
  1490. u32 phy_status;
  1491. int err;
  1492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1493. u32 val;
  1494. val = tr32(GRC_MISC_CFG);
  1495. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1496. udelay(40);
  1497. }
  1498. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1499. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1500. if (err != 0)
  1501. return -EBUSY;
  1502. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1503. netif_carrier_off(tp->dev);
  1504. tg3_link_report(tp);
  1505. }
  1506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1509. err = tg3_phy_reset_5703_4_5(tp);
  1510. if (err)
  1511. return err;
  1512. goto out;
  1513. }
  1514. cpmuctrl = 0;
  1515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1516. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1517. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1518. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1519. tw32(TG3_CPMU_CTRL,
  1520. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1521. }
  1522. err = tg3_bmcr_reset(tp);
  1523. if (err)
  1524. return err;
  1525. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1526. u32 phy;
  1527. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1528. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1529. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1530. }
  1531. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1532. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1533. u32 val;
  1534. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1535. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1536. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1537. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1538. udelay(40);
  1539. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1540. }
  1541. }
  1542. tg3_phy_apply_otp(tp);
  1543. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1544. tg3_phy_toggle_apd(tp, true);
  1545. else
  1546. tg3_phy_toggle_apd(tp, false);
  1547. out:
  1548. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1549. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1553. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1554. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1555. }
  1556. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1557. tg3_writephy(tp, 0x1c, 0x8d68);
  1558. tg3_writephy(tp, 0x1c, 0x8d68);
  1559. }
  1560. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1566. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1567. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1568. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1569. }
  1570. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1571. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1573. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1574. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1575. tg3_writephy(tp, MII_TG3_TEST1,
  1576. MII_TG3_TEST1_TRIM_EN | 0x4);
  1577. } else
  1578. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1580. }
  1581. /* Set Extended packet length bit (bit 14) on all chips that */
  1582. /* support jumbo frames */
  1583. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1584. /* Cannot do read-modify-write on 5401 */
  1585. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1586. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1587. u32 phy_reg;
  1588. /* Set bit 14 with read-modify-write to preserve other bits */
  1589. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1590. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1591. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1592. }
  1593. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1594. * jumbo frames transmission.
  1595. */
  1596. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1597. u32 phy_reg;
  1598. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1599. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1600. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1601. }
  1602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1603. /* adjust output voltage */
  1604. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1605. }
  1606. tg3_phy_toggle_automdix(tp, 1);
  1607. tg3_phy_set_wirespeed(tp);
  1608. return 0;
  1609. }
  1610. static void tg3_frob_aux_power(struct tg3 *tp)
  1611. {
  1612. struct tg3 *tp_peer = tp;
  1613. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1614. return;
  1615. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1616. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1617. struct net_device *dev_peer;
  1618. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1619. /* remove_one() may have been run on the peer. */
  1620. if (!dev_peer)
  1621. tp_peer = tp;
  1622. else
  1623. tp_peer = netdev_priv(dev_peer);
  1624. }
  1625. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1626. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1627. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1628. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1631. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1632. (GRC_LCLCTRL_GPIO_OE0 |
  1633. GRC_LCLCTRL_GPIO_OE1 |
  1634. GRC_LCLCTRL_GPIO_OE2 |
  1635. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1636. GRC_LCLCTRL_GPIO_OUTPUT1),
  1637. 100);
  1638. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1639. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1640. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1641. GRC_LCLCTRL_GPIO_OE1 |
  1642. GRC_LCLCTRL_GPIO_OE2 |
  1643. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1644. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1645. tp->grc_local_ctrl;
  1646. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1647. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1648. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1649. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1650. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1651. } else {
  1652. u32 no_gpio2;
  1653. u32 grc_local_ctrl = 0;
  1654. if (tp_peer != tp &&
  1655. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1656. return;
  1657. /* Workaround to prevent overdrawing Amps. */
  1658. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1659. ASIC_REV_5714) {
  1660. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1661. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1662. grc_local_ctrl, 100);
  1663. }
  1664. /* On 5753 and variants, GPIO2 cannot be used. */
  1665. no_gpio2 = tp->nic_sram_data_cfg &
  1666. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1667. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1668. GRC_LCLCTRL_GPIO_OE1 |
  1669. GRC_LCLCTRL_GPIO_OE2 |
  1670. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1671. GRC_LCLCTRL_GPIO_OUTPUT2;
  1672. if (no_gpio2) {
  1673. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1674. GRC_LCLCTRL_GPIO_OUTPUT2);
  1675. }
  1676. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1677. grc_local_ctrl, 100);
  1678. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1679. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1680. grc_local_ctrl, 100);
  1681. if (!no_gpio2) {
  1682. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1683. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1684. grc_local_ctrl, 100);
  1685. }
  1686. }
  1687. } else {
  1688. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1690. if (tp_peer != tp &&
  1691. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1692. return;
  1693. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1694. (GRC_LCLCTRL_GPIO_OE1 |
  1695. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1696. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1697. GRC_LCLCTRL_GPIO_OE1, 100);
  1698. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1699. (GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1701. }
  1702. }
  1703. }
  1704. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1705. {
  1706. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1707. return 1;
  1708. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1709. if (speed != SPEED_10)
  1710. return 1;
  1711. } else if (speed == SPEED_10)
  1712. return 1;
  1713. return 0;
  1714. }
  1715. static int tg3_setup_phy(struct tg3 *, int);
  1716. #define RESET_KIND_SHUTDOWN 0
  1717. #define RESET_KIND_INIT 1
  1718. #define RESET_KIND_SUSPEND 2
  1719. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1720. static int tg3_halt_cpu(struct tg3 *, u32);
  1721. static int tg3_nvram_lock(struct tg3 *);
  1722. static void tg3_nvram_unlock(struct tg3 *);
  1723. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1724. {
  1725. u32 val;
  1726. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1728. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1729. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1730. sg_dig_ctrl |=
  1731. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1732. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1733. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1734. }
  1735. return;
  1736. }
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1738. tg3_bmcr_reset(tp);
  1739. val = tr32(GRC_MISC_CFG);
  1740. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1741. udelay(40);
  1742. return;
  1743. } else if (do_low_power) {
  1744. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1745. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1746. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1747. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1748. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1749. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1750. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1751. }
  1752. /* The PHY should not be powered down on some chips because
  1753. * of bugs.
  1754. */
  1755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1757. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1758. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1759. return;
  1760. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1761. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1762. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1763. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1764. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1765. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1766. }
  1767. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1768. }
  1769. /* tp->lock is held. */
  1770. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1771. {
  1772. u32 addr_high, addr_low;
  1773. int i;
  1774. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1775. tp->dev->dev_addr[1]);
  1776. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1777. (tp->dev->dev_addr[3] << 16) |
  1778. (tp->dev->dev_addr[4] << 8) |
  1779. (tp->dev->dev_addr[5] << 0));
  1780. for (i = 0; i < 4; i++) {
  1781. if (i == 1 && skip_mac_1)
  1782. continue;
  1783. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1784. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1785. }
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1788. for (i = 0; i < 12; i++) {
  1789. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1790. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1791. }
  1792. }
  1793. addr_high = (tp->dev->dev_addr[0] +
  1794. tp->dev->dev_addr[1] +
  1795. tp->dev->dev_addr[2] +
  1796. tp->dev->dev_addr[3] +
  1797. tp->dev->dev_addr[4] +
  1798. tp->dev->dev_addr[5]) &
  1799. TX_BACKOFF_SEED_MASK;
  1800. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1801. }
  1802. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1803. {
  1804. u32 misc_host_ctrl;
  1805. bool device_should_wake, do_low_power;
  1806. /* Make sure register accesses (indirect or otherwise)
  1807. * will function correctly.
  1808. */
  1809. pci_write_config_dword(tp->pdev,
  1810. TG3PCI_MISC_HOST_CTRL,
  1811. tp->misc_host_ctrl);
  1812. switch (state) {
  1813. case PCI_D0:
  1814. pci_enable_wake(tp->pdev, state, false);
  1815. pci_set_power_state(tp->pdev, PCI_D0);
  1816. /* Switch out of Vaux if it is a NIC */
  1817. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1819. return 0;
  1820. case PCI_D1:
  1821. case PCI_D2:
  1822. case PCI_D3hot:
  1823. break;
  1824. default:
  1825. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1826. tp->dev->name, state);
  1827. return -EINVAL;
  1828. }
  1829. /* Restore the CLKREQ setting. */
  1830. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1831. u16 lnkctl;
  1832. pci_read_config_word(tp->pdev,
  1833. tp->pcie_cap + PCI_EXP_LNKCTL,
  1834. &lnkctl);
  1835. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1836. pci_write_config_word(tp->pdev,
  1837. tp->pcie_cap + PCI_EXP_LNKCTL,
  1838. lnkctl);
  1839. }
  1840. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1841. tw32(TG3PCI_MISC_HOST_CTRL,
  1842. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1843. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1844. device_may_wakeup(&tp->pdev->dev) &&
  1845. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1846. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1847. do_low_power = false;
  1848. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1849. !tp->link_config.phy_is_low_power) {
  1850. struct phy_device *phydev;
  1851. u32 phyid, advertising;
  1852. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1853. tp->link_config.phy_is_low_power = 1;
  1854. tp->link_config.orig_speed = phydev->speed;
  1855. tp->link_config.orig_duplex = phydev->duplex;
  1856. tp->link_config.orig_autoneg = phydev->autoneg;
  1857. tp->link_config.orig_advertising = phydev->advertising;
  1858. advertising = ADVERTISED_TP |
  1859. ADVERTISED_Pause |
  1860. ADVERTISED_Autoneg |
  1861. ADVERTISED_10baseT_Half;
  1862. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1863. device_should_wake) {
  1864. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1865. advertising |=
  1866. ADVERTISED_100baseT_Half |
  1867. ADVERTISED_100baseT_Full |
  1868. ADVERTISED_10baseT_Full;
  1869. else
  1870. advertising |= ADVERTISED_10baseT_Full;
  1871. }
  1872. phydev->advertising = advertising;
  1873. phy_start_aneg(phydev);
  1874. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  1875. if (phyid != TG3_PHY_ID_BCMAC131) {
  1876. phyid &= TG3_PHY_OUI_MASK;
  1877. if (phyid == TG3_PHY_OUI_1 &&
  1878. phyid == TG3_PHY_OUI_2 &&
  1879. phyid == TG3_PHY_OUI_3)
  1880. do_low_power = true;
  1881. }
  1882. }
  1883. } else {
  1884. do_low_power = false;
  1885. if (tp->link_config.phy_is_low_power == 0) {
  1886. tp->link_config.phy_is_low_power = 1;
  1887. tp->link_config.orig_speed = tp->link_config.speed;
  1888. tp->link_config.orig_duplex = tp->link_config.duplex;
  1889. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1890. }
  1891. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1892. tp->link_config.speed = SPEED_10;
  1893. tp->link_config.duplex = DUPLEX_HALF;
  1894. tp->link_config.autoneg = AUTONEG_ENABLE;
  1895. tg3_setup_phy(tp, 0);
  1896. }
  1897. }
  1898. __tg3_set_mac_addr(tp, 0);
  1899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1900. u32 val;
  1901. val = tr32(GRC_VCPU_EXT_CTRL);
  1902. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1903. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1904. int i;
  1905. u32 val;
  1906. for (i = 0; i < 200; i++) {
  1907. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1908. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1909. break;
  1910. msleep(1);
  1911. }
  1912. }
  1913. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1914. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1915. WOL_DRV_STATE_SHUTDOWN |
  1916. WOL_DRV_WOL |
  1917. WOL_SET_MAGIC_PKT);
  1918. if (device_should_wake) {
  1919. u32 mac_mode;
  1920. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1921. if (do_low_power) {
  1922. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1923. udelay(40);
  1924. }
  1925. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1926. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1927. else
  1928. mac_mode = MAC_MODE_PORT_MODE_MII;
  1929. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1930. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1931. ASIC_REV_5700) {
  1932. u32 speed = (tp->tg3_flags &
  1933. TG3_FLAG_WOL_SPEED_100MB) ?
  1934. SPEED_100 : SPEED_10;
  1935. if (tg3_5700_link_polarity(tp, speed))
  1936. mac_mode |= MAC_MODE_LINK_POLARITY;
  1937. else
  1938. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1939. }
  1940. } else {
  1941. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1942. }
  1943. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1944. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1945. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1946. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1947. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1948. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1949. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1950. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1951. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1952. mac_mode |= tp->mac_mode &
  1953. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1954. if (mac_mode & MAC_MODE_APE_TX_EN)
  1955. mac_mode |= MAC_MODE_TDE_ENABLE;
  1956. }
  1957. tw32_f(MAC_MODE, mac_mode);
  1958. udelay(100);
  1959. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1960. udelay(10);
  1961. }
  1962. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1963. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1965. u32 base_val;
  1966. base_val = tp->pci_clock_ctrl;
  1967. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1968. CLOCK_CTRL_TXCLK_DISABLE);
  1969. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1970. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1971. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1972. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1973. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1974. /* do nothing */
  1975. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1976. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1977. u32 newbits1, newbits2;
  1978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1980. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1981. CLOCK_CTRL_TXCLK_DISABLE |
  1982. CLOCK_CTRL_ALTCLK);
  1983. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1984. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1985. newbits1 = CLOCK_CTRL_625_CORE;
  1986. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1987. } else {
  1988. newbits1 = CLOCK_CTRL_ALTCLK;
  1989. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1990. }
  1991. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1992. 40);
  1993. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1994. 40);
  1995. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1996. u32 newbits3;
  1997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1999. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2000. CLOCK_CTRL_TXCLK_DISABLE |
  2001. CLOCK_CTRL_44MHZ_CORE);
  2002. } else {
  2003. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2004. }
  2005. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2006. tp->pci_clock_ctrl | newbits3, 40);
  2007. }
  2008. }
  2009. if (!(device_should_wake) &&
  2010. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  2011. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  2012. tg3_power_down_phy(tp, do_low_power);
  2013. tg3_frob_aux_power(tp);
  2014. /* Workaround for unstable PLL clock */
  2015. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2016. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2017. u32 val = tr32(0x7d00);
  2018. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2019. tw32(0x7d00, val);
  2020. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2021. int err;
  2022. err = tg3_nvram_lock(tp);
  2023. tg3_halt_cpu(tp, RX_CPU_BASE);
  2024. if (!err)
  2025. tg3_nvram_unlock(tp);
  2026. }
  2027. }
  2028. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2029. if (device_should_wake)
  2030. pci_enable_wake(tp->pdev, state, true);
  2031. /* Finally, set the new power state. */
  2032. pci_set_power_state(tp->pdev, state);
  2033. return 0;
  2034. }
  2035. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2036. {
  2037. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2038. case MII_TG3_AUX_STAT_10HALF:
  2039. *speed = SPEED_10;
  2040. *duplex = DUPLEX_HALF;
  2041. break;
  2042. case MII_TG3_AUX_STAT_10FULL:
  2043. *speed = SPEED_10;
  2044. *duplex = DUPLEX_FULL;
  2045. break;
  2046. case MII_TG3_AUX_STAT_100HALF:
  2047. *speed = SPEED_100;
  2048. *duplex = DUPLEX_HALF;
  2049. break;
  2050. case MII_TG3_AUX_STAT_100FULL:
  2051. *speed = SPEED_100;
  2052. *duplex = DUPLEX_FULL;
  2053. break;
  2054. case MII_TG3_AUX_STAT_1000HALF:
  2055. *speed = SPEED_1000;
  2056. *duplex = DUPLEX_HALF;
  2057. break;
  2058. case MII_TG3_AUX_STAT_1000FULL:
  2059. *speed = SPEED_1000;
  2060. *duplex = DUPLEX_FULL;
  2061. break;
  2062. default:
  2063. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2064. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2065. SPEED_10;
  2066. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2067. DUPLEX_HALF;
  2068. break;
  2069. }
  2070. *speed = SPEED_INVALID;
  2071. *duplex = DUPLEX_INVALID;
  2072. break;
  2073. }
  2074. }
  2075. static void tg3_phy_copper_begin(struct tg3 *tp)
  2076. {
  2077. u32 new_adv;
  2078. int i;
  2079. if (tp->link_config.phy_is_low_power) {
  2080. /* Entering low power mode. Disable gigabit and
  2081. * 100baseT advertisements.
  2082. */
  2083. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2084. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2085. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2086. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2087. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2088. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2089. } else if (tp->link_config.speed == SPEED_INVALID) {
  2090. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2091. tp->link_config.advertising &=
  2092. ~(ADVERTISED_1000baseT_Half |
  2093. ADVERTISED_1000baseT_Full);
  2094. new_adv = ADVERTISE_CSMA;
  2095. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2096. new_adv |= ADVERTISE_10HALF;
  2097. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2098. new_adv |= ADVERTISE_10FULL;
  2099. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2100. new_adv |= ADVERTISE_100HALF;
  2101. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2102. new_adv |= ADVERTISE_100FULL;
  2103. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2104. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2105. if (tp->link_config.advertising &
  2106. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2107. new_adv = 0;
  2108. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2109. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2110. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2111. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2112. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2113. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2114. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2115. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2116. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2117. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2118. } else {
  2119. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2120. }
  2121. } else {
  2122. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2123. new_adv |= ADVERTISE_CSMA;
  2124. /* Asking for a specific link mode. */
  2125. if (tp->link_config.speed == SPEED_1000) {
  2126. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2127. if (tp->link_config.duplex == DUPLEX_FULL)
  2128. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2129. else
  2130. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2131. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2132. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2133. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2134. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2135. } else {
  2136. if (tp->link_config.speed == SPEED_100) {
  2137. if (tp->link_config.duplex == DUPLEX_FULL)
  2138. new_adv |= ADVERTISE_100FULL;
  2139. else
  2140. new_adv |= ADVERTISE_100HALF;
  2141. } else {
  2142. if (tp->link_config.duplex == DUPLEX_FULL)
  2143. new_adv |= ADVERTISE_10FULL;
  2144. else
  2145. new_adv |= ADVERTISE_10HALF;
  2146. }
  2147. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2148. new_adv = 0;
  2149. }
  2150. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2151. }
  2152. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2153. tp->link_config.speed != SPEED_INVALID) {
  2154. u32 bmcr, orig_bmcr;
  2155. tp->link_config.active_speed = tp->link_config.speed;
  2156. tp->link_config.active_duplex = tp->link_config.duplex;
  2157. bmcr = 0;
  2158. switch (tp->link_config.speed) {
  2159. default:
  2160. case SPEED_10:
  2161. break;
  2162. case SPEED_100:
  2163. bmcr |= BMCR_SPEED100;
  2164. break;
  2165. case SPEED_1000:
  2166. bmcr |= TG3_BMCR_SPEED1000;
  2167. break;
  2168. }
  2169. if (tp->link_config.duplex == DUPLEX_FULL)
  2170. bmcr |= BMCR_FULLDPLX;
  2171. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2172. (bmcr != orig_bmcr)) {
  2173. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2174. for (i = 0; i < 1500; i++) {
  2175. u32 tmp;
  2176. udelay(10);
  2177. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2178. tg3_readphy(tp, MII_BMSR, &tmp))
  2179. continue;
  2180. if (!(tmp & BMSR_LSTATUS)) {
  2181. udelay(40);
  2182. break;
  2183. }
  2184. }
  2185. tg3_writephy(tp, MII_BMCR, bmcr);
  2186. udelay(40);
  2187. }
  2188. } else {
  2189. tg3_writephy(tp, MII_BMCR,
  2190. BMCR_ANENABLE | BMCR_ANRESTART);
  2191. }
  2192. }
  2193. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2194. {
  2195. int err;
  2196. /* Turn off tap power management. */
  2197. /* Set Extended packet length bit */
  2198. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2199. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2200. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2201. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2202. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2203. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2204. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2205. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2206. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2207. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2208. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2209. udelay(40);
  2210. return err;
  2211. }
  2212. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2213. {
  2214. u32 adv_reg, all_mask = 0;
  2215. if (mask & ADVERTISED_10baseT_Half)
  2216. all_mask |= ADVERTISE_10HALF;
  2217. if (mask & ADVERTISED_10baseT_Full)
  2218. all_mask |= ADVERTISE_10FULL;
  2219. if (mask & ADVERTISED_100baseT_Half)
  2220. all_mask |= ADVERTISE_100HALF;
  2221. if (mask & ADVERTISED_100baseT_Full)
  2222. all_mask |= ADVERTISE_100FULL;
  2223. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2224. return 0;
  2225. if ((adv_reg & all_mask) != all_mask)
  2226. return 0;
  2227. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2228. u32 tg3_ctrl;
  2229. all_mask = 0;
  2230. if (mask & ADVERTISED_1000baseT_Half)
  2231. all_mask |= ADVERTISE_1000HALF;
  2232. if (mask & ADVERTISED_1000baseT_Full)
  2233. all_mask |= ADVERTISE_1000FULL;
  2234. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2235. return 0;
  2236. if ((tg3_ctrl & all_mask) != all_mask)
  2237. return 0;
  2238. }
  2239. return 1;
  2240. }
  2241. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2242. {
  2243. u32 curadv, reqadv;
  2244. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2245. return 1;
  2246. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2247. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2248. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2249. if (curadv != reqadv)
  2250. return 0;
  2251. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2252. tg3_readphy(tp, MII_LPA, rmtadv);
  2253. } else {
  2254. /* Reprogram the advertisement register, even if it
  2255. * does not affect the current link. If the link
  2256. * gets renegotiated in the future, we can save an
  2257. * additional renegotiation cycle by advertising
  2258. * it correctly in the first place.
  2259. */
  2260. if (curadv != reqadv) {
  2261. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2262. ADVERTISE_PAUSE_ASYM);
  2263. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2264. }
  2265. }
  2266. return 1;
  2267. }
  2268. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2269. {
  2270. int current_link_up;
  2271. u32 bmsr, dummy;
  2272. u32 lcl_adv, rmt_adv;
  2273. u16 current_speed;
  2274. u8 current_duplex;
  2275. int i, err;
  2276. tw32(MAC_EVENT, 0);
  2277. tw32_f(MAC_STATUS,
  2278. (MAC_STATUS_SYNC_CHANGED |
  2279. MAC_STATUS_CFG_CHANGED |
  2280. MAC_STATUS_MI_COMPLETION |
  2281. MAC_STATUS_LNKSTATE_CHANGED));
  2282. udelay(40);
  2283. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2284. tw32_f(MAC_MI_MODE,
  2285. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2286. udelay(80);
  2287. }
  2288. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2289. /* Some third-party PHYs need to be reset on link going
  2290. * down.
  2291. */
  2292. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2295. netif_carrier_ok(tp->dev)) {
  2296. tg3_readphy(tp, MII_BMSR, &bmsr);
  2297. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2298. !(bmsr & BMSR_LSTATUS))
  2299. force_reset = 1;
  2300. }
  2301. if (force_reset)
  2302. tg3_phy_reset(tp);
  2303. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2304. tg3_readphy(tp, MII_BMSR, &bmsr);
  2305. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2306. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2307. bmsr = 0;
  2308. if (!(bmsr & BMSR_LSTATUS)) {
  2309. err = tg3_init_5401phy_dsp(tp);
  2310. if (err)
  2311. return err;
  2312. tg3_readphy(tp, MII_BMSR, &bmsr);
  2313. for (i = 0; i < 1000; i++) {
  2314. udelay(10);
  2315. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2316. (bmsr & BMSR_LSTATUS)) {
  2317. udelay(40);
  2318. break;
  2319. }
  2320. }
  2321. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2322. !(bmsr & BMSR_LSTATUS) &&
  2323. tp->link_config.active_speed == SPEED_1000) {
  2324. err = tg3_phy_reset(tp);
  2325. if (!err)
  2326. err = tg3_init_5401phy_dsp(tp);
  2327. if (err)
  2328. return err;
  2329. }
  2330. }
  2331. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2332. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2333. /* 5701 {A0,B0} CRC bug workaround */
  2334. tg3_writephy(tp, 0x15, 0x0a75);
  2335. tg3_writephy(tp, 0x1c, 0x8c68);
  2336. tg3_writephy(tp, 0x1c, 0x8d68);
  2337. tg3_writephy(tp, 0x1c, 0x8c68);
  2338. }
  2339. /* Clear pending interrupts... */
  2340. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2341. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2342. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2343. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2344. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2345. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2347. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2348. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2349. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2350. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2351. else
  2352. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2353. }
  2354. current_link_up = 0;
  2355. current_speed = SPEED_INVALID;
  2356. current_duplex = DUPLEX_INVALID;
  2357. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2358. u32 val;
  2359. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2360. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2361. if (!(val & (1 << 10))) {
  2362. val |= (1 << 10);
  2363. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2364. goto relink;
  2365. }
  2366. }
  2367. bmsr = 0;
  2368. for (i = 0; i < 100; i++) {
  2369. tg3_readphy(tp, MII_BMSR, &bmsr);
  2370. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2371. (bmsr & BMSR_LSTATUS))
  2372. break;
  2373. udelay(40);
  2374. }
  2375. if (bmsr & BMSR_LSTATUS) {
  2376. u32 aux_stat, bmcr;
  2377. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2378. for (i = 0; i < 2000; i++) {
  2379. udelay(10);
  2380. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2381. aux_stat)
  2382. break;
  2383. }
  2384. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2385. &current_speed,
  2386. &current_duplex);
  2387. bmcr = 0;
  2388. for (i = 0; i < 200; i++) {
  2389. tg3_readphy(tp, MII_BMCR, &bmcr);
  2390. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2391. continue;
  2392. if (bmcr && bmcr != 0x7fff)
  2393. break;
  2394. udelay(10);
  2395. }
  2396. lcl_adv = 0;
  2397. rmt_adv = 0;
  2398. tp->link_config.active_speed = current_speed;
  2399. tp->link_config.active_duplex = current_duplex;
  2400. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2401. if ((bmcr & BMCR_ANENABLE) &&
  2402. tg3_copper_is_advertising_all(tp,
  2403. tp->link_config.advertising)) {
  2404. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2405. &rmt_adv))
  2406. current_link_up = 1;
  2407. }
  2408. } else {
  2409. if (!(bmcr & BMCR_ANENABLE) &&
  2410. tp->link_config.speed == current_speed &&
  2411. tp->link_config.duplex == current_duplex &&
  2412. tp->link_config.flowctrl ==
  2413. tp->link_config.active_flowctrl) {
  2414. current_link_up = 1;
  2415. }
  2416. }
  2417. if (current_link_up == 1 &&
  2418. tp->link_config.active_duplex == DUPLEX_FULL)
  2419. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2420. }
  2421. relink:
  2422. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2423. u32 tmp;
  2424. tg3_phy_copper_begin(tp);
  2425. tg3_readphy(tp, MII_BMSR, &tmp);
  2426. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2427. (tmp & BMSR_LSTATUS))
  2428. current_link_up = 1;
  2429. }
  2430. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2431. if (current_link_up == 1) {
  2432. if (tp->link_config.active_speed == SPEED_100 ||
  2433. tp->link_config.active_speed == SPEED_10)
  2434. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2435. else
  2436. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2437. } else
  2438. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2439. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2440. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2441. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2442. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2443. if (current_link_up == 1 &&
  2444. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2445. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2446. else
  2447. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2448. }
  2449. /* ??? Without this setting Netgear GA302T PHY does not
  2450. * ??? send/receive packets...
  2451. */
  2452. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2453. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2454. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2455. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2456. udelay(80);
  2457. }
  2458. tw32_f(MAC_MODE, tp->mac_mode);
  2459. udelay(40);
  2460. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2461. /* Polled via timer. */
  2462. tw32_f(MAC_EVENT, 0);
  2463. } else {
  2464. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2465. }
  2466. udelay(40);
  2467. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2468. current_link_up == 1 &&
  2469. tp->link_config.active_speed == SPEED_1000 &&
  2470. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2471. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2472. udelay(120);
  2473. tw32_f(MAC_STATUS,
  2474. (MAC_STATUS_SYNC_CHANGED |
  2475. MAC_STATUS_CFG_CHANGED));
  2476. udelay(40);
  2477. tg3_write_mem(tp,
  2478. NIC_SRAM_FIRMWARE_MBOX,
  2479. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2480. }
  2481. /* Prevent send BD corruption. */
  2482. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2483. u16 oldlnkctl, newlnkctl;
  2484. pci_read_config_word(tp->pdev,
  2485. tp->pcie_cap + PCI_EXP_LNKCTL,
  2486. &oldlnkctl);
  2487. if (tp->link_config.active_speed == SPEED_100 ||
  2488. tp->link_config.active_speed == SPEED_10)
  2489. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2490. else
  2491. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2492. if (newlnkctl != oldlnkctl)
  2493. pci_write_config_word(tp->pdev,
  2494. tp->pcie_cap + PCI_EXP_LNKCTL,
  2495. newlnkctl);
  2496. }
  2497. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2498. if (current_link_up)
  2499. netif_carrier_on(tp->dev);
  2500. else
  2501. netif_carrier_off(tp->dev);
  2502. tg3_link_report(tp);
  2503. }
  2504. return 0;
  2505. }
  2506. struct tg3_fiber_aneginfo {
  2507. int state;
  2508. #define ANEG_STATE_UNKNOWN 0
  2509. #define ANEG_STATE_AN_ENABLE 1
  2510. #define ANEG_STATE_RESTART_INIT 2
  2511. #define ANEG_STATE_RESTART 3
  2512. #define ANEG_STATE_DISABLE_LINK_OK 4
  2513. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2514. #define ANEG_STATE_ABILITY_DETECT 6
  2515. #define ANEG_STATE_ACK_DETECT_INIT 7
  2516. #define ANEG_STATE_ACK_DETECT 8
  2517. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2518. #define ANEG_STATE_COMPLETE_ACK 10
  2519. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2520. #define ANEG_STATE_IDLE_DETECT 12
  2521. #define ANEG_STATE_LINK_OK 13
  2522. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2523. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2524. u32 flags;
  2525. #define MR_AN_ENABLE 0x00000001
  2526. #define MR_RESTART_AN 0x00000002
  2527. #define MR_AN_COMPLETE 0x00000004
  2528. #define MR_PAGE_RX 0x00000008
  2529. #define MR_NP_LOADED 0x00000010
  2530. #define MR_TOGGLE_TX 0x00000020
  2531. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2532. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2533. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2534. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2535. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2536. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2537. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2538. #define MR_TOGGLE_RX 0x00002000
  2539. #define MR_NP_RX 0x00004000
  2540. #define MR_LINK_OK 0x80000000
  2541. unsigned long link_time, cur_time;
  2542. u32 ability_match_cfg;
  2543. int ability_match_count;
  2544. char ability_match, idle_match, ack_match;
  2545. u32 txconfig, rxconfig;
  2546. #define ANEG_CFG_NP 0x00000080
  2547. #define ANEG_CFG_ACK 0x00000040
  2548. #define ANEG_CFG_RF2 0x00000020
  2549. #define ANEG_CFG_RF1 0x00000010
  2550. #define ANEG_CFG_PS2 0x00000001
  2551. #define ANEG_CFG_PS1 0x00008000
  2552. #define ANEG_CFG_HD 0x00004000
  2553. #define ANEG_CFG_FD 0x00002000
  2554. #define ANEG_CFG_INVAL 0x00001f06
  2555. };
  2556. #define ANEG_OK 0
  2557. #define ANEG_DONE 1
  2558. #define ANEG_TIMER_ENAB 2
  2559. #define ANEG_FAILED -1
  2560. #define ANEG_STATE_SETTLE_TIME 10000
  2561. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2562. struct tg3_fiber_aneginfo *ap)
  2563. {
  2564. u16 flowctrl;
  2565. unsigned long delta;
  2566. u32 rx_cfg_reg;
  2567. int ret;
  2568. if (ap->state == ANEG_STATE_UNKNOWN) {
  2569. ap->rxconfig = 0;
  2570. ap->link_time = 0;
  2571. ap->cur_time = 0;
  2572. ap->ability_match_cfg = 0;
  2573. ap->ability_match_count = 0;
  2574. ap->ability_match = 0;
  2575. ap->idle_match = 0;
  2576. ap->ack_match = 0;
  2577. }
  2578. ap->cur_time++;
  2579. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2580. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2581. if (rx_cfg_reg != ap->ability_match_cfg) {
  2582. ap->ability_match_cfg = rx_cfg_reg;
  2583. ap->ability_match = 0;
  2584. ap->ability_match_count = 0;
  2585. } else {
  2586. if (++ap->ability_match_count > 1) {
  2587. ap->ability_match = 1;
  2588. ap->ability_match_cfg = rx_cfg_reg;
  2589. }
  2590. }
  2591. if (rx_cfg_reg & ANEG_CFG_ACK)
  2592. ap->ack_match = 1;
  2593. else
  2594. ap->ack_match = 0;
  2595. ap->idle_match = 0;
  2596. } else {
  2597. ap->idle_match = 1;
  2598. ap->ability_match_cfg = 0;
  2599. ap->ability_match_count = 0;
  2600. ap->ability_match = 0;
  2601. ap->ack_match = 0;
  2602. rx_cfg_reg = 0;
  2603. }
  2604. ap->rxconfig = rx_cfg_reg;
  2605. ret = ANEG_OK;
  2606. switch(ap->state) {
  2607. case ANEG_STATE_UNKNOWN:
  2608. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2609. ap->state = ANEG_STATE_AN_ENABLE;
  2610. /* fallthru */
  2611. case ANEG_STATE_AN_ENABLE:
  2612. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2613. if (ap->flags & MR_AN_ENABLE) {
  2614. ap->link_time = 0;
  2615. ap->cur_time = 0;
  2616. ap->ability_match_cfg = 0;
  2617. ap->ability_match_count = 0;
  2618. ap->ability_match = 0;
  2619. ap->idle_match = 0;
  2620. ap->ack_match = 0;
  2621. ap->state = ANEG_STATE_RESTART_INIT;
  2622. } else {
  2623. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2624. }
  2625. break;
  2626. case ANEG_STATE_RESTART_INIT:
  2627. ap->link_time = ap->cur_time;
  2628. ap->flags &= ~(MR_NP_LOADED);
  2629. ap->txconfig = 0;
  2630. tw32(MAC_TX_AUTO_NEG, 0);
  2631. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2632. tw32_f(MAC_MODE, tp->mac_mode);
  2633. udelay(40);
  2634. ret = ANEG_TIMER_ENAB;
  2635. ap->state = ANEG_STATE_RESTART;
  2636. /* fallthru */
  2637. case ANEG_STATE_RESTART:
  2638. delta = ap->cur_time - ap->link_time;
  2639. if (delta > ANEG_STATE_SETTLE_TIME) {
  2640. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2641. } else {
  2642. ret = ANEG_TIMER_ENAB;
  2643. }
  2644. break;
  2645. case ANEG_STATE_DISABLE_LINK_OK:
  2646. ret = ANEG_DONE;
  2647. break;
  2648. case ANEG_STATE_ABILITY_DETECT_INIT:
  2649. ap->flags &= ~(MR_TOGGLE_TX);
  2650. ap->txconfig = ANEG_CFG_FD;
  2651. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2652. if (flowctrl & ADVERTISE_1000XPAUSE)
  2653. ap->txconfig |= ANEG_CFG_PS1;
  2654. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2655. ap->txconfig |= ANEG_CFG_PS2;
  2656. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2657. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2658. tw32_f(MAC_MODE, tp->mac_mode);
  2659. udelay(40);
  2660. ap->state = ANEG_STATE_ABILITY_DETECT;
  2661. break;
  2662. case ANEG_STATE_ABILITY_DETECT:
  2663. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2664. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2665. }
  2666. break;
  2667. case ANEG_STATE_ACK_DETECT_INIT:
  2668. ap->txconfig |= ANEG_CFG_ACK;
  2669. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2670. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2671. tw32_f(MAC_MODE, tp->mac_mode);
  2672. udelay(40);
  2673. ap->state = ANEG_STATE_ACK_DETECT;
  2674. /* fallthru */
  2675. case ANEG_STATE_ACK_DETECT:
  2676. if (ap->ack_match != 0) {
  2677. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2678. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2679. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2680. } else {
  2681. ap->state = ANEG_STATE_AN_ENABLE;
  2682. }
  2683. } else if (ap->ability_match != 0 &&
  2684. ap->rxconfig == 0) {
  2685. ap->state = ANEG_STATE_AN_ENABLE;
  2686. }
  2687. break;
  2688. case ANEG_STATE_COMPLETE_ACK_INIT:
  2689. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2690. ret = ANEG_FAILED;
  2691. break;
  2692. }
  2693. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2694. MR_LP_ADV_HALF_DUPLEX |
  2695. MR_LP_ADV_SYM_PAUSE |
  2696. MR_LP_ADV_ASYM_PAUSE |
  2697. MR_LP_ADV_REMOTE_FAULT1 |
  2698. MR_LP_ADV_REMOTE_FAULT2 |
  2699. MR_LP_ADV_NEXT_PAGE |
  2700. MR_TOGGLE_RX |
  2701. MR_NP_RX);
  2702. if (ap->rxconfig & ANEG_CFG_FD)
  2703. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2704. if (ap->rxconfig & ANEG_CFG_HD)
  2705. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2706. if (ap->rxconfig & ANEG_CFG_PS1)
  2707. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2708. if (ap->rxconfig & ANEG_CFG_PS2)
  2709. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2710. if (ap->rxconfig & ANEG_CFG_RF1)
  2711. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2712. if (ap->rxconfig & ANEG_CFG_RF2)
  2713. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2714. if (ap->rxconfig & ANEG_CFG_NP)
  2715. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2716. ap->link_time = ap->cur_time;
  2717. ap->flags ^= (MR_TOGGLE_TX);
  2718. if (ap->rxconfig & 0x0008)
  2719. ap->flags |= MR_TOGGLE_RX;
  2720. if (ap->rxconfig & ANEG_CFG_NP)
  2721. ap->flags |= MR_NP_RX;
  2722. ap->flags |= MR_PAGE_RX;
  2723. ap->state = ANEG_STATE_COMPLETE_ACK;
  2724. ret = ANEG_TIMER_ENAB;
  2725. break;
  2726. case ANEG_STATE_COMPLETE_ACK:
  2727. if (ap->ability_match != 0 &&
  2728. ap->rxconfig == 0) {
  2729. ap->state = ANEG_STATE_AN_ENABLE;
  2730. break;
  2731. }
  2732. delta = ap->cur_time - ap->link_time;
  2733. if (delta > ANEG_STATE_SETTLE_TIME) {
  2734. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2735. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2736. } else {
  2737. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2738. !(ap->flags & MR_NP_RX)) {
  2739. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2740. } else {
  2741. ret = ANEG_FAILED;
  2742. }
  2743. }
  2744. }
  2745. break;
  2746. case ANEG_STATE_IDLE_DETECT_INIT:
  2747. ap->link_time = ap->cur_time;
  2748. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2749. tw32_f(MAC_MODE, tp->mac_mode);
  2750. udelay(40);
  2751. ap->state = ANEG_STATE_IDLE_DETECT;
  2752. ret = ANEG_TIMER_ENAB;
  2753. break;
  2754. case ANEG_STATE_IDLE_DETECT:
  2755. if (ap->ability_match != 0 &&
  2756. ap->rxconfig == 0) {
  2757. ap->state = ANEG_STATE_AN_ENABLE;
  2758. break;
  2759. }
  2760. delta = ap->cur_time - ap->link_time;
  2761. if (delta > ANEG_STATE_SETTLE_TIME) {
  2762. /* XXX another gem from the Broadcom driver :( */
  2763. ap->state = ANEG_STATE_LINK_OK;
  2764. }
  2765. break;
  2766. case ANEG_STATE_LINK_OK:
  2767. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2768. ret = ANEG_DONE;
  2769. break;
  2770. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2771. /* ??? unimplemented */
  2772. break;
  2773. case ANEG_STATE_NEXT_PAGE_WAIT:
  2774. /* ??? unimplemented */
  2775. break;
  2776. default:
  2777. ret = ANEG_FAILED;
  2778. break;
  2779. }
  2780. return ret;
  2781. }
  2782. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2783. {
  2784. int res = 0;
  2785. struct tg3_fiber_aneginfo aninfo;
  2786. int status = ANEG_FAILED;
  2787. unsigned int tick;
  2788. u32 tmp;
  2789. tw32_f(MAC_TX_AUTO_NEG, 0);
  2790. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2791. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2792. udelay(40);
  2793. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2794. udelay(40);
  2795. memset(&aninfo, 0, sizeof(aninfo));
  2796. aninfo.flags |= MR_AN_ENABLE;
  2797. aninfo.state = ANEG_STATE_UNKNOWN;
  2798. aninfo.cur_time = 0;
  2799. tick = 0;
  2800. while (++tick < 195000) {
  2801. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2802. if (status == ANEG_DONE || status == ANEG_FAILED)
  2803. break;
  2804. udelay(1);
  2805. }
  2806. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2807. tw32_f(MAC_MODE, tp->mac_mode);
  2808. udelay(40);
  2809. *txflags = aninfo.txconfig;
  2810. *rxflags = aninfo.flags;
  2811. if (status == ANEG_DONE &&
  2812. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2813. MR_LP_ADV_FULL_DUPLEX)))
  2814. res = 1;
  2815. return res;
  2816. }
  2817. static void tg3_init_bcm8002(struct tg3 *tp)
  2818. {
  2819. u32 mac_status = tr32(MAC_STATUS);
  2820. int i;
  2821. /* Reset when initting first time or we have a link. */
  2822. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2823. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2824. return;
  2825. /* Set PLL lock range. */
  2826. tg3_writephy(tp, 0x16, 0x8007);
  2827. /* SW reset */
  2828. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2829. /* Wait for reset to complete. */
  2830. /* XXX schedule_timeout() ... */
  2831. for (i = 0; i < 500; i++)
  2832. udelay(10);
  2833. /* Config mode; select PMA/Ch 1 regs. */
  2834. tg3_writephy(tp, 0x10, 0x8411);
  2835. /* Enable auto-lock and comdet, select txclk for tx. */
  2836. tg3_writephy(tp, 0x11, 0x0a10);
  2837. tg3_writephy(tp, 0x18, 0x00a0);
  2838. tg3_writephy(tp, 0x16, 0x41ff);
  2839. /* Assert and deassert POR. */
  2840. tg3_writephy(tp, 0x13, 0x0400);
  2841. udelay(40);
  2842. tg3_writephy(tp, 0x13, 0x0000);
  2843. tg3_writephy(tp, 0x11, 0x0a50);
  2844. udelay(40);
  2845. tg3_writephy(tp, 0x11, 0x0a10);
  2846. /* Wait for signal to stabilize */
  2847. /* XXX schedule_timeout() ... */
  2848. for (i = 0; i < 15000; i++)
  2849. udelay(10);
  2850. /* Deselect the channel register so we can read the PHYID
  2851. * later.
  2852. */
  2853. tg3_writephy(tp, 0x10, 0x8011);
  2854. }
  2855. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2856. {
  2857. u16 flowctrl;
  2858. u32 sg_dig_ctrl, sg_dig_status;
  2859. u32 serdes_cfg, expected_sg_dig_ctrl;
  2860. int workaround, port_a;
  2861. int current_link_up;
  2862. serdes_cfg = 0;
  2863. expected_sg_dig_ctrl = 0;
  2864. workaround = 0;
  2865. port_a = 1;
  2866. current_link_up = 0;
  2867. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2868. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2869. workaround = 1;
  2870. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2871. port_a = 0;
  2872. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2873. /* preserve bits 20-23 for voltage regulator */
  2874. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2875. }
  2876. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2877. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2878. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2879. if (workaround) {
  2880. u32 val = serdes_cfg;
  2881. if (port_a)
  2882. val |= 0xc010000;
  2883. else
  2884. val |= 0x4010000;
  2885. tw32_f(MAC_SERDES_CFG, val);
  2886. }
  2887. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2888. }
  2889. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2890. tg3_setup_flow_control(tp, 0, 0);
  2891. current_link_up = 1;
  2892. }
  2893. goto out;
  2894. }
  2895. /* Want auto-negotiation. */
  2896. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2897. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2898. if (flowctrl & ADVERTISE_1000XPAUSE)
  2899. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2900. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2901. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2902. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2903. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2904. tp->serdes_counter &&
  2905. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2906. MAC_STATUS_RCVD_CFG)) ==
  2907. MAC_STATUS_PCS_SYNCED)) {
  2908. tp->serdes_counter--;
  2909. current_link_up = 1;
  2910. goto out;
  2911. }
  2912. restart_autoneg:
  2913. if (workaround)
  2914. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2915. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2916. udelay(5);
  2917. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2918. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2919. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2920. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2921. MAC_STATUS_SIGNAL_DET)) {
  2922. sg_dig_status = tr32(SG_DIG_STATUS);
  2923. mac_status = tr32(MAC_STATUS);
  2924. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2925. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2926. u32 local_adv = 0, remote_adv = 0;
  2927. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2928. local_adv |= ADVERTISE_1000XPAUSE;
  2929. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2930. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2931. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2932. remote_adv |= LPA_1000XPAUSE;
  2933. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2934. remote_adv |= LPA_1000XPAUSE_ASYM;
  2935. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2936. current_link_up = 1;
  2937. tp->serdes_counter = 0;
  2938. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2939. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2940. if (tp->serdes_counter)
  2941. tp->serdes_counter--;
  2942. else {
  2943. if (workaround) {
  2944. u32 val = serdes_cfg;
  2945. if (port_a)
  2946. val |= 0xc010000;
  2947. else
  2948. val |= 0x4010000;
  2949. tw32_f(MAC_SERDES_CFG, val);
  2950. }
  2951. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2952. udelay(40);
  2953. /* Link parallel detection - link is up */
  2954. /* only if we have PCS_SYNC and not */
  2955. /* receiving config code words */
  2956. mac_status = tr32(MAC_STATUS);
  2957. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2958. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2959. tg3_setup_flow_control(tp, 0, 0);
  2960. current_link_up = 1;
  2961. tp->tg3_flags2 |=
  2962. TG3_FLG2_PARALLEL_DETECT;
  2963. tp->serdes_counter =
  2964. SERDES_PARALLEL_DET_TIMEOUT;
  2965. } else
  2966. goto restart_autoneg;
  2967. }
  2968. }
  2969. } else {
  2970. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2971. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2972. }
  2973. out:
  2974. return current_link_up;
  2975. }
  2976. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2977. {
  2978. int current_link_up = 0;
  2979. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2980. goto out;
  2981. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2982. u32 txflags, rxflags;
  2983. int i;
  2984. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2985. u32 local_adv = 0, remote_adv = 0;
  2986. if (txflags & ANEG_CFG_PS1)
  2987. local_adv |= ADVERTISE_1000XPAUSE;
  2988. if (txflags & ANEG_CFG_PS2)
  2989. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2990. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2991. remote_adv |= LPA_1000XPAUSE;
  2992. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2993. remote_adv |= LPA_1000XPAUSE_ASYM;
  2994. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2995. current_link_up = 1;
  2996. }
  2997. for (i = 0; i < 30; i++) {
  2998. udelay(20);
  2999. tw32_f(MAC_STATUS,
  3000. (MAC_STATUS_SYNC_CHANGED |
  3001. MAC_STATUS_CFG_CHANGED));
  3002. udelay(40);
  3003. if ((tr32(MAC_STATUS) &
  3004. (MAC_STATUS_SYNC_CHANGED |
  3005. MAC_STATUS_CFG_CHANGED)) == 0)
  3006. break;
  3007. }
  3008. mac_status = tr32(MAC_STATUS);
  3009. if (current_link_up == 0 &&
  3010. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3011. !(mac_status & MAC_STATUS_RCVD_CFG))
  3012. current_link_up = 1;
  3013. } else {
  3014. tg3_setup_flow_control(tp, 0, 0);
  3015. /* Forcing 1000FD link up. */
  3016. current_link_up = 1;
  3017. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3018. udelay(40);
  3019. tw32_f(MAC_MODE, tp->mac_mode);
  3020. udelay(40);
  3021. }
  3022. out:
  3023. return current_link_up;
  3024. }
  3025. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3026. {
  3027. u32 orig_pause_cfg;
  3028. u16 orig_active_speed;
  3029. u8 orig_active_duplex;
  3030. u32 mac_status;
  3031. int current_link_up;
  3032. int i;
  3033. orig_pause_cfg = tp->link_config.active_flowctrl;
  3034. orig_active_speed = tp->link_config.active_speed;
  3035. orig_active_duplex = tp->link_config.active_duplex;
  3036. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3037. netif_carrier_ok(tp->dev) &&
  3038. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3039. mac_status = tr32(MAC_STATUS);
  3040. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3041. MAC_STATUS_SIGNAL_DET |
  3042. MAC_STATUS_CFG_CHANGED |
  3043. MAC_STATUS_RCVD_CFG);
  3044. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3045. MAC_STATUS_SIGNAL_DET)) {
  3046. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3047. MAC_STATUS_CFG_CHANGED));
  3048. return 0;
  3049. }
  3050. }
  3051. tw32_f(MAC_TX_AUTO_NEG, 0);
  3052. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3053. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3054. tw32_f(MAC_MODE, tp->mac_mode);
  3055. udelay(40);
  3056. if (tp->phy_id == PHY_ID_BCM8002)
  3057. tg3_init_bcm8002(tp);
  3058. /* Enable link change event even when serdes polling. */
  3059. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3060. udelay(40);
  3061. current_link_up = 0;
  3062. mac_status = tr32(MAC_STATUS);
  3063. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3064. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3065. else
  3066. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3067. tp->hw_status->status =
  3068. (SD_STATUS_UPDATED |
  3069. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3070. for (i = 0; i < 100; i++) {
  3071. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3072. MAC_STATUS_CFG_CHANGED));
  3073. udelay(5);
  3074. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3075. MAC_STATUS_CFG_CHANGED |
  3076. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3077. break;
  3078. }
  3079. mac_status = tr32(MAC_STATUS);
  3080. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3081. current_link_up = 0;
  3082. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3083. tp->serdes_counter == 0) {
  3084. tw32_f(MAC_MODE, (tp->mac_mode |
  3085. MAC_MODE_SEND_CONFIGS));
  3086. udelay(1);
  3087. tw32_f(MAC_MODE, tp->mac_mode);
  3088. }
  3089. }
  3090. if (current_link_up == 1) {
  3091. tp->link_config.active_speed = SPEED_1000;
  3092. tp->link_config.active_duplex = DUPLEX_FULL;
  3093. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3094. LED_CTRL_LNKLED_OVERRIDE |
  3095. LED_CTRL_1000MBPS_ON));
  3096. } else {
  3097. tp->link_config.active_speed = SPEED_INVALID;
  3098. tp->link_config.active_duplex = DUPLEX_INVALID;
  3099. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3100. LED_CTRL_LNKLED_OVERRIDE |
  3101. LED_CTRL_TRAFFIC_OVERRIDE));
  3102. }
  3103. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3104. if (current_link_up)
  3105. netif_carrier_on(tp->dev);
  3106. else
  3107. netif_carrier_off(tp->dev);
  3108. tg3_link_report(tp);
  3109. } else {
  3110. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3111. if (orig_pause_cfg != now_pause_cfg ||
  3112. orig_active_speed != tp->link_config.active_speed ||
  3113. orig_active_duplex != tp->link_config.active_duplex)
  3114. tg3_link_report(tp);
  3115. }
  3116. return 0;
  3117. }
  3118. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3119. {
  3120. int current_link_up, err = 0;
  3121. u32 bmsr, bmcr;
  3122. u16 current_speed;
  3123. u8 current_duplex;
  3124. u32 local_adv, remote_adv;
  3125. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3126. tw32_f(MAC_MODE, tp->mac_mode);
  3127. udelay(40);
  3128. tw32(MAC_EVENT, 0);
  3129. tw32_f(MAC_STATUS,
  3130. (MAC_STATUS_SYNC_CHANGED |
  3131. MAC_STATUS_CFG_CHANGED |
  3132. MAC_STATUS_MI_COMPLETION |
  3133. MAC_STATUS_LNKSTATE_CHANGED));
  3134. udelay(40);
  3135. if (force_reset)
  3136. tg3_phy_reset(tp);
  3137. current_link_up = 0;
  3138. current_speed = SPEED_INVALID;
  3139. current_duplex = DUPLEX_INVALID;
  3140. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3141. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3142. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3143. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3144. bmsr |= BMSR_LSTATUS;
  3145. else
  3146. bmsr &= ~BMSR_LSTATUS;
  3147. }
  3148. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3149. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3150. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3151. /* do nothing, just check for link up at the end */
  3152. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3153. u32 adv, new_adv;
  3154. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3155. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3156. ADVERTISE_1000XPAUSE |
  3157. ADVERTISE_1000XPSE_ASYM |
  3158. ADVERTISE_SLCT);
  3159. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3160. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3161. new_adv |= ADVERTISE_1000XHALF;
  3162. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3163. new_adv |= ADVERTISE_1000XFULL;
  3164. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3165. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3166. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3167. tg3_writephy(tp, MII_BMCR, bmcr);
  3168. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3169. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3170. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3171. return err;
  3172. }
  3173. } else {
  3174. u32 new_bmcr;
  3175. bmcr &= ~BMCR_SPEED1000;
  3176. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3177. if (tp->link_config.duplex == DUPLEX_FULL)
  3178. new_bmcr |= BMCR_FULLDPLX;
  3179. if (new_bmcr != bmcr) {
  3180. /* BMCR_SPEED1000 is a reserved bit that needs
  3181. * to be set on write.
  3182. */
  3183. new_bmcr |= BMCR_SPEED1000;
  3184. /* Force a linkdown */
  3185. if (netif_carrier_ok(tp->dev)) {
  3186. u32 adv;
  3187. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3188. adv &= ~(ADVERTISE_1000XFULL |
  3189. ADVERTISE_1000XHALF |
  3190. ADVERTISE_SLCT);
  3191. tg3_writephy(tp, MII_ADVERTISE, adv);
  3192. tg3_writephy(tp, MII_BMCR, bmcr |
  3193. BMCR_ANRESTART |
  3194. BMCR_ANENABLE);
  3195. udelay(10);
  3196. netif_carrier_off(tp->dev);
  3197. }
  3198. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3199. bmcr = new_bmcr;
  3200. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3201. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3202. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3203. ASIC_REV_5714) {
  3204. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3205. bmsr |= BMSR_LSTATUS;
  3206. else
  3207. bmsr &= ~BMSR_LSTATUS;
  3208. }
  3209. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3210. }
  3211. }
  3212. if (bmsr & BMSR_LSTATUS) {
  3213. current_speed = SPEED_1000;
  3214. current_link_up = 1;
  3215. if (bmcr & BMCR_FULLDPLX)
  3216. current_duplex = DUPLEX_FULL;
  3217. else
  3218. current_duplex = DUPLEX_HALF;
  3219. local_adv = 0;
  3220. remote_adv = 0;
  3221. if (bmcr & BMCR_ANENABLE) {
  3222. u32 common;
  3223. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3224. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3225. common = local_adv & remote_adv;
  3226. if (common & (ADVERTISE_1000XHALF |
  3227. ADVERTISE_1000XFULL)) {
  3228. if (common & ADVERTISE_1000XFULL)
  3229. current_duplex = DUPLEX_FULL;
  3230. else
  3231. current_duplex = DUPLEX_HALF;
  3232. }
  3233. else
  3234. current_link_up = 0;
  3235. }
  3236. }
  3237. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3238. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3239. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3240. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3241. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3242. tw32_f(MAC_MODE, tp->mac_mode);
  3243. udelay(40);
  3244. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3245. tp->link_config.active_speed = current_speed;
  3246. tp->link_config.active_duplex = current_duplex;
  3247. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3248. if (current_link_up)
  3249. netif_carrier_on(tp->dev);
  3250. else {
  3251. netif_carrier_off(tp->dev);
  3252. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3253. }
  3254. tg3_link_report(tp);
  3255. }
  3256. return err;
  3257. }
  3258. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3259. {
  3260. if (tp->serdes_counter) {
  3261. /* Give autoneg time to complete. */
  3262. tp->serdes_counter--;
  3263. return;
  3264. }
  3265. if (!netif_carrier_ok(tp->dev) &&
  3266. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3267. u32 bmcr;
  3268. tg3_readphy(tp, MII_BMCR, &bmcr);
  3269. if (bmcr & BMCR_ANENABLE) {
  3270. u32 phy1, phy2;
  3271. /* Select shadow register 0x1f */
  3272. tg3_writephy(tp, 0x1c, 0x7c00);
  3273. tg3_readphy(tp, 0x1c, &phy1);
  3274. /* Select expansion interrupt status register */
  3275. tg3_writephy(tp, 0x17, 0x0f01);
  3276. tg3_readphy(tp, 0x15, &phy2);
  3277. tg3_readphy(tp, 0x15, &phy2);
  3278. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3279. /* We have signal detect and not receiving
  3280. * config code words, link is up by parallel
  3281. * detection.
  3282. */
  3283. bmcr &= ~BMCR_ANENABLE;
  3284. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3285. tg3_writephy(tp, MII_BMCR, bmcr);
  3286. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3287. }
  3288. }
  3289. }
  3290. else if (netif_carrier_ok(tp->dev) &&
  3291. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3292. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3293. u32 phy2;
  3294. /* Select expansion interrupt status register */
  3295. tg3_writephy(tp, 0x17, 0x0f01);
  3296. tg3_readphy(tp, 0x15, &phy2);
  3297. if (phy2 & 0x20) {
  3298. u32 bmcr;
  3299. /* Config code words received, turn on autoneg. */
  3300. tg3_readphy(tp, MII_BMCR, &bmcr);
  3301. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3302. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3303. }
  3304. }
  3305. }
  3306. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3307. {
  3308. int err;
  3309. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3310. err = tg3_setup_fiber_phy(tp, force_reset);
  3311. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3312. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3313. } else {
  3314. err = tg3_setup_copper_phy(tp, force_reset);
  3315. }
  3316. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3317. u32 val, scale;
  3318. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3319. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3320. scale = 65;
  3321. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3322. scale = 6;
  3323. else
  3324. scale = 12;
  3325. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3326. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3327. tw32(GRC_MISC_CFG, val);
  3328. }
  3329. if (tp->link_config.active_speed == SPEED_1000 &&
  3330. tp->link_config.active_duplex == DUPLEX_HALF)
  3331. tw32(MAC_TX_LENGTHS,
  3332. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3333. (6 << TX_LENGTHS_IPG_SHIFT) |
  3334. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3335. else
  3336. tw32(MAC_TX_LENGTHS,
  3337. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3338. (6 << TX_LENGTHS_IPG_SHIFT) |
  3339. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3340. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3341. if (netif_carrier_ok(tp->dev)) {
  3342. tw32(HOSTCC_STAT_COAL_TICKS,
  3343. tp->coal.stats_block_coalesce_usecs);
  3344. } else {
  3345. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3346. }
  3347. }
  3348. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3349. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3350. if (!netif_carrier_ok(tp->dev))
  3351. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3352. tp->pwrmgmt_thresh;
  3353. else
  3354. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3355. tw32(PCIE_PWR_MGMT_THRESH, val);
  3356. }
  3357. return err;
  3358. }
  3359. /* This is called whenever we suspect that the system chipset is re-
  3360. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3361. * is bogus tx completions. We try to recover by setting the
  3362. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3363. * in the workqueue.
  3364. */
  3365. static void tg3_tx_recover(struct tg3 *tp)
  3366. {
  3367. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3368. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3369. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3370. "mapped I/O cycles to the network device, attempting to "
  3371. "recover. Please report the problem to the driver maintainer "
  3372. "and include system chipset information.\n", tp->dev->name);
  3373. spin_lock(&tp->lock);
  3374. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3375. spin_unlock(&tp->lock);
  3376. }
  3377. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3378. {
  3379. smp_mb();
  3380. return (tp->tx_pending -
  3381. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3382. }
  3383. /* Tigon3 never reports partial packet sends. So we do not
  3384. * need special logic to handle SKBs that have not had all
  3385. * of their frags sent yet, like SunGEM does.
  3386. */
  3387. static void tg3_tx(struct tg3 *tp)
  3388. {
  3389. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3390. u32 sw_idx = tp->tx_cons;
  3391. while (sw_idx != hw_idx) {
  3392. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3393. struct sk_buff *skb = ri->skb;
  3394. int i, tx_bug = 0;
  3395. if (unlikely(skb == NULL)) {
  3396. tg3_tx_recover(tp);
  3397. return;
  3398. }
  3399. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3400. ri->skb = NULL;
  3401. sw_idx = NEXT_TX(sw_idx);
  3402. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3403. ri = &tp->tx_buffers[sw_idx];
  3404. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3405. tx_bug = 1;
  3406. sw_idx = NEXT_TX(sw_idx);
  3407. }
  3408. dev_kfree_skb(skb);
  3409. if (unlikely(tx_bug)) {
  3410. tg3_tx_recover(tp);
  3411. return;
  3412. }
  3413. }
  3414. tp->tx_cons = sw_idx;
  3415. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3416. * before checking for netif_queue_stopped(). Without the
  3417. * memory barrier, there is a small possibility that tg3_start_xmit()
  3418. * will miss it and cause the queue to be stopped forever.
  3419. */
  3420. smp_mb();
  3421. if (unlikely(netif_queue_stopped(tp->dev) &&
  3422. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3423. netif_tx_lock(tp->dev);
  3424. if (netif_queue_stopped(tp->dev) &&
  3425. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3426. netif_wake_queue(tp->dev);
  3427. netif_tx_unlock(tp->dev);
  3428. }
  3429. }
  3430. /* Returns size of skb allocated or < 0 on error.
  3431. *
  3432. * We only need to fill in the address because the other members
  3433. * of the RX descriptor are invariant, see tg3_init_rings.
  3434. *
  3435. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3436. * posting buffers we only dirty the first cache line of the RX
  3437. * descriptor (containing the address). Whereas for the RX status
  3438. * buffers the cpu only reads the last cacheline of the RX descriptor
  3439. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3440. */
  3441. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3442. int src_idx, u32 dest_idx_unmasked)
  3443. {
  3444. struct tg3_rx_buffer_desc *desc;
  3445. struct ring_info *map, *src_map;
  3446. struct sk_buff *skb;
  3447. dma_addr_t mapping;
  3448. int skb_size, dest_idx;
  3449. src_map = NULL;
  3450. switch (opaque_key) {
  3451. case RXD_OPAQUE_RING_STD:
  3452. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3453. desc = &tp->rx_std[dest_idx];
  3454. map = &tp->rx_std_buffers[dest_idx];
  3455. if (src_idx >= 0)
  3456. src_map = &tp->rx_std_buffers[src_idx];
  3457. skb_size = tp->rx_pkt_buf_sz;
  3458. break;
  3459. case RXD_OPAQUE_RING_JUMBO:
  3460. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3461. desc = &tp->rx_jumbo[dest_idx];
  3462. map = &tp->rx_jumbo_buffers[dest_idx];
  3463. if (src_idx >= 0)
  3464. src_map = &tp->rx_jumbo_buffers[src_idx];
  3465. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3466. break;
  3467. default:
  3468. return -EINVAL;
  3469. }
  3470. /* Do not overwrite any of the map or rp information
  3471. * until we are sure we can commit to a new buffer.
  3472. *
  3473. * Callers depend upon this behavior and assume that
  3474. * we leave everything unchanged if we fail.
  3475. */
  3476. skb = netdev_alloc_skb(tp->dev, skb_size);
  3477. if (skb == NULL)
  3478. return -ENOMEM;
  3479. skb_reserve(skb, tp->rx_offset);
  3480. mapping = pci_map_single(tp->pdev, skb->data,
  3481. skb_size - tp->rx_offset,
  3482. PCI_DMA_FROMDEVICE);
  3483. map->skb = skb;
  3484. pci_unmap_addr_set(map, mapping, mapping);
  3485. if (src_map != NULL)
  3486. src_map->skb = NULL;
  3487. desc->addr_hi = ((u64)mapping >> 32);
  3488. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3489. return skb_size;
  3490. }
  3491. /* We only need to move over in the address because the other
  3492. * members of the RX descriptor are invariant. See notes above
  3493. * tg3_alloc_rx_skb for full details.
  3494. */
  3495. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3496. int src_idx, u32 dest_idx_unmasked)
  3497. {
  3498. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3499. struct ring_info *src_map, *dest_map;
  3500. int dest_idx;
  3501. switch (opaque_key) {
  3502. case RXD_OPAQUE_RING_STD:
  3503. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3504. dest_desc = &tp->rx_std[dest_idx];
  3505. dest_map = &tp->rx_std_buffers[dest_idx];
  3506. src_desc = &tp->rx_std[src_idx];
  3507. src_map = &tp->rx_std_buffers[src_idx];
  3508. break;
  3509. case RXD_OPAQUE_RING_JUMBO:
  3510. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3511. dest_desc = &tp->rx_jumbo[dest_idx];
  3512. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3513. src_desc = &tp->rx_jumbo[src_idx];
  3514. src_map = &tp->rx_jumbo_buffers[src_idx];
  3515. break;
  3516. default:
  3517. return;
  3518. }
  3519. dest_map->skb = src_map->skb;
  3520. pci_unmap_addr_set(dest_map, mapping,
  3521. pci_unmap_addr(src_map, mapping));
  3522. dest_desc->addr_hi = src_desc->addr_hi;
  3523. dest_desc->addr_lo = src_desc->addr_lo;
  3524. src_map->skb = NULL;
  3525. }
  3526. #if TG3_VLAN_TAG_USED
  3527. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3528. {
  3529. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3530. }
  3531. #endif
  3532. /* The RX ring scheme is composed of multiple rings which post fresh
  3533. * buffers to the chip, and one special ring the chip uses to report
  3534. * status back to the host.
  3535. *
  3536. * The special ring reports the status of received packets to the
  3537. * host. The chip does not write into the original descriptor the
  3538. * RX buffer was obtained from. The chip simply takes the original
  3539. * descriptor as provided by the host, updates the status and length
  3540. * field, then writes this into the next status ring entry.
  3541. *
  3542. * Each ring the host uses to post buffers to the chip is described
  3543. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3544. * it is first placed into the on-chip ram. When the packet's length
  3545. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3546. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3547. * which is within the range of the new packet's length is chosen.
  3548. *
  3549. * The "separate ring for rx status" scheme may sound queer, but it makes
  3550. * sense from a cache coherency perspective. If only the host writes
  3551. * to the buffer post rings, and only the chip writes to the rx status
  3552. * rings, then cache lines never move beyond shared-modified state.
  3553. * If both the host and chip were to write into the same ring, cache line
  3554. * eviction could occur since both entities want it in an exclusive state.
  3555. */
  3556. static int tg3_rx(struct tg3 *tp, int budget)
  3557. {
  3558. u32 work_mask, rx_std_posted = 0;
  3559. u32 sw_idx = tp->rx_rcb_ptr;
  3560. u16 hw_idx;
  3561. int received;
  3562. hw_idx = tp->hw_status->idx[0].rx_producer;
  3563. /*
  3564. * We need to order the read of hw_idx and the read of
  3565. * the opaque cookie.
  3566. */
  3567. rmb();
  3568. work_mask = 0;
  3569. received = 0;
  3570. while (sw_idx != hw_idx && budget > 0) {
  3571. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3572. unsigned int len;
  3573. struct sk_buff *skb;
  3574. dma_addr_t dma_addr;
  3575. u32 opaque_key, desc_idx, *post_ptr;
  3576. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3577. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3578. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3579. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3580. mapping);
  3581. skb = tp->rx_std_buffers[desc_idx].skb;
  3582. post_ptr = &tp->rx_std_ptr;
  3583. rx_std_posted++;
  3584. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3585. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3586. mapping);
  3587. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3588. post_ptr = &tp->rx_jumbo_ptr;
  3589. }
  3590. else {
  3591. goto next_pkt_nopost;
  3592. }
  3593. work_mask |= opaque_key;
  3594. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3595. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3596. drop_it:
  3597. tg3_recycle_rx(tp, opaque_key,
  3598. desc_idx, *post_ptr);
  3599. drop_it_no_recycle:
  3600. /* Other statistics kept track of by card. */
  3601. tp->net_stats.rx_dropped++;
  3602. goto next_pkt;
  3603. }
  3604. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3605. ETH_FCS_LEN;
  3606. if (len > RX_COPY_THRESHOLD
  3607. && tp->rx_offset == NET_IP_ALIGN
  3608. /* rx_offset will likely not equal NET_IP_ALIGN
  3609. * if this is a 5701 card running in PCI-X mode
  3610. * [see tg3_get_invariants()]
  3611. */
  3612. ) {
  3613. int skb_size;
  3614. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3615. desc_idx, *post_ptr);
  3616. if (skb_size < 0)
  3617. goto drop_it;
  3618. pci_unmap_single(tp->pdev, dma_addr,
  3619. skb_size - tp->rx_offset,
  3620. PCI_DMA_FROMDEVICE);
  3621. skb_put(skb, len);
  3622. } else {
  3623. struct sk_buff *copy_skb;
  3624. tg3_recycle_rx(tp, opaque_key,
  3625. desc_idx, *post_ptr);
  3626. copy_skb = netdev_alloc_skb(tp->dev,
  3627. len + TG3_RAW_IP_ALIGN);
  3628. if (copy_skb == NULL)
  3629. goto drop_it_no_recycle;
  3630. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3631. skb_put(copy_skb, len);
  3632. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3633. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3634. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3635. /* We'll reuse the original ring buffer. */
  3636. skb = copy_skb;
  3637. }
  3638. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3639. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3640. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3641. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3642. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3643. else
  3644. skb->ip_summed = CHECKSUM_NONE;
  3645. skb->protocol = eth_type_trans(skb, tp->dev);
  3646. #if TG3_VLAN_TAG_USED
  3647. if (tp->vlgrp != NULL &&
  3648. desc->type_flags & RXD_FLAG_VLAN) {
  3649. tg3_vlan_rx(tp, skb,
  3650. desc->err_vlan & RXD_VLAN_MASK);
  3651. } else
  3652. #endif
  3653. netif_receive_skb(skb);
  3654. received++;
  3655. budget--;
  3656. next_pkt:
  3657. (*post_ptr)++;
  3658. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3659. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3660. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3661. TG3_64BIT_REG_LOW, idx);
  3662. work_mask &= ~RXD_OPAQUE_RING_STD;
  3663. rx_std_posted = 0;
  3664. }
  3665. next_pkt_nopost:
  3666. sw_idx++;
  3667. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3668. /* Refresh hw_idx to see if there is new work */
  3669. if (sw_idx == hw_idx) {
  3670. hw_idx = tp->hw_status->idx[0].rx_producer;
  3671. rmb();
  3672. }
  3673. }
  3674. /* ACK the status ring. */
  3675. tp->rx_rcb_ptr = sw_idx;
  3676. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3677. /* Refill RX ring(s). */
  3678. if (work_mask & RXD_OPAQUE_RING_STD) {
  3679. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3680. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3681. sw_idx);
  3682. }
  3683. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3684. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3685. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3686. sw_idx);
  3687. }
  3688. mmiowb();
  3689. return received;
  3690. }
  3691. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3692. {
  3693. struct tg3_hw_status *sblk = tp->hw_status;
  3694. /* handle link change and other phy events */
  3695. if (!(tp->tg3_flags &
  3696. (TG3_FLAG_USE_LINKCHG_REG |
  3697. TG3_FLAG_POLL_SERDES))) {
  3698. if (sblk->status & SD_STATUS_LINK_CHG) {
  3699. sblk->status = SD_STATUS_UPDATED |
  3700. (sblk->status & ~SD_STATUS_LINK_CHG);
  3701. spin_lock(&tp->lock);
  3702. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3703. tw32_f(MAC_STATUS,
  3704. (MAC_STATUS_SYNC_CHANGED |
  3705. MAC_STATUS_CFG_CHANGED |
  3706. MAC_STATUS_MI_COMPLETION |
  3707. MAC_STATUS_LNKSTATE_CHANGED));
  3708. udelay(40);
  3709. } else
  3710. tg3_setup_phy(tp, 0);
  3711. spin_unlock(&tp->lock);
  3712. }
  3713. }
  3714. /* run TX completion thread */
  3715. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3716. tg3_tx(tp);
  3717. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3718. return work_done;
  3719. }
  3720. /* run RX thread, within the bounds set by NAPI.
  3721. * All RX "locking" is done by ensuring outside
  3722. * code synchronizes with tg3->napi.poll()
  3723. */
  3724. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3725. work_done += tg3_rx(tp, budget - work_done);
  3726. return work_done;
  3727. }
  3728. static int tg3_poll(struct napi_struct *napi, int budget)
  3729. {
  3730. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3731. int work_done = 0;
  3732. struct tg3_hw_status *sblk = tp->hw_status;
  3733. while (1) {
  3734. work_done = tg3_poll_work(tp, work_done, budget);
  3735. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3736. goto tx_recovery;
  3737. if (unlikely(work_done >= budget))
  3738. break;
  3739. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3740. /* tp->last_tag is used in tg3_restart_ints() below
  3741. * to tell the hw how much work has been processed,
  3742. * so we must read it before checking for more work.
  3743. */
  3744. tp->last_tag = sblk->status_tag;
  3745. rmb();
  3746. } else
  3747. sblk->status &= ~SD_STATUS_UPDATED;
  3748. if (likely(!tg3_has_work(tp))) {
  3749. netif_rx_complete(tp->dev, napi);
  3750. tg3_restart_ints(tp);
  3751. break;
  3752. }
  3753. }
  3754. return work_done;
  3755. tx_recovery:
  3756. /* work_done is guaranteed to be less than budget. */
  3757. netif_rx_complete(tp->dev, napi);
  3758. schedule_work(&tp->reset_task);
  3759. return work_done;
  3760. }
  3761. static void tg3_irq_quiesce(struct tg3 *tp)
  3762. {
  3763. BUG_ON(tp->irq_sync);
  3764. tp->irq_sync = 1;
  3765. smp_mb();
  3766. synchronize_irq(tp->pdev->irq);
  3767. }
  3768. static inline int tg3_irq_sync(struct tg3 *tp)
  3769. {
  3770. return tp->irq_sync;
  3771. }
  3772. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3773. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3774. * with as well. Most of the time, this is not necessary except when
  3775. * shutting down the device.
  3776. */
  3777. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3778. {
  3779. spin_lock_bh(&tp->lock);
  3780. if (irq_sync)
  3781. tg3_irq_quiesce(tp);
  3782. }
  3783. static inline void tg3_full_unlock(struct tg3 *tp)
  3784. {
  3785. spin_unlock_bh(&tp->lock);
  3786. }
  3787. /* One-shot MSI handler - Chip automatically disables interrupt
  3788. * after sending MSI so driver doesn't have to do it.
  3789. */
  3790. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3791. {
  3792. struct net_device *dev = dev_id;
  3793. struct tg3 *tp = netdev_priv(dev);
  3794. prefetch(tp->hw_status);
  3795. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3796. if (likely(!tg3_irq_sync(tp)))
  3797. netif_rx_schedule(dev, &tp->napi);
  3798. return IRQ_HANDLED;
  3799. }
  3800. /* MSI ISR - No need to check for interrupt sharing and no need to
  3801. * flush status block and interrupt mailbox. PCI ordering rules
  3802. * guarantee that MSI will arrive after the status block.
  3803. */
  3804. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3805. {
  3806. struct net_device *dev = dev_id;
  3807. struct tg3 *tp = netdev_priv(dev);
  3808. prefetch(tp->hw_status);
  3809. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3810. /*
  3811. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3812. * chip-internal interrupt pending events.
  3813. * Writing non-zero to intr-mbox-0 additional tells the
  3814. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3815. * event coalescing.
  3816. */
  3817. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3818. if (likely(!tg3_irq_sync(tp)))
  3819. netif_rx_schedule(dev, &tp->napi);
  3820. return IRQ_RETVAL(1);
  3821. }
  3822. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3823. {
  3824. struct net_device *dev = dev_id;
  3825. struct tg3 *tp = netdev_priv(dev);
  3826. struct tg3_hw_status *sblk = tp->hw_status;
  3827. unsigned int handled = 1;
  3828. /* In INTx mode, it is possible for the interrupt to arrive at
  3829. * the CPU before the status block posted prior to the interrupt.
  3830. * Reading the PCI State register will confirm whether the
  3831. * interrupt is ours and will flush the status block.
  3832. */
  3833. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3834. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3835. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3836. handled = 0;
  3837. goto out;
  3838. }
  3839. }
  3840. /*
  3841. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3842. * chip-internal interrupt pending events.
  3843. * Writing non-zero to intr-mbox-0 additional tells the
  3844. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3845. * event coalescing.
  3846. *
  3847. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3848. * spurious interrupts. The flush impacts performance but
  3849. * excessive spurious interrupts can be worse in some cases.
  3850. */
  3851. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3852. if (tg3_irq_sync(tp))
  3853. goto out;
  3854. sblk->status &= ~SD_STATUS_UPDATED;
  3855. if (likely(tg3_has_work(tp))) {
  3856. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3857. netif_rx_schedule(dev, &tp->napi);
  3858. } else {
  3859. /* No work, shared interrupt perhaps? re-enable
  3860. * interrupts, and flush that PCI write
  3861. */
  3862. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3863. 0x00000000);
  3864. }
  3865. out:
  3866. return IRQ_RETVAL(handled);
  3867. }
  3868. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3869. {
  3870. struct net_device *dev = dev_id;
  3871. struct tg3 *tp = netdev_priv(dev);
  3872. struct tg3_hw_status *sblk = tp->hw_status;
  3873. unsigned int handled = 1;
  3874. /* In INTx mode, it is possible for the interrupt to arrive at
  3875. * the CPU before the status block posted prior to the interrupt.
  3876. * Reading the PCI State register will confirm whether the
  3877. * interrupt is ours and will flush the status block.
  3878. */
  3879. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3880. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3881. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3882. handled = 0;
  3883. goto out;
  3884. }
  3885. }
  3886. /*
  3887. * writing any value to intr-mbox-0 clears PCI INTA# and
  3888. * chip-internal interrupt pending events.
  3889. * writing non-zero to intr-mbox-0 additional tells the
  3890. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3891. * event coalescing.
  3892. *
  3893. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3894. * spurious interrupts. The flush impacts performance but
  3895. * excessive spurious interrupts can be worse in some cases.
  3896. */
  3897. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3898. if (tg3_irq_sync(tp))
  3899. goto out;
  3900. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3901. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3902. /* Update last_tag to mark that this status has been
  3903. * seen. Because interrupt may be shared, we may be
  3904. * racing with tg3_poll(), so only update last_tag
  3905. * if tg3_poll() is not scheduled.
  3906. */
  3907. tp->last_tag = sblk->status_tag;
  3908. __netif_rx_schedule(dev, &tp->napi);
  3909. }
  3910. out:
  3911. return IRQ_RETVAL(handled);
  3912. }
  3913. /* ISR for interrupt test */
  3914. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3915. {
  3916. struct net_device *dev = dev_id;
  3917. struct tg3 *tp = netdev_priv(dev);
  3918. struct tg3_hw_status *sblk = tp->hw_status;
  3919. if ((sblk->status & SD_STATUS_UPDATED) ||
  3920. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3921. tg3_disable_ints(tp);
  3922. return IRQ_RETVAL(1);
  3923. }
  3924. return IRQ_RETVAL(0);
  3925. }
  3926. static int tg3_init_hw(struct tg3 *, int);
  3927. static int tg3_halt(struct tg3 *, int, int);
  3928. /* Restart hardware after configuration changes, self-test, etc.
  3929. * Invoked with tp->lock held.
  3930. */
  3931. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3932. __releases(tp->lock)
  3933. __acquires(tp->lock)
  3934. {
  3935. int err;
  3936. err = tg3_init_hw(tp, reset_phy);
  3937. if (err) {
  3938. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3939. "aborting.\n", tp->dev->name);
  3940. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3941. tg3_full_unlock(tp);
  3942. del_timer_sync(&tp->timer);
  3943. tp->irq_sync = 0;
  3944. napi_enable(&tp->napi);
  3945. dev_close(tp->dev);
  3946. tg3_full_lock(tp, 0);
  3947. }
  3948. return err;
  3949. }
  3950. #ifdef CONFIG_NET_POLL_CONTROLLER
  3951. static void tg3_poll_controller(struct net_device *dev)
  3952. {
  3953. struct tg3 *tp = netdev_priv(dev);
  3954. tg3_interrupt(tp->pdev->irq, dev);
  3955. }
  3956. #endif
  3957. static void tg3_reset_task(struct work_struct *work)
  3958. {
  3959. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3960. int err;
  3961. unsigned int restart_timer;
  3962. tg3_full_lock(tp, 0);
  3963. if (!netif_running(tp->dev)) {
  3964. tg3_full_unlock(tp);
  3965. return;
  3966. }
  3967. tg3_full_unlock(tp);
  3968. tg3_phy_stop(tp);
  3969. tg3_netif_stop(tp);
  3970. tg3_full_lock(tp, 1);
  3971. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3972. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3973. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3974. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3975. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3976. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3977. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3978. }
  3979. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3980. err = tg3_init_hw(tp, 1);
  3981. if (err)
  3982. goto out;
  3983. tg3_netif_start(tp);
  3984. if (restart_timer)
  3985. mod_timer(&tp->timer, jiffies + 1);
  3986. out:
  3987. tg3_full_unlock(tp);
  3988. if (!err)
  3989. tg3_phy_start(tp);
  3990. }
  3991. static void tg3_dump_short_state(struct tg3 *tp)
  3992. {
  3993. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3994. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3995. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3996. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3997. }
  3998. static void tg3_tx_timeout(struct net_device *dev)
  3999. {
  4000. struct tg3 *tp = netdev_priv(dev);
  4001. if (netif_msg_tx_err(tp)) {
  4002. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4003. dev->name);
  4004. tg3_dump_short_state(tp);
  4005. }
  4006. schedule_work(&tp->reset_task);
  4007. }
  4008. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4009. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4010. {
  4011. u32 base = (u32) mapping & 0xffffffff;
  4012. return ((base > 0xffffdcc0) &&
  4013. (base + len + 8 < base));
  4014. }
  4015. /* Test for DMA addresses > 40-bit */
  4016. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4017. int len)
  4018. {
  4019. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4020. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4021. return (((u64) mapping + len) > DMA_40BIT_MASK);
  4022. return 0;
  4023. #else
  4024. return 0;
  4025. #endif
  4026. }
  4027. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4028. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4029. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4030. u32 last_plus_one, u32 *start,
  4031. u32 base_flags, u32 mss)
  4032. {
  4033. struct sk_buff *new_skb;
  4034. dma_addr_t new_addr = 0;
  4035. u32 entry = *start;
  4036. int i, ret = 0;
  4037. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4038. new_skb = skb_copy(skb, GFP_ATOMIC);
  4039. else {
  4040. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4041. new_skb = skb_copy_expand(skb,
  4042. skb_headroom(skb) + more_headroom,
  4043. skb_tailroom(skb), GFP_ATOMIC);
  4044. }
  4045. if (!new_skb) {
  4046. ret = -1;
  4047. } else {
  4048. /* New SKB is guaranteed to be linear. */
  4049. entry = *start;
  4050. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4051. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4052. /* Make sure new skb does not cross any 4G boundaries.
  4053. * Drop the packet if it does.
  4054. */
  4055. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4056. if (!ret)
  4057. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4058. DMA_TO_DEVICE);
  4059. ret = -1;
  4060. dev_kfree_skb(new_skb);
  4061. new_skb = NULL;
  4062. } else {
  4063. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4064. base_flags, 1 | (mss << 1));
  4065. *start = NEXT_TX(entry);
  4066. }
  4067. }
  4068. /* Now clean up the sw ring entries. */
  4069. i = 0;
  4070. while (entry != last_plus_one) {
  4071. if (i == 0) {
  4072. tp->tx_buffers[entry].skb = new_skb;
  4073. } else {
  4074. tp->tx_buffers[entry].skb = NULL;
  4075. }
  4076. entry = NEXT_TX(entry);
  4077. i++;
  4078. }
  4079. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4080. dev_kfree_skb(skb);
  4081. return ret;
  4082. }
  4083. static void tg3_set_txd(struct tg3 *tp, int entry,
  4084. dma_addr_t mapping, int len, u32 flags,
  4085. u32 mss_and_is_end)
  4086. {
  4087. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4088. int is_end = (mss_and_is_end & 0x1);
  4089. u32 mss = (mss_and_is_end >> 1);
  4090. u32 vlan_tag = 0;
  4091. if (is_end)
  4092. flags |= TXD_FLAG_END;
  4093. if (flags & TXD_FLAG_VLAN) {
  4094. vlan_tag = flags >> 16;
  4095. flags &= 0xffff;
  4096. }
  4097. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4098. txd->addr_hi = ((u64) mapping >> 32);
  4099. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4100. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4101. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4102. }
  4103. /* hard_start_xmit for devices that don't have any bugs and
  4104. * support TG3_FLG2_HW_TSO_2 only.
  4105. */
  4106. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4107. {
  4108. struct tg3 *tp = netdev_priv(dev);
  4109. u32 len, entry, base_flags, mss;
  4110. struct skb_shared_info *sp;
  4111. dma_addr_t mapping;
  4112. len = skb_headlen(skb);
  4113. /* We are running in BH disabled context with netif_tx_lock
  4114. * and TX reclaim runs via tp->napi.poll inside of a software
  4115. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4116. * no IRQ context deadlocks to worry about either. Rejoice!
  4117. */
  4118. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4119. if (!netif_queue_stopped(dev)) {
  4120. netif_stop_queue(dev);
  4121. /* This is a hard error, log it. */
  4122. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4123. "queue awake!\n", dev->name);
  4124. }
  4125. return NETDEV_TX_BUSY;
  4126. }
  4127. entry = tp->tx_prod;
  4128. base_flags = 0;
  4129. mss = 0;
  4130. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4131. int tcp_opt_len, ip_tcp_len;
  4132. if (skb_header_cloned(skb) &&
  4133. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4134. dev_kfree_skb(skb);
  4135. goto out_unlock;
  4136. }
  4137. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4138. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4139. else {
  4140. struct iphdr *iph = ip_hdr(skb);
  4141. tcp_opt_len = tcp_optlen(skb);
  4142. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4143. iph->check = 0;
  4144. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4145. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4146. }
  4147. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4148. TXD_FLAG_CPU_POST_DMA);
  4149. tcp_hdr(skb)->check = 0;
  4150. }
  4151. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4152. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4153. #if TG3_VLAN_TAG_USED
  4154. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4155. base_flags |= (TXD_FLAG_VLAN |
  4156. (vlan_tx_tag_get(skb) << 16));
  4157. #endif
  4158. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4159. dev_kfree_skb(skb);
  4160. goto out_unlock;
  4161. }
  4162. sp = skb_shinfo(skb);
  4163. mapping = sp->dma_maps[0];
  4164. tp->tx_buffers[entry].skb = skb;
  4165. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4166. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4167. entry = NEXT_TX(entry);
  4168. /* Now loop through additional data fragments, and queue them. */
  4169. if (skb_shinfo(skb)->nr_frags > 0) {
  4170. unsigned int i, last;
  4171. last = skb_shinfo(skb)->nr_frags - 1;
  4172. for (i = 0; i <= last; i++) {
  4173. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4174. len = frag->size;
  4175. mapping = sp->dma_maps[i + 1];
  4176. tp->tx_buffers[entry].skb = NULL;
  4177. tg3_set_txd(tp, entry, mapping, len,
  4178. base_flags, (i == last) | (mss << 1));
  4179. entry = NEXT_TX(entry);
  4180. }
  4181. }
  4182. /* Packets are ready, update Tx producer idx local and on card. */
  4183. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4184. tp->tx_prod = entry;
  4185. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4186. netif_stop_queue(dev);
  4187. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4188. netif_wake_queue(tp->dev);
  4189. }
  4190. out_unlock:
  4191. mmiowb();
  4192. dev->trans_start = jiffies;
  4193. return NETDEV_TX_OK;
  4194. }
  4195. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4196. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4197. * TSO header is greater than 80 bytes.
  4198. */
  4199. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4200. {
  4201. struct sk_buff *segs, *nskb;
  4202. /* Estimate the number of fragments in the worst case */
  4203. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4204. netif_stop_queue(tp->dev);
  4205. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4206. return NETDEV_TX_BUSY;
  4207. netif_wake_queue(tp->dev);
  4208. }
  4209. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4210. if (IS_ERR(segs))
  4211. goto tg3_tso_bug_end;
  4212. do {
  4213. nskb = segs;
  4214. segs = segs->next;
  4215. nskb->next = NULL;
  4216. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4217. } while (segs);
  4218. tg3_tso_bug_end:
  4219. dev_kfree_skb(skb);
  4220. return NETDEV_TX_OK;
  4221. }
  4222. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4223. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4224. */
  4225. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4226. {
  4227. struct tg3 *tp = netdev_priv(dev);
  4228. u32 len, entry, base_flags, mss;
  4229. struct skb_shared_info *sp;
  4230. int would_hit_hwbug;
  4231. dma_addr_t mapping;
  4232. len = skb_headlen(skb);
  4233. /* We are running in BH disabled context with netif_tx_lock
  4234. * and TX reclaim runs via tp->napi.poll inside of a software
  4235. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4236. * no IRQ context deadlocks to worry about either. Rejoice!
  4237. */
  4238. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4239. if (!netif_queue_stopped(dev)) {
  4240. netif_stop_queue(dev);
  4241. /* This is a hard error, log it. */
  4242. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4243. "queue awake!\n", dev->name);
  4244. }
  4245. return NETDEV_TX_BUSY;
  4246. }
  4247. entry = tp->tx_prod;
  4248. base_flags = 0;
  4249. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4250. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4251. mss = 0;
  4252. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4253. struct iphdr *iph;
  4254. int tcp_opt_len, ip_tcp_len, hdr_len;
  4255. if (skb_header_cloned(skb) &&
  4256. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4257. dev_kfree_skb(skb);
  4258. goto out_unlock;
  4259. }
  4260. tcp_opt_len = tcp_optlen(skb);
  4261. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4262. hdr_len = ip_tcp_len + tcp_opt_len;
  4263. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4264. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4265. return (tg3_tso_bug(tp, skb));
  4266. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4267. TXD_FLAG_CPU_POST_DMA);
  4268. iph = ip_hdr(skb);
  4269. iph->check = 0;
  4270. iph->tot_len = htons(mss + hdr_len);
  4271. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4272. tcp_hdr(skb)->check = 0;
  4273. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4274. } else
  4275. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4276. iph->daddr, 0,
  4277. IPPROTO_TCP,
  4278. 0);
  4279. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4281. if (tcp_opt_len || iph->ihl > 5) {
  4282. int tsflags;
  4283. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4284. mss |= (tsflags << 11);
  4285. }
  4286. } else {
  4287. if (tcp_opt_len || iph->ihl > 5) {
  4288. int tsflags;
  4289. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4290. base_flags |= tsflags << 12;
  4291. }
  4292. }
  4293. }
  4294. #if TG3_VLAN_TAG_USED
  4295. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4296. base_flags |= (TXD_FLAG_VLAN |
  4297. (vlan_tx_tag_get(skb) << 16));
  4298. #endif
  4299. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4300. dev_kfree_skb(skb);
  4301. goto out_unlock;
  4302. }
  4303. sp = skb_shinfo(skb);
  4304. mapping = sp->dma_maps[0];
  4305. tp->tx_buffers[entry].skb = skb;
  4306. would_hit_hwbug = 0;
  4307. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4308. would_hit_hwbug = 1;
  4309. else if (tg3_4g_overflow_test(mapping, len))
  4310. would_hit_hwbug = 1;
  4311. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4312. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4313. entry = NEXT_TX(entry);
  4314. /* Now loop through additional data fragments, and queue them. */
  4315. if (skb_shinfo(skb)->nr_frags > 0) {
  4316. unsigned int i, last;
  4317. last = skb_shinfo(skb)->nr_frags - 1;
  4318. for (i = 0; i <= last; i++) {
  4319. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4320. len = frag->size;
  4321. mapping = sp->dma_maps[i + 1];
  4322. tp->tx_buffers[entry].skb = NULL;
  4323. if (tg3_4g_overflow_test(mapping, len))
  4324. would_hit_hwbug = 1;
  4325. if (tg3_40bit_overflow_test(tp, mapping, len))
  4326. would_hit_hwbug = 1;
  4327. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4328. tg3_set_txd(tp, entry, mapping, len,
  4329. base_flags, (i == last)|(mss << 1));
  4330. else
  4331. tg3_set_txd(tp, entry, mapping, len,
  4332. base_flags, (i == last));
  4333. entry = NEXT_TX(entry);
  4334. }
  4335. }
  4336. if (would_hit_hwbug) {
  4337. u32 last_plus_one = entry;
  4338. u32 start;
  4339. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4340. start &= (TG3_TX_RING_SIZE - 1);
  4341. /* If the workaround fails due to memory/mapping
  4342. * failure, silently drop this packet.
  4343. */
  4344. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4345. &start, base_flags, mss))
  4346. goto out_unlock;
  4347. entry = start;
  4348. }
  4349. /* Packets are ready, update Tx producer idx local and on card. */
  4350. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4351. tp->tx_prod = entry;
  4352. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4353. netif_stop_queue(dev);
  4354. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4355. netif_wake_queue(tp->dev);
  4356. }
  4357. out_unlock:
  4358. mmiowb();
  4359. dev->trans_start = jiffies;
  4360. return NETDEV_TX_OK;
  4361. }
  4362. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4363. int new_mtu)
  4364. {
  4365. dev->mtu = new_mtu;
  4366. if (new_mtu > ETH_DATA_LEN) {
  4367. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4368. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4369. ethtool_op_set_tso(dev, 0);
  4370. }
  4371. else
  4372. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4373. } else {
  4374. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4375. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4376. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4377. }
  4378. }
  4379. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4380. {
  4381. struct tg3 *tp = netdev_priv(dev);
  4382. int err;
  4383. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4384. return -EINVAL;
  4385. if (!netif_running(dev)) {
  4386. /* We'll just catch it later when the
  4387. * device is up'd.
  4388. */
  4389. tg3_set_mtu(dev, tp, new_mtu);
  4390. return 0;
  4391. }
  4392. tg3_phy_stop(tp);
  4393. tg3_netif_stop(tp);
  4394. tg3_full_lock(tp, 1);
  4395. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4396. tg3_set_mtu(dev, tp, new_mtu);
  4397. err = tg3_restart_hw(tp, 0);
  4398. if (!err)
  4399. tg3_netif_start(tp);
  4400. tg3_full_unlock(tp);
  4401. if (!err)
  4402. tg3_phy_start(tp);
  4403. return err;
  4404. }
  4405. /* Free up pending packets in all rx/tx rings.
  4406. *
  4407. * The chip has been shut down and the driver detached from
  4408. * the networking, so no interrupts or new tx packets will
  4409. * end up in the driver. tp->{tx,}lock is not held and we are not
  4410. * in an interrupt context and thus may sleep.
  4411. */
  4412. static void tg3_free_rings(struct tg3 *tp)
  4413. {
  4414. struct ring_info *rxp;
  4415. int i;
  4416. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4417. rxp = &tp->rx_std_buffers[i];
  4418. if (rxp->skb == NULL)
  4419. continue;
  4420. pci_unmap_single(tp->pdev,
  4421. pci_unmap_addr(rxp, mapping),
  4422. tp->rx_pkt_buf_sz - tp->rx_offset,
  4423. PCI_DMA_FROMDEVICE);
  4424. dev_kfree_skb_any(rxp->skb);
  4425. rxp->skb = NULL;
  4426. }
  4427. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4428. rxp = &tp->rx_jumbo_buffers[i];
  4429. if (rxp->skb == NULL)
  4430. continue;
  4431. pci_unmap_single(tp->pdev,
  4432. pci_unmap_addr(rxp, mapping),
  4433. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4434. PCI_DMA_FROMDEVICE);
  4435. dev_kfree_skb_any(rxp->skb);
  4436. rxp->skb = NULL;
  4437. }
  4438. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4439. struct tx_ring_info *txp;
  4440. struct sk_buff *skb;
  4441. txp = &tp->tx_buffers[i];
  4442. skb = txp->skb;
  4443. if (skb == NULL) {
  4444. i++;
  4445. continue;
  4446. }
  4447. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4448. txp->skb = NULL;
  4449. i += skb_shinfo(skb)->nr_frags + 1;
  4450. dev_kfree_skb_any(skb);
  4451. }
  4452. }
  4453. /* Initialize tx/rx rings for packet processing.
  4454. *
  4455. * The chip has been shut down and the driver detached from
  4456. * the networking, so no interrupts or new tx packets will
  4457. * end up in the driver. tp->{tx,}lock are held and thus
  4458. * we may not sleep.
  4459. */
  4460. static int tg3_init_rings(struct tg3 *tp)
  4461. {
  4462. u32 i;
  4463. /* Free up all the SKBs. */
  4464. tg3_free_rings(tp);
  4465. /* Zero out all descriptors. */
  4466. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4467. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4468. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4469. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4470. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4471. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4472. (tp->dev->mtu > ETH_DATA_LEN))
  4473. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4474. /* Initialize invariants of the rings, we only set this
  4475. * stuff once. This works because the card does not
  4476. * write into the rx buffer posting rings.
  4477. */
  4478. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4479. struct tg3_rx_buffer_desc *rxd;
  4480. rxd = &tp->rx_std[i];
  4481. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4482. << RXD_LEN_SHIFT;
  4483. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4484. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4485. (i << RXD_OPAQUE_INDEX_SHIFT));
  4486. }
  4487. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4488. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4489. struct tg3_rx_buffer_desc *rxd;
  4490. rxd = &tp->rx_jumbo[i];
  4491. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4492. << RXD_LEN_SHIFT;
  4493. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4494. RXD_FLAG_JUMBO;
  4495. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4496. (i << RXD_OPAQUE_INDEX_SHIFT));
  4497. }
  4498. }
  4499. /* Now allocate fresh SKBs for each rx ring. */
  4500. for (i = 0; i < tp->rx_pending; i++) {
  4501. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4502. printk(KERN_WARNING PFX
  4503. "%s: Using a smaller RX standard ring, "
  4504. "only %d out of %d buffers were allocated "
  4505. "successfully.\n",
  4506. tp->dev->name, i, tp->rx_pending);
  4507. if (i == 0)
  4508. return -ENOMEM;
  4509. tp->rx_pending = i;
  4510. break;
  4511. }
  4512. }
  4513. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4514. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4515. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4516. -1, i) < 0) {
  4517. printk(KERN_WARNING PFX
  4518. "%s: Using a smaller RX jumbo ring, "
  4519. "only %d out of %d buffers were "
  4520. "allocated successfully.\n",
  4521. tp->dev->name, i, tp->rx_jumbo_pending);
  4522. if (i == 0) {
  4523. tg3_free_rings(tp);
  4524. return -ENOMEM;
  4525. }
  4526. tp->rx_jumbo_pending = i;
  4527. break;
  4528. }
  4529. }
  4530. }
  4531. return 0;
  4532. }
  4533. /*
  4534. * Must not be invoked with interrupt sources disabled and
  4535. * the hardware shutdown down.
  4536. */
  4537. static void tg3_free_consistent(struct tg3 *tp)
  4538. {
  4539. kfree(tp->rx_std_buffers);
  4540. tp->rx_std_buffers = NULL;
  4541. if (tp->rx_std) {
  4542. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4543. tp->rx_std, tp->rx_std_mapping);
  4544. tp->rx_std = NULL;
  4545. }
  4546. if (tp->rx_jumbo) {
  4547. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4548. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4549. tp->rx_jumbo = NULL;
  4550. }
  4551. if (tp->rx_rcb) {
  4552. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4553. tp->rx_rcb, tp->rx_rcb_mapping);
  4554. tp->rx_rcb = NULL;
  4555. }
  4556. if (tp->tx_ring) {
  4557. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4558. tp->tx_ring, tp->tx_desc_mapping);
  4559. tp->tx_ring = NULL;
  4560. }
  4561. if (tp->hw_status) {
  4562. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4563. tp->hw_status, tp->status_mapping);
  4564. tp->hw_status = NULL;
  4565. }
  4566. if (tp->hw_stats) {
  4567. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4568. tp->hw_stats, tp->stats_mapping);
  4569. tp->hw_stats = NULL;
  4570. }
  4571. }
  4572. /*
  4573. * Must not be invoked with interrupt sources disabled and
  4574. * the hardware shutdown down. Can sleep.
  4575. */
  4576. static int tg3_alloc_consistent(struct tg3 *tp)
  4577. {
  4578. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4579. (TG3_RX_RING_SIZE +
  4580. TG3_RX_JUMBO_RING_SIZE)) +
  4581. (sizeof(struct tx_ring_info) *
  4582. TG3_TX_RING_SIZE),
  4583. GFP_KERNEL);
  4584. if (!tp->rx_std_buffers)
  4585. return -ENOMEM;
  4586. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4587. tp->tx_buffers = (struct tx_ring_info *)
  4588. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4589. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4590. &tp->rx_std_mapping);
  4591. if (!tp->rx_std)
  4592. goto err_out;
  4593. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4594. &tp->rx_jumbo_mapping);
  4595. if (!tp->rx_jumbo)
  4596. goto err_out;
  4597. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4598. &tp->rx_rcb_mapping);
  4599. if (!tp->rx_rcb)
  4600. goto err_out;
  4601. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4602. &tp->tx_desc_mapping);
  4603. if (!tp->tx_ring)
  4604. goto err_out;
  4605. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4606. TG3_HW_STATUS_SIZE,
  4607. &tp->status_mapping);
  4608. if (!tp->hw_status)
  4609. goto err_out;
  4610. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4611. sizeof(struct tg3_hw_stats),
  4612. &tp->stats_mapping);
  4613. if (!tp->hw_stats)
  4614. goto err_out;
  4615. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4616. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4617. return 0;
  4618. err_out:
  4619. tg3_free_consistent(tp);
  4620. return -ENOMEM;
  4621. }
  4622. #define MAX_WAIT_CNT 1000
  4623. /* To stop a block, clear the enable bit and poll till it
  4624. * clears. tp->lock is held.
  4625. */
  4626. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4627. {
  4628. unsigned int i;
  4629. u32 val;
  4630. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4631. switch (ofs) {
  4632. case RCVLSC_MODE:
  4633. case DMAC_MODE:
  4634. case MBFREE_MODE:
  4635. case BUFMGR_MODE:
  4636. case MEMARB_MODE:
  4637. /* We can't enable/disable these bits of the
  4638. * 5705/5750, just say success.
  4639. */
  4640. return 0;
  4641. default:
  4642. break;
  4643. }
  4644. }
  4645. val = tr32(ofs);
  4646. val &= ~enable_bit;
  4647. tw32_f(ofs, val);
  4648. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4649. udelay(100);
  4650. val = tr32(ofs);
  4651. if ((val & enable_bit) == 0)
  4652. break;
  4653. }
  4654. if (i == MAX_WAIT_CNT && !silent) {
  4655. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4656. "ofs=%lx enable_bit=%x\n",
  4657. ofs, enable_bit);
  4658. return -ENODEV;
  4659. }
  4660. return 0;
  4661. }
  4662. /* tp->lock is held. */
  4663. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4664. {
  4665. int i, err;
  4666. tg3_disable_ints(tp);
  4667. tp->rx_mode &= ~RX_MODE_ENABLE;
  4668. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4669. udelay(10);
  4670. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4671. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4672. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4673. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4674. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4675. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4676. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4677. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4678. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4679. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4680. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4681. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4682. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4683. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4684. tw32_f(MAC_MODE, tp->mac_mode);
  4685. udelay(40);
  4686. tp->tx_mode &= ~TX_MODE_ENABLE;
  4687. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4688. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4689. udelay(100);
  4690. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4691. break;
  4692. }
  4693. if (i >= MAX_WAIT_CNT) {
  4694. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4695. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4696. tp->dev->name, tr32(MAC_TX_MODE));
  4697. err |= -ENODEV;
  4698. }
  4699. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4700. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4701. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4702. tw32(FTQ_RESET, 0xffffffff);
  4703. tw32(FTQ_RESET, 0x00000000);
  4704. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4705. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4706. if (tp->hw_status)
  4707. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4708. if (tp->hw_stats)
  4709. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4710. return err;
  4711. }
  4712. /* tp->lock is held. */
  4713. static int tg3_nvram_lock(struct tg3 *tp)
  4714. {
  4715. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4716. int i;
  4717. if (tp->nvram_lock_cnt == 0) {
  4718. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4719. for (i = 0; i < 8000; i++) {
  4720. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4721. break;
  4722. udelay(20);
  4723. }
  4724. if (i == 8000) {
  4725. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4726. return -ENODEV;
  4727. }
  4728. }
  4729. tp->nvram_lock_cnt++;
  4730. }
  4731. return 0;
  4732. }
  4733. /* tp->lock is held. */
  4734. static void tg3_nvram_unlock(struct tg3 *tp)
  4735. {
  4736. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4737. if (tp->nvram_lock_cnt > 0)
  4738. tp->nvram_lock_cnt--;
  4739. if (tp->nvram_lock_cnt == 0)
  4740. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4741. }
  4742. }
  4743. /* tp->lock is held. */
  4744. static void tg3_enable_nvram_access(struct tg3 *tp)
  4745. {
  4746. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4747. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4748. u32 nvaccess = tr32(NVRAM_ACCESS);
  4749. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4750. }
  4751. }
  4752. /* tp->lock is held. */
  4753. static void tg3_disable_nvram_access(struct tg3 *tp)
  4754. {
  4755. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4756. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4757. u32 nvaccess = tr32(NVRAM_ACCESS);
  4758. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4759. }
  4760. }
  4761. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4762. {
  4763. int i;
  4764. u32 apedata;
  4765. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4766. if (apedata != APE_SEG_SIG_MAGIC)
  4767. return;
  4768. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4769. if (!(apedata & APE_FW_STATUS_READY))
  4770. return;
  4771. /* Wait for up to 1 millisecond for APE to service previous event. */
  4772. for (i = 0; i < 10; i++) {
  4773. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4774. return;
  4775. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4776. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4777. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4778. event | APE_EVENT_STATUS_EVENT_PENDING);
  4779. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4780. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4781. break;
  4782. udelay(100);
  4783. }
  4784. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4785. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4786. }
  4787. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4788. {
  4789. u32 event;
  4790. u32 apedata;
  4791. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4792. return;
  4793. switch (kind) {
  4794. case RESET_KIND_INIT:
  4795. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4796. APE_HOST_SEG_SIG_MAGIC);
  4797. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4798. APE_HOST_SEG_LEN_MAGIC);
  4799. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4800. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4801. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4802. APE_HOST_DRIVER_ID_MAGIC);
  4803. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4804. APE_HOST_BEHAV_NO_PHYLOCK);
  4805. event = APE_EVENT_STATUS_STATE_START;
  4806. break;
  4807. case RESET_KIND_SHUTDOWN:
  4808. /* With the interface we are currently using,
  4809. * APE does not track driver state. Wiping
  4810. * out the HOST SEGMENT SIGNATURE forces
  4811. * the APE to assume OS absent status.
  4812. */
  4813. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4814. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4815. break;
  4816. case RESET_KIND_SUSPEND:
  4817. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4818. break;
  4819. default:
  4820. return;
  4821. }
  4822. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4823. tg3_ape_send_event(tp, event);
  4824. }
  4825. /* tp->lock is held. */
  4826. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4827. {
  4828. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4829. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4830. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4831. switch (kind) {
  4832. case RESET_KIND_INIT:
  4833. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4834. DRV_STATE_START);
  4835. break;
  4836. case RESET_KIND_SHUTDOWN:
  4837. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4838. DRV_STATE_UNLOAD);
  4839. break;
  4840. case RESET_KIND_SUSPEND:
  4841. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4842. DRV_STATE_SUSPEND);
  4843. break;
  4844. default:
  4845. break;
  4846. }
  4847. }
  4848. if (kind == RESET_KIND_INIT ||
  4849. kind == RESET_KIND_SUSPEND)
  4850. tg3_ape_driver_state_change(tp, kind);
  4851. }
  4852. /* tp->lock is held. */
  4853. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4854. {
  4855. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4856. switch (kind) {
  4857. case RESET_KIND_INIT:
  4858. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4859. DRV_STATE_START_DONE);
  4860. break;
  4861. case RESET_KIND_SHUTDOWN:
  4862. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4863. DRV_STATE_UNLOAD_DONE);
  4864. break;
  4865. default:
  4866. break;
  4867. }
  4868. }
  4869. if (kind == RESET_KIND_SHUTDOWN)
  4870. tg3_ape_driver_state_change(tp, kind);
  4871. }
  4872. /* tp->lock is held. */
  4873. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4874. {
  4875. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4876. switch (kind) {
  4877. case RESET_KIND_INIT:
  4878. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4879. DRV_STATE_START);
  4880. break;
  4881. case RESET_KIND_SHUTDOWN:
  4882. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4883. DRV_STATE_UNLOAD);
  4884. break;
  4885. case RESET_KIND_SUSPEND:
  4886. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4887. DRV_STATE_SUSPEND);
  4888. break;
  4889. default:
  4890. break;
  4891. }
  4892. }
  4893. }
  4894. static int tg3_poll_fw(struct tg3 *tp)
  4895. {
  4896. int i;
  4897. u32 val;
  4898. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4899. /* Wait up to 20ms for init done. */
  4900. for (i = 0; i < 200; i++) {
  4901. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4902. return 0;
  4903. udelay(100);
  4904. }
  4905. return -ENODEV;
  4906. }
  4907. /* Wait for firmware initialization to complete. */
  4908. for (i = 0; i < 100000; i++) {
  4909. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4910. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4911. break;
  4912. udelay(10);
  4913. }
  4914. /* Chip might not be fitted with firmware. Some Sun onboard
  4915. * parts are configured like that. So don't signal the timeout
  4916. * of the above loop as an error, but do report the lack of
  4917. * running firmware once.
  4918. */
  4919. if (i >= 100000 &&
  4920. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4921. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4922. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4923. tp->dev->name);
  4924. }
  4925. return 0;
  4926. }
  4927. /* Save PCI command register before chip reset */
  4928. static void tg3_save_pci_state(struct tg3 *tp)
  4929. {
  4930. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4931. }
  4932. /* Restore PCI state after chip reset */
  4933. static void tg3_restore_pci_state(struct tg3 *tp)
  4934. {
  4935. u32 val;
  4936. /* Re-enable indirect register accesses. */
  4937. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4938. tp->misc_host_ctrl);
  4939. /* Set MAX PCI retry to zero. */
  4940. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4941. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4942. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4943. val |= PCISTATE_RETRY_SAME_DMA;
  4944. /* Allow reads and writes to the APE register and memory space. */
  4945. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4946. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4947. PCISTATE_ALLOW_APE_SHMEM_WR;
  4948. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4949. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4950. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  4951. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4952. pcie_set_readrq(tp->pdev, 4096);
  4953. else {
  4954. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4955. tp->pci_cacheline_sz);
  4956. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4957. tp->pci_lat_timer);
  4958. }
  4959. }
  4960. /* Make sure PCI-X relaxed ordering bit is clear. */
  4961. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  4962. u16 pcix_cmd;
  4963. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4964. &pcix_cmd);
  4965. pcix_cmd &= ~PCI_X_CMD_ERO;
  4966. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4967. pcix_cmd);
  4968. }
  4969. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4970. /* Chip reset on 5780 will reset MSI enable bit,
  4971. * so need to restore it.
  4972. */
  4973. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4974. u16 ctrl;
  4975. pci_read_config_word(tp->pdev,
  4976. tp->msi_cap + PCI_MSI_FLAGS,
  4977. &ctrl);
  4978. pci_write_config_word(tp->pdev,
  4979. tp->msi_cap + PCI_MSI_FLAGS,
  4980. ctrl | PCI_MSI_FLAGS_ENABLE);
  4981. val = tr32(MSGINT_MODE);
  4982. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4983. }
  4984. }
  4985. }
  4986. static void tg3_stop_fw(struct tg3 *);
  4987. /* tp->lock is held. */
  4988. static int tg3_chip_reset(struct tg3 *tp)
  4989. {
  4990. u32 val;
  4991. void (*write_op)(struct tg3 *, u32, u32);
  4992. int err;
  4993. tg3_nvram_lock(tp);
  4994. tg3_mdio_stop(tp);
  4995. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4996. /* No matching tg3_nvram_unlock() after this because
  4997. * chip reset below will undo the nvram lock.
  4998. */
  4999. tp->nvram_lock_cnt = 0;
  5000. /* GRC_MISC_CFG core clock reset will clear the memory
  5001. * enable bit in PCI register 4 and the MSI enable bit
  5002. * on some chips, so we save relevant registers here.
  5003. */
  5004. tg3_save_pci_state(tp);
  5005. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  5008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  5010. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  5011. tw32(GRC_FASTBOOT_PC, 0);
  5012. /*
  5013. * We must avoid the readl() that normally takes place.
  5014. * It locks machines, causes machine checks, and other
  5015. * fun things. So, temporarily disable the 5701
  5016. * hardware workaround, while we do the reset.
  5017. */
  5018. write_op = tp->write32;
  5019. if (write_op == tg3_write_flush_reg32)
  5020. tp->write32 = tg3_write32;
  5021. /* Prevent the irq handler from reading or writing PCI registers
  5022. * during chip reset when the memory enable bit in the PCI command
  5023. * register may be cleared. The chip does not generate interrupt
  5024. * at this time, but the irq handler may still be called due to irq
  5025. * sharing or irqpoll.
  5026. */
  5027. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5028. if (tp->hw_status) {
  5029. tp->hw_status->status = 0;
  5030. tp->hw_status->status_tag = 0;
  5031. }
  5032. tp->last_tag = 0;
  5033. smp_mb();
  5034. synchronize_irq(tp->pdev->irq);
  5035. /* do the reset */
  5036. val = GRC_MISC_CFG_CORECLK_RESET;
  5037. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5038. if (tr32(0x7e2c) == 0x60) {
  5039. tw32(0x7e2c, 0x20);
  5040. }
  5041. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5042. tw32(GRC_MISC_CFG, (1 << 29));
  5043. val |= (1 << 29);
  5044. }
  5045. }
  5046. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5047. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5048. tw32(GRC_VCPU_EXT_CTRL,
  5049. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5050. }
  5051. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5052. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5053. tw32(GRC_MISC_CFG, val);
  5054. /* restore 5701 hardware bug workaround write method */
  5055. tp->write32 = write_op;
  5056. /* Unfortunately, we have to delay before the PCI read back.
  5057. * Some 575X chips even will not respond to a PCI cfg access
  5058. * when the reset command is given to the chip.
  5059. *
  5060. * How do these hardware designers expect things to work
  5061. * properly if the PCI write is posted for a long period
  5062. * of time? It is always necessary to have some method by
  5063. * which a register read back can occur to push the write
  5064. * out which does the reset.
  5065. *
  5066. * For most tg3 variants the trick below was working.
  5067. * Ho hum...
  5068. */
  5069. udelay(120);
  5070. /* Flush PCI posted writes. The normal MMIO registers
  5071. * are inaccessible at this time so this is the only
  5072. * way to make this reliably (actually, this is no longer
  5073. * the case, see above). I tried to use indirect
  5074. * register read/write but this upset some 5701 variants.
  5075. */
  5076. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5077. udelay(120);
  5078. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5079. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5080. int i;
  5081. u32 cfg_val;
  5082. /* Wait for link training to complete. */
  5083. for (i = 0; i < 5000; i++)
  5084. udelay(100);
  5085. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5086. pci_write_config_dword(tp->pdev, 0xc4,
  5087. cfg_val | (1 << 15));
  5088. }
  5089. /* Set PCIE max payload size to 128 bytes and
  5090. * clear the "no snoop" and "relaxed ordering" bits.
  5091. */
  5092. pci_write_config_word(tp->pdev,
  5093. tp->pcie_cap + PCI_EXP_DEVCTL,
  5094. 0);
  5095. pcie_set_readrq(tp->pdev, 4096);
  5096. /* Clear error status */
  5097. pci_write_config_word(tp->pdev,
  5098. tp->pcie_cap + PCI_EXP_DEVSTA,
  5099. PCI_EXP_DEVSTA_CED |
  5100. PCI_EXP_DEVSTA_NFED |
  5101. PCI_EXP_DEVSTA_FED |
  5102. PCI_EXP_DEVSTA_URD);
  5103. }
  5104. tg3_restore_pci_state(tp);
  5105. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5106. val = 0;
  5107. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5108. val = tr32(MEMARB_MODE);
  5109. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5110. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5111. tg3_stop_fw(tp);
  5112. tw32(0x5000, 0x400);
  5113. }
  5114. tw32(GRC_MODE, tp->grc_mode);
  5115. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5116. val = tr32(0xc4);
  5117. tw32(0xc4, val | (1 << 15));
  5118. }
  5119. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5120. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5121. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5122. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5123. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5124. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5125. }
  5126. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5127. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5128. tw32_f(MAC_MODE, tp->mac_mode);
  5129. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5130. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5131. tw32_f(MAC_MODE, tp->mac_mode);
  5132. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5133. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5134. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5135. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5136. tw32_f(MAC_MODE, tp->mac_mode);
  5137. } else
  5138. tw32_f(MAC_MODE, 0);
  5139. udelay(40);
  5140. tg3_mdio_start(tp);
  5141. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5142. err = tg3_poll_fw(tp);
  5143. if (err)
  5144. return err;
  5145. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5146. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5147. val = tr32(0x7c00);
  5148. tw32(0x7c00, val | (1 << 25));
  5149. }
  5150. /* Reprobe ASF enable state. */
  5151. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5152. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5153. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5154. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5155. u32 nic_cfg;
  5156. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5157. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5158. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5159. tp->last_event_jiffies = jiffies;
  5160. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5161. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5162. }
  5163. }
  5164. return 0;
  5165. }
  5166. /* tp->lock is held. */
  5167. static void tg3_stop_fw(struct tg3 *tp)
  5168. {
  5169. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5170. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5171. /* Wait for RX cpu to ACK the previous event. */
  5172. tg3_wait_for_event_ack(tp);
  5173. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5174. tg3_generate_fw_event(tp);
  5175. /* Wait for RX cpu to ACK this event. */
  5176. tg3_wait_for_event_ack(tp);
  5177. }
  5178. }
  5179. /* tp->lock is held. */
  5180. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5181. {
  5182. int err;
  5183. tg3_stop_fw(tp);
  5184. tg3_write_sig_pre_reset(tp, kind);
  5185. tg3_abort_hw(tp, silent);
  5186. err = tg3_chip_reset(tp);
  5187. tg3_write_sig_legacy(tp, kind);
  5188. tg3_write_sig_post_reset(tp, kind);
  5189. if (err)
  5190. return err;
  5191. return 0;
  5192. }
  5193. #define TG3_FW_RELEASE_MAJOR 0x0
  5194. #define TG3_FW_RELASE_MINOR 0x0
  5195. #define TG3_FW_RELEASE_FIX 0x0
  5196. #define TG3_FW_START_ADDR 0x08000000
  5197. #define TG3_FW_TEXT_ADDR 0x08000000
  5198. #define TG3_FW_TEXT_LEN 0x9c0
  5199. #define TG3_FW_RODATA_ADDR 0x080009c0
  5200. #define TG3_FW_RODATA_LEN 0x60
  5201. #define TG3_FW_DATA_ADDR 0x08000a40
  5202. #define TG3_FW_DATA_LEN 0x20
  5203. #define TG3_FW_SBSS_ADDR 0x08000a60
  5204. #define TG3_FW_SBSS_LEN 0xc
  5205. #define TG3_FW_BSS_ADDR 0x08000a70
  5206. #define TG3_FW_BSS_LEN 0x10
  5207. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5208. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5209. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5210. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5211. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5212. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5213. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5214. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5215. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5216. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5217. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5218. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5219. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5220. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5221. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5222. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5223. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5224. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5225. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5226. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5227. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5228. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5229. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5230. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5232. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5233. 0, 0, 0, 0, 0, 0,
  5234. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5235. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5236. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5237. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5238. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5239. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5240. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5241. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5242. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5243. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5244. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5247. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5248. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5249. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5250. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5251. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5252. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5253. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5254. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5255. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5256. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5257. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5258. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5259. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5260. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5261. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5262. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5263. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5264. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5265. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5266. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5267. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5268. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5269. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5270. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5271. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5272. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5273. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5274. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5275. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5276. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5277. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5278. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5279. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5280. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5281. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5282. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5283. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5284. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5285. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5286. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5287. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5288. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5289. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5290. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5291. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5292. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5293. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5294. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5295. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5296. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5297. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5298. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5299. };
  5300. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5301. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5302. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5303. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5304. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5305. 0x00000000
  5306. };
  5307. #if 0 /* All zeros, don't eat up space with it. */
  5308. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5309. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5310. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5311. };
  5312. #endif
  5313. #define RX_CPU_SCRATCH_BASE 0x30000
  5314. #define RX_CPU_SCRATCH_SIZE 0x04000
  5315. #define TX_CPU_SCRATCH_BASE 0x34000
  5316. #define TX_CPU_SCRATCH_SIZE 0x04000
  5317. /* tp->lock is held. */
  5318. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5319. {
  5320. int i;
  5321. BUG_ON(offset == TX_CPU_BASE &&
  5322. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5323. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5324. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5325. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5326. return 0;
  5327. }
  5328. if (offset == RX_CPU_BASE) {
  5329. for (i = 0; i < 10000; i++) {
  5330. tw32(offset + CPU_STATE, 0xffffffff);
  5331. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5332. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5333. break;
  5334. }
  5335. tw32(offset + CPU_STATE, 0xffffffff);
  5336. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5337. udelay(10);
  5338. } else {
  5339. for (i = 0; i < 10000; i++) {
  5340. tw32(offset + CPU_STATE, 0xffffffff);
  5341. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5342. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5343. break;
  5344. }
  5345. }
  5346. if (i >= 10000) {
  5347. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5348. "and %s CPU\n",
  5349. tp->dev->name,
  5350. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5351. return -ENODEV;
  5352. }
  5353. /* Clear firmware's nvram arbitration. */
  5354. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5355. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5356. return 0;
  5357. }
  5358. struct fw_info {
  5359. unsigned int text_base;
  5360. unsigned int text_len;
  5361. const u32 *text_data;
  5362. unsigned int rodata_base;
  5363. unsigned int rodata_len;
  5364. const u32 *rodata_data;
  5365. unsigned int data_base;
  5366. unsigned int data_len;
  5367. const u32 *data_data;
  5368. };
  5369. /* tp->lock is held. */
  5370. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5371. int cpu_scratch_size, struct fw_info *info)
  5372. {
  5373. int err, lock_err, i;
  5374. void (*write_op)(struct tg3 *, u32, u32);
  5375. if (cpu_base == TX_CPU_BASE &&
  5376. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5377. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5378. "TX cpu firmware on %s which is 5705.\n",
  5379. tp->dev->name);
  5380. return -EINVAL;
  5381. }
  5382. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5383. write_op = tg3_write_mem;
  5384. else
  5385. write_op = tg3_write_indirect_reg32;
  5386. /* It is possible that bootcode is still loading at this point.
  5387. * Get the nvram lock first before halting the cpu.
  5388. */
  5389. lock_err = tg3_nvram_lock(tp);
  5390. err = tg3_halt_cpu(tp, cpu_base);
  5391. if (!lock_err)
  5392. tg3_nvram_unlock(tp);
  5393. if (err)
  5394. goto out;
  5395. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5396. write_op(tp, cpu_scratch_base + i, 0);
  5397. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5398. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5399. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5400. write_op(tp, (cpu_scratch_base +
  5401. (info->text_base & 0xffff) +
  5402. (i * sizeof(u32))),
  5403. (info->text_data ?
  5404. info->text_data[i] : 0));
  5405. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5406. write_op(tp, (cpu_scratch_base +
  5407. (info->rodata_base & 0xffff) +
  5408. (i * sizeof(u32))),
  5409. (info->rodata_data ?
  5410. info->rodata_data[i] : 0));
  5411. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5412. write_op(tp, (cpu_scratch_base +
  5413. (info->data_base & 0xffff) +
  5414. (i * sizeof(u32))),
  5415. (info->data_data ?
  5416. info->data_data[i] : 0));
  5417. err = 0;
  5418. out:
  5419. return err;
  5420. }
  5421. /* tp->lock is held. */
  5422. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5423. {
  5424. struct fw_info info;
  5425. int err, i;
  5426. info.text_base = TG3_FW_TEXT_ADDR;
  5427. info.text_len = TG3_FW_TEXT_LEN;
  5428. info.text_data = &tg3FwText[0];
  5429. info.rodata_base = TG3_FW_RODATA_ADDR;
  5430. info.rodata_len = TG3_FW_RODATA_LEN;
  5431. info.rodata_data = &tg3FwRodata[0];
  5432. info.data_base = TG3_FW_DATA_ADDR;
  5433. info.data_len = TG3_FW_DATA_LEN;
  5434. info.data_data = NULL;
  5435. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5436. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5437. &info);
  5438. if (err)
  5439. return err;
  5440. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5441. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5442. &info);
  5443. if (err)
  5444. return err;
  5445. /* Now startup only the RX cpu. */
  5446. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5447. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5448. for (i = 0; i < 5; i++) {
  5449. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5450. break;
  5451. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5452. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5453. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5454. udelay(1000);
  5455. }
  5456. if (i >= 5) {
  5457. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5458. "to set RX CPU PC, is %08x should be %08x\n",
  5459. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5460. TG3_FW_TEXT_ADDR);
  5461. return -ENODEV;
  5462. }
  5463. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5464. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5465. return 0;
  5466. }
  5467. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5468. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5469. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5470. #define TG3_TSO_FW_START_ADDR 0x08000000
  5471. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5472. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5473. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5474. #define TG3_TSO_FW_RODATA_LEN 0x60
  5475. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5476. #define TG3_TSO_FW_DATA_LEN 0x30
  5477. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5478. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5479. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5480. #define TG3_TSO_FW_BSS_LEN 0x894
  5481. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5482. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5483. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5484. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5485. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5486. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5487. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5488. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5489. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5490. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5491. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5492. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5493. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5494. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5495. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5496. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5497. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5498. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5499. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5500. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5501. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5502. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5503. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5504. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5505. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5506. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5507. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5508. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5509. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5510. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5511. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5512. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5513. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5514. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5515. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5516. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5517. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5518. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5519. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5520. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5521. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5522. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5523. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5524. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5525. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5526. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5527. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5528. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5529. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5530. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5531. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5532. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5533. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5534. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5535. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5536. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5537. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5538. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5539. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5540. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5541. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5542. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5543. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5544. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5545. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5546. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5547. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5548. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5549. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5550. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5551. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5552. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5553. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5554. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5555. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5556. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5557. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5558. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5559. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5560. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5561. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5562. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5563. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5564. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5565. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5566. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5567. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5568. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5569. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5570. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5571. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5572. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5573. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5574. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5575. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5576. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5577. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5578. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5579. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5580. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5581. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5582. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5583. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5584. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5585. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5586. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5587. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5588. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5589. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5590. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5591. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5592. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5593. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5594. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5595. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5596. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5597. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5598. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5599. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5600. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5601. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5602. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5603. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5604. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5605. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5606. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5607. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5608. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5609. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5610. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5611. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5612. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5613. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5614. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5615. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5616. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5617. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5618. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5619. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5620. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5621. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5622. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5623. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5624. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5625. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5626. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5627. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5628. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5629. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5630. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5631. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5632. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5633. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5634. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5635. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5636. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5637. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5638. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5639. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5640. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5641. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5642. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5643. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5644. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5645. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5646. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5647. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5648. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5649. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5650. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5651. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5652. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5653. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5654. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5655. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5656. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5657. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5658. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5659. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5660. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5661. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5662. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5663. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5664. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5665. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5666. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5667. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5668. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5669. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5670. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5671. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5672. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5673. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5674. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5675. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5676. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5677. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5678. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5679. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5680. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5681. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5682. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5683. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5684. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5685. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5686. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5687. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5688. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5689. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5690. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5691. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5692. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5693. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5694. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5695. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5696. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5697. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5698. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5699. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5700. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5701. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5702. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5703. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5704. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5705. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5706. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5707. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5708. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5709. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5710. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5711. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5712. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5713. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5714. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5715. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5716. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5717. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5718. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5719. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5720. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5721. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5722. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5723. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5724. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5725. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5726. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5727. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5728. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5729. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5730. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5731. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5732. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5733. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5734. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5735. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5736. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5737. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5738. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5739. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5740. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5741. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5742. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5743. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5744. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5745. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5746. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5747. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5748. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5749. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5750. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5751. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5752. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5753. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5754. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5755. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5756. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5757. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5758. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5759. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5760. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5761. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5762. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5763. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5764. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5765. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5766. };
  5767. static const u32 tg3TsoFwRodata[] = {
  5768. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5769. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5770. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5771. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5772. 0x00000000,
  5773. };
  5774. static const u32 tg3TsoFwData[] = {
  5775. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5776. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5777. 0x00000000,
  5778. };
  5779. /* 5705 needs a special version of the TSO firmware. */
  5780. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5781. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5782. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5783. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5784. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5785. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5786. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5787. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5788. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5789. #define TG3_TSO5_FW_DATA_LEN 0x20
  5790. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5791. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5792. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5793. #define TG3_TSO5_FW_BSS_LEN 0x88
  5794. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5795. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5796. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5797. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5798. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5799. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5800. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5801. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5802. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5803. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5804. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5805. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5806. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5807. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5808. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5809. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5810. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5811. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5812. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5813. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5814. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5815. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5816. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5817. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5818. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5819. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5820. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5821. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5822. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5823. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5824. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5825. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5826. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5827. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5828. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5829. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5830. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5831. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5832. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5833. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5834. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5835. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5836. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5837. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5838. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5839. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5840. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5841. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5842. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5843. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5844. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5845. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5846. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5847. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5848. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5849. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5850. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5851. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5852. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5853. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5854. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5855. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5856. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5857. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5858. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5859. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5860. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5861. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5862. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5863. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5864. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5865. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5866. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5867. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5868. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5869. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5870. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5871. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5872. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5873. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5874. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5875. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5876. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5877. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5878. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5879. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5880. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5881. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5882. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5883. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5884. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5885. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5886. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5887. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5888. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5889. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5890. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5891. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5892. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5893. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5894. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5895. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5896. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5897. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5898. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5899. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5900. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5901. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5902. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5903. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5904. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5905. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5906. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5907. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5908. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5909. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5910. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5911. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5912. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5913. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5914. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5915. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5916. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5917. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5918. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5919. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5920. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5921. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5922. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5923. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5924. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5925. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5926. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5927. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5928. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5929. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5930. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5931. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5932. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5933. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5934. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5935. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5936. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5937. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5938. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5939. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5940. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5941. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5942. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5943. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5944. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5945. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5946. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5947. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5948. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5949. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5950. 0x00000000, 0x00000000, 0x00000000,
  5951. };
  5952. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5953. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5954. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5955. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5956. 0x00000000, 0x00000000, 0x00000000,
  5957. };
  5958. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5959. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5960. 0x00000000, 0x00000000, 0x00000000,
  5961. };
  5962. /* tp->lock is held. */
  5963. static int tg3_load_tso_firmware(struct tg3 *tp)
  5964. {
  5965. struct fw_info info;
  5966. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5967. int err, i;
  5968. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5969. return 0;
  5970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5971. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5972. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5973. info.text_data = &tg3Tso5FwText[0];
  5974. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5975. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5976. info.rodata_data = &tg3Tso5FwRodata[0];
  5977. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5978. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5979. info.data_data = &tg3Tso5FwData[0];
  5980. cpu_base = RX_CPU_BASE;
  5981. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5982. cpu_scratch_size = (info.text_len +
  5983. info.rodata_len +
  5984. info.data_len +
  5985. TG3_TSO5_FW_SBSS_LEN +
  5986. TG3_TSO5_FW_BSS_LEN);
  5987. } else {
  5988. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5989. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5990. info.text_data = &tg3TsoFwText[0];
  5991. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5992. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5993. info.rodata_data = &tg3TsoFwRodata[0];
  5994. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5995. info.data_len = TG3_TSO_FW_DATA_LEN;
  5996. info.data_data = &tg3TsoFwData[0];
  5997. cpu_base = TX_CPU_BASE;
  5998. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5999. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6000. }
  6001. err = tg3_load_firmware_cpu(tp, cpu_base,
  6002. cpu_scratch_base, cpu_scratch_size,
  6003. &info);
  6004. if (err)
  6005. return err;
  6006. /* Now startup the cpu. */
  6007. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6008. tw32_f(cpu_base + CPU_PC, info.text_base);
  6009. for (i = 0; i < 5; i++) {
  6010. if (tr32(cpu_base + CPU_PC) == info.text_base)
  6011. break;
  6012. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6013. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6014. tw32_f(cpu_base + CPU_PC, info.text_base);
  6015. udelay(1000);
  6016. }
  6017. if (i >= 5) {
  6018. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6019. "to set CPU PC, is %08x should be %08x\n",
  6020. tp->dev->name, tr32(cpu_base + CPU_PC),
  6021. info.text_base);
  6022. return -ENODEV;
  6023. }
  6024. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6025. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6026. return 0;
  6027. }
  6028. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6029. {
  6030. struct tg3 *tp = netdev_priv(dev);
  6031. struct sockaddr *addr = p;
  6032. int err = 0, skip_mac_1 = 0;
  6033. if (!is_valid_ether_addr(addr->sa_data))
  6034. return -EINVAL;
  6035. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6036. if (!netif_running(dev))
  6037. return 0;
  6038. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6039. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6040. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6041. addr0_low = tr32(MAC_ADDR_0_LOW);
  6042. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6043. addr1_low = tr32(MAC_ADDR_1_LOW);
  6044. /* Skip MAC addr 1 if ASF is using it. */
  6045. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6046. !(addr1_high == 0 && addr1_low == 0))
  6047. skip_mac_1 = 1;
  6048. }
  6049. spin_lock_bh(&tp->lock);
  6050. __tg3_set_mac_addr(tp, skip_mac_1);
  6051. spin_unlock_bh(&tp->lock);
  6052. return err;
  6053. }
  6054. /* tp->lock is held. */
  6055. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6056. dma_addr_t mapping, u32 maxlen_flags,
  6057. u32 nic_addr)
  6058. {
  6059. tg3_write_mem(tp,
  6060. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6061. ((u64) mapping >> 32));
  6062. tg3_write_mem(tp,
  6063. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6064. ((u64) mapping & 0xffffffff));
  6065. tg3_write_mem(tp,
  6066. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6067. maxlen_flags);
  6068. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6069. tg3_write_mem(tp,
  6070. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6071. nic_addr);
  6072. }
  6073. static void __tg3_set_rx_mode(struct net_device *);
  6074. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6075. {
  6076. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6077. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6078. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6079. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6080. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6081. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6082. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6083. }
  6084. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6085. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6086. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6087. u32 val = ec->stats_block_coalesce_usecs;
  6088. if (!netif_carrier_ok(tp->dev))
  6089. val = 0;
  6090. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6091. }
  6092. }
  6093. /* tp->lock is held. */
  6094. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6095. {
  6096. u32 val, rdmac_mode;
  6097. int i, err, limit;
  6098. tg3_disable_ints(tp);
  6099. tg3_stop_fw(tp);
  6100. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6101. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6102. tg3_abort_hw(tp, 1);
  6103. }
  6104. if (reset_phy &&
  6105. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6106. tg3_phy_reset(tp);
  6107. err = tg3_chip_reset(tp);
  6108. if (err)
  6109. return err;
  6110. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6111. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6112. val = tr32(TG3_CPMU_CTRL);
  6113. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6114. tw32(TG3_CPMU_CTRL, val);
  6115. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6116. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6117. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6118. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6119. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6120. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6121. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6122. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6123. val = tr32(TG3_CPMU_HST_ACC);
  6124. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6125. val |= CPMU_HST_ACC_MACCLK_6_25;
  6126. tw32(TG3_CPMU_HST_ACC, val);
  6127. }
  6128. /* This works around an issue with Athlon chipsets on
  6129. * B3 tigon3 silicon. This bit has no effect on any
  6130. * other revision. But do not set this on PCI Express
  6131. * chips and don't even touch the clocks if the CPMU is present.
  6132. */
  6133. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6134. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6135. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6136. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6137. }
  6138. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6139. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6140. val = tr32(TG3PCI_PCISTATE);
  6141. val |= PCISTATE_RETRY_SAME_DMA;
  6142. tw32(TG3PCI_PCISTATE, val);
  6143. }
  6144. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6145. /* Allow reads and writes to the
  6146. * APE register and memory space.
  6147. */
  6148. val = tr32(TG3PCI_PCISTATE);
  6149. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6150. PCISTATE_ALLOW_APE_SHMEM_WR;
  6151. tw32(TG3PCI_PCISTATE, val);
  6152. }
  6153. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6154. /* Enable some hw fixes. */
  6155. val = tr32(TG3PCI_MSI_DATA);
  6156. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6157. tw32(TG3PCI_MSI_DATA, val);
  6158. }
  6159. /* Descriptor ring init may make accesses to the
  6160. * NIC SRAM area to setup the TX descriptors, so we
  6161. * can only do this after the hardware has been
  6162. * successfully reset.
  6163. */
  6164. err = tg3_init_rings(tp);
  6165. if (err)
  6166. return err;
  6167. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6168. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6169. /* This value is determined during the probe time DMA
  6170. * engine test, tg3_test_dma.
  6171. */
  6172. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6173. }
  6174. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6175. GRC_MODE_4X_NIC_SEND_RINGS |
  6176. GRC_MODE_NO_TX_PHDR_CSUM |
  6177. GRC_MODE_NO_RX_PHDR_CSUM);
  6178. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6179. /* Pseudo-header checksum is done by hardware logic and not
  6180. * the offload processers, so make the chip do the pseudo-
  6181. * header checksums on receive. For transmit it is more
  6182. * convenient to do the pseudo-header checksum in software
  6183. * as Linux does that on transmit for us in all cases.
  6184. */
  6185. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6186. tw32(GRC_MODE,
  6187. tp->grc_mode |
  6188. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6189. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6190. val = tr32(GRC_MISC_CFG);
  6191. val &= ~0xff;
  6192. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6193. tw32(GRC_MISC_CFG, val);
  6194. /* Initialize MBUF/DESC pool. */
  6195. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6196. /* Do nothing. */
  6197. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6198. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6199. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6200. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6201. else
  6202. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6203. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6204. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6205. }
  6206. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6207. int fw_len;
  6208. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6209. TG3_TSO5_FW_RODATA_LEN +
  6210. TG3_TSO5_FW_DATA_LEN +
  6211. TG3_TSO5_FW_SBSS_LEN +
  6212. TG3_TSO5_FW_BSS_LEN);
  6213. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6214. tw32(BUFMGR_MB_POOL_ADDR,
  6215. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6216. tw32(BUFMGR_MB_POOL_SIZE,
  6217. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6218. }
  6219. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6220. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6221. tp->bufmgr_config.mbuf_read_dma_low_water);
  6222. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6223. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6224. tw32(BUFMGR_MB_HIGH_WATER,
  6225. tp->bufmgr_config.mbuf_high_water);
  6226. } else {
  6227. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6228. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6229. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6230. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6231. tw32(BUFMGR_MB_HIGH_WATER,
  6232. tp->bufmgr_config.mbuf_high_water_jumbo);
  6233. }
  6234. tw32(BUFMGR_DMA_LOW_WATER,
  6235. tp->bufmgr_config.dma_low_water);
  6236. tw32(BUFMGR_DMA_HIGH_WATER,
  6237. tp->bufmgr_config.dma_high_water);
  6238. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6239. for (i = 0; i < 2000; i++) {
  6240. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6241. break;
  6242. udelay(10);
  6243. }
  6244. if (i >= 2000) {
  6245. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6246. tp->dev->name);
  6247. return -ENODEV;
  6248. }
  6249. /* Setup replenish threshold. */
  6250. val = tp->rx_pending / 8;
  6251. if (val == 0)
  6252. val = 1;
  6253. else if (val > tp->rx_std_max_post)
  6254. val = tp->rx_std_max_post;
  6255. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6256. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6257. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6258. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6259. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6260. }
  6261. tw32(RCVBDI_STD_THRESH, val);
  6262. /* Initialize TG3_BDINFO's at:
  6263. * RCVDBDI_STD_BD: standard eth size rx ring
  6264. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6265. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6266. *
  6267. * like so:
  6268. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6269. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6270. * ring attribute flags
  6271. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6272. *
  6273. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6274. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6275. *
  6276. * The size of each ring is fixed in the firmware, but the location is
  6277. * configurable.
  6278. */
  6279. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6280. ((u64) tp->rx_std_mapping >> 32));
  6281. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6282. ((u64) tp->rx_std_mapping & 0xffffffff));
  6283. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6284. NIC_SRAM_RX_BUFFER_DESC);
  6285. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6286. * configs on 5705.
  6287. */
  6288. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6289. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6290. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6291. } else {
  6292. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6293. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6294. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6295. BDINFO_FLAGS_DISABLED);
  6296. /* Setup replenish threshold. */
  6297. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6298. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6299. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6300. ((u64) tp->rx_jumbo_mapping >> 32));
  6301. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6302. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6303. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6304. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6305. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6306. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6307. } else {
  6308. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6309. BDINFO_FLAGS_DISABLED);
  6310. }
  6311. }
  6312. /* There is only one send ring on 5705/5750, no need to explicitly
  6313. * disable the others.
  6314. */
  6315. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6316. /* Clear out send RCB ring in SRAM. */
  6317. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6318. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6319. BDINFO_FLAGS_DISABLED);
  6320. }
  6321. tp->tx_prod = 0;
  6322. tp->tx_cons = 0;
  6323. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6324. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6325. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6326. tp->tx_desc_mapping,
  6327. (TG3_TX_RING_SIZE <<
  6328. BDINFO_FLAGS_MAXLEN_SHIFT),
  6329. NIC_SRAM_TX_BUFFER_DESC);
  6330. /* There is only one receive return ring on 5705/5750, no need
  6331. * to explicitly disable the others.
  6332. */
  6333. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6334. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6335. i += TG3_BDINFO_SIZE) {
  6336. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6337. BDINFO_FLAGS_DISABLED);
  6338. }
  6339. }
  6340. tp->rx_rcb_ptr = 0;
  6341. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6342. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6343. tp->rx_rcb_mapping,
  6344. (TG3_RX_RCB_RING_SIZE(tp) <<
  6345. BDINFO_FLAGS_MAXLEN_SHIFT),
  6346. 0);
  6347. tp->rx_std_ptr = tp->rx_pending;
  6348. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6349. tp->rx_std_ptr);
  6350. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6351. tp->rx_jumbo_pending : 0;
  6352. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6353. tp->rx_jumbo_ptr);
  6354. /* Initialize MAC address and backoff seed. */
  6355. __tg3_set_mac_addr(tp, 0);
  6356. /* MTU + ethernet header + FCS + optional VLAN tag */
  6357. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6358. /* The slot time is changed by tg3_setup_phy if we
  6359. * run at gigabit with half duplex.
  6360. */
  6361. tw32(MAC_TX_LENGTHS,
  6362. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6363. (6 << TX_LENGTHS_IPG_SHIFT) |
  6364. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6365. /* Receive rules. */
  6366. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6367. tw32(RCVLPC_CONFIG, 0x0181);
  6368. /* Calculate RDMAC_MODE setting early, we need it to determine
  6369. * the RCVLPC_STATE_ENABLE mask.
  6370. */
  6371. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6372. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6373. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6374. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6375. RDMAC_MODE_LNGREAD_ENAB);
  6376. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6377. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6378. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6379. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6380. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6381. /* If statement applies to 5705 and 5750 PCI devices only */
  6382. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6383. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6384. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6385. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6387. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6388. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6389. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6390. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6391. }
  6392. }
  6393. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6394. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6395. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6396. rdmac_mode |= (1 << 27);
  6397. /* Receive/send statistics. */
  6398. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6399. val = tr32(RCVLPC_STATS_ENABLE);
  6400. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6401. tw32(RCVLPC_STATS_ENABLE, val);
  6402. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6403. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6404. val = tr32(RCVLPC_STATS_ENABLE);
  6405. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6406. tw32(RCVLPC_STATS_ENABLE, val);
  6407. } else {
  6408. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6409. }
  6410. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6411. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6412. tw32(SNDDATAI_STATSCTRL,
  6413. (SNDDATAI_SCTRL_ENABLE |
  6414. SNDDATAI_SCTRL_FASTUPD));
  6415. /* Setup host coalescing engine. */
  6416. tw32(HOSTCC_MODE, 0);
  6417. for (i = 0; i < 2000; i++) {
  6418. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6419. break;
  6420. udelay(10);
  6421. }
  6422. __tg3_set_coalesce(tp, &tp->coal);
  6423. /* set status block DMA address */
  6424. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6425. ((u64) tp->status_mapping >> 32));
  6426. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6427. ((u64) tp->status_mapping & 0xffffffff));
  6428. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6429. /* Status/statistics block address. See tg3_timer,
  6430. * the tg3_periodic_fetch_stats call there, and
  6431. * tg3_get_stats to see how this works for 5705/5750 chips.
  6432. */
  6433. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6434. ((u64) tp->stats_mapping >> 32));
  6435. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6436. ((u64) tp->stats_mapping & 0xffffffff));
  6437. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6438. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6439. }
  6440. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6441. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6442. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6443. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6444. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6445. /* Clear statistics/status block in chip, and status block in ram. */
  6446. for (i = NIC_SRAM_STATS_BLK;
  6447. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6448. i += sizeof(u32)) {
  6449. tg3_write_mem(tp, i, 0);
  6450. udelay(40);
  6451. }
  6452. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6453. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6454. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6455. /* reset to prevent losing 1st rx packet intermittently */
  6456. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6457. udelay(10);
  6458. }
  6459. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6460. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6461. else
  6462. tp->mac_mode = 0;
  6463. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6464. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6465. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6466. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6467. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6468. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6469. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6470. udelay(40);
  6471. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6472. * If TG3_FLG2_IS_NIC is zero, we should read the
  6473. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6474. * whether used as inputs or outputs, are set by boot code after
  6475. * reset.
  6476. */
  6477. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6478. u32 gpio_mask;
  6479. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6480. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6481. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6482. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6483. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6484. GRC_LCLCTRL_GPIO_OUTPUT3;
  6485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6486. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6487. tp->grc_local_ctrl &= ~gpio_mask;
  6488. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6489. /* GPIO1 must be driven high for eeprom write protect */
  6490. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6491. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6492. GRC_LCLCTRL_GPIO_OUTPUT1);
  6493. }
  6494. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6495. udelay(100);
  6496. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6497. tp->last_tag = 0;
  6498. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6499. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6500. udelay(40);
  6501. }
  6502. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6503. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6504. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6505. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6506. WDMAC_MODE_LNGREAD_ENAB);
  6507. /* If statement applies to 5705 and 5750 PCI devices only */
  6508. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6509. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6511. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6512. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6513. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6514. /* nothing */
  6515. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6516. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6517. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6518. val |= WDMAC_MODE_RX_ACCEL;
  6519. }
  6520. }
  6521. /* Enable host coalescing bug fix */
  6522. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6523. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6524. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6525. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6526. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6527. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6528. tw32_f(WDMAC_MODE, val);
  6529. udelay(40);
  6530. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6531. u16 pcix_cmd;
  6532. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6533. &pcix_cmd);
  6534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6535. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6536. pcix_cmd |= PCI_X_CMD_READ_2K;
  6537. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6538. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6539. pcix_cmd |= PCI_X_CMD_READ_2K;
  6540. }
  6541. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6542. pcix_cmd);
  6543. }
  6544. tw32_f(RDMAC_MODE, rdmac_mode);
  6545. udelay(40);
  6546. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6547. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6548. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6550. tw32(SNDDATAC_MODE,
  6551. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6552. else
  6553. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6554. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6555. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6556. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6557. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6558. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6559. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6560. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6561. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6562. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6563. err = tg3_load_5701_a0_firmware_fix(tp);
  6564. if (err)
  6565. return err;
  6566. }
  6567. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6568. err = tg3_load_tso_firmware(tp);
  6569. if (err)
  6570. return err;
  6571. }
  6572. tp->tx_mode = TX_MODE_ENABLE;
  6573. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6574. udelay(100);
  6575. tp->rx_mode = RX_MODE_ENABLE;
  6576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6580. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6581. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6582. udelay(10);
  6583. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6584. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6585. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6586. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6587. udelay(10);
  6588. }
  6589. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6590. udelay(10);
  6591. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6592. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6593. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6594. /* Set drive transmission level to 1.2V */
  6595. /* only if the signal pre-emphasis bit is not set */
  6596. val = tr32(MAC_SERDES_CFG);
  6597. val &= 0xfffff000;
  6598. val |= 0x880;
  6599. tw32(MAC_SERDES_CFG, val);
  6600. }
  6601. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6602. tw32(MAC_SERDES_CFG, 0x616000);
  6603. }
  6604. /* Prevent chip from dropping frames when flow control
  6605. * is enabled.
  6606. */
  6607. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6609. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6610. /* Use hardware link auto-negotiation */
  6611. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6612. }
  6613. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6614. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6615. u32 tmp;
  6616. tmp = tr32(SERDES_RX_CTRL);
  6617. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6618. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6619. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6620. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6621. }
  6622. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6623. if (tp->link_config.phy_is_low_power) {
  6624. tp->link_config.phy_is_low_power = 0;
  6625. tp->link_config.speed = tp->link_config.orig_speed;
  6626. tp->link_config.duplex = tp->link_config.orig_duplex;
  6627. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6628. }
  6629. err = tg3_setup_phy(tp, 0);
  6630. if (err)
  6631. return err;
  6632. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6633. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6634. u32 tmp;
  6635. /* Clear CRC stats. */
  6636. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6637. tg3_writephy(tp, MII_TG3_TEST1,
  6638. tmp | MII_TG3_TEST1_CRC_EN);
  6639. tg3_readphy(tp, 0x14, &tmp);
  6640. }
  6641. }
  6642. }
  6643. __tg3_set_rx_mode(tp->dev);
  6644. /* Initialize receive rules. */
  6645. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6646. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6647. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6648. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6649. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6650. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6651. limit = 8;
  6652. else
  6653. limit = 16;
  6654. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6655. limit -= 4;
  6656. switch (limit) {
  6657. case 16:
  6658. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6659. case 15:
  6660. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6661. case 14:
  6662. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6663. case 13:
  6664. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6665. case 12:
  6666. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6667. case 11:
  6668. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6669. case 10:
  6670. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6671. case 9:
  6672. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6673. case 8:
  6674. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6675. case 7:
  6676. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6677. case 6:
  6678. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6679. case 5:
  6680. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6681. case 4:
  6682. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6683. case 3:
  6684. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6685. case 2:
  6686. case 1:
  6687. default:
  6688. break;
  6689. }
  6690. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6691. /* Write our heartbeat update interval to APE. */
  6692. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6693. APE_HOST_HEARTBEAT_INT_DISABLE);
  6694. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6695. return 0;
  6696. }
  6697. /* Called at device open time to get the chip ready for
  6698. * packet processing. Invoked with tp->lock held.
  6699. */
  6700. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6701. {
  6702. tg3_switch_clocks(tp);
  6703. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6704. return tg3_reset_hw(tp, reset_phy);
  6705. }
  6706. #define TG3_STAT_ADD32(PSTAT, REG) \
  6707. do { u32 __val = tr32(REG); \
  6708. (PSTAT)->low += __val; \
  6709. if ((PSTAT)->low < __val) \
  6710. (PSTAT)->high += 1; \
  6711. } while (0)
  6712. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6713. {
  6714. struct tg3_hw_stats *sp = tp->hw_stats;
  6715. if (!netif_carrier_ok(tp->dev))
  6716. return;
  6717. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6718. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6719. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6720. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6721. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6722. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6723. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6724. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6725. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6726. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6727. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6728. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6729. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6730. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6731. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6732. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6733. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6734. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6735. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6736. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6737. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6738. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6739. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6740. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6741. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6742. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6743. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6744. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6745. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6746. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6747. }
  6748. static void tg3_timer(unsigned long __opaque)
  6749. {
  6750. struct tg3 *tp = (struct tg3 *) __opaque;
  6751. if (tp->irq_sync)
  6752. goto restart_timer;
  6753. spin_lock(&tp->lock);
  6754. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6755. /* All of this garbage is because when using non-tagged
  6756. * IRQ status the mailbox/status_block protocol the chip
  6757. * uses with the cpu is race prone.
  6758. */
  6759. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6760. tw32(GRC_LOCAL_CTRL,
  6761. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6762. } else {
  6763. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6764. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6765. }
  6766. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6767. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6768. spin_unlock(&tp->lock);
  6769. schedule_work(&tp->reset_task);
  6770. return;
  6771. }
  6772. }
  6773. /* This part only runs once per second. */
  6774. if (!--tp->timer_counter) {
  6775. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6776. tg3_periodic_fetch_stats(tp);
  6777. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6778. u32 mac_stat;
  6779. int phy_event;
  6780. mac_stat = tr32(MAC_STATUS);
  6781. phy_event = 0;
  6782. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6783. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6784. phy_event = 1;
  6785. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6786. phy_event = 1;
  6787. if (phy_event)
  6788. tg3_setup_phy(tp, 0);
  6789. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6790. u32 mac_stat = tr32(MAC_STATUS);
  6791. int need_setup = 0;
  6792. if (netif_carrier_ok(tp->dev) &&
  6793. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6794. need_setup = 1;
  6795. }
  6796. if (! netif_carrier_ok(tp->dev) &&
  6797. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6798. MAC_STATUS_SIGNAL_DET))) {
  6799. need_setup = 1;
  6800. }
  6801. if (need_setup) {
  6802. if (!tp->serdes_counter) {
  6803. tw32_f(MAC_MODE,
  6804. (tp->mac_mode &
  6805. ~MAC_MODE_PORT_MODE_MASK));
  6806. udelay(40);
  6807. tw32_f(MAC_MODE, tp->mac_mode);
  6808. udelay(40);
  6809. }
  6810. tg3_setup_phy(tp, 0);
  6811. }
  6812. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6813. tg3_serdes_parallel_detect(tp);
  6814. tp->timer_counter = tp->timer_multiplier;
  6815. }
  6816. /* Heartbeat is only sent once every 2 seconds.
  6817. *
  6818. * The heartbeat is to tell the ASF firmware that the host
  6819. * driver is still alive. In the event that the OS crashes,
  6820. * ASF needs to reset the hardware to free up the FIFO space
  6821. * that may be filled with rx packets destined for the host.
  6822. * If the FIFO is full, ASF will no longer function properly.
  6823. *
  6824. * Unintended resets have been reported on real time kernels
  6825. * where the timer doesn't run on time. Netpoll will also have
  6826. * same problem.
  6827. *
  6828. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6829. * to check the ring condition when the heartbeat is expiring
  6830. * before doing the reset. This will prevent most unintended
  6831. * resets.
  6832. */
  6833. if (!--tp->asf_counter) {
  6834. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6835. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6836. tg3_wait_for_event_ack(tp);
  6837. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6838. FWCMD_NICDRV_ALIVE3);
  6839. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6840. /* 5 seconds timeout */
  6841. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6842. tg3_generate_fw_event(tp);
  6843. }
  6844. tp->asf_counter = tp->asf_multiplier;
  6845. }
  6846. spin_unlock(&tp->lock);
  6847. restart_timer:
  6848. tp->timer.expires = jiffies + tp->timer_offset;
  6849. add_timer(&tp->timer);
  6850. }
  6851. static int tg3_request_irq(struct tg3 *tp)
  6852. {
  6853. irq_handler_t fn;
  6854. unsigned long flags;
  6855. struct net_device *dev = tp->dev;
  6856. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6857. fn = tg3_msi;
  6858. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6859. fn = tg3_msi_1shot;
  6860. flags = IRQF_SAMPLE_RANDOM;
  6861. } else {
  6862. fn = tg3_interrupt;
  6863. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6864. fn = tg3_interrupt_tagged;
  6865. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6866. }
  6867. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6868. }
  6869. static int tg3_test_interrupt(struct tg3 *tp)
  6870. {
  6871. struct net_device *dev = tp->dev;
  6872. int err, i, intr_ok = 0;
  6873. if (!netif_running(dev))
  6874. return -ENODEV;
  6875. tg3_disable_ints(tp);
  6876. free_irq(tp->pdev->irq, dev);
  6877. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6878. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6879. if (err)
  6880. return err;
  6881. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6882. tg3_enable_ints(tp);
  6883. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6884. HOSTCC_MODE_NOW);
  6885. for (i = 0; i < 5; i++) {
  6886. u32 int_mbox, misc_host_ctrl;
  6887. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6888. TG3_64BIT_REG_LOW);
  6889. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6890. if ((int_mbox != 0) ||
  6891. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6892. intr_ok = 1;
  6893. break;
  6894. }
  6895. msleep(10);
  6896. }
  6897. tg3_disable_ints(tp);
  6898. free_irq(tp->pdev->irq, dev);
  6899. err = tg3_request_irq(tp);
  6900. if (err)
  6901. return err;
  6902. if (intr_ok)
  6903. return 0;
  6904. return -EIO;
  6905. }
  6906. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6907. * successfully restored
  6908. */
  6909. static int tg3_test_msi(struct tg3 *tp)
  6910. {
  6911. struct net_device *dev = tp->dev;
  6912. int err;
  6913. u16 pci_cmd;
  6914. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6915. return 0;
  6916. /* Turn off SERR reporting in case MSI terminates with Master
  6917. * Abort.
  6918. */
  6919. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6920. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6921. pci_cmd & ~PCI_COMMAND_SERR);
  6922. err = tg3_test_interrupt(tp);
  6923. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6924. if (!err)
  6925. return 0;
  6926. /* other failures */
  6927. if (err != -EIO)
  6928. return err;
  6929. /* MSI test failed, go back to INTx mode */
  6930. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6931. "switching to INTx mode. Please report this failure to "
  6932. "the PCI maintainer and include system chipset information.\n",
  6933. tp->dev->name);
  6934. free_irq(tp->pdev->irq, dev);
  6935. pci_disable_msi(tp->pdev);
  6936. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6937. err = tg3_request_irq(tp);
  6938. if (err)
  6939. return err;
  6940. /* Need to reset the chip because the MSI cycle may have terminated
  6941. * with Master Abort.
  6942. */
  6943. tg3_full_lock(tp, 1);
  6944. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6945. err = tg3_init_hw(tp, 1);
  6946. tg3_full_unlock(tp);
  6947. if (err)
  6948. free_irq(tp->pdev->irq, dev);
  6949. return err;
  6950. }
  6951. static int tg3_open(struct net_device *dev)
  6952. {
  6953. struct tg3 *tp = netdev_priv(dev);
  6954. int err;
  6955. netif_carrier_off(tp->dev);
  6956. err = tg3_set_power_state(tp, PCI_D0);
  6957. if (err)
  6958. return err;
  6959. tg3_full_lock(tp, 0);
  6960. tg3_disable_ints(tp);
  6961. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6962. tg3_full_unlock(tp);
  6963. /* The placement of this call is tied
  6964. * to the setup and use of Host TX descriptors.
  6965. */
  6966. err = tg3_alloc_consistent(tp);
  6967. if (err)
  6968. return err;
  6969. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6970. /* All MSI supporting chips should support tagged
  6971. * status. Assert that this is the case.
  6972. */
  6973. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6974. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6975. "Not using MSI.\n", tp->dev->name);
  6976. } else if (pci_enable_msi(tp->pdev) == 0) {
  6977. u32 msi_mode;
  6978. msi_mode = tr32(MSGINT_MODE);
  6979. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6980. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6981. }
  6982. }
  6983. err = tg3_request_irq(tp);
  6984. if (err) {
  6985. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6986. pci_disable_msi(tp->pdev);
  6987. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6988. }
  6989. tg3_free_consistent(tp);
  6990. return err;
  6991. }
  6992. napi_enable(&tp->napi);
  6993. tg3_full_lock(tp, 0);
  6994. err = tg3_init_hw(tp, 1);
  6995. if (err) {
  6996. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6997. tg3_free_rings(tp);
  6998. } else {
  6999. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7000. tp->timer_offset = HZ;
  7001. else
  7002. tp->timer_offset = HZ / 10;
  7003. BUG_ON(tp->timer_offset > HZ);
  7004. tp->timer_counter = tp->timer_multiplier =
  7005. (HZ / tp->timer_offset);
  7006. tp->asf_counter = tp->asf_multiplier =
  7007. ((HZ / tp->timer_offset) * 2);
  7008. init_timer(&tp->timer);
  7009. tp->timer.expires = jiffies + tp->timer_offset;
  7010. tp->timer.data = (unsigned long) tp;
  7011. tp->timer.function = tg3_timer;
  7012. }
  7013. tg3_full_unlock(tp);
  7014. if (err) {
  7015. napi_disable(&tp->napi);
  7016. free_irq(tp->pdev->irq, dev);
  7017. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7018. pci_disable_msi(tp->pdev);
  7019. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7020. }
  7021. tg3_free_consistent(tp);
  7022. return err;
  7023. }
  7024. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7025. err = tg3_test_msi(tp);
  7026. if (err) {
  7027. tg3_full_lock(tp, 0);
  7028. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7029. pci_disable_msi(tp->pdev);
  7030. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7031. }
  7032. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7033. tg3_free_rings(tp);
  7034. tg3_free_consistent(tp);
  7035. tg3_full_unlock(tp);
  7036. napi_disable(&tp->napi);
  7037. return err;
  7038. }
  7039. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7040. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  7041. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7042. tw32(PCIE_TRANSACTION_CFG,
  7043. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7044. }
  7045. }
  7046. }
  7047. tg3_phy_start(tp);
  7048. tg3_full_lock(tp, 0);
  7049. add_timer(&tp->timer);
  7050. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7051. tg3_enable_ints(tp);
  7052. tg3_full_unlock(tp);
  7053. netif_start_queue(dev);
  7054. return 0;
  7055. }
  7056. #if 0
  7057. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7058. {
  7059. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7060. u16 val16;
  7061. int i;
  7062. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7063. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7064. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7065. val16, val32);
  7066. /* MAC block */
  7067. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7068. tr32(MAC_MODE), tr32(MAC_STATUS));
  7069. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7070. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7071. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7072. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7073. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7074. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7075. /* Send data initiator control block */
  7076. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7077. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7078. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7079. tr32(SNDDATAI_STATSCTRL));
  7080. /* Send data completion control block */
  7081. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7082. /* Send BD ring selector block */
  7083. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7084. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7085. /* Send BD initiator control block */
  7086. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7087. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7088. /* Send BD completion control block */
  7089. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7090. /* Receive list placement control block */
  7091. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7092. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7093. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7094. tr32(RCVLPC_STATSCTRL));
  7095. /* Receive data and receive BD initiator control block */
  7096. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7097. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7098. /* Receive data completion control block */
  7099. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7100. tr32(RCVDCC_MODE));
  7101. /* Receive BD initiator control block */
  7102. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7103. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7104. /* Receive BD completion control block */
  7105. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7106. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7107. /* Receive list selector control block */
  7108. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7109. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7110. /* Mbuf cluster free block */
  7111. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7112. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7113. /* Host coalescing control block */
  7114. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7115. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7116. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7117. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7118. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7119. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7120. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7121. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7122. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7123. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7124. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7125. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7126. /* Memory arbiter control block */
  7127. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7128. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7129. /* Buffer manager control block */
  7130. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7131. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7132. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7133. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7134. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7135. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7136. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7137. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7138. /* Read DMA control block */
  7139. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7140. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7141. /* Write DMA control block */
  7142. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7143. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7144. /* DMA completion block */
  7145. printk("DEBUG: DMAC_MODE[%08x]\n",
  7146. tr32(DMAC_MODE));
  7147. /* GRC block */
  7148. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7149. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7150. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7151. tr32(GRC_LOCAL_CTRL));
  7152. /* TG3_BDINFOs */
  7153. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7154. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7155. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7156. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7157. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7158. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7159. tr32(RCVDBDI_STD_BD + 0x0),
  7160. tr32(RCVDBDI_STD_BD + 0x4),
  7161. tr32(RCVDBDI_STD_BD + 0x8),
  7162. tr32(RCVDBDI_STD_BD + 0xc));
  7163. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7164. tr32(RCVDBDI_MINI_BD + 0x0),
  7165. tr32(RCVDBDI_MINI_BD + 0x4),
  7166. tr32(RCVDBDI_MINI_BD + 0x8),
  7167. tr32(RCVDBDI_MINI_BD + 0xc));
  7168. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7169. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7170. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7171. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7172. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7173. val32, val32_2, val32_3, val32_4);
  7174. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7175. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7176. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7177. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7178. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7179. val32, val32_2, val32_3, val32_4);
  7180. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7181. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7182. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7183. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7184. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7185. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7186. val32, val32_2, val32_3, val32_4, val32_5);
  7187. /* SW status block */
  7188. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7189. tp->hw_status->status,
  7190. tp->hw_status->status_tag,
  7191. tp->hw_status->rx_jumbo_consumer,
  7192. tp->hw_status->rx_consumer,
  7193. tp->hw_status->rx_mini_consumer,
  7194. tp->hw_status->idx[0].rx_producer,
  7195. tp->hw_status->idx[0].tx_consumer);
  7196. /* SW statistics block */
  7197. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7198. ((u32 *)tp->hw_stats)[0],
  7199. ((u32 *)tp->hw_stats)[1],
  7200. ((u32 *)tp->hw_stats)[2],
  7201. ((u32 *)tp->hw_stats)[3]);
  7202. /* Mailboxes */
  7203. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7204. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7205. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7206. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7207. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7208. /* NIC side send descriptors. */
  7209. for (i = 0; i < 6; i++) {
  7210. unsigned long txd;
  7211. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7212. + (i * sizeof(struct tg3_tx_buffer_desc));
  7213. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7214. i,
  7215. readl(txd + 0x0), readl(txd + 0x4),
  7216. readl(txd + 0x8), readl(txd + 0xc));
  7217. }
  7218. /* NIC side RX descriptors. */
  7219. for (i = 0; i < 6; i++) {
  7220. unsigned long rxd;
  7221. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7222. + (i * sizeof(struct tg3_rx_buffer_desc));
  7223. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7224. i,
  7225. readl(rxd + 0x0), readl(rxd + 0x4),
  7226. readl(rxd + 0x8), readl(rxd + 0xc));
  7227. rxd += (4 * sizeof(u32));
  7228. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7229. i,
  7230. readl(rxd + 0x0), readl(rxd + 0x4),
  7231. readl(rxd + 0x8), readl(rxd + 0xc));
  7232. }
  7233. for (i = 0; i < 6; i++) {
  7234. unsigned long rxd;
  7235. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7236. + (i * sizeof(struct tg3_rx_buffer_desc));
  7237. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7238. i,
  7239. readl(rxd + 0x0), readl(rxd + 0x4),
  7240. readl(rxd + 0x8), readl(rxd + 0xc));
  7241. rxd += (4 * sizeof(u32));
  7242. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7243. i,
  7244. readl(rxd + 0x0), readl(rxd + 0x4),
  7245. readl(rxd + 0x8), readl(rxd + 0xc));
  7246. }
  7247. }
  7248. #endif
  7249. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7250. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7251. static int tg3_close(struct net_device *dev)
  7252. {
  7253. struct tg3 *tp = netdev_priv(dev);
  7254. napi_disable(&tp->napi);
  7255. cancel_work_sync(&tp->reset_task);
  7256. netif_stop_queue(dev);
  7257. del_timer_sync(&tp->timer);
  7258. tg3_full_lock(tp, 1);
  7259. #if 0
  7260. tg3_dump_state(tp);
  7261. #endif
  7262. tg3_disable_ints(tp);
  7263. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7264. tg3_free_rings(tp);
  7265. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7266. tg3_full_unlock(tp);
  7267. free_irq(tp->pdev->irq, dev);
  7268. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7269. pci_disable_msi(tp->pdev);
  7270. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7271. }
  7272. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7273. sizeof(tp->net_stats_prev));
  7274. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7275. sizeof(tp->estats_prev));
  7276. tg3_free_consistent(tp);
  7277. tg3_set_power_state(tp, PCI_D3hot);
  7278. netif_carrier_off(tp->dev);
  7279. return 0;
  7280. }
  7281. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7282. {
  7283. unsigned long ret;
  7284. #if (BITS_PER_LONG == 32)
  7285. ret = val->low;
  7286. #else
  7287. ret = ((u64)val->high << 32) | ((u64)val->low);
  7288. #endif
  7289. return ret;
  7290. }
  7291. static inline u64 get_estat64(tg3_stat64_t *val)
  7292. {
  7293. return ((u64)val->high << 32) | ((u64)val->low);
  7294. }
  7295. static unsigned long calc_crc_errors(struct tg3 *tp)
  7296. {
  7297. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7298. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7299. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7301. u32 val;
  7302. spin_lock_bh(&tp->lock);
  7303. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7304. tg3_writephy(tp, MII_TG3_TEST1,
  7305. val | MII_TG3_TEST1_CRC_EN);
  7306. tg3_readphy(tp, 0x14, &val);
  7307. } else
  7308. val = 0;
  7309. spin_unlock_bh(&tp->lock);
  7310. tp->phy_crc_errors += val;
  7311. return tp->phy_crc_errors;
  7312. }
  7313. return get_stat64(&hw_stats->rx_fcs_errors);
  7314. }
  7315. #define ESTAT_ADD(member) \
  7316. estats->member = old_estats->member + \
  7317. get_estat64(&hw_stats->member)
  7318. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7319. {
  7320. struct tg3_ethtool_stats *estats = &tp->estats;
  7321. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7322. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7323. if (!hw_stats)
  7324. return old_estats;
  7325. ESTAT_ADD(rx_octets);
  7326. ESTAT_ADD(rx_fragments);
  7327. ESTAT_ADD(rx_ucast_packets);
  7328. ESTAT_ADD(rx_mcast_packets);
  7329. ESTAT_ADD(rx_bcast_packets);
  7330. ESTAT_ADD(rx_fcs_errors);
  7331. ESTAT_ADD(rx_align_errors);
  7332. ESTAT_ADD(rx_xon_pause_rcvd);
  7333. ESTAT_ADD(rx_xoff_pause_rcvd);
  7334. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7335. ESTAT_ADD(rx_xoff_entered);
  7336. ESTAT_ADD(rx_frame_too_long_errors);
  7337. ESTAT_ADD(rx_jabbers);
  7338. ESTAT_ADD(rx_undersize_packets);
  7339. ESTAT_ADD(rx_in_length_errors);
  7340. ESTAT_ADD(rx_out_length_errors);
  7341. ESTAT_ADD(rx_64_or_less_octet_packets);
  7342. ESTAT_ADD(rx_65_to_127_octet_packets);
  7343. ESTAT_ADD(rx_128_to_255_octet_packets);
  7344. ESTAT_ADD(rx_256_to_511_octet_packets);
  7345. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7346. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7347. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7348. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7349. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7350. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7351. ESTAT_ADD(tx_octets);
  7352. ESTAT_ADD(tx_collisions);
  7353. ESTAT_ADD(tx_xon_sent);
  7354. ESTAT_ADD(tx_xoff_sent);
  7355. ESTAT_ADD(tx_flow_control);
  7356. ESTAT_ADD(tx_mac_errors);
  7357. ESTAT_ADD(tx_single_collisions);
  7358. ESTAT_ADD(tx_mult_collisions);
  7359. ESTAT_ADD(tx_deferred);
  7360. ESTAT_ADD(tx_excessive_collisions);
  7361. ESTAT_ADD(tx_late_collisions);
  7362. ESTAT_ADD(tx_collide_2times);
  7363. ESTAT_ADD(tx_collide_3times);
  7364. ESTAT_ADD(tx_collide_4times);
  7365. ESTAT_ADD(tx_collide_5times);
  7366. ESTAT_ADD(tx_collide_6times);
  7367. ESTAT_ADD(tx_collide_7times);
  7368. ESTAT_ADD(tx_collide_8times);
  7369. ESTAT_ADD(tx_collide_9times);
  7370. ESTAT_ADD(tx_collide_10times);
  7371. ESTAT_ADD(tx_collide_11times);
  7372. ESTAT_ADD(tx_collide_12times);
  7373. ESTAT_ADD(tx_collide_13times);
  7374. ESTAT_ADD(tx_collide_14times);
  7375. ESTAT_ADD(tx_collide_15times);
  7376. ESTAT_ADD(tx_ucast_packets);
  7377. ESTAT_ADD(tx_mcast_packets);
  7378. ESTAT_ADD(tx_bcast_packets);
  7379. ESTAT_ADD(tx_carrier_sense_errors);
  7380. ESTAT_ADD(tx_discards);
  7381. ESTAT_ADD(tx_errors);
  7382. ESTAT_ADD(dma_writeq_full);
  7383. ESTAT_ADD(dma_write_prioq_full);
  7384. ESTAT_ADD(rxbds_empty);
  7385. ESTAT_ADD(rx_discards);
  7386. ESTAT_ADD(rx_errors);
  7387. ESTAT_ADD(rx_threshold_hit);
  7388. ESTAT_ADD(dma_readq_full);
  7389. ESTAT_ADD(dma_read_prioq_full);
  7390. ESTAT_ADD(tx_comp_queue_full);
  7391. ESTAT_ADD(ring_set_send_prod_index);
  7392. ESTAT_ADD(ring_status_update);
  7393. ESTAT_ADD(nic_irqs);
  7394. ESTAT_ADD(nic_avoided_irqs);
  7395. ESTAT_ADD(nic_tx_threshold_hit);
  7396. return estats;
  7397. }
  7398. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7399. {
  7400. struct tg3 *tp = netdev_priv(dev);
  7401. struct net_device_stats *stats = &tp->net_stats;
  7402. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7403. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7404. if (!hw_stats)
  7405. return old_stats;
  7406. stats->rx_packets = old_stats->rx_packets +
  7407. get_stat64(&hw_stats->rx_ucast_packets) +
  7408. get_stat64(&hw_stats->rx_mcast_packets) +
  7409. get_stat64(&hw_stats->rx_bcast_packets);
  7410. stats->tx_packets = old_stats->tx_packets +
  7411. get_stat64(&hw_stats->tx_ucast_packets) +
  7412. get_stat64(&hw_stats->tx_mcast_packets) +
  7413. get_stat64(&hw_stats->tx_bcast_packets);
  7414. stats->rx_bytes = old_stats->rx_bytes +
  7415. get_stat64(&hw_stats->rx_octets);
  7416. stats->tx_bytes = old_stats->tx_bytes +
  7417. get_stat64(&hw_stats->tx_octets);
  7418. stats->rx_errors = old_stats->rx_errors +
  7419. get_stat64(&hw_stats->rx_errors);
  7420. stats->tx_errors = old_stats->tx_errors +
  7421. get_stat64(&hw_stats->tx_errors) +
  7422. get_stat64(&hw_stats->tx_mac_errors) +
  7423. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7424. get_stat64(&hw_stats->tx_discards);
  7425. stats->multicast = old_stats->multicast +
  7426. get_stat64(&hw_stats->rx_mcast_packets);
  7427. stats->collisions = old_stats->collisions +
  7428. get_stat64(&hw_stats->tx_collisions);
  7429. stats->rx_length_errors = old_stats->rx_length_errors +
  7430. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7431. get_stat64(&hw_stats->rx_undersize_packets);
  7432. stats->rx_over_errors = old_stats->rx_over_errors +
  7433. get_stat64(&hw_stats->rxbds_empty);
  7434. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7435. get_stat64(&hw_stats->rx_align_errors);
  7436. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7437. get_stat64(&hw_stats->tx_discards);
  7438. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7439. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7440. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7441. calc_crc_errors(tp);
  7442. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7443. get_stat64(&hw_stats->rx_discards);
  7444. return stats;
  7445. }
  7446. static inline u32 calc_crc(unsigned char *buf, int len)
  7447. {
  7448. u32 reg;
  7449. u32 tmp;
  7450. int j, k;
  7451. reg = 0xffffffff;
  7452. for (j = 0; j < len; j++) {
  7453. reg ^= buf[j];
  7454. for (k = 0; k < 8; k++) {
  7455. tmp = reg & 0x01;
  7456. reg >>= 1;
  7457. if (tmp) {
  7458. reg ^= 0xedb88320;
  7459. }
  7460. }
  7461. }
  7462. return ~reg;
  7463. }
  7464. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7465. {
  7466. /* accept or reject all multicast frames */
  7467. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7468. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7469. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7470. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7471. }
  7472. static void __tg3_set_rx_mode(struct net_device *dev)
  7473. {
  7474. struct tg3 *tp = netdev_priv(dev);
  7475. u32 rx_mode;
  7476. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7477. RX_MODE_KEEP_VLAN_TAG);
  7478. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7479. * flag clear.
  7480. */
  7481. #if TG3_VLAN_TAG_USED
  7482. if (!tp->vlgrp &&
  7483. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7484. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7485. #else
  7486. /* By definition, VLAN is disabled always in this
  7487. * case.
  7488. */
  7489. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7490. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7491. #endif
  7492. if (dev->flags & IFF_PROMISC) {
  7493. /* Promiscuous mode. */
  7494. rx_mode |= RX_MODE_PROMISC;
  7495. } else if (dev->flags & IFF_ALLMULTI) {
  7496. /* Accept all multicast. */
  7497. tg3_set_multi (tp, 1);
  7498. } else if (dev->mc_count < 1) {
  7499. /* Reject all multicast. */
  7500. tg3_set_multi (tp, 0);
  7501. } else {
  7502. /* Accept one or more multicast(s). */
  7503. struct dev_mc_list *mclist;
  7504. unsigned int i;
  7505. u32 mc_filter[4] = { 0, };
  7506. u32 regidx;
  7507. u32 bit;
  7508. u32 crc;
  7509. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7510. i++, mclist = mclist->next) {
  7511. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7512. bit = ~crc & 0x7f;
  7513. regidx = (bit & 0x60) >> 5;
  7514. bit &= 0x1f;
  7515. mc_filter[regidx] |= (1 << bit);
  7516. }
  7517. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7518. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7519. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7520. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7521. }
  7522. if (rx_mode != tp->rx_mode) {
  7523. tp->rx_mode = rx_mode;
  7524. tw32_f(MAC_RX_MODE, rx_mode);
  7525. udelay(10);
  7526. }
  7527. }
  7528. static void tg3_set_rx_mode(struct net_device *dev)
  7529. {
  7530. struct tg3 *tp = netdev_priv(dev);
  7531. if (!netif_running(dev))
  7532. return;
  7533. tg3_full_lock(tp, 0);
  7534. __tg3_set_rx_mode(dev);
  7535. tg3_full_unlock(tp);
  7536. }
  7537. #define TG3_REGDUMP_LEN (32 * 1024)
  7538. static int tg3_get_regs_len(struct net_device *dev)
  7539. {
  7540. return TG3_REGDUMP_LEN;
  7541. }
  7542. static void tg3_get_regs(struct net_device *dev,
  7543. struct ethtool_regs *regs, void *_p)
  7544. {
  7545. u32 *p = _p;
  7546. struct tg3 *tp = netdev_priv(dev);
  7547. u8 *orig_p = _p;
  7548. int i;
  7549. regs->version = 0;
  7550. memset(p, 0, TG3_REGDUMP_LEN);
  7551. if (tp->link_config.phy_is_low_power)
  7552. return;
  7553. tg3_full_lock(tp, 0);
  7554. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7555. #define GET_REG32_LOOP(base,len) \
  7556. do { p = (u32 *)(orig_p + (base)); \
  7557. for (i = 0; i < len; i += 4) \
  7558. __GET_REG32((base) + i); \
  7559. } while (0)
  7560. #define GET_REG32_1(reg) \
  7561. do { p = (u32 *)(orig_p + (reg)); \
  7562. __GET_REG32((reg)); \
  7563. } while (0)
  7564. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7565. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7566. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7567. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7568. GET_REG32_1(SNDDATAC_MODE);
  7569. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7570. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7571. GET_REG32_1(SNDBDC_MODE);
  7572. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7573. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7574. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7575. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7576. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7577. GET_REG32_1(RCVDCC_MODE);
  7578. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7579. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7580. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7581. GET_REG32_1(MBFREE_MODE);
  7582. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7583. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7584. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7585. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7586. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7587. GET_REG32_1(RX_CPU_MODE);
  7588. GET_REG32_1(RX_CPU_STATE);
  7589. GET_REG32_1(RX_CPU_PGMCTR);
  7590. GET_REG32_1(RX_CPU_HWBKPT);
  7591. GET_REG32_1(TX_CPU_MODE);
  7592. GET_REG32_1(TX_CPU_STATE);
  7593. GET_REG32_1(TX_CPU_PGMCTR);
  7594. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7595. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7596. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7597. GET_REG32_1(DMAC_MODE);
  7598. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7599. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7600. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7601. #undef __GET_REG32
  7602. #undef GET_REG32_LOOP
  7603. #undef GET_REG32_1
  7604. tg3_full_unlock(tp);
  7605. }
  7606. static int tg3_get_eeprom_len(struct net_device *dev)
  7607. {
  7608. struct tg3 *tp = netdev_priv(dev);
  7609. return tp->nvram_size;
  7610. }
  7611. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7612. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7613. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7614. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7615. {
  7616. struct tg3 *tp = netdev_priv(dev);
  7617. int ret;
  7618. u8 *pd;
  7619. u32 i, offset, len, b_offset, b_count;
  7620. __le32 val;
  7621. if (tp->link_config.phy_is_low_power)
  7622. return -EAGAIN;
  7623. offset = eeprom->offset;
  7624. len = eeprom->len;
  7625. eeprom->len = 0;
  7626. eeprom->magic = TG3_EEPROM_MAGIC;
  7627. if (offset & 3) {
  7628. /* adjustments to start on required 4 byte boundary */
  7629. b_offset = offset & 3;
  7630. b_count = 4 - b_offset;
  7631. if (b_count > len) {
  7632. /* i.e. offset=1 len=2 */
  7633. b_count = len;
  7634. }
  7635. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7636. if (ret)
  7637. return ret;
  7638. memcpy(data, ((char*)&val) + b_offset, b_count);
  7639. len -= b_count;
  7640. offset += b_count;
  7641. eeprom->len += b_count;
  7642. }
  7643. /* read bytes upto the last 4 byte boundary */
  7644. pd = &data[eeprom->len];
  7645. for (i = 0; i < (len - (len & 3)); i += 4) {
  7646. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7647. if (ret) {
  7648. eeprom->len += i;
  7649. return ret;
  7650. }
  7651. memcpy(pd + i, &val, 4);
  7652. }
  7653. eeprom->len += i;
  7654. if (len & 3) {
  7655. /* read last bytes not ending on 4 byte boundary */
  7656. pd = &data[eeprom->len];
  7657. b_count = len & 3;
  7658. b_offset = offset + len - b_count;
  7659. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7660. if (ret)
  7661. return ret;
  7662. memcpy(pd, &val, b_count);
  7663. eeprom->len += b_count;
  7664. }
  7665. return 0;
  7666. }
  7667. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7668. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7669. {
  7670. struct tg3 *tp = netdev_priv(dev);
  7671. int ret;
  7672. u32 offset, len, b_offset, odd_len;
  7673. u8 *buf;
  7674. __le32 start, end;
  7675. if (tp->link_config.phy_is_low_power)
  7676. return -EAGAIN;
  7677. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7678. return -EINVAL;
  7679. offset = eeprom->offset;
  7680. len = eeprom->len;
  7681. if ((b_offset = (offset & 3))) {
  7682. /* adjustments to start on required 4 byte boundary */
  7683. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7684. if (ret)
  7685. return ret;
  7686. len += b_offset;
  7687. offset &= ~3;
  7688. if (len < 4)
  7689. len = 4;
  7690. }
  7691. odd_len = 0;
  7692. if (len & 3) {
  7693. /* adjustments to end on required 4 byte boundary */
  7694. odd_len = 1;
  7695. len = (len + 3) & ~3;
  7696. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7697. if (ret)
  7698. return ret;
  7699. }
  7700. buf = data;
  7701. if (b_offset || odd_len) {
  7702. buf = kmalloc(len, GFP_KERNEL);
  7703. if (!buf)
  7704. return -ENOMEM;
  7705. if (b_offset)
  7706. memcpy(buf, &start, 4);
  7707. if (odd_len)
  7708. memcpy(buf+len-4, &end, 4);
  7709. memcpy(buf + b_offset, data, eeprom->len);
  7710. }
  7711. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7712. if (buf != data)
  7713. kfree(buf);
  7714. return ret;
  7715. }
  7716. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7717. {
  7718. struct tg3 *tp = netdev_priv(dev);
  7719. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7720. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7721. return -EAGAIN;
  7722. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7723. }
  7724. cmd->supported = (SUPPORTED_Autoneg);
  7725. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7726. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7727. SUPPORTED_1000baseT_Full);
  7728. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7729. cmd->supported |= (SUPPORTED_100baseT_Half |
  7730. SUPPORTED_100baseT_Full |
  7731. SUPPORTED_10baseT_Half |
  7732. SUPPORTED_10baseT_Full |
  7733. SUPPORTED_TP);
  7734. cmd->port = PORT_TP;
  7735. } else {
  7736. cmd->supported |= SUPPORTED_FIBRE;
  7737. cmd->port = PORT_FIBRE;
  7738. }
  7739. cmd->advertising = tp->link_config.advertising;
  7740. if (netif_running(dev)) {
  7741. cmd->speed = tp->link_config.active_speed;
  7742. cmd->duplex = tp->link_config.active_duplex;
  7743. }
  7744. cmd->phy_address = PHY_ADDR;
  7745. cmd->transceiver = 0;
  7746. cmd->autoneg = tp->link_config.autoneg;
  7747. cmd->maxtxpkt = 0;
  7748. cmd->maxrxpkt = 0;
  7749. return 0;
  7750. }
  7751. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7752. {
  7753. struct tg3 *tp = netdev_priv(dev);
  7754. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7755. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7756. return -EAGAIN;
  7757. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7758. }
  7759. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7760. /* These are the only valid advertisement bits allowed. */
  7761. if (cmd->autoneg == AUTONEG_ENABLE &&
  7762. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7763. ADVERTISED_1000baseT_Full |
  7764. ADVERTISED_Autoneg |
  7765. ADVERTISED_FIBRE)))
  7766. return -EINVAL;
  7767. /* Fiber can only do SPEED_1000. */
  7768. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7769. (cmd->speed != SPEED_1000))
  7770. return -EINVAL;
  7771. /* Copper cannot force SPEED_1000. */
  7772. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7773. (cmd->speed == SPEED_1000))
  7774. return -EINVAL;
  7775. else if ((cmd->speed == SPEED_1000) &&
  7776. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7777. return -EINVAL;
  7778. tg3_full_lock(tp, 0);
  7779. tp->link_config.autoneg = cmd->autoneg;
  7780. if (cmd->autoneg == AUTONEG_ENABLE) {
  7781. tp->link_config.advertising = (cmd->advertising |
  7782. ADVERTISED_Autoneg);
  7783. tp->link_config.speed = SPEED_INVALID;
  7784. tp->link_config.duplex = DUPLEX_INVALID;
  7785. } else {
  7786. tp->link_config.advertising = 0;
  7787. tp->link_config.speed = cmd->speed;
  7788. tp->link_config.duplex = cmd->duplex;
  7789. }
  7790. tp->link_config.orig_speed = tp->link_config.speed;
  7791. tp->link_config.orig_duplex = tp->link_config.duplex;
  7792. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7793. if (netif_running(dev))
  7794. tg3_setup_phy(tp, 1);
  7795. tg3_full_unlock(tp);
  7796. return 0;
  7797. }
  7798. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7799. {
  7800. struct tg3 *tp = netdev_priv(dev);
  7801. strcpy(info->driver, DRV_MODULE_NAME);
  7802. strcpy(info->version, DRV_MODULE_VERSION);
  7803. strcpy(info->fw_version, tp->fw_ver);
  7804. strcpy(info->bus_info, pci_name(tp->pdev));
  7805. }
  7806. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7807. {
  7808. struct tg3 *tp = netdev_priv(dev);
  7809. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7810. device_can_wakeup(&tp->pdev->dev))
  7811. wol->supported = WAKE_MAGIC;
  7812. else
  7813. wol->supported = 0;
  7814. wol->wolopts = 0;
  7815. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7816. device_can_wakeup(&tp->pdev->dev))
  7817. wol->wolopts = WAKE_MAGIC;
  7818. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7819. }
  7820. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7821. {
  7822. struct tg3 *tp = netdev_priv(dev);
  7823. struct device *dp = &tp->pdev->dev;
  7824. if (wol->wolopts & ~WAKE_MAGIC)
  7825. return -EINVAL;
  7826. if ((wol->wolopts & WAKE_MAGIC) &&
  7827. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7828. return -EINVAL;
  7829. spin_lock_bh(&tp->lock);
  7830. if (wol->wolopts & WAKE_MAGIC) {
  7831. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7832. device_set_wakeup_enable(dp, true);
  7833. } else {
  7834. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7835. device_set_wakeup_enable(dp, false);
  7836. }
  7837. spin_unlock_bh(&tp->lock);
  7838. return 0;
  7839. }
  7840. static u32 tg3_get_msglevel(struct net_device *dev)
  7841. {
  7842. struct tg3 *tp = netdev_priv(dev);
  7843. return tp->msg_enable;
  7844. }
  7845. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7846. {
  7847. struct tg3 *tp = netdev_priv(dev);
  7848. tp->msg_enable = value;
  7849. }
  7850. static int tg3_set_tso(struct net_device *dev, u32 value)
  7851. {
  7852. struct tg3 *tp = netdev_priv(dev);
  7853. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7854. if (value)
  7855. return -EINVAL;
  7856. return 0;
  7857. }
  7858. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7859. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7860. if (value) {
  7861. dev->features |= NETIF_F_TSO6;
  7862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7863. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7864. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7865. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7866. dev->features |= NETIF_F_TSO_ECN;
  7867. } else
  7868. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7869. }
  7870. return ethtool_op_set_tso(dev, value);
  7871. }
  7872. static int tg3_nway_reset(struct net_device *dev)
  7873. {
  7874. struct tg3 *tp = netdev_priv(dev);
  7875. int r;
  7876. if (!netif_running(dev))
  7877. return -EAGAIN;
  7878. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7879. return -EINVAL;
  7880. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7881. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7882. return -EAGAIN;
  7883. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7884. } else {
  7885. u32 bmcr;
  7886. spin_lock_bh(&tp->lock);
  7887. r = -EINVAL;
  7888. tg3_readphy(tp, MII_BMCR, &bmcr);
  7889. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7890. ((bmcr & BMCR_ANENABLE) ||
  7891. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7892. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7893. BMCR_ANENABLE);
  7894. r = 0;
  7895. }
  7896. spin_unlock_bh(&tp->lock);
  7897. }
  7898. return r;
  7899. }
  7900. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7901. {
  7902. struct tg3 *tp = netdev_priv(dev);
  7903. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7904. ering->rx_mini_max_pending = 0;
  7905. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7906. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7907. else
  7908. ering->rx_jumbo_max_pending = 0;
  7909. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7910. ering->rx_pending = tp->rx_pending;
  7911. ering->rx_mini_pending = 0;
  7912. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7913. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7914. else
  7915. ering->rx_jumbo_pending = 0;
  7916. ering->tx_pending = tp->tx_pending;
  7917. }
  7918. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7919. {
  7920. struct tg3 *tp = netdev_priv(dev);
  7921. int irq_sync = 0, err = 0;
  7922. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7923. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7924. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7925. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7926. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7927. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7928. return -EINVAL;
  7929. if (netif_running(dev)) {
  7930. tg3_phy_stop(tp);
  7931. tg3_netif_stop(tp);
  7932. irq_sync = 1;
  7933. }
  7934. tg3_full_lock(tp, irq_sync);
  7935. tp->rx_pending = ering->rx_pending;
  7936. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7937. tp->rx_pending > 63)
  7938. tp->rx_pending = 63;
  7939. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7940. tp->tx_pending = ering->tx_pending;
  7941. if (netif_running(dev)) {
  7942. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7943. err = tg3_restart_hw(tp, 1);
  7944. if (!err)
  7945. tg3_netif_start(tp);
  7946. }
  7947. tg3_full_unlock(tp);
  7948. if (irq_sync && !err)
  7949. tg3_phy_start(tp);
  7950. return err;
  7951. }
  7952. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7953. {
  7954. struct tg3 *tp = netdev_priv(dev);
  7955. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7956. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7957. epause->rx_pause = 1;
  7958. else
  7959. epause->rx_pause = 0;
  7960. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7961. epause->tx_pause = 1;
  7962. else
  7963. epause->tx_pause = 0;
  7964. }
  7965. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7966. {
  7967. struct tg3 *tp = netdev_priv(dev);
  7968. int err = 0;
  7969. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7970. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7971. return -EAGAIN;
  7972. if (epause->autoneg) {
  7973. u32 newadv;
  7974. struct phy_device *phydev;
  7975. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7976. if (epause->rx_pause) {
  7977. if (epause->tx_pause)
  7978. newadv = ADVERTISED_Pause;
  7979. else
  7980. newadv = ADVERTISED_Pause |
  7981. ADVERTISED_Asym_Pause;
  7982. } else if (epause->tx_pause) {
  7983. newadv = ADVERTISED_Asym_Pause;
  7984. } else
  7985. newadv = 0;
  7986. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7987. u32 oldadv = phydev->advertising &
  7988. (ADVERTISED_Pause |
  7989. ADVERTISED_Asym_Pause);
  7990. if (oldadv != newadv) {
  7991. phydev->advertising &=
  7992. ~(ADVERTISED_Pause |
  7993. ADVERTISED_Asym_Pause);
  7994. phydev->advertising |= newadv;
  7995. err = phy_start_aneg(phydev);
  7996. }
  7997. } else {
  7998. tp->link_config.advertising &=
  7999. ~(ADVERTISED_Pause |
  8000. ADVERTISED_Asym_Pause);
  8001. tp->link_config.advertising |= newadv;
  8002. }
  8003. } else {
  8004. if (epause->rx_pause)
  8005. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  8006. else
  8007. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  8008. if (epause->tx_pause)
  8009. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  8010. else
  8011. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  8012. if (netif_running(dev))
  8013. tg3_setup_flow_control(tp, 0, 0);
  8014. }
  8015. } else {
  8016. int irq_sync = 0;
  8017. if (netif_running(dev)) {
  8018. tg3_netif_stop(tp);
  8019. irq_sync = 1;
  8020. }
  8021. tg3_full_lock(tp, irq_sync);
  8022. if (epause->autoneg)
  8023. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8024. else
  8025. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8026. if (epause->rx_pause)
  8027. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  8028. else
  8029. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  8030. if (epause->tx_pause)
  8031. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  8032. else
  8033. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  8034. if (netif_running(dev)) {
  8035. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8036. err = tg3_restart_hw(tp, 1);
  8037. if (!err)
  8038. tg3_netif_start(tp);
  8039. }
  8040. tg3_full_unlock(tp);
  8041. }
  8042. return err;
  8043. }
  8044. static u32 tg3_get_rx_csum(struct net_device *dev)
  8045. {
  8046. struct tg3 *tp = netdev_priv(dev);
  8047. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8048. }
  8049. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8050. {
  8051. struct tg3 *tp = netdev_priv(dev);
  8052. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8053. if (data != 0)
  8054. return -EINVAL;
  8055. return 0;
  8056. }
  8057. spin_lock_bh(&tp->lock);
  8058. if (data)
  8059. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8060. else
  8061. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8062. spin_unlock_bh(&tp->lock);
  8063. return 0;
  8064. }
  8065. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8066. {
  8067. struct tg3 *tp = netdev_priv(dev);
  8068. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8069. if (data != 0)
  8070. return -EINVAL;
  8071. return 0;
  8072. }
  8073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8078. ethtool_op_set_tx_ipv6_csum(dev, data);
  8079. else
  8080. ethtool_op_set_tx_csum(dev, data);
  8081. return 0;
  8082. }
  8083. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8084. {
  8085. switch (sset) {
  8086. case ETH_SS_TEST:
  8087. return TG3_NUM_TEST;
  8088. case ETH_SS_STATS:
  8089. return TG3_NUM_STATS;
  8090. default:
  8091. return -EOPNOTSUPP;
  8092. }
  8093. }
  8094. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8095. {
  8096. switch (stringset) {
  8097. case ETH_SS_STATS:
  8098. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8099. break;
  8100. case ETH_SS_TEST:
  8101. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8102. break;
  8103. default:
  8104. WARN_ON(1); /* we need a WARN() */
  8105. break;
  8106. }
  8107. }
  8108. static int tg3_phys_id(struct net_device *dev, u32 data)
  8109. {
  8110. struct tg3 *tp = netdev_priv(dev);
  8111. int i;
  8112. if (!netif_running(tp->dev))
  8113. return -EAGAIN;
  8114. if (data == 0)
  8115. data = UINT_MAX / 2;
  8116. for (i = 0; i < (data * 2); i++) {
  8117. if ((i % 2) == 0)
  8118. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8119. LED_CTRL_1000MBPS_ON |
  8120. LED_CTRL_100MBPS_ON |
  8121. LED_CTRL_10MBPS_ON |
  8122. LED_CTRL_TRAFFIC_OVERRIDE |
  8123. LED_CTRL_TRAFFIC_BLINK |
  8124. LED_CTRL_TRAFFIC_LED);
  8125. else
  8126. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8127. LED_CTRL_TRAFFIC_OVERRIDE);
  8128. if (msleep_interruptible(500))
  8129. break;
  8130. }
  8131. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8132. return 0;
  8133. }
  8134. static void tg3_get_ethtool_stats (struct net_device *dev,
  8135. struct ethtool_stats *estats, u64 *tmp_stats)
  8136. {
  8137. struct tg3 *tp = netdev_priv(dev);
  8138. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8139. }
  8140. #define NVRAM_TEST_SIZE 0x100
  8141. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8142. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8143. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8144. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8145. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8146. static int tg3_test_nvram(struct tg3 *tp)
  8147. {
  8148. u32 csum, magic;
  8149. __le32 *buf;
  8150. int i, j, k, err = 0, size;
  8151. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8152. return -EIO;
  8153. if (magic == TG3_EEPROM_MAGIC)
  8154. size = NVRAM_TEST_SIZE;
  8155. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8156. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8157. TG3_EEPROM_SB_FORMAT_1) {
  8158. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8159. case TG3_EEPROM_SB_REVISION_0:
  8160. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8161. break;
  8162. case TG3_EEPROM_SB_REVISION_2:
  8163. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8164. break;
  8165. case TG3_EEPROM_SB_REVISION_3:
  8166. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8167. break;
  8168. default:
  8169. return 0;
  8170. }
  8171. } else
  8172. return 0;
  8173. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8174. size = NVRAM_SELFBOOT_HW_SIZE;
  8175. else
  8176. return -EIO;
  8177. buf = kmalloc(size, GFP_KERNEL);
  8178. if (buf == NULL)
  8179. return -ENOMEM;
  8180. err = -EIO;
  8181. for (i = 0, j = 0; i < size; i += 4, j++) {
  8182. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8183. break;
  8184. }
  8185. if (i < size)
  8186. goto out;
  8187. /* Selfboot format */
  8188. magic = swab32(le32_to_cpu(buf[0]));
  8189. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8190. TG3_EEPROM_MAGIC_FW) {
  8191. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8192. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8193. TG3_EEPROM_SB_REVISION_2) {
  8194. /* For rev 2, the csum doesn't include the MBA. */
  8195. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8196. csum8 += buf8[i];
  8197. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8198. csum8 += buf8[i];
  8199. } else {
  8200. for (i = 0; i < size; i++)
  8201. csum8 += buf8[i];
  8202. }
  8203. if (csum8 == 0) {
  8204. err = 0;
  8205. goto out;
  8206. }
  8207. err = -EIO;
  8208. goto out;
  8209. }
  8210. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8211. TG3_EEPROM_MAGIC_HW) {
  8212. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8213. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8214. u8 *buf8 = (u8 *) buf;
  8215. /* Separate the parity bits and the data bytes. */
  8216. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8217. if ((i == 0) || (i == 8)) {
  8218. int l;
  8219. u8 msk;
  8220. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8221. parity[k++] = buf8[i] & msk;
  8222. i++;
  8223. }
  8224. else if (i == 16) {
  8225. int l;
  8226. u8 msk;
  8227. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8228. parity[k++] = buf8[i] & msk;
  8229. i++;
  8230. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8231. parity[k++] = buf8[i] & msk;
  8232. i++;
  8233. }
  8234. data[j++] = buf8[i];
  8235. }
  8236. err = -EIO;
  8237. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8238. u8 hw8 = hweight8(data[i]);
  8239. if ((hw8 & 0x1) && parity[i])
  8240. goto out;
  8241. else if (!(hw8 & 0x1) && !parity[i])
  8242. goto out;
  8243. }
  8244. err = 0;
  8245. goto out;
  8246. }
  8247. /* Bootstrap checksum at offset 0x10 */
  8248. csum = calc_crc((unsigned char *) buf, 0x10);
  8249. if(csum != le32_to_cpu(buf[0x10/4]))
  8250. goto out;
  8251. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8252. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8253. if (csum != le32_to_cpu(buf[0xfc/4]))
  8254. goto out;
  8255. err = 0;
  8256. out:
  8257. kfree(buf);
  8258. return err;
  8259. }
  8260. #define TG3_SERDES_TIMEOUT_SEC 2
  8261. #define TG3_COPPER_TIMEOUT_SEC 6
  8262. static int tg3_test_link(struct tg3 *tp)
  8263. {
  8264. int i, max;
  8265. if (!netif_running(tp->dev))
  8266. return -ENODEV;
  8267. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8268. max = TG3_SERDES_TIMEOUT_SEC;
  8269. else
  8270. max = TG3_COPPER_TIMEOUT_SEC;
  8271. for (i = 0; i < max; i++) {
  8272. if (netif_carrier_ok(tp->dev))
  8273. return 0;
  8274. if (msleep_interruptible(1000))
  8275. break;
  8276. }
  8277. return -EIO;
  8278. }
  8279. /* Only test the commonly used registers */
  8280. static int tg3_test_registers(struct tg3 *tp)
  8281. {
  8282. int i, is_5705, is_5750;
  8283. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8284. static struct {
  8285. u16 offset;
  8286. u16 flags;
  8287. #define TG3_FL_5705 0x1
  8288. #define TG3_FL_NOT_5705 0x2
  8289. #define TG3_FL_NOT_5788 0x4
  8290. #define TG3_FL_NOT_5750 0x8
  8291. u32 read_mask;
  8292. u32 write_mask;
  8293. } reg_tbl[] = {
  8294. /* MAC Control Registers */
  8295. { MAC_MODE, TG3_FL_NOT_5705,
  8296. 0x00000000, 0x00ef6f8c },
  8297. { MAC_MODE, TG3_FL_5705,
  8298. 0x00000000, 0x01ef6b8c },
  8299. { MAC_STATUS, TG3_FL_NOT_5705,
  8300. 0x03800107, 0x00000000 },
  8301. { MAC_STATUS, TG3_FL_5705,
  8302. 0x03800100, 0x00000000 },
  8303. { MAC_ADDR_0_HIGH, 0x0000,
  8304. 0x00000000, 0x0000ffff },
  8305. { MAC_ADDR_0_LOW, 0x0000,
  8306. 0x00000000, 0xffffffff },
  8307. { MAC_RX_MTU_SIZE, 0x0000,
  8308. 0x00000000, 0x0000ffff },
  8309. { MAC_TX_MODE, 0x0000,
  8310. 0x00000000, 0x00000070 },
  8311. { MAC_TX_LENGTHS, 0x0000,
  8312. 0x00000000, 0x00003fff },
  8313. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8314. 0x00000000, 0x000007fc },
  8315. { MAC_RX_MODE, TG3_FL_5705,
  8316. 0x00000000, 0x000007dc },
  8317. { MAC_HASH_REG_0, 0x0000,
  8318. 0x00000000, 0xffffffff },
  8319. { MAC_HASH_REG_1, 0x0000,
  8320. 0x00000000, 0xffffffff },
  8321. { MAC_HASH_REG_2, 0x0000,
  8322. 0x00000000, 0xffffffff },
  8323. { MAC_HASH_REG_3, 0x0000,
  8324. 0x00000000, 0xffffffff },
  8325. /* Receive Data and Receive BD Initiator Control Registers. */
  8326. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8327. 0x00000000, 0xffffffff },
  8328. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8329. 0x00000000, 0xffffffff },
  8330. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8331. 0x00000000, 0x00000003 },
  8332. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8333. 0x00000000, 0xffffffff },
  8334. { RCVDBDI_STD_BD+0, 0x0000,
  8335. 0x00000000, 0xffffffff },
  8336. { RCVDBDI_STD_BD+4, 0x0000,
  8337. 0x00000000, 0xffffffff },
  8338. { RCVDBDI_STD_BD+8, 0x0000,
  8339. 0x00000000, 0xffff0002 },
  8340. { RCVDBDI_STD_BD+0xc, 0x0000,
  8341. 0x00000000, 0xffffffff },
  8342. /* Receive BD Initiator Control Registers. */
  8343. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8344. 0x00000000, 0xffffffff },
  8345. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8346. 0x00000000, 0x000003ff },
  8347. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8348. 0x00000000, 0xffffffff },
  8349. /* Host Coalescing Control Registers. */
  8350. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8351. 0x00000000, 0x00000004 },
  8352. { HOSTCC_MODE, TG3_FL_5705,
  8353. 0x00000000, 0x000000f6 },
  8354. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8355. 0x00000000, 0xffffffff },
  8356. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8357. 0x00000000, 0x000003ff },
  8358. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8359. 0x00000000, 0xffffffff },
  8360. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8361. 0x00000000, 0x000003ff },
  8362. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8363. 0x00000000, 0xffffffff },
  8364. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8365. 0x00000000, 0x000000ff },
  8366. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8367. 0x00000000, 0xffffffff },
  8368. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8369. 0x00000000, 0x000000ff },
  8370. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8371. 0x00000000, 0xffffffff },
  8372. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8373. 0x00000000, 0xffffffff },
  8374. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8375. 0x00000000, 0xffffffff },
  8376. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8377. 0x00000000, 0x000000ff },
  8378. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8379. 0x00000000, 0xffffffff },
  8380. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8381. 0x00000000, 0x000000ff },
  8382. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8383. 0x00000000, 0xffffffff },
  8384. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8385. 0x00000000, 0xffffffff },
  8386. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8387. 0x00000000, 0xffffffff },
  8388. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8389. 0x00000000, 0xffffffff },
  8390. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8391. 0x00000000, 0xffffffff },
  8392. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8393. 0xffffffff, 0x00000000 },
  8394. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8395. 0xffffffff, 0x00000000 },
  8396. /* Buffer Manager Control Registers. */
  8397. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8398. 0x00000000, 0x007fff80 },
  8399. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8400. 0x00000000, 0x007fffff },
  8401. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8402. 0x00000000, 0x0000003f },
  8403. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8404. 0x00000000, 0x000001ff },
  8405. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8406. 0x00000000, 0x000001ff },
  8407. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8408. 0xffffffff, 0x00000000 },
  8409. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8410. 0xffffffff, 0x00000000 },
  8411. /* Mailbox Registers */
  8412. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8413. 0x00000000, 0x000001ff },
  8414. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8415. 0x00000000, 0x000001ff },
  8416. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8417. 0x00000000, 0x000007ff },
  8418. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8419. 0x00000000, 0x000001ff },
  8420. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8421. };
  8422. is_5705 = is_5750 = 0;
  8423. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8424. is_5705 = 1;
  8425. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8426. is_5750 = 1;
  8427. }
  8428. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8429. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8430. continue;
  8431. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8432. continue;
  8433. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8434. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8435. continue;
  8436. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8437. continue;
  8438. offset = (u32) reg_tbl[i].offset;
  8439. read_mask = reg_tbl[i].read_mask;
  8440. write_mask = reg_tbl[i].write_mask;
  8441. /* Save the original register content */
  8442. save_val = tr32(offset);
  8443. /* Determine the read-only value. */
  8444. read_val = save_val & read_mask;
  8445. /* Write zero to the register, then make sure the read-only bits
  8446. * are not changed and the read/write bits are all zeros.
  8447. */
  8448. tw32(offset, 0);
  8449. val = tr32(offset);
  8450. /* Test the read-only and read/write bits. */
  8451. if (((val & read_mask) != read_val) || (val & write_mask))
  8452. goto out;
  8453. /* Write ones to all the bits defined by RdMask and WrMask, then
  8454. * make sure the read-only bits are not changed and the
  8455. * read/write bits are all ones.
  8456. */
  8457. tw32(offset, read_mask | write_mask);
  8458. val = tr32(offset);
  8459. /* Test the read-only bits. */
  8460. if ((val & read_mask) != read_val)
  8461. goto out;
  8462. /* Test the read/write bits. */
  8463. if ((val & write_mask) != write_mask)
  8464. goto out;
  8465. tw32(offset, save_val);
  8466. }
  8467. return 0;
  8468. out:
  8469. if (netif_msg_hw(tp))
  8470. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8471. offset);
  8472. tw32(offset, save_val);
  8473. return -EIO;
  8474. }
  8475. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8476. {
  8477. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8478. int i;
  8479. u32 j;
  8480. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8481. for (j = 0; j < len; j += 4) {
  8482. u32 val;
  8483. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8484. tg3_read_mem(tp, offset + j, &val);
  8485. if (val != test_pattern[i])
  8486. return -EIO;
  8487. }
  8488. }
  8489. return 0;
  8490. }
  8491. static int tg3_test_memory(struct tg3 *tp)
  8492. {
  8493. static struct mem_entry {
  8494. u32 offset;
  8495. u32 len;
  8496. } mem_tbl_570x[] = {
  8497. { 0x00000000, 0x00b50},
  8498. { 0x00002000, 0x1c000},
  8499. { 0xffffffff, 0x00000}
  8500. }, mem_tbl_5705[] = {
  8501. { 0x00000100, 0x0000c},
  8502. { 0x00000200, 0x00008},
  8503. { 0x00004000, 0x00800},
  8504. { 0x00006000, 0x01000},
  8505. { 0x00008000, 0x02000},
  8506. { 0x00010000, 0x0e000},
  8507. { 0xffffffff, 0x00000}
  8508. }, mem_tbl_5755[] = {
  8509. { 0x00000200, 0x00008},
  8510. { 0x00004000, 0x00800},
  8511. { 0x00006000, 0x00800},
  8512. { 0x00008000, 0x02000},
  8513. { 0x00010000, 0x0c000},
  8514. { 0xffffffff, 0x00000}
  8515. }, mem_tbl_5906[] = {
  8516. { 0x00000200, 0x00008},
  8517. { 0x00004000, 0x00400},
  8518. { 0x00006000, 0x00400},
  8519. { 0x00008000, 0x01000},
  8520. { 0x00010000, 0x01000},
  8521. { 0xffffffff, 0x00000}
  8522. };
  8523. struct mem_entry *mem_tbl;
  8524. int err = 0;
  8525. int i;
  8526. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8531. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8532. mem_tbl = mem_tbl_5755;
  8533. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8534. mem_tbl = mem_tbl_5906;
  8535. else
  8536. mem_tbl = mem_tbl_5705;
  8537. } else
  8538. mem_tbl = mem_tbl_570x;
  8539. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8540. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8541. mem_tbl[i].len)) != 0)
  8542. break;
  8543. }
  8544. return err;
  8545. }
  8546. #define TG3_MAC_LOOPBACK 0
  8547. #define TG3_PHY_LOOPBACK 1
  8548. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8549. {
  8550. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8551. u32 desc_idx;
  8552. struct sk_buff *skb, *rx_skb;
  8553. u8 *tx_data;
  8554. dma_addr_t map;
  8555. int num_pkts, tx_len, rx_len, i, err;
  8556. struct tg3_rx_buffer_desc *desc;
  8557. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8558. /* HW errata - mac loopback fails in some cases on 5780.
  8559. * Normal traffic and PHY loopback are not affected by
  8560. * errata.
  8561. */
  8562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8563. return 0;
  8564. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8565. MAC_MODE_PORT_INT_LPBACK;
  8566. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8567. mac_mode |= MAC_MODE_LINK_POLARITY;
  8568. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8569. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8570. else
  8571. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8572. tw32(MAC_MODE, mac_mode);
  8573. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8574. u32 val;
  8575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8576. u32 phytest;
  8577. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8578. u32 phy;
  8579. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8580. phytest | MII_TG3_EPHY_SHADOW_EN);
  8581. if (!tg3_readphy(tp, 0x1b, &phy))
  8582. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8583. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8584. }
  8585. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8586. } else
  8587. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8588. tg3_phy_toggle_automdix(tp, 0);
  8589. tg3_writephy(tp, MII_BMCR, val);
  8590. udelay(40);
  8591. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8592. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8593. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8594. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8595. } else
  8596. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8597. /* reset to prevent losing 1st rx packet intermittently */
  8598. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8599. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8600. udelay(10);
  8601. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8602. }
  8603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8604. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8605. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8606. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8607. mac_mode |= MAC_MODE_LINK_POLARITY;
  8608. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8609. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8610. }
  8611. tw32(MAC_MODE, mac_mode);
  8612. }
  8613. else
  8614. return -EINVAL;
  8615. err = -EIO;
  8616. tx_len = 1514;
  8617. skb = netdev_alloc_skb(tp->dev, tx_len);
  8618. if (!skb)
  8619. return -ENOMEM;
  8620. tx_data = skb_put(skb, tx_len);
  8621. memcpy(tx_data, tp->dev->dev_addr, 6);
  8622. memset(tx_data + 6, 0x0, 8);
  8623. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8624. for (i = 14; i < tx_len; i++)
  8625. tx_data[i] = (u8) (i & 0xff);
  8626. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8627. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8628. HOSTCC_MODE_NOW);
  8629. udelay(10);
  8630. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8631. num_pkts = 0;
  8632. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8633. tp->tx_prod++;
  8634. num_pkts++;
  8635. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8636. tp->tx_prod);
  8637. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8638. udelay(10);
  8639. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8640. for (i = 0; i < 25; i++) {
  8641. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8642. HOSTCC_MODE_NOW);
  8643. udelay(10);
  8644. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8645. rx_idx = tp->hw_status->idx[0].rx_producer;
  8646. if ((tx_idx == tp->tx_prod) &&
  8647. (rx_idx == (rx_start_idx + num_pkts)))
  8648. break;
  8649. }
  8650. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8651. dev_kfree_skb(skb);
  8652. if (tx_idx != tp->tx_prod)
  8653. goto out;
  8654. if (rx_idx != rx_start_idx + num_pkts)
  8655. goto out;
  8656. desc = &tp->rx_rcb[rx_start_idx];
  8657. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8658. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8659. if (opaque_key != RXD_OPAQUE_RING_STD)
  8660. goto out;
  8661. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8662. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8663. goto out;
  8664. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8665. if (rx_len != tx_len)
  8666. goto out;
  8667. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8668. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8669. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8670. for (i = 14; i < tx_len; i++) {
  8671. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8672. goto out;
  8673. }
  8674. err = 0;
  8675. /* tg3_free_rings will unmap and free the rx_skb */
  8676. out:
  8677. return err;
  8678. }
  8679. #define TG3_MAC_LOOPBACK_FAILED 1
  8680. #define TG3_PHY_LOOPBACK_FAILED 2
  8681. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8682. TG3_PHY_LOOPBACK_FAILED)
  8683. static int tg3_test_loopback(struct tg3 *tp)
  8684. {
  8685. int err = 0;
  8686. u32 cpmuctrl = 0;
  8687. if (!netif_running(tp->dev))
  8688. return TG3_LOOPBACK_FAILED;
  8689. err = tg3_reset_hw(tp, 1);
  8690. if (err)
  8691. return TG3_LOOPBACK_FAILED;
  8692. /* Turn off gphy autopowerdown. */
  8693. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8694. tg3_phy_toggle_apd(tp, false);
  8695. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8698. int i;
  8699. u32 status;
  8700. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8701. /* Wait for up to 40 microseconds to acquire lock. */
  8702. for (i = 0; i < 4; i++) {
  8703. status = tr32(TG3_CPMU_MUTEX_GNT);
  8704. if (status == CPMU_MUTEX_GNT_DRIVER)
  8705. break;
  8706. udelay(10);
  8707. }
  8708. if (status != CPMU_MUTEX_GNT_DRIVER)
  8709. return TG3_LOOPBACK_FAILED;
  8710. /* Turn off link-based power management. */
  8711. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8712. tw32(TG3_CPMU_CTRL,
  8713. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8714. CPMU_CTRL_LINK_AWARE_MODE));
  8715. }
  8716. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8717. err |= TG3_MAC_LOOPBACK_FAILED;
  8718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8720. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8721. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8722. /* Release the mutex */
  8723. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8724. }
  8725. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8726. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8727. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8728. err |= TG3_PHY_LOOPBACK_FAILED;
  8729. }
  8730. /* Re-enable gphy autopowerdown. */
  8731. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8732. tg3_phy_toggle_apd(tp, true);
  8733. return err;
  8734. }
  8735. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8736. u64 *data)
  8737. {
  8738. struct tg3 *tp = netdev_priv(dev);
  8739. if (tp->link_config.phy_is_low_power)
  8740. tg3_set_power_state(tp, PCI_D0);
  8741. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8742. if (tg3_test_nvram(tp) != 0) {
  8743. etest->flags |= ETH_TEST_FL_FAILED;
  8744. data[0] = 1;
  8745. }
  8746. if (tg3_test_link(tp) != 0) {
  8747. etest->flags |= ETH_TEST_FL_FAILED;
  8748. data[1] = 1;
  8749. }
  8750. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8751. int err, err2 = 0, irq_sync = 0;
  8752. if (netif_running(dev)) {
  8753. tg3_phy_stop(tp);
  8754. tg3_netif_stop(tp);
  8755. irq_sync = 1;
  8756. }
  8757. tg3_full_lock(tp, irq_sync);
  8758. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8759. err = tg3_nvram_lock(tp);
  8760. tg3_halt_cpu(tp, RX_CPU_BASE);
  8761. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8762. tg3_halt_cpu(tp, TX_CPU_BASE);
  8763. if (!err)
  8764. tg3_nvram_unlock(tp);
  8765. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8766. tg3_phy_reset(tp);
  8767. if (tg3_test_registers(tp) != 0) {
  8768. etest->flags |= ETH_TEST_FL_FAILED;
  8769. data[2] = 1;
  8770. }
  8771. if (tg3_test_memory(tp) != 0) {
  8772. etest->flags |= ETH_TEST_FL_FAILED;
  8773. data[3] = 1;
  8774. }
  8775. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8776. etest->flags |= ETH_TEST_FL_FAILED;
  8777. tg3_full_unlock(tp);
  8778. if (tg3_test_interrupt(tp) != 0) {
  8779. etest->flags |= ETH_TEST_FL_FAILED;
  8780. data[5] = 1;
  8781. }
  8782. tg3_full_lock(tp, 0);
  8783. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8784. if (netif_running(dev)) {
  8785. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8786. err2 = tg3_restart_hw(tp, 1);
  8787. if (!err2)
  8788. tg3_netif_start(tp);
  8789. }
  8790. tg3_full_unlock(tp);
  8791. if (irq_sync && !err2)
  8792. tg3_phy_start(tp);
  8793. }
  8794. if (tp->link_config.phy_is_low_power)
  8795. tg3_set_power_state(tp, PCI_D3hot);
  8796. }
  8797. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8798. {
  8799. struct mii_ioctl_data *data = if_mii(ifr);
  8800. struct tg3 *tp = netdev_priv(dev);
  8801. int err;
  8802. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8803. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8804. return -EAGAIN;
  8805. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8806. }
  8807. switch(cmd) {
  8808. case SIOCGMIIPHY:
  8809. data->phy_id = PHY_ADDR;
  8810. /* fallthru */
  8811. case SIOCGMIIREG: {
  8812. u32 mii_regval;
  8813. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8814. break; /* We have no PHY */
  8815. if (tp->link_config.phy_is_low_power)
  8816. return -EAGAIN;
  8817. spin_lock_bh(&tp->lock);
  8818. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8819. spin_unlock_bh(&tp->lock);
  8820. data->val_out = mii_regval;
  8821. return err;
  8822. }
  8823. case SIOCSMIIREG:
  8824. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8825. break; /* We have no PHY */
  8826. if (!capable(CAP_NET_ADMIN))
  8827. return -EPERM;
  8828. if (tp->link_config.phy_is_low_power)
  8829. return -EAGAIN;
  8830. spin_lock_bh(&tp->lock);
  8831. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8832. spin_unlock_bh(&tp->lock);
  8833. return err;
  8834. default:
  8835. /* do nothing */
  8836. break;
  8837. }
  8838. return -EOPNOTSUPP;
  8839. }
  8840. #if TG3_VLAN_TAG_USED
  8841. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8842. {
  8843. struct tg3 *tp = netdev_priv(dev);
  8844. if (netif_running(dev))
  8845. tg3_netif_stop(tp);
  8846. tg3_full_lock(tp, 0);
  8847. tp->vlgrp = grp;
  8848. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8849. __tg3_set_rx_mode(dev);
  8850. if (netif_running(dev))
  8851. tg3_netif_start(tp);
  8852. tg3_full_unlock(tp);
  8853. }
  8854. #endif
  8855. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8856. {
  8857. struct tg3 *tp = netdev_priv(dev);
  8858. memcpy(ec, &tp->coal, sizeof(*ec));
  8859. return 0;
  8860. }
  8861. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8862. {
  8863. struct tg3 *tp = netdev_priv(dev);
  8864. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8865. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8866. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8867. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8868. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8869. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8870. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8871. }
  8872. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8873. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8874. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8875. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8876. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8877. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8878. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8879. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8880. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8881. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8882. return -EINVAL;
  8883. /* No rx interrupts will be generated if both are zero */
  8884. if ((ec->rx_coalesce_usecs == 0) &&
  8885. (ec->rx_max_coalesced_frames == 0))
  8886. return -EINVAL;
  8887. /* No tx interrupts will be generated if both are zero */
  8888. if ((ec->tx_coalesce_usecs == 0) &&
  8889. (ec->tx_max_coalesced_frames == 0))
  8890. return -EINVAL;
  8891. /* Only copy relevant parameters, ignore all others. */
  8892. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8893. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8894. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8895. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8896. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8897. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8898. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8899. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8900. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8901. if (netif_running(dev)) {
  8902. tg3_full_lock(tp, 0);
  8903. __tg3_set_coalesce(tp, &tp->coal);
  8904. tg3_full_unlock(tp);
  8905. }
  8906. return 0;
  8907. }
  8908. static const struct ethtool_ops tg3_ethtool_ops = {
  8909. .get_settings = tg3_get_settings,
  8910. .set_settings = tg3_set_settings,
  8911. .get_drvinfo = tg3_get_drvinfo,
  8912. .get_regs_len = tg3_get_regs_len,
  8913. .get_regs = tg3_get_regs,
  8914. .get_wol = tg3_get_wol,
  8915. .set_wol = tg3_set_wol,
  8916. .get_msglevel = tg3_get_msglevel,
  8917. .set_msglevel = tg3_set_msglevel,
  8918. .nway_reset = tg3_nway_reset,
  8919. .get_link = ethtool_op_get_link,
  8920. .get_eeprom_len = tg3_get_eeprom_len,
  8921. .get_eeprom = tg3_get_eeprom,
  8922. .set_eeprom = tg3_set_eeprom,
  8923. .get_ringparam = tg3_get_ringparam,
  8924. .set_ringparam = tg3_set_ringparam,
  8925. .get_pauseparam = tg3_get_pauseparam,
  8926. .set_pauseparam = tg3_set_pauseparam,
  8927. .get_rx_csum = tg3_get_rx_csum,
  8928. .set_rx_csum = tg3_set_rx_csum,
  8929. .set_tx_csum = tg3_set_tx_csum,
  8930. .set_sg = ethtool_op_set_sg,
  8931. .set_tso = tg3_set_tso,
  8932. .self_test = tg3_self_test,
  8933. .get_strings = tg3_get_strings,
  8934. .phys_id = tg3_phys_id,
  8935. .get_ethtool_stats = tg3_get_ethtool_stats,
  8936. .get_coalesce = tg3_get_coalesce,
  8937. .set_coalesce = tg3_set_coalesce,
  8938. .get_sset_count = tg3_get_sset_count,
  8939. };
  8940. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8941. {
  8942. u32 cursize, val, magic;
  8943. tp->nvram_size = EEPROM_CHIP_SIZE;
  8944. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8945. return;
  8946. if ((magic != TG3_EEPROM_MAGIC) &&
  8947. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8948. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8949. return;
  8950. /*
  8951. * Size the chip by reading offsets at increasing powers of two.
  8952. * When we encounter our validation signature, we know the addressing
  8953. * has wrapped around, and thus have our chip size.
  8954. */
  8955. cursize = 0x10;
  8956. while (cursize < tp->nvram_size) {
  8957. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8958. return;
  8959. if (val == magic)
  8960. break;
  8961. cursize <<= 1;
  8962. }
  8963. tp->nvram_size = cursize;
  8964. }
  8965. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8966. {
  8967. u32 val;
  8968. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8969. return;
  8970. /* Selfboot format */
  8971. if (val != TG3_EEPROM_MAGIC) {
  8972. tg3_get_eeprom_size(tp);
  8973. return;
  8974. }
  8975. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8976. if (val != 0) {
  8977. tp->nvram_size = (val >> 16) * 1024;
  8978. return;
  8979. }
  8980. }
  8981. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8982. }
  8983. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8984. {
  8985. u32 nvcfg1;
  8986. nvcfg1 = tr32(NVRAM_CFG1);
  8987. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8988. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8989. }
  8990. else {
  8991. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8992. tw32(NVRAM_CFG1, nvcfg1);
  8993. }
  8994. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8995. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8996. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8997. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8998. tp->nvram_jedecnum = JEDEC_ATMEL;
  8999. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9000. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9001. break;
  9002. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9003. tp->nvram_jedecnum = JEDEC_ATMEL;
  9004. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9005. break;
  9006. case FLASH_VENDOR_ATMEL_EEPROM:
  9007. tp->nvram_jedecnum = JEDEC_ATMEL;
  9008. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9009. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9010. break;
  9011. case FLASH_VENDOR_ST:
  9012. tp->nvram_jedecnum = JEDEC_ST;
  9013. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9014. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9015. break;
  9016. case FLASH_VENDOR_SAIFUN:
  9017. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9018. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9019. break;
  9020. case FLASH_VENDOR_SST_SMALL:
  9021. case FLASH_VENDOR_SST_LARGE:
  9022. tp->nvram_jedecnum = JEDEC_SST;
  9023. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9024. break;
  9025. }
  9026. }
  9027. else {
  9028. tp->nvram_jedecnum = JEDEC_ATMEL;
  9029. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9030. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9031. }
  9032. }
  9033. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9034. {
  9035. u32 nvcfg1;
  9036. nvcfg1 = tr32(NVRAM_CFG1);
  9037. /* NVRAM protection for TPM */
  9038. if (nvcfg1 & (1 << 27))
  9039. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9040. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9041. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9042. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9043. tp->nvram_jedecnum = JEDEC_ATMEL;
  9044. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9045. break;
  9046. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9047. tp->nvram_jedecnum = JEDEC_ATMEL;
  9048. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9049. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9050. break;
  9051. case FLASH_5752VENDOR_ST_M45PE10:
  9052. case FLASH_5752VENDOR_ST_M45PE20:
  9053. case FLASH_5752VENDOR_ST_M45PE40:
  9054. tp->nvram_jedecnum = JEDEC_ST;
  9055. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9056. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9057. break;
  9058. }
  9059. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9060. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9061. case FLASH_5752PAGE_SIZE_256:
  9062. tp->nvram_pagesize = 256;
  9063. break;
  9064. case FLASH_5752PAGE_SIZE_512:
  9065. tp->nvram_pagesize = 512;
  9066. break;
  9067. case FLASH_5752PAGE_SIZE_1K:
  9068. tp->nvram_pagesize = 1024;
  9069. break;
  9070. case FLASH_5752PAGE_SIZE_2K:
  9071. tp->nvram_pagesize = 2048;
  9072. break;
  9073. case FLASH_5752PAGE_SIZE_4K:
  9074. tp->nvram_pagesize = 4096;
  9075. break;
  9076. case FLASH_5752PAGE_SIZE_264:
  9077. tp->nvram_pagesize = 264;
  9078. break;
  9079. }
  9080. }
  9081. else {
  9082. /* For eeprom, set pagesize to maximum eeprom size */
  9083. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9084. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9085. tw32(NVRAM_CFG1, nvcfg1);
  9086. }
  9087. }
  9088. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9089. {
  9090. u32 nvcfg1, protect = 0;
  9091. nvcfg1 = tr32(NVRAM_CFG1);
  9092. /* NVRAM protection for TPM */
  9093. if (nvcfg1 & (1 << 27)) {
  9094. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9095. protect = 1;
  9096. }
  9097. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9098. switch (nvcfg1) {
  9099. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9100. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9101. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9102. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9103. tp->nvram_jedecnum = JEDEC_ATMEL;
  9104. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9105. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9106. tp->nvram_pagesize = 264;
  9107. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9108. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9109. tp->nvram_size = (protect ? 0x3e200 :
  9110. TG3_NVRAM_SIZE_512KB);
  9111. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9112. tp->nvram_size = (protect ? 0x1f200 :
  9113. TG3_NVRAM_SIZE_256KB);
  9114. else
  9115. tp->nvram_size = (protect ? 0x1f200 :
  9116. TG3_NVRAM_SIZE_128KB);
  9117. break;
  9118. case FLASH_5752VENDOR_ST_M45PE10:
  9119. case FLASH_5752VENDOR_ST_M45PE20:
  9120. case FLASH_5752VENDOR_ST_M45PE40:
  9121. tp->nvram_jedecnum = JEDEC_ST;
  9122. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9123. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9124. tp->nvram_pagesize = 256;
  9125. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9126. tp->nvram_size = (protect ?
  9127. TG3_NVRAM_SIZE_64KB :
  9128. TG3_NVRAM_SIZE_128KB);
  9129. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9130. tp->nvram_size = (protect ?
  9131. TG3_NVRAM_SIZE_64KB :
  9132. TG3_NVRAM_SIZE_256KB);
  9133. else
  9134. tp->nvram_size = (protect ?
  9135. TG3_NVRAM_SIZE_128KB :
  9136. TG3_NVRAM_SIZE_512KB);
  9137. break;
  9138. }
  9139. }
  9140. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9141. {
  9142. u32 nvcfg1;
  9143. nvcfg1 = tr32(NVRAM_CFG1);
  9144. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9145. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9146. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9147. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9148. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9149. tp->nvram_jedecnum = JEDEC_ATMEL;
  9150. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9151. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9152. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9153. tw32(NVRAM_CFG1, nvcfg1);
  9154. break;
  9155. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9156. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9157. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9158. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9159. tp->nvram_jedecnum = JEDEC_ATMEL;
  9160. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9161. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9162. tp->nvram_pagesize = 264;
  9163. break;
  9164. case FLASH_5752VENDOR_ST_M45PE10:
  9165. case FLASH_5752VENDOR_ST_M45PE20:
  9166. case FLASH_5752VENDOR_ST_M45PE40:
  9167. tp->nvram_jedecnum = JEDEC_ST;
  9168. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9169. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9170. tp->nvram_pagesize = 256;
  9171. break;
  9172. }
  9173. }
  9174. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9175. {
  9176. u32 nvcfg1, protect = 0;
  9177. nvcfg1 = tr32(NVRAM_CFG1);
  9178. /* NVRAM protection for TPM */
  9179. if (nvcfg1 & (1 << 27)) {
  9180. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9181. protect = 1;
  9182. }
  9183. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9184. switch (nvcfg1) {
  9185. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9186. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9187. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9188. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9189. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9190. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9191. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9192. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9193. tp->nvram_jedecnum = JEDEC_ATMEL;
  9194. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9195. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9196. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9197. tp->nvram_pagesize = 256;
  9198. break;
  9199. case FLASH_5761VENDOR_ST_A_M45PE20:
  9200. case FLASH_5761VENDOR_ST_A_M45PE40:
  9201. case FLASH_5761VENDOR_ST_A_M45PE80:
  9202. case FLASH_5761VENDOR_ST_A_M45PE16:
  9203. case FLASH_5761VENDOR_ST_M_M45PE20:
  9204. case FLASH_5761VENDOR_ST_M_M45PE40:
  9205. case FLASH_5761VENDOR_ST_M_M45PE80:
  9206. case FLASH_5761VENDOR_ST_M_M45PE16:
  9207. tp->nvram_jedecnum = JEDEC_ST;
  9208. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9209. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9210. tp->nvram_pagesize = 256;
  9211. break;
  9212. }
  9213. if (protect) {
  9214. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9215. } else {
  9216. switch (nvcfg1) {
  9217. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9218. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9219. case FLASH_5761VENDOR_ST_A_M45PE16:
  9220. case FLASH_5761VENDOR_ST_M_M45PE16:
  9221. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9222. break;
  9223. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9224. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9225. case FLASH_5761VENDOR_ST_A_M45PE80:
  9226. case FLASH_5761VENDOR_ST_M_M45PE80:
  9227. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9228. break;
  9229. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9230. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9231. case FLASH_5761VENDOR_ST_A_M45PE40:
  9232. case FLASH_5761VENDOR_ST_M_M45PE40:
  9233. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9234. break;
  9235. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9236. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9237. case FLASH_5761VENDOR_ST_A_M45PE20:
  9238. case FLASH_5761VENDOR_ST_M_M45PE20:
  9239. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9240. break;
  9241. }
  9242. }
  9243. }
  9244. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9245. {
  9246. tp->nvram_jedecnum = JEDEC_ATMEL;
  9247. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9248. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9249. }
  9250. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9251. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9252. {
  9253. tw32_f(GRC_EEPROM_ADDR,
  9254. (EEPROM_ADDR_FSM_RESET |
  9255. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9256. EEPROM_ADDR_CLKPERD_SHIFT)));
  9257. msleep(1);
  9258. /* Enable seeprom accesses. */
  9259. tw32_f(GRC_LOCAL_CTRL,
  9260. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9261. udelay(100);
  9262. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9263. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9264. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9265. if (tg3_nvram_lock(tp)) {
  9266. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9267. "tg3_nvram_init failed.\n", tp->dev->name);
  9268. return;
  9269. }
  9270. tg3_enable_nvram_access(tp);
  9271. tp->nvram_size = 0;
  9272. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9273. tg3_get_5752_nvram_info(tp);
  9274. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9275. tg3_get_5755_nvram_info(tp);
  9276. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9279. tg3_get_5787_nvram_info(tp);
  9280. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9281. tg3_get_5761_nvram_info(tp);
  9282. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9283. tg3_get_5906_nvram_info(tp);
  9284. else
  9285. tg3_get_nvram_info(tp);
  9286. if (tp->nvram_size == 0)
  9287. tg3_get_nvram_size(tp);
  9288. tg3_disable_nvram_access(tp);
  9289. tg3_nvram_unlock(tp);
  9290. } else {
  9291. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9292. tg3_get_eeprom_size(tp);
  9293. }
  9294. }
  9295. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9296. u32 offset, u32 *val)
  9297. {
  9298. u32 tmp;
  9299. int i;
  9300. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9301. (offset % 4) != 0)
  9302. return -EINVAL;
  9303. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9304. EEPROM_ADDR_DEVID_MASK |
  9305. EEPROM_ADDR_READ);
  9306. tw32(GRC_EEPROM_ADDR,
  9307. tmp |
  9308. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9309. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9310. EEPROM_ADDR_ADDR_MASK) |
  9311. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9312. for (i = 0; i < 1000; i++) {
  9313. tmp = tr32(GRC_EEPROM_ADDR);
  9314. if (tmp & EEPROM_ADDR_COMPLETE)
  9315. break;
  9316. msleep(1);
  9317. }
  9318. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9319. return -EBUSY;
  9320. *val = tr32(GRC_EEPROM_DATA);
  9321. return 0;
  9322. }
  9323. #define NVRAM_CMD_TIMEOUT 10000
  9324. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9325. {
  9326. int i;
  9327. tw32(NVRAM_CMD, nvram_cmd);
  9328. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9329. udelay(10);
  9330. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9331. udelay(10);
  9332. break;
  9333. }
  9334. }
  9335. if (i == NVRAM_CMD_TIMEOUT) {
  9336. return -EBUSY;
  9337. }
  9338. return 0;
  9339. }
  9340. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9341. {
  9342. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9343. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9344. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9345. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9346. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9347. addr = ((addr / tp->nvram_pagesize) <<
  9348. ATMEL_AT45DB0X1B_PAGE_POS) +
  9349. (addr % tp->nvram_pagesize);
  9350. return addr;
  9351. }
  9352. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9353. {
  9354. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9355. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9356. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9357. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9358. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9359. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9360. tp->nvram_pagesize) +
  9361. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9362. return addr;
  9363. }
  9364. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9365. {
  9366. int ret;
  9367. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9368. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9369. offset = tg3_nvram_phys_addr(tp, offset);
  9370. if (offset > NVRAM_ADDR_MSK)
  9371. return -EINVAL;
  9372. ret = tg3_nvram_lock(tp);
  9373. if (ret)
  9374. return ret;
  9375. tg3_enable_nvram_access(tp);
  9376. tw32(NVRAM_ADDR, offset);
  9377. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9378. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9379. if (ret == 0)
  9380. *val = swab32(tr32(NVRAM_RDDATA));
  9381. tg3_disable_nvram_access(tp);
  9382. tg3_nvram_unlock(tp);
  9383. return ret;
  9384. }
  9385. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9386. {
  9387. u32 v;
  9388. int res = tg3_nvram_read(tp, offset, &v);
  9389. if (!res)
  9390. *val = cpu_to_le32(v);
  9391. return res;
  9392. }
  9393. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9394. {
  9395. int err;
  9396. u32 tmp;
  9397. err = tg3_nvram_read(tp, offset, &tmp);
  9398. *val = swab32(tmp);
  9399. return err;
  9400. }
  9401. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9402. u32 offset, u32 len, u8 *buf)
  9403. {
  9404. int i, j, rc = 0;
  9405. u32 val;
  9406. for (i = 0; i < len; i += 4) {
  9407. u32 addr;
  9408. __le32 data;
  9409. addr = offset + i;
  9410. memcpy(&data, buf + i, 4);
  9411. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9412. val = tr32(GRC_EEPROM_ADDR);
  9413. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9414. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9415. EEPROM_ADDR_READ);
  9416. tw32(GRC_EEPROM_ADDR, val |
  9417. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9418. (addr & EEPROM_ADDR_ADDR_MASK) |
  9419. EEPROM_ADDR_START |
  9420. EEPROM_ADDR_WRITE);
  9421. for (j = 0; j < 1000; j++) {
  9422. val = tr32(GRC_EEPROM_ADDR);
  9423. if (val & EEPROM_ADDR_COMPLETE)
  9424. break;
  9425. msleep(1);
  9426. }
  9427. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9428. rc = -EBUSY;
  9429. break;
  9430. }
  9431. }
  9432. return rc;
  9433. }
  9434. /* offset and length are dword aligned */
  9435. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9436. u8 *buf)
  9437. {
  9438. int ret = 0;
  9439. u32 pagesize = tp->nvram_pagesize;
  9440. u32 pagemask = pagesize - 1;
  9441. u32 nvram_cmd;
  9442. u8 *tmp;
  9443. tmp = kmalloc(pagesize, GFP_KERNEL);
  9444. if (tmp == NULL)
  9445. return -ENOMEM;
  9446. while (len) {
  9447. int j;
  9448. u32 phy_addr, page_off, size;
  9449. phy_addr = offset & ~pagemask;
  9450. for (j = 0; j < pagesize; j += 4) {
  9451. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9452. (__le32 *) (tmp + j))))
  9453. break;
  9454. }
  9455. if (ret)
  9456. break;
  9457. page_off = offset & pagemask;
  9458. size = pagesize;
  9459. if (len < size)
  9460. size = len;
  9461. len -= size;
  9462. memcpy(tmp + page_off, buf, size);
  9463. offset = offset + (pagesize - page_off);
  9464. tg3_enable_nvram_access(tp);
  9465. /*
  9466. * Before we can erase the flash page, we need
  9467. * to issue a special "write enable" command.
  9468. */
  9469. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9470. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9471. break;
  9472. /* Erase the target page */
  9473. tw32(NVRAM_ADDR, phy_addr);
  9474. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9475. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9476. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9477. break;
  9478. /* Issue another write enable to start the write. */
  9479. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9480. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9481. break;
  9482. for (j = 0; j < pagesize; j += 4) {
  9483. __be32 data;
  9484. data = *((__be32 *) (tmp + j));
  9485. /* swab32(le32_to_cpu(data)), actually */
  9486. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9487. tw32(NVRAM_ADDR, phy_addr + j);
  9488. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9489. NVRAM_CMD_WR;
  9490. if (j == 0)
  9491. nvram_cmd |= NVRAM_CMD_FIRST;
  9492. else if (j == (pagesize - 4))
  9493. nvram_cmd |= NVRAM_CMD_LAST;
  9494. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9495. break;
  9496. }
  9497. if (ret)
  9498. break;
  9499. }
  9500. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9501. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9502. kfree(tmp);
  9503. return ret;
  9504. }
  9505. /* offset and length are dword aligned */
  9506. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9507. u8 *buf)
  9508. {
  9509. int i, ret = 0;
  9510. for (i = 0; i < len; i += 4, offset += 4) {
  9511. u32 page_off, phy_addr, nvram_cmd;
  9512. __be32 data;
  9513. memcpy(&data, buf + i, 4);
  9514. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9515. page_off = offset % tp->nvram_pagesize;
  9516. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9517. tw32(NVRAM_ADDR, phy_addr);
  9518. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9519. if ((page_off == 0) || (i == 0))
  9520. nvram_cmd |= NVRAM_CMD_FIRST;
  9521. if (page_off == (tp->nvram_pagesize - 4))
  9522. nvram_cmd |= NVRAM_CMD_LAST;
  9523. if (i == (len - 4))
  9524. nvram_cmd |= NVRAM_CMD_LAST;
  9525. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9526. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9527. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9528. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9529. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9530. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9531. (tp->nvram_jedecnum == JEDEC_ST) &&
  9532. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9533. if ((ret = tg3_nvram_exec_cmd(tp,
  9534. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9535. NVRAM_CMD_DONE)))
  9536. break;
  9537. }
  9538. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9539. /* We always do complete word writes to eeprom. */
  9540. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9541. }
  9542. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9543. break;
  9544. }
  9545. return ret;
  9546. }
  9547. /* offset and length are dword aligned */
  9548. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9549. {
  9550. int ret;
  9551. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9552. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9553. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9554. udelay(40);
  9555. }
  9556. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9557. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9558. }
  9559. else {
  9560. u32 grc_mode;
  9561. ret = tg3_nvram_lock(tp);
  9562. if (ret)
  9563. return ret;
  9564. tg3_enable_nvram_access(tp);
  9565. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9566. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9567. tw32(NVRAM_WRITE1, 0x406);
  9568. grc_mode = tr32(GRC_MODE);
  9569. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9570. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9571. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9572. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9573. buf);
  9574. }
  9575. else {
  9576. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9577. buf);
  9578. }
  9579. grc_mode = tr32(GRC_MODE);
  9580. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9581. tg3_disable_nvram_access(tp);
  9582. tg3_nvram_unlock(tp);
  9583. }
  9584. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9585. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9586. udelay(40);
  9587. }
  9588. return ret;
  9589. }
  9590. struct subsys_tbl_ent {
  9591. u16 subsys_vendor, subsys_devid;
  9592. u32 phy_id;
  9593. };
  9594. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9595. /* Broadcom boards. */
  9596. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9597. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9598. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9599. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9600. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9601. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9602. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9603. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9604. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9605. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9606. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9607. /* 3com boards. */
  9608. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9609. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9610. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9611. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9612. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9613. /* DELL boards. */
  9614. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9615. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9616. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9617. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9618. /* Compaq boards. */
  9619. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9620. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9621. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9622. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9623. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9624. /* IBM boards. */
  9625. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9626. };
  9627. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9628. {
  9629. int i;
  9630. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9631. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9632. tp->pdev->subsystem_vendor) &&
  9633. (subsys_id_to_phy_id[i].subsys_devid ==
  9634. tp->pdev->subsystem_device))
  9635. return &subsys_id_to_phy_id[i];
  9636. }
  9637. return NULL;
  9638. }
  9639. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9640. {
  9641. u32 val;
  9642. u16 pmcsr;
  9643. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9644. * so need make sure we're in D0.
  9645. */
  9646. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9647. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9648. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9649. msleep(1);
  9650. /* Make sure register accesses (indirect or otherwise)
  9651. * will function correctly.
  9652. */
  9653. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9654. tp->misc_host_ctrl);
  9655. /* The memory arbiter has to be enabled in order for SRAM accesses
  9656. * to succeed. Normally on powerup the tg3 chip firmware will make
  9657. * sure it is enabled, but other entities such as system netboot
  9658. * code might disable it.
  9659. */
  9660. val = tr32(MEMARB_MODE);
  9661. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9662. tp->phy_id = PHY_ID_INVALID;
  9663. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9664. /* Assume an onboard device and WOL capable by default. */
  9665. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9667. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9668. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9669. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9670. }
  9671. val = tr32(VCPU_CFGSHDW);
  9672. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9673. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9674. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9675. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9676. device_may_wakeup(&tp->pdev->dev))
  9677. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9678. goto done;
  9679. }
  9680. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9681. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9682. u32 nic_cfg, led_cfg;
  9683. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9684. int eeprom_phy_serdes = 0;
  9685. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9686. tp->nic_sram_data_cfg = nic_cfg;
  9687. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9688. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9689. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9690. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9691. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9692. (ver > 0) && (ver < 0x100))
  9693. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9695. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9696. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9697. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9698. eeprom_phy_serdes = 1;
  9699. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9700. if (nic_phy_id != 0) {
  9701. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9702. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9703. eeprom_phy_id = (id1 >> 16) << 10;
  9704. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9705. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9706. } else
  9707. eeprom_phy_id = 0;
  9708. tp->phy_id = eeprom_phy_id;
  9709. if (eeprom_phy_serdes) {
  9710. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9711. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9712. else
  9713. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9714. }
  9715. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9716. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9717. SHASTA_EXT_LED_MODE_MASK);
  9718. else
  9719. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9720. switch (led_cfg) {
  9721. default:
  9722. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9723. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9724. break;
  9725. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9726. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9727. break;
  9728. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9729. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9730. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9731. * read on some older 5700/5701 bootcode.
  9732. */
  9733. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9734. ASIC_REV_5700 ||
  9735. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9736. ASIC_REV_5701)
  9737. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9738. break;
  9739. case SHASTA_EXT_LED_SHARED:
  9740. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9741. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9742. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9743. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9744. LED_CTRL_MODE_PHY_2);
  9745. break;
  9746. case SHASTA_EXT_LED_MAC:
  9747. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9748. break;
  9749. case SHASTA_EXT_LED_COMBO:
  9750. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9751. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9752. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9753. LED_CTRL_MODE_PHY_2);
  9754. break;
  9755. }
  9756. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9757. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9758. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9759. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9760. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9761. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9762. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9763. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9764. if ((tp->pdev->subsystem_vendor ==
  9765. PCI_VENDOR_ID_ARIMA) &&
  9766. (tp->pdev->subsystem_device == 0x205a ||
  9767. tp->pdev->subsystem_device == 0x2063))
  9768. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9769. } else {
  9770. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9771. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9772. }
  9773. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9774. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9775. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9776. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9777. }
  9778. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9779. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9780. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9781. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9782. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9783. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9784. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9785. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9786. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9787. if (cfg2 & (1 << 17))
  9788. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9789. /* serdes signal pre-emphasis in register 0x590 set by */
  9790. /* bootcode if bit 18 is set */
  9791. if (cfg2 & (1 << 18))
  9792. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9794. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX &&
  9795. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9796. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9797. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9798. u32 cfg3;
  9799. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9800. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9801. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9802. }
  9803. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9804. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9805. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9806. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9807. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9808. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9809. }
  9810. done:
  9811. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9812. device_set_wakeup_enable(&tp->pdev->dev,
  9813. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9814. }
  9815. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9816. {
  9817. int i;
  9818. u32 val;
  9819. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9820. tw32(OTP_CTRL, cmd);
  9821. /* Wait for up to 1 ms for command to execute. */
  9822. for (i = 0; i < 100; i++) {
  9823. val = tr32(OTP_STATUS);
  9824. if (val & OTP_STATUS_CMD_DONE)
  9825. break;
  9826. udelay(10);
  9827. }
  9828. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9829. }
  9830. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9831. * configuration is a 32-bit value that straddles the alignment boundary.
  9832. * We do two 32-bit reads and then shift and merge the results.
  9833. */
  9834. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9835. {
  9836. u32 bhalf_otp, thalf_otp;
  9837. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9838. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9839. return 0;
  9840. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9841. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9842. return 0;
  9843. thalf_otp = tr32(OTP_READ_DATA);
  9844. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9845. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9846. return 0;
  9847. bhalf_otp = tr32(OTP_READ_DATA);
  9848. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9849. }
  9850. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9851. {
  9852. u32 hw_phy_id_1, hw_phy_id_2;
  9853. u32 hw_phy_id, hw_phy_id_masked;
  9854. int err;
  9855. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9856. return tg3_phy_init(tp);
  9857. /* Reading the PHY ID register can conflict with ASF
  9858. * firwmare access to the PHY hardware.
  9859. */
  9860. err = 0;
  9861. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9862. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9863. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9864. } else {
  9865. /* Now read the physical PHY_ID from the chip and verify
  9866. * that it is sane. If it doesn't look good, we fall back
  9867. * to either the hard-coded table based PHY_ID and failing
  9868. * that the value found in the eeprom area.
  9869. */
  9870. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9871. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9872. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9873. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9874. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9875. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9876. }
  9877. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9878. tp->phy_id = hw_phy_id;
  9879. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9880. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9881. else
  9882. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9883. } else {
  9884. if (tp->phy_id != PHY_ID_INVALID) {
  9885. /* Do nothing, phy ID already set up in
  9886. * tg3_get_eeprom_hw_cfg().
  9887. */
  9888. } else {
  9889. struct subsys_tbl_ent *p;
  9890. /* No eeprom signature? Try the hardcoded
  9891. * subsys device table.
  9892. */
  9893. p = lookup_by_subsys(tp);
  9894. if (!p)
  9895. return -ENODEV;
  9896. tp->phy_id = p->phy_id;
  9897. if (!tp->phy_id ||
  9898. tp->phy_id == PHY_ID_BCM8002)
  9899. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9900. }
  9901. }
  9902. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9903. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9904. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9905. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9906. tg3_readphy(tp, MII_BMSR, &bmsr);
  9907. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9908. (bmsr & BMSR_LSTATUS))
  9909. goto skip_phy_reset;
  9910. err = tg3_phy_reset(tp);
  9911. if (err)
  9912. return err;
  9913. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9914. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9915. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9916. tg3_ctrl = 0;
  9917. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9918. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9919. MII_TG3_CTRL_ADV_1000_FULL);
  9920. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9921. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9922. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9923. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9924. }
  9925. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9926. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9927. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9928. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9929. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9930. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9931. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9932. tg3_writephy(tp, MII_BMCR,
  9933. BMCR_ANENABLE | BMCR_ANRESTART);
  9934. }
  9935. tg3_phy_set_wirespeed(tp);
  9936. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9937. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9938. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9939. }
  9940. skip_phy_reset:
  9941. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9942. err = tg3_init_5401phy_dsp(tp);
  9943. if (err)
  9944. return err;
  9945. }
  9946. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9947. err = tg3_init_5401phy_dsp(tp);
  9948. }
  9949. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9950. tp->link_config.advertising =
  9951. (ADVERTISED_1000baseT_Half |
  9952. ADVERTISED_1000baseT_Full |
  9953. ADVERTISED_Autoneg |
  9954. ADVERTISED_FIBRE);
  9955. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9956. tp->link_config.advertising &=
  9957. ~(ADVERTISED_1000baseT_Half |
  9958. ADVERTISED_1000baseT_Full);
  9959. return err;
  9960. }
  9961. static void __devinit tg3_read_partno(struct tg3 *tp)
  9962. {
  9963. unsigned char vpd_data[256];
  9964. unsigned int i;
  9965. u32 magic;
  9966. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9967. goto out_not_found;
  9968. if (magic == TG3_EEPROM_MAGIC) {
  9969. for (i = 0; i < 256; i += 4) {
  9970. u32 tmp;
  9971. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9972. goto out_not_found;
  9973. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9974. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9975. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9976. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9977. }
  9978. } else {
  9979. int vpd_cap;
  9980. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9981. for (i = 0; i < 256; i += 4) {
  9982. u32 tmp, j = 0;
  9983. __le32 v;
  9984. u16 tmp16;
  9985. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9986. i);
  9987. while (j++ < 100) {
  9988. pci_read_config_word(tp->pdev, vpd_cap +
  9989. PCI_VPD_ADDR, &tmp16);
  9990. if (tmp16 & 0x8000)
  9991. break;
  9992. msleep(1);
  9993. }
  9994. if (!(tmp16 & 0x8000))
  9995. goto out_not_found;
  9996. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9997. &tmp);
  9998. v = cpu_to_le32(tmp);
  9999. memcpy(&vpd_data[i], &v, 4);
  10000. }
  10001. }
  10002. /* Now parse and find the part number. */
  10003. for (i = 0; i < 254; ) {
  10004. unsigned char val = vpd_data[i];
  10005. unsigned int block_end;
  10006. if (val == 0x82 || val == 0x91) {
  10007. i = (i + 3 +
  10008. (vpd_data[i + 1] +
  10009. (vpd_data[i + 2] << 8)));
  10010. continue;
  10011. }
  10012. if (val != 0x90)
  10013. goto out_not_found;
  10014. block_end = (i + 3 +
  10015. (vpd_data[i + 1] +
  10016. (vpd_data[i + 2] << 8)));
  10017. i += 3;
  10018. if (block_end > 256)
  10019. goto out_not_found;
  10020. while (i < (block_end - 2)) {
  10021. if (vpd_data[i + 0] == 'P' &&
  10022. vpd_data[i + 1] == 'N') {
  10023. int partno_len = vpd_data[i + 2];
  10024. i += 3;
  10025. if (partno_len > 24 || (partno_len + i) > 256)
  10026. goto out_not_found;
  10027. memcpy(tp->board_part_number,
  10028. &vpd_data[i], partno_len);
  10029. /* Success. */
  10030. return;
  10031. }
  10032. i += 3 + vpd_data[i + 2];
  10033. }
  10034. /* Part number not found. */
  10035. goto out_not_found;
  10036. }
  10037. out_not_found:
  10038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10039. strcpy(tp->board_part_number, "BCM95906");
  10040. else
  10041. strcpy(tp->board_part_number, "none");
  10042. }
  10043. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10044. {
  10045. u32 val;
  10046. if (tg3_nvram_read_swab(tp, offset, &val) ||
  10047. (val & 0xfc000000) != 0x0c000000 ||
  10048. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  10049. val != 0)
  10050. return 0;
  10051. return 1;
  10052. }
  10053. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10054. {
  10055. u32 offset, major, minor, build;
  10056. tp->fw_ver[0] = 's';
  10057. tp->fw_ver[1] = 'b';
  10058. tp->fw_ver[2] = '\0';
  10059. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10060. return;
  10061. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10062. case TG3_EEPROM_SB_REVISION_0:
  10063. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10064. break;
  10065. case TG3_EEPROM_SB_REVISION_2:
  10066. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10067. break;
  10068. case TG3_EEPROM_SB_REVISION_3:
  10069. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10070. break;
  10071. default:
  10072. return;
  10073. }
  10074. if (tg3_nvram_read_swab(tp, offset, &val))
  10075. return;
  10076. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10077. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10078. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10079. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10080. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10081. if (minor > 99 || build > 26)
  10082. return;
  10083. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10084. if (build > 0) {
  10085. tp->fw_ver[8] = 'a' + build - 1;
  10086. tp->fw_ver[9] = '\0';
  10087. }
  10088. }
  10089. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10090. {
  10091. u32 val, offset, start;
  10092. u32 ver_offset;
  10093. int i, bcnt;
  10094. if (tg3_nvram_read_swab(tp, 0, &val))
  10095. return;
  10096. if (val != TG3_EEPROM_MAGIC) {
  10097. if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10098. tg3_read_sb_ver(tp, val);
  10099. return;
  10100. }
  10101. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  10102. tg3_nvram_read_swab(tp, 0x4, &start))
  10103. return;
  10104. offset = tg3_nvram_logical_addr(tp, offset);
  10105. if (!tg3_fw_img_is_valid(tp, offset) ||
  10106. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  10107. return;
  10108. offset = offset + ver_offset - start;
  10109. for (i = 0; i < 16; i += 4) {
  10110. __le32 v;
  10111. if (tg3_nvram_read_le(tp, offset + i, &v))
  10112. return;
  10113. memcpy(tp->fw_ver + i, &v, 4);
  10114. }
  10115. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10116. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10117. return;
  10118. for (offset = TG3_NVM_DIR_START;
  10119. offset < TG3_NVM_DIR_END;
  10120. offset += TG3_NVM_DIRENT_SIZE) {
  10121. if (tg3_nvram_read_swab(tp, offset, &val))
  10122. return;
  10123. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10124. break;
  10125. }
  10126. if (offset == TG3_NVM_DIR_END)
  10127. return;
  10128. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10129. start = 0x08000000;
  10130. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  10131. return;
  10132. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  10133. !tg3_fw_img_is_valid(tp, offset) ||
  10134. tg3_nvram_read_swab(tp, offset + 8, &val))
  10135. return;
  10136. offset += val - start;
  10137. bcnt = strlen(tp->fw_ver);
  10138. tp->fw_ver[bcnt++] = ',';
  10139. tp->fw_ver[bcnt++] = ' ';
  10140. for (i = 0; i < 4; i++) {
  10141. __le32 v;
  10142. if (tg3_nvram_read_le(tp, offset, &v))
  10143. return;
  10144. offset += sizeof(v);
  10145. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  10146. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  10147. break;
  10148. }
  10149. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  10150. bcnt += sizeof(v);
  10151. }
  10152. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10153. }
  10154. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10155. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10156. {
  10157. static struct pci_device_id write_reorder_chipsets[] = {
  10158. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10159. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10160. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10161. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10162. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10163. PCI_DEVICE_ID_VIA_8385_0) },
  10164. { },
  10165. };
  10166. u32 misc_ctrl_reg;
  10167. u32 cacheline_sz_reg;
  10168. u32 pci_state_reg, grc_misc_cfg;
  10169. u32 val;
  10170. u16 pci_cmd;
  10171. int err;
  10172. /* Force memory write invalidate off. If we leave it on,
  10173. * then on 5700_BX chips we have to enable a workaround.
  10174. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10175. * to match the cacheline size. The Broadcom driver have this
  10176. * workaround but turns MWI off all the times so never uses
  10177. * it. This seems to suggest that the workaround is insufficient.
  10178. */
  10179. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10180. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10181. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10182. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10183. * has the register indirect write enable bit set before
  10184. * we try to access any of the MMIO registers. It is also
  10185. * critical that the PCI-X hw workaround situation is decided
  10186. * before that as well.
  10187. */
  10188. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10189. &misc_ctrl_reg);
  10190. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10191. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10193. u32 prod_id_asic_rev;
  10194. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10195. &prod_id_asic_rev);
  10196. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  10197. }
  10198. /* Wrong chip ID in 5752 A0. This code can be removed later
  10199. * as A0 is not in production.
  10200. */
  10201. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10202. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10203. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10204. * we need to disable memory and use config. cycles
  10205. * only to access all registers. The 5702/03 chips
  10206. * can mistakenly decode the special cycles from the
  10207. * ICH chipsets as memory write cycles, causing corruption
  10208. * of register and memory space. Only certain ICH bridges
  10209. * will drive special cycles with non-zero data during the
  10210. * address phase which can fall within the 5703's address
  10211. * range. This is not an ICH bug as the PCI spec allows
  10212. * non-zero address during special cycles. However, only
  10213. * these ICH bridges are known to drive non-zero addresses
  10214. * during special cycles.
  10215. *
  10216. * Since special cycles do not cross PCI bridges, we only
  10217. * enable this workaround if the 5703 is on the secondary
  10218. * bus of these ICH bridges.
  10219. */
  10220. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10221. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10222. static struct tg3_dev_id {
  10223. u32 vendor;
  10224. u32 device;
  10225. u32 rev;
  10226. } ich_chipsets[] = {
  10227. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10228. PCI_ANY_ID },
  10229. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10230. PCI_ANY_ID },
  10231. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10232. 0xa },
  10233. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10234. PCI_ANY_ID },
  10235. { },
  10236. };
  10237. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10238. struct pci_dev *bridge = NULL;
  10239. while (pci_id->vendor != 0) {
  10240. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10241. bridge);
  10242. if (!bridge) {
  10243. pci_id++;
  10244. continue;
  10245. }
  10246. if (pci_id->rev != PCI_ANY_ID) {
  10247. if (bridge->revision > pci_id->rev)
  10248. continue;
  10249. }
  10250. if (bridge->subordinate &&
  10251. (bridge->subordinate->number ==
  10252. tp->pdev->bus->number)) {
  10253. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10254. pci_dev_put(bridge);
  10255. break;
  10256. }
  10257. }
  10258. }
  10259. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10260. static struct tg3_dev_id {
  10261. u32 vendor;
  10262. u32 device;
  10263. } bridge_chipsets[] = {
  10264. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10265. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10266. { },
  10267. };
  10268. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10269. struct pci_dev *bridge = NULL;
  10270. while (pci_id->vendor != 0) {
  10271. bridge = pci_get_device(pci_id->vendor,
  10272. pci_id->device,
  10273. bridge);
  10274. if (!bridge) {
  10275. pci_id++;
  10276. continue;
  10277. }
  10278. if (bridge->subordinate &&
  10279. (bridge->subordinate->number <=
  10280. tp->pdev->bus->number) &&
  10281. (bridge->subordinate->subordinate >=
  10282. tp->pdev->bus->number)) {
  10283. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10284. pci_dev_put(bridge);
  10285. break;
  10286. }
  10287. }
  10288. }
  10289. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10290. * DMA addresses > 40-bit. This bridge may have other additional
  10291. * 57xx devices behind it in some 4-port NIC designs for example.
  10292. * Any tg3 device found behind the bridge will also need the 40-bit
  10293. * DMA workaround.
  10294. */
  10295. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10296. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10297. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10298. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10299. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10300. }
  10301. else {
  10302. struct pci_dev *bridge = NULL;
  10303. do {
  10304. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10305. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10306. bridge);
  10307. if (bridge && bridge->subordinate &&
  10308. (bridge->subordinate->number <=
  10309. tp->pdev->bus->number) &&
  10310. (bridge->subordinate->subordinate >=
  10311. tp->pdev->bus->number)) {
  10312. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10313. pci_dev_put(bridge);
  10314. break;
  10315. }
  10316. } while (bridge);
  10317. }
  10318. /* Initialize misc host control in PCI block. */
  10319. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10320. MISC_HOST_CTRL_CHIPREV);
  10321. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10322. tp->misc_host_ctrl);
  10323. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10324. &cacheline_sz_reg);
  10325. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10326. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10327. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10328. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10329. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10330. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10331. tp->pdev_peer = tg3_find_peer(tp);
  10332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10340. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10341. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10342. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10343. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10344. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10345. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10346. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10347. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10348. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10349. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10350. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10351. tp->pdev_peer == tp->pdev))
  10352. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10353. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10359. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10360. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10361. } else {
  10362. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10363. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10364. ASIC_REV_5750 &&
  10365. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10366. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10367. }
  10368. }
  10369. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10370. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10371. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10372. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10373. &pci_state_reg);
  10374. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10375. if (tp->pcie_cap != 0) {
  10376. u16 lnkctl;
  10377. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10378. pcie_set_readrq(tp->pdev, 4096);
  10379. pci_read_config_word(tp->pdev,
  10380. tp->pcie_cap + PCI_EXP_LNKCTL,
  10381. &lnkctl);
  10382. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10384. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10385. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10387. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10388. }
  10389. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10390. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10391. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10392. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10393. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10394. if (!tp->pcix_cap) {
  10395. printk(KERN_ERR PFX "Cannot find PCI-X "
  10396. "capability, aborting.\n");
  10397. return -EIO;
  10398. }
  10399. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10400. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10401. }
  10402. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10403. * reordering to the mailbox registers done by the host
  10404. * controller can cause major troubles. We read back from
  10405. * every mailbox register write to force the writes to be
  10406. * posted to the chip in order.
  10407. */
  10408. if (pci_dev_present(write_reorder_chipsets) &&
  10409. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10410. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10411. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10412. tp->pci_lat_timer < 64) {
  10413. tp->pci_lat_timer = 64;
  10414. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10415. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10416. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10417. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10418. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10419. cacheline_sz_reg);
  10420. }
  10421. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10422. /* 5700 BX chips need to have their TX producer index
  10423. * mailboxes written twice to workaround a bug.
  10424. */
  10425. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10426. /* If we are in PCI-X mode, enable register write workaround.
  10427. *
  10428. * The workaround is to use indirect register accesses
  10429. * for all chip writes not to mailbox registers.
  10430. */
  10431. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10432. u32 pm_reg;
  10433. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10434. /* The chip can have it's power management PCI config
  10435. * space registers clobbered due to this bug.
  10436. * So explicitly force the chip into D0 here.
  10437. */
  10438. pci_read_config_dword(tp->pdev,
  10439. tp->pm_cap + PCI_PM_CTRL,
  10440. &pm_reg);
  10441. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10442. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10443. pci_write_config_dword(tp->pdev,
  10444. tp->pm_cap + PCI_PM_CTRL,
  10445. pm_reg);
  10446. /* Also, force SERR#/PERR# in PCI command. */
  10447. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10448. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10449. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10450. }
  10451. }
  10452. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10453. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10454. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10455. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10456. /* Chip-specific fixup from Broadcom driver */
  10457. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10458. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10459. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10460. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10461. }
  10462. /* Default fast path register access methods */
  10463. tp->read32 = tg3_read32;
  10464. tp->write32 = tg3_write32;
  10465. tp->read32_mbox = tg3_read32;
  10466. tp->write32_mbox = tg3_write32;
  10467. tp->write32_tx_mbox = tg3_write32;
  10468. tp->write32_rx_mbox = tg3_write32;
  10469. /* Various workaround register access methods */
  10470. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10471. tp->write32 = tg3_write_indirect_reg32;
  10472. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10473. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10474. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10475. /*
  10476. * Back to back register writes can cause problems on these
  10477. * chips, the workaround is to read back all reg writes
  10478. * except those to mailbox regs.
  10479. *
  10480. * See tg3_write_indirect_reg32().
  10481. */
  10482. tp->write32 = tg3_write_flush_reg32;
  10483. }
  10484. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10485. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10486. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10487. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10488. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10489. }
  10490. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10491. tp->read32 = tg3_read_indirect_reg32;
  10492. tp->write32 = tg3_write_indirect_reg32;
  10493. tp->read32_mbox = tg3_read_indirect_mbox;
  10494. tp->write32_mbox = tg3_write_indirect_mbox;
  10495. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10496. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10497. iounmap(tp->regs);
  10498. tp->regs = NULL;
  10499. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10500. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10501. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10502. }
  10503. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10504. tp->read32_mbox = tg3_read32_mbox_5906;
  10505. tp->write32_mbox = tg3_write32_mbox_5906;
  10506. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10507. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10508. }
  10509. if (tp->write32 == tg3_write_indirect_reg32 ||
  10510. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10511. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10512. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10513. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10514. /* Get eeprom hw config before calling tg3_set_power_state().
  10515. * In particular, the TG3_FLG2_IS_NIC flag must be
  10516. * determined before calling tg3_set_power_state() so that
  10517. * we know whether or not to switch out of Vaux power.
  10518. * When the flag is set, it means that GPIO1 is used for eeprom
  10519. * write protect and also implies that it is a LOM where GPIOs
  10520. * are not used to switch power.
  10521. */
  10522. tg3_get_eeprom_hw_cfg(tp);
  10523. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10524. /* Allow reads and writes to the
  10525. * APE register and memory space.
  10526. */
  10527. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10528. PCISTATE_ALLOW_APE_SHMEM_WR;
  10529. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10530. pci_state_reg);
  10531. }
  10532. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10534. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10535. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10536. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10537. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10538. * It is also used as eeprom write protect on LOMs.
  10539. */
  10540. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10541. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10542. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10543. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10544. GRC_LCLCTRL_GPIO_OUTPUT1);
  10545. /* Unused GPIO3 must be driven as output on 5752 because there
  10546. * are no pull-up resistors on unused GPIO pins.
  10547. */
  10548. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10549. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10551. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10552. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10553. /* Turn off the debug UART. */
  10554. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10555. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10556. /* Keep VMain power. */
  10557. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10558. GRC_LCLCTRL_GPIO_OUTPUT0;
  10559. }
  10560. /* Force the chip into D0. */
  10561. err = tg3_set_power_state(tp, PCI_D0);
  10562. if (err) {
  10563. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10564. pci_name(tp->pdev));
  10565. return err;
  10566. }
  10567. /* 5700 B0 chips do not support checksumming correctly due
  10568. * to hardware bugs.
  10569. */
  10570. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10571. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10572. /* Derive initial jumbo mode from MTU assigned in
  10573. * ether_setup() via the alloc_etherdev() call
  10574. */
  10575. if (tp->dev->mtu > ETH_DATA_LEN &&
  10576. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10577. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10578. /* Determine WakeOnLan speed to use. */
  10579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10580. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10581. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10582. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10583. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10584. } else {
  10585. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10586. }
  10587. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10588. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10589. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10590. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10591. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10592. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10593. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10594. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10595. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10596. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10597. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10598. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10599. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10600. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10601. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10603. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10605. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10606. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10607. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10608. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10609. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10610. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10611. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10612. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10613. }
  10614. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10615. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10616. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10617. if (tp->phy_otp == 0)
  10618. tp->phy_otp = TG3_OTP_DEFAULT;
  10619. }
  10620. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10621. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10622. else
  10623. tp->mi_mode = MAC_MI_MODE_BASE;
  10624. tp->coalesce_mode = 0;
  10625. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10626. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10627. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10629. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10630. err = tg3_mdio_init(tp);
  10631. if (err)
  10632. return err;
  10633. /* Initialize data/descriptor byte/word swapping. */
  10634. val = tr32(GRC_MODE);
  10635. val &= GRC_MODE_HOST_STACKUP;
  10636. tw32(GRC_MODE, val | tp->grc_mode);
  10637. tg3_switch_clocks(tp);
  10638. /* Clear this out for sanity. */
  10639. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10640. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10641. &pci_state_reg);
  10642. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10643. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10644. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10645. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10646. chiprevid == CHIPREV_ID_5701_B0 ||
  10647. chiprevid == CHIPREV_ID_5701_B2 ||
  10648. chiprevid == CHIPREV_ID_5701_B5) {
  10649. void __iomem *sram_base;
  10650. /* Write some dummy words into the SRAM status block
  10651. * area, see if it reads back correctly. If the return
  10652. * value is bad, force enable the PCIX workaround.
  10653. */
  10654. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10655. writel(0x00000000, sram_base);
  10656. writel(0x00000000, sram_base + 4);
  10657. writel(0xffffffff, sram_base + 4);
  10658. if (readl(sram_base) != 0x00000000)
  10659. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10660. }
  10661. }
  10662. udelay(50);
  10663. tg3_nvram_init(tp);
  10664. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10665. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10666. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10667. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10668. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10669. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10670. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10671. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10672. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10673. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10674. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10675. HOSTCC_MODE_CLRTICK_TXBD);
  10676. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10677. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10678. tp->misc_host_ctrl);
  10679. }
  10680. /* Preserve the APE MAC_MODE bits */
  10681. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10682. tp->mac_mode = tr32(MAC_MODE) |
  10683. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10684. else
  10685. tp->mac_mode = TG3_DEF_MAC_MODE;
  10686. /* these are limited to 10/100 only */
  10687. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10688. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10689. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10690. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10691. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10692. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10693. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10694. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10695. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10696. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10697. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10699. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10700. err = tg3_phy_probe(tp);
  10701. if (err) {
  10702. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10703. pci_name(tp->pdev), err);
  10704. /* ... but do not return immediately ... */
  10705. tg3_mdio_fini(tp);
  10706. }
  10707. tg3_read_partno(tp);
  10708. tg3_read_fw_ver(tp);
  10709. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10710. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10711. } else {
  10712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10713. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10714. else
  10715. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10716. }
  10717. /* 5700 {AX,BX} chips have a broken status block link
  10718. * change bit implementation, so we must use the
  10719. * status register in those cases.
  10720. */
  10721. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10722. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10723. else
  10724. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10725. /* The led_ctrl is set during tg3_phy_probe, here we might
  10726. * have to force the link status polling mechanism based
  10727. * upon subsystem IDs.
  10728. */
  10729. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10731. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10732. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10733. TG3_FLAG_USE_LINKCHG_REG);
  10734. }
  10735. /* For all SERDES we poll the MAC status register. */
  10736. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10737. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10738. else
  10739. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10740. tp->rx_offset = NET_IP_ALIGN;
  10741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10742. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10743. tp->rx_offset = 0;
  10744. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10745. /* Increment the rx prod index on the rx std ring by at most
  10746. * 8 for these chips to workaround hw errata.
  10747. */
  10748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10750. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10751. tp->rx_std_max_post = 8;
  10752. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10753. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10754. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10755. return err;
  10756. }
  10757. #ifdef CONFIG_SPARC
  10758. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10759. {
  10760. struct net_device *dev = tp->dev;
  10761. struct pci_dev *pdev = tp->pdev;
  10762. struct device_node *dp = pci_device_to_OF_node(pdev);
  10763. const unsigned char *addr;
  10764. int len;
  10765. addr = of_get_property(dp, "local-mac-address", &len);
  10766. if (addr && len == 6) {
  10767. memcpy(dev->dev_addr, addr, 6);
  10768. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10769. return 0;
  10770. }
  10771. return -ENODEV;
  10772. }
  10773. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10774. {
  10775. struct net_device *dev = tp->dev;
  10776. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10777. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10778. return 0;
  10779. }
  10780. #endif
  10781. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10782. {
  10783. struct net_device *dev = tp->dev;
  10784. u32 hi, lo, mac_offset;
  10785. int addr_ok = 0;
  10786. #ifdef CONFIG_SPARC
  10787. if (!tg3_get_macaddr_sparc(tp))
  10788. return 0;
  10789. #endif
  10790. mac_offset = 0x7c;
  10791. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10792. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10793. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10794. mac_offset = 0xcc;
  10795. if (tg3_nvram_lock(tp))
  10796. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10797. else
  10798. tg3_nvram_unlock(tp);
  10799. }
  10800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10801. mac_offset = 0x10;
  10802. /* First try to get it from MAC address mailbox. */
  10803. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10804. if ((hi >> 16) == 0x484b) {
  10805. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10806. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10807. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10808. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10809. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10810. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10811. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10812. /* Some old bootcode may report a 0 MAC address in SRAM */
  10813. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10814. }
  10815. if (!addr_ok) {
  10816. /* Next, try NVRAM. */
  10817. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10818. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10819. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10820. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10821. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10822. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10823. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10824. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10825. }
  10826. /* Finally just fetch it out of the MAC control regs. */
  10827. else {
  10828. hi = tr32(MAC_ADDR_0_HIGH);
  10829. lo = tr32(MAC_ADDR_0_LOW);
  10830. dev->dev_addr[5] = lo & 0xff;
  10831. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10832. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10833. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10834. dev->dev_addr[1] = hi & 0xff;
  10835. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10836. }
  10837. }
  10838. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10839. #ifdef CONFIG_SPARC
  10840. if (!tg3_get_default_macaddr_sparc(tp))
  10841. return 0;
  10842. #endif
  10843. return -EINVAL;
  10844. }
  10845. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10846. return 0;
  10847. }
  10848. #define BOUNDARY_SINGLE_CACHELINE 1
  10849. #define BOUNDARY_MULTI_CACHELINE 2
  10850. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10851. {
  10852. int cacheline_size;
  10853. u8 byte;
  10854. int goal;
  10855. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10856. if (byte == 0)
  10857. cacheline_size = 1024;
  10858. else
  10859. cacheline_size = (int) byte * 4;
  10860. /* On 5703 and later chips, the boundary bits have no
  10861. * effect.
  10862. */
  10863. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10864. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10865. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10866. goto out;
  10867. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10868. goal = BOUNDARY_MULTI_CACHELINE;
  10869. #else
  10870. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10871. goal = BOUNDARY_SINGLE_CACHELINE;
  10872. #else
  10873. goal = 0;
  10874. #endif
  10875. #endif
  10876. if (!goal)
  10877. goto out;
  10878. /* PCI controllers on most RISC systems tend to disconnect
  10879. * when a device tries to burst across a cache-line boundary.
  10880. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10881. *
  10882. * Unfortunately, for PCI-E there are only limited
  10883. * write-side controls for this, and thus for reads
  10884. * we will still get the disconnects. We'll also waste
  10885. * these PCI cycles for both read and write for chips
  10886. * other than 5700 and 5701 which do not implement the
  10887. * boundary bits.
  10888. */
  10889. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10890. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10891. switch (cacheline_size) {
  10892. case 16:
  10893. case 32:
  10894. case 64:
  10895. case 128:
  10896. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10897. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10898. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10899. } else {
  10900. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10901. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10902. }
  10903. break;
  10904. case 256:
  10905. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10906. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10907. break;
  10908. default:
  10909. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10910. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10911. break;
  10912. }
  10913. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10914. switch (cacheline_size) {
  10915. case 16:
  10916. case 32:
  10917. case 64:
  10918. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10919. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10920. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10921. break;
  10922. }
  10923. /* fallthrough */
  10924. case 128:
  10925. default:
  10926. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10927. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10928. break;
  10929. }
  10930. } else {
  10931. switch (cacheline_size) {
  10932. case 16:
  10933. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10934. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10935. DMA_RWCTRL_WRITE_BNDRY_16);
  10936. break;
  10937. }
  10938. /* fallthrough */
  10939. case 32:
  10940. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10941. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10942. DMA_RWCTRL_WRITE_BNDRY_32);
  10943. break;
  10944. }
  10945. /* fallthrough */
  10946. case 64:
  10947. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10948. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10949. DMA_RWCTRL_WRITE_BNDRY_64);
  10950. break;
  10951. }
  10952. /* fallthrough */
  10953. case 128:
  10954. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10955. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10956. DMA_RWCTRL_WRITE_BNDRY_128);
  10957. break;
  10958. }
  10959. /* fallthrough */
  10960. case 256:
  10961. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10962. DMA_RWCTRL_WRITE_BNDRY_256);
  10963. break;
  10964. case 512:
  10965. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10966. DMA_RWCTRL_WRITE_BNDRY_512);
  10967. break;
  10968. case 1024:
  10969. default:
  10970. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10971. DMA_RWCTRL_WRITE_BNDRY_1024);
  10972. break;
  10973. }
  10974. }
  10975. out:
  10976. return val;
  10977. }
  10978. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10979. {
  10980. struct tg3_internal_buffer_desc test_desc;
  10981. u32 sram_dma_descs;
  10982. int i, ret;
  10983. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10984. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10985. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10986. tw32(RDMAC_STATUS, 0);
  10987. tw32(WDMAC_STATUS, 0);
  10988. tw32(BUFMGR_MODE, 0);
  10989. tw32(FTQ_RESET, 0);
  10990. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10991. test_desc.addr_lo = buf_dma & 0xffffffff;
  10992. test_desc.nic_mbuf = 0x00002100;
  10993. test_desc.len = size;
  10994. /*
  10995. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10996. * the *second* time the tg3 driver was getting loaded after an
  10997. * initial scan.
  10998. *
  10999. * Broadcom tells me:
  11000. * ...the DMA engine is connected to the GRC block and a DMA
  11001. * reset may affect the GRC block in some unpredictable way...
  11002. * The behavior of resets to individual blocks has not been tested.
  11003. *
  11004. * Broadcom noted the GRC reset will also reset all sub-components.
  11005. */
  11006. if (to_device) {
  11007. test_desc.cqid_sqid = (13 << 8) | 2;
  11008. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11009. udelay(40);
  11010. } else {
  11011. test_desc.cqid_sqid = (16 << 8) | 7;
  11012. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11013. udelay(40);
  11014. }
  11015. test_desc.flags = 0x00000005;
  11016. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11017. u32 val;
  11018. val = *(((u32 *)&test_desc) + i);
  11019. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11020. sram_dma_descs + (i * sizeof(u32)));
  11021. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11022. }
  11023. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11024. if (to_device) {
  11025. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11026. } else {
  11027. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11028. }
  11029. ret = -ENODEV;
  11030. for (i = 0; i < 40; i++) {
  11031. u32 val;
  11032. if (to_device)
  11033. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11034. else
  11035. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11036. if ((val & 0xffff) == sram_dma_descs) {
  11037. ret = 0;
  11038. break;
  11039. }
  11040. udelay(100);
  11041. }
  11042. return ret;
  11043. }
  11044. #define TEST_BUFFER_SIZE 0x2000
  11045. static int __devinit tg3_test_dma(struct tg3 *tp)
  11046. {
  11047. dma_addr_t buf_dma;
  11048. u32 *buf, saved_dma_rwctrl;
  11049. int ret;
  11050. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11051. if (!buf) {
  11052. ret = -ENOMEM;
  11053. goto out_nofree;
  11054. }
  11055. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11056. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11057. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11058. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11059. /* DMA read watermark not used on PCIE */
  11060. tp->dma_rwctrl |= 0x00180000;
  11061. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11063. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11064. tp->dma_rwctrl |= 0x003f0000;
  11065. else
  11066. tp->dma_rwctrl |= 0x003f000f;
  11067. } else {
  11068. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11069. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11070. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11071. u32 read_water = 0x7;
  11072. /* If the 5704 is behind the EPB bridge, we can
  11073. * do the less restrictive ONE_DMA workaround for
  11074. * better performance.
  11075. */
  11076. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11077. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11078. tp->dma_rwctrl |= 0x8000;
  11079. else if (ccval == 0x6 || ccval == 0x7)
  11080. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11081. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11082. read_water = 4;
  11083. /* Set bit 23 to enable PCIX hw bug fix */
  11084. tp->dma_rwctrl |=
  11085. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11086. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11087. (1 << 23);
  11088. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11089. /* 5780 always in PCIX mode */
  11090. tp->dma_rwctrl |= 0x00144000;
  11091. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11092. /* 5714 always in PCIX mode */
  11093. tp->dma_rwctrl |= 0x00148000;
  11094. } else {
  11095. tp->dma_rwctrl |= 0x001b000f;
  11096. }
  11097. }
  11098. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11099. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11100. tp->dma_rwctrl &= 0xfffffff0;
  11101. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11103. /* Remove this if it causes problems for some boards. */
  11104. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11105. /* On 5700/5701 chips, we need to set this bit.
  11106. * Otherwise the chip will issue cacheline transactions
  11107. * to streamable DMA memory with not all the byte
  11108. * enables turned on. This is an error on several
  11109. * RISC PCI controllers, in particular sparc64.
  11110. *
  11111. * On 5703/5704 chips, this bit has been reassigned
  11112. * a different meaning. In particular, it is used
  11113. * on those chips to enable a PCI-X workaround.
  11114. */
  11115. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11116. }
  11117. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11118. #if 0
  11119. /* Unneeded, already done by tg3_get_invariants. */
  11120. tg3_switch_clocks(tp);
  11121. #endif
  11122. ret = 0;
  11123. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11124. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11125. goto out;
  11126. /* It is best to perform DMA test with maximum write burst size
  11127. * to expose the 5700/5701 write DMA bug.
  11128. */
  11129. saved_dma_rwctrl = tp->dma_rwctrl;
  11130. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11131. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11132. while (1) {
  11133. u32 *p = buf, i;
  11134. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11135. p[i] = i;
  11136. /* Send the buffer to the chip. */
  11137. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11138. if (ret) {
  11139. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11140. break;
  11141. }
  11142. #if 0
  11143. /* validate data reached card RAM correctly. */
  11144. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11145. u32 val;
  11146. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11147. if (le32_to_cpu(val) != p[i]) {
  11148. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11149. /* ret = -ENODEV here? */
  11150. }
  11151. p[i] = 0;
  11152. }
  11153. #endif
  11154. /* Now read it back. */
  11155. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11156. if (ret) {
  11157. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11158. break;
  11159. }
  11160. /* Verify it. */
  11161. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11162. if (p[i] == i)
  11163. continue;
  11164. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11165. DMA_RWCTRL_WRITE_BNDRY_16) {
  11166. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11167. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11168. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11169. break;
  11170. } else {
  11171. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11172. ret = -ENODEV;
  11173. goto out;
  11174. }
  11175. }
  11176. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11177. /* Success. */
  11178. ret = 0;
  11179. break;
  11180. }
  11181. }
  11182. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11183. DMA_RWCTRL_WRITE_BNDRY_16) {
  11184. static struct pci_device_id dma_wait_state_chipsets[] = {
  11185. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11186. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11187. { },
  11188. };
  11189. /* DMA test passed without adjusting DMA boundary,
  11190. * now look for chipsets that are known to expose the
  11191. * DMA bug without failing the test.
  11192. */
  11193. if (pci_dev_present(dma_wait_state_chipsets)) {
  11194. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11195. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11196. }
  11197. else
  11198. /* Safe to use the calculated DMA boundary. */
  11199. tp->dma_rwctrl = saved_dma_rwctrl;
  11200. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11201. }
  11202. out:
  11203. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11204. out_nofree:
  11205. return ret;
  11206. }
  11207. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11208. {
  11209. tp->link_config.advertising =
  11210. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11211. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11212. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11213. ADVERTISED_Autoneg | ADVERTISED_MII);
  11214. tp->link_config.speed = SPEED_INVALID;
  11215. tp->link_config.duplex = DUPLEX_INVALID;
  11216. tp->link_config.autoneg = AUTONEG_ENABLE;
  11217. tp->link_config.active_speed = SPEED_INVALID;
  11218. tp->link_config.active_duplex = DUPLEX_INVALID;
  11219. tp->link_config.phy_is_low_power = 0;
  11220. tp->link_config.orig_speed = SPEED_INVALID;
  11221. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11222. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11223. }
  11224. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11225. {
  11226. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11227. tp->bufmgr_config.mbuf_read_dma_low_water =
  11228. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11229. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11230. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11231. tp->bufmgr_config.mbuf_high_water =
  11232. DEFAULT_MB_HIGH_WATER_5705;
  11233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11234. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11235. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11236. tp->bufmgr_config.mbuf_high_water =
  11237. DEFAULT_MB_HIGH_WATER_5906;
  11238. }
  11239. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11240. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11241. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11242. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11243. tp->bufmgr_config.mbuf_high_water_jumbo =
  11244. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11245. } else {
  11246. tp->bufmgr_config.mbuf_read_dma_low_water =
  11247. DEFAULT_MB_RDMA_LOW_WATER;
  11248. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11249. DEFAULT_MB_MACRX_LOW_WATER;
  11250. tp->bufmgr_config.mbuf_high_water =
  11251. DEFAULT_MB_HIGH_WATER;
  11252. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11253. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11254. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11255. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11256. tp->bufmgr_config.mbuf_high_water_jumbo =
  11257. DEFAULT_MB_HIGH_WATER_JUMBO;
  11258. }
  11259. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11260. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11261. }
  11262. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11263. {
  11264. switch (tp->phy_id & PHY_ID_MASK) {
  11265. case PHY_ID_BCM5400: return "5400";
  11266. case PHY_ID_BCM5401: return "5401";
  11267. case PHY_ID_BCM5411: return "5411";
  11268. case PHY_ID_BCM5701: return "5701";
  11269. case PHY_ID_BCM5703: return "5703";
  11270. case PHY_ID_BCM5704: return "5704";
  11271. case PHY_ID_BCM5705: return "5705";
  11272. case PHY_ID_BCM5750: return "5750";
  11273. case PHY_ID_BCM5752: return "5752";
  11274. case PHY_ID_BCM5714: return "5714";
  11275. case PHY_ID_BCM5780: return "5780";
  11276. case PHY_ID_BCM5755: return "5755";
  11277. case PHY_ID_BCM5787: return "5787";
  11278. case PHY_ID_BCM5784: return "5784";
  11279. case PHY_ID_BCM5756: return "5722/5756";
  11280. case PHY_ID_BCM5906: return "5906";
  11281. case PHY_ID_BCM5761: return "5761";
  11282. case PHY_ID_BCM8002: return "8002/serdes";
  11283. case 0: return "serdes";
  11284. default: return "unknown";
  11285. }
  11286. }
  11287. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11288. {
  11289. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11290. strcpy(str, "PCI Express");
  11291. return str;
  11292. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11293. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11294. strcpy(str, "PCIX:");
  11295. if ((clock_ctrl == 7) ||
  11296. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11297. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11298. strcat(str, "133MHz");
  11299. else if (clock_ctrl == 0)
  11300. strcat(str, "33MHz");
  11301. else if (clock_ctrl == 2)
  11302. strcat(str, "50MHz");
  11303. else if (clock_ctrl == 4)
  11304. strcat(str, "66MHz");
  11305. else if (clock_ctrl == 6)
  11306. strcat(str, "100MHz");
  11307. } else {
  11308. strcpy(str, "PCI:");
  11309. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11310. strcat(str, "66MHz");
  11311. else
  11312. strcat(str, "33MHz");
  11313. }
  11314. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11315. strcat(str, ":32-bit");
  11316. else
  11317. strcat(str, ":64-bit");
  11318. return str;
  11319. }
  11320. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11321. {
  11322. struct pci_dev *peer;
  11323. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11324. for (func = 0; func < 8; func++) {
  11325. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11326. if (peer && peer != tp->pdev)
  11327. break;
  11328. pci_dev_put(peer);
  11329. }
  11330. /* 5704 can be configured in single-port mode, set peer to
  11331. * tp->pdev in that case.
  11332. */
  11333. if (!peer) {
  11334. peer = tp->pdev;
  11335. return peer;
  11336. }
  11337. /*
  11338. * We don't need to keep the refcount elevated; there's no way
  11339. * to remove one half of this device without removing the other
  11340. */
  11341. pci_dev_put(peer);
  11342. return peer;
  11343. }
  11344. static void __devinit tg3_init_coal(struct tg3 *tp)
  11345. {
  11346. struct ethtool_coalesce *ec = &tp->coal;
  11347. memset(ec, 0, sizeof(*ec));
  11348. ec->cmd = ETHTOOL_GCOALESCE;
  11349. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11350. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11351. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11352. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11353. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11354. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11355. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11356. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11357. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11358. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11359. HOSTCC_MODE_CLRTICK_TXBD)) {
  11360. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11361. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11362. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11363. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11364. }
  11365. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11366. ec->rx_coalesce_usecs_irq = 0;
  11367. ec->tx_coalesce_usecs_irq = 0;
  11368. ec->stats_block_coalesce_usecs = 0;
  11369. }
  11370. }
  11371. static const struct net_device_ops tg3_netdev_ops = {
  11372. .ndo_open = tg3_open,
  11373. .ndo_stop = tg3_close,
  11374. .ndo_start_xmit = tg3_start_xmit,
  11375. .ndo_get_stats = tg3_get_stats,
  11376. .ndo_validate_addr = eth_validate_addr,
  11377. .ndo_set_multicast_list = tg3_set_rx_mode,
  11378. .ndo_set_mac_address = tg3_set_mac_addr,
  11379. .ndo_do_ioctl = tg3_ioctl,
  11380. .ndo_tx_timeout = tg3_tx_timeout,
  11381. .ndo_change_mtu = tg3_change_mtu,
  11382. #if TG3_VLAN_TAG_USED
  11383. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11384. #endif
  11385. #ifdef CONFIG_NET_POLL_CONTROLLER
  11386. .ndo_poll_controller = tg3_poll_controller,
  11387. #endif
  11388. };
  11389. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11390. .ndo_open = tg3_open,
  11391. .ndo_stop = tg3_close,
  11392. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11393. .ndo_get_stats = tg3_get_stats,
  11394. .ndo_validate_addr = eth_validate_addr,
  11395. .ndo_set_multicast_list = tg3_set_rx_mode,
  11396. .ndo_set_mac_address = tg3_set_mac_addr,
  11397. .ndo_do_ioctl = tg3_ioctl,
  11398. .ndo_tx_timeout = tg3_tx_timeout,
  11399. .ndo_change_mtu = tg3_change_mtu,
  11400. #if TG3_VLAN_TAG_USED
  11401. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11402. #endif
  11403. #ifdef CONFIG_NET_POLL_CONTROLLER
  11404. .ndo_poll_controller = tg3_poll_controller,
  11405. #endif
  11406. };
  11407. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11408. const struct pci_device_id *ent)
  11409. {
  11410. static int tg3_version_printed = 0;
  11411. resource_size_t tg3reg_len;
  11412. struct net_device *dev;
  11413. struct tg3 *tp;
  11414. int err, pm_cap;
  11415. char str[40];
  11416. u64 dma_mask, persist_dma_mask;
  11417. if (tg3_version_printed++ == 0)
  11418. printk(KERN_INFO "%s", version);
  11419. err = pci_enable_device(pdev);
  11420. if (err) {
  11421. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11422. "aborting.\n");
  11423. return err;
  11424. }
  11425. if (!(pci_resource_flags(pdev, BAR_0) & IORESOURCE_MEM)) {
  11426. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11427. "base address, aborting.\n");
  11428. err = -ENODEV;
  11429. goto err_out_disable_pdev;
  11430. }
  11431. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11432. if (err) {
  11433. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11434. "aborting.\n");
  11435. goto err_out_disable_pdev;
  11436. }
  11437. pci_set_master(pdev);
  11438. /* Find power-management capability. */
  11439. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11440. if (pm_cap == 0) {
  11441. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11442. "aborting.\n");
  11443. err = -EIO;
  11444. goto err_out_free_res;
  11445. }
  11446. dev = alloc_etherdev(sizeof(*tp));
  11447. if (!dev) {
  11448. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11449. err = -ENOMEM;
  11450. goto err_out_free_res;
  11451. }
  11452. SET_NETDEV_DEV(dev, &pdev->dev);
  11453. #if TG3_VLAN_TAG_USED
  11454. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11455. #endif
  11456. tp = netdev_priv(dev);
  11457. tp->pdev = pdev;
  11458. tp->dev = dev;
  11459. tp->pm_cap = pm_cap;
  11460. tp->rx_mode = TG3_DEF_RX_MODE;
  11461. tp->tx_mode = TG3_DEF_TX_MODE;
  11462. if (tg3_debug > 0)
  11463. tp->msg_enable = tg3_debug;
  11464. else
  11465. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11466. /* The word/byte swap controls here control register access byte
  11467. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11468. * setting below.
  11469. */
  11470. tp->misc_host_ctrl =
  11471. MISC_HOST_CTRL_MASK_PCI_INT |
  11472. MISC_HOST_CTRL_WORD_SWAP |
  11473. MISC_HOST_CTRL_INDIR_ACCESS |
  11474. MISC_HOST_CTRL_PCISTATE_RW;
  11475. /* The NONFRM (non-frame) byte/word swap controls take effect
  11476. * on descriptor entries, anything which isn't packet data.
  11477. *
  11478. * The StrongARM chips on the board (one for tx, one for rx)
  11479. * are running in big-endian mode.
  11480. */
  11481. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11482. GRC_MODE_WSWAP_NONFRM_DATA);
  11483. #ifdef __BIG_ENDIAN
  11484. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11485. #endif
  11486. spin_lock_init(&tp->lock);
  11487. spin_lock_init(&tp->indirect_lock);
  11488. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11489. dev->mem_start = pci_resource_start(pdev, BAR_0);
  11490. tg3reg_len = pci_resource_len(pdev, BAR_0);
  11491. dev->mem_end = dev->mem_start + tg3reg_len;
  11492. tp->regs = ioremap_nocache(dev->mem_start, tg3reg_len);
  11493. if (!tp->regs) {
  11494. printk(KERN_ERR PFX "Cannot map device registers, "
  11495. "aborting.\n");
  11496. err = -ENOMEM;
  11497. goto err_out_free_dev;
  11498. }
  11499. tg3_init_link_config(tp);
  11500. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11501. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11502. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11503. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11504. dev->ethtool_ops = &tg3_ethtool_ops;
  11505. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11506. dev->irq = pdev->irq;
  11507. err = tg3_get_invariants(tp);
  11508. if (err) {
  11509. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11510. "aborting.\n");
  11511. goto err_out_iounmap;
  11512. }
  11513. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11515. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11516. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11517. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11519. dev->netdev_ops = &tg3_netdev_ops;
  11520. else
  11521. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11522. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11523. * device behind the EPB cannot support DMA addresses > 40-bit.
  11524. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11525. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11526. * do DMA address check in tg3_start_xmit().
  11527. */
  11528. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11529. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11530. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11531. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11532. #ifdef CONFIG_HIGHMEM
  11533. dma_mask = DMA_64BIT_MASK;
  11534. #endif
  11535. } else
  11536. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11537. /* Configure DMA attributes. */
  11538. if (dma_mask > DMA_32BIT_MASK) {
  11539. err = pci_set_dma_mask(pdev, dma_mask);
  11540. if (!err) {
  11541. dev->features |= NETIF_F_HIGHDMA;
  11542. err = pci_set_consistent_dma_mask(pdev,
  11543. persist_dma_mask);
  11544. if (err < 0) {
  11545. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11546. "DMA for consistent allocations\n");
  11547. goto err_out_iounmap;
  11548. }
  11549. }
  11550. }
  11551. if (err || dma_mask == DMA_32BIT_MASK) {
  11552. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11553. if (err) {
  11554. printk(KERN_ERR PFX "No usable DMA configuration, "
  11555. "aborting.\n");
  11556. goto err_out_iounmap;
  11557. }
  11558. }
  11559. tg3_init_bufmgr_config(tp);
  11560. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11561. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11562. }
  11563. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11565. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11566. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11567. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11568. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11569. } else {
  11570. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11571. }
  11572. /* TSO is on by default on chips that support hardware TSO.
  11573. * Firmware TSO on older chips gives lower performance, so it
  11574. * is off by default, but can be enabled using ethtool.
  11575. */
  11576. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11577. dev->features |= NETIF_F_TSO;
  11578. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11579. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11580. dev->features |= NETIF_F_TSO6;
  11581. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11582. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11583. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11585. dev->features |= NETIF_F_TSO_ECN;
  11586. }
  11587. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11588. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11589. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11590. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11591. tp->rx_pending = 63;
  11592. }
  11593. err = tg3_get_device_address(tp);
  11594. if (err) {
  11595. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11596. "aborting.\n");
  11597. goto err_out_iounmap;
  11598. }
  11599. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11600. if (!(pci_resource_flags(pdev, BAR_2) & IORESOURCE_MEM)) {
  11601. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11602. "base address for APE, aborting.\n");
  11603. err = -ENODEV;
  11604. goto err_out_iounmap;
  11605. }
  11606. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11607. if (!tp->aperegs) {
  11608. printk(KERN_ERR PFX "Cannot map APE registers, "
  11609. "aborting.\n");
  11610. err = -ENOMEM;
  11611. goto err_out_iounmap;
  11612. }
  11613. tg3_ape_lock_init(tp);
  11614. }
  11615. /*
  11616. * Reset chip in case UNDI or EFI driver did not shutdown
  11617. * DMA self test will enable WDMAC and we'll see (spurious)
  11618. * pending DMA on the PCI bus at that point.
  11619. */
  11620. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11621. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11622. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11623. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11624. }
  11625. err = tg3_test_dma(tp);
  11626. if (err) {
  11627. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11628. goto err_out_apeunmap;
  11629. }
  11630. /* Tigon3 can do ipv4 only... and some chips have buggy
  11631. * checksumming.
  11632. */
  11633. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11634. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11635. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11636. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11637. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11639. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11640. dev->features |= NETIF_F_IPV6_CSUM;
  11641. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11642. } else
  11643. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11644. /* flow control autonegotiation is default behavior */
  11645. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11646. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11647. tg3_init_coal(tp);
  11648. pci_set_drvdata(pdev, dev);
  11649. err = register_netdev(dev);
  11650. if (err) {
  11651. printk(KERN_ERR PFX "Cannot register net device, "
  11652. "aborting.\n");
  11653. goto err_out_apeunmap;
  11654. }
  11655. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11656. dev->name,
  11657. tp->board_part_number,
  11658. tp->pci_chip_rev_id,
  11659. tg3_bus_string(tp, str),
  11660. dev->dev_addr);
  11661. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11662. printk(KERN_INFO
  11663. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11664. tp->dev->name,
  11665. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11666. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11667. else
  11668. printk(KERN_INFO
  11669. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11670. tp->dev->name, tg3_phy_string(tp),
  11671. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11672. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11673. "10/100/1000Base-T")),
  11674. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11675. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11676. dev->name,
  11677. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11678. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11679. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11680. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11681. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11682. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11683. dev->name, tp->dma_rwctrl,
  11684. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11685. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11686. return 0;
  11687. err_out_apeunmap:
  11688. if (tp->aperegs) {
  11689. iounmap(tp->aperegs);
  11690. tp->aperegs = NULL;
  11691. }
  11692. err_out_iounmap:
  11693. if (tp->regs) {
  11694. iounmap(tp->regs);
  11695. tp->regs = NULL;
  11696. }
  11697. err_out_free_dev:
  11698. free_netdev(dev);
  11699. err_out_free_res:
  11700. pci_release_regions(pdev);
  11701. err_out_disable_pdev:
  11702. pci_disable_device(pdev);
  11703. pci_set_drvdata(pdev, NULL);
  11704. return err;
  11705. }
  11706. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11707. {
  11708. struct net_device *dev = pci_get_drvdata(pdev);
  11709. if (dev) {
  11710. struct tg3 *tp = netdev_priv(dev);
  11711. flush_scheduled_work();
  11712. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11713. tg3_phy_fini(tp);
  11714. tg3_mdio_fini(tp);
  11715. }
  11716. unregister_netdev(dev);
  11717. if (tp->aperegs) {
  11718. iounmap(tp->aperegs);
  11719. tp->aperegs = NULL;
  11720. }
  11721. if (tp->regs) {
  11722. iounmap(tp->regs);
  11723. tp->regs = NULL;
  11724. }
  11725. free_netdev(dev);
  11726. pci_release_regions(pdev);
  11727. pci_disable_device(pdev);
  11728. pci_set_drvdata(pdev, NULL);
  11729. }
  11730. }
  11731. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11732. {
  11733. struct net_device *dev = pci_get_drvdata(pdev);
  11734. struct tg3 *tp = netdev_priv(dev);
  11735. pci_power_t target_state;
  11736. int err;
  11737. /* PCI register 4 needs to be saved whether netif_running() or not.
  11738. * MSI address and data need to be saved if using MSI and
  11739. * netif_running().
  11740. */
  11741. pci_save_state(pdev);
  11742. if (!netif_running(dev))
  11743. return 0;
  11744. flush_scheduled_work();
  11745. tg3_phy_stop(tp);
  11746. tg3_netif_stop(tp);
  11747. del_timer_sync(&tp->timer);
  11748. tg3_full_lock(tp, 1);
  11749. tg3_disable_ints(tp);
  11750. tg3_full_unlock(tp);
  11751. netif_device_detach(dev);
  11752. tg3_full_lock(tp, 0);
  11753. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11754. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11755. tg3_full_unlock(tp);
  11756. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11757. err = tg3_set_power_state(tp, target_state);
  11758. if (err) {
  11759. int err2;
  11760. tg3_full_lock(tp, 0);
  11761. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11762. err2 = tg3_restart_hw(tp, 1);
  11763. if (err2)
  11764. goto out;
  11765. tp->timer.expires = jiffies + tp->timer_offset;
  11766. add_timer(&tp->timer);
  11767. netif_device_attach(dev);
  11768. tg3_netif_start(tp);
  11769. out:
  11770. tg3_full_unlock(tp);
  11771. if (!err2)
  11772. tg3_phy_start(tp);
  11773. }
  11774. return err;
  11775. }
  11776. static int tg3_resume(struct pci_dev *pdev)
  11777. {
  11778. struct net_device *dev = pci_get_drvdata(pdev);
  11779. struct tg3 *tp = netdev_priv(dev);
  11780. int err;
  11781. pci_restore_state(tp->pdev);
  11782. if (!netif_running(dev))
  11783. return 0;
  11784. err = tg3_set_power_state(tp, PCI_D0);
  11785. if (err)
  11786. return err;
  11787. netif_device_attach(dev);
  11788. tg3_full_lock(tp, 0);
  11789. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11790. err = tg3_restart_hw(tp, 1);
  11791. if (err)
  11792. goto out;
  11793. tp->timer.expires = jiffies + tp->timer_offset;
  11794. add_timer(&tp->timer);
  11795. tg3_netif_start(tp);
  11796. out:
  11797. tg3_full_unlock(tp);
  11798. if (!err)
  11799. tg3_phy_start(tp);
  11800. return err;
  11801. }
  11802. static struct pci_driver tg3_driver = {
  11803. .name = DRV_MODULE_NAME,
  11804. .id_table = tg3_pci_tbl,
  11805. .probe = tg3_init_one,
  11806. .remove = __devexit_p(tg3_remove_one),
  11807. .suspend = tg3_suspend,
  11808. .resume = tg3_resume
  11809. };
  11810. static int __init tg3_init(void)
  11811. {
  11812. return pci_register_driver(&tg3_driver);
  11813. }
  11814. static void __exit tg3_cleanup(void)
  11815. {
  11816. pci_unregister_driver(&tg3_driver);
  11817. }
  11818. module_init(tg3_init);
  11819. module_exit(tg3_cleanup);