cs4271.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /*
  2. * CS4271 ASoC codec driver
  3. *
  4. * Copyright (c) 2010 Alexander Sverdlin <subaparts@yandex.ru>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * This driver support CS4271 codec being master or slave, working
  17. * in control port mode, connected either via SPI or I2C.
  18. * The data format accepted is I2S or left-justified.
  19. * DAPM support not implemented.
  20. */
  21. #include <linux/module.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/gpio.h>
  25. #include <linux/i2c.h>
  26. #include <linux/spi/spi.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_gpio.h>
  29. #include <sound/pcm.h>
  30. #include <sound/soc.h>
  31. #include <sound/tlv.h>
  32. #include <sound/cs4271.h>
  33. #define CS4271_PCM_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | \
  34. SNDRV_PCM_FMTBIT_S24_LE | \
  35. SNDRV_PCM_FMTBIT_S32_LE)
  36. #define CS4271_PCM_RATES SNDRV_PCM_RATE_8000_192000
  37. /*
  38. * CS4271 registers
  39. */
  40. #define CS4271_MODE1 0x01 /* Mode Control 1 */
  41. #define CS4271_DACCTL 0x02 /* DAC Control */
  42. #define CS4271_DACVOL 0x03 /* DAC Volume & Mixing Control */
  43. #define CS4271_VOLA 0x04 /* DAC Channel A Volume Control */
  44. #define CS4271_VOLB 0x05 /* DAC Channel B Volume Control */
  45. #define CS4271_ADCCTL 0x06 /* ADC Control */
  46. #define CS4271_MODE2 0x07 /* Mode Control 2 */
  47. #define CS4271_CHIPID 0x08 /* Chip ID */
  48. #define CS4271_FIRSTREG CS4271_MODE1
  49. #define CS4271_LASTREG CS4271_MODE2
  50. #define CS4271_NR_REGS ((CS4271_LASTREG & 0xFF) + 1)
  51. /* Bit masks for the CS4271 registers */
  52. #define CS4271_MODE1_MODE_MASK 0xC0
  53. #define CS4271_MODE1_MODE_1X 0x00
  54. #define CS4271_MODE1_MODE_2X 0x80
  55. #define CS4271_MODE1_MODE_4X 0xC0
  56. #define CS4271_MODE1_DIV_MASK 0x30
  57. #define CS4271_MODE1_DIV_1 0x00
  58. #define CS4271_MODE1_DIV_15 0x10
  59. #define CS4271_MODE1_DIV_2 0x20
  60. #define CS4271_MODE1_DIV_3 0x30
  61. #define CS4271_MODE1_MASTER 0x08
  62. #define CS4271_MODE1_DAC_DIF_MASK 0x07
  63. #define CS4271_MODE1_DAC_DIF_LJ 0x00
  64. #define CS4271_MODE1_DAC_DIF_I2S 0x01
  65. #define CS4271_MODE1_DAC_DIF_RJ16 0x02
  66. #define CS4271_MODE1_DAC_DIF_RJ24 0x03
  67. #define CS4271_MODE1_DAC_DIF_RJ20 0x04
  68. #define CS4271_MODE1_DAC_DIF_RJ18 0x05
  69. #define CS4271_DACCTL_AMUTE 0x80
  70. #define CS4271_DACCTL_IF_SLOW 0x40
  71. #define CS4271_DACCTL_DEM_MASK 0x30
  72. #define CS4271_DACCTL_DEM_DIS 0x00
  73. #define CS4271_DACCTL_DEM_441 0x10
  74. #define CS4271_DACCTL_DEM_48 0x20
  75. #define CS4271_DACCTL_DEM_32 0x30
  76. #define CS4271_DACCTL_SVRU 0x08
  77. #define CS4271_DACCTL_SRD 0x04
  78. #define CS4271_DACCTL_INVA 0x02
  79. #define CS4271_DACCTL_INVB 0x01
  80. #define CS4271_DACVOL_BEQUA 0x40
  81. #define CS4271_DACVOL_SOFT 0x20
  82. #define CS4271_DACVOL_ZEROC 0x10
  83. #define CS4271_DACVOL_ATAPI_MASK 0x0F
  84. #define CS4271_DACVOL_ATAPI_M_M 0x00
  85. #define CS4271_DACVOL_ATAPI_M_BR 0x01
  86. #define CS4271_DACVOL_ATAPI_M_BL 0x02
  87. #define CS4271_DACVOL_ATAPI_M_BLR2 0x03
  88. #define CS4271_DACVOL_ATAPI_AR_M 0x04
  89. #define CS4271_DACVOL_ATAPI_AR_BR 0x05
  90. #define CS4271_DACVOL_ATAPI_AR_BL 0x06
  91. #define CS4271_DACVOL_ATAPI_AR_BLR2 0x07
  92. #define CS4271_DACVOL_ATAPI_AL_M 0x08
  93. #define CS4271_DACVOL_ATAPI_AL_BR 0x09
  94. #define CS4271_DACVOL_ATAPI_AL_BL 0x0A
  95. #define CS4271_DACVOL_ATAPI_AL_BLR2 0x0B
  96. #define CS4271_DACVOL_ATAPI_ALR2_M 0x0C
  97. #define CS4271_DACVOL_ATAPI_ALR2_BR 0x0D
  98. #define CS4271_DACVOL_ATAPI_ALR2_BL 0x0E
  99. #define CS4271_DACVOL_ATAPI_ALR2_BLR2 0x0F
  100. #define CS4271_VOLA_MUTE 0x80
  101. #define CS4271_VOLA_VOL_MASK 0x7F
  102. #define CS4271_VOLB_MUTE 0x80
  103. #define CS4271_VOLB_VOL_MASK 0x7F
  104. #define CS4271_ADCCTL_DITHER16 0x20
  105. #define CS4271_ADCCTL_ADC_DIF_MASK 0x10
  106. #define CS4271_ADCCTL_ADC_DIF_LJ 0x00
  107. #define CS4271_ADCCTL_ADC_DIF_I2S 0x10
  108. #define CS4271_ADCCTL_MUTEA 0x08
  109. #define CS4271_ADCCTL_MUTEB 0x04
  110. #define CS4271_ADCCTL_HPFDA 0x02
  111. #define CS4271_ADCCTL_HPFDB 0x01
  112. #define CS4271_MODE2_LOOP 0x10
  113. #define CS4271_MODE2_MUTECAEQUB 0x08
  114. #define CS4271_MODE2_FREEZE 0x04
  115. #define CS4271_MODE2_CPEN 0x02
  116. #define CS4271_MODE2_PDN 0x01
  117. #define CS4271_CHIPID_PART_MASK 0xF0
  118. #define CS4271_CHIPID_REV_MASK 0x0F
  119. /*
  120. * Default CS4271 power-up configuration
  121. * Array contains non-existing in hw register at address 0
  122. * Array do not include Chip ID, as codec driver does not use
  123. * registers read operations at all
  124. */
  125. static const struct reg_default cs4271_reg_defaults[] = {
  126. { CS4271_MODE1, 0, },
  127. { CS4271_DACCTL, CS4271_DACCTL_AMUTE, },
  128. { CS4271_DACVOL, CS4271_DACVOL_SOFT | CS4271_DACVOL_ATAPI_AL_BR, },
  129. { CS4271_VOLA, 0, },
  130. { CS4271_VOLB, 0, },
  131. { CS4271_ADCCTL, 0, },
  132. { CS4271_MODE2, 0, },
  133. };
  134. static bool cs4271_volatile_reg(struct device *dev, unsigned int reg)
  135. {
  136. return reg == CS4271_CHIPID;
  137. }
  138. struct cs4271_private {
  139. /* SND_SOC_I2C or SND_SOC_SPI */
  140. unsigned int mclk;
  141. bool master;
  142. bool deemph;
  143. struct regmap *regmap;
  144. /* Current sample rate for de-emphasis control */
  145. int rate;
  146. /* GPIO driving Reset pin, if any */
  147. int gpio_nreset;
  148. /* GPIO that disable serial bus, if any */
  149. int gpio_disable;
  150. /* enable soft reset workaround */
  151. bool enable_soft_reset;
  152. };
  153. /*
  154. * @freq is the desired MCLK rate
  155. * MCLK rate should (c) be the sample rate, multiplied by one of the
  156. * ratios listed in cs4271_mclk_fs_ratios table
  157. */
  158. static int cs4271_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  159. int clk_id, unsigned int freq, int dir)
  160. {
  161. struct snd_soc_codec *codec = codec_dai->codec;
  162. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  163. cs4271->mclk = freq;
  164. return 0;
  165. }
  166. static int cs4271_set_dai_fmt(struct snd_soc_dai *codec_dai,
  167. unsigned int format)
  168. {
  169. struct snd_soc_codec *codec = codec_dai->codec;
  170. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  171. unsigned int val = 0;
  172. int ret;
  173. switch (format & SND_SOC_DAIFMT_MASTER_MASK) {
  174. case SND_SOC_DAIFMT_CBS_CFS:
  175. cs4271->master = 0;
  176. break;
  177. case SND_SOC_DAIFMT_CBM_CFM:
  178. cs4271->master = 1;
  179. val |= CS4271_MODE1_MASTER;
  180. break;
  181. default:
  182. dev_err(codec->dev, "Invalid DAI format\n");
  183. return -EINVAL;
  184. }
  185. switch (format & SND_SOC_DAIFMT_FORMAT_MASK) {
  186. case SND_SOC_DAIFMT_LEFT_J:
  187. val |= CS4271_MODE1_DAC_DIF_LJ;
  188. ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
  189. CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_LJ);
  190. if (ret < 0)
  191. return ret;
  192. break;
  193. case SND_SOC_DAIFMT_I2S:
  194. val |= CS4271_MODE1_DAC_DIF_I2S;
  195. ret = regmap_update_bits(cs4271->regmap, CS4271_ADCCTL,
  196. CS4271_ADCCTL_ADC_DIF_MASK, CS4271_ADCCTL_ADC_DIF_I2S);
  197. if (ret < 0)
  198. return ret;
  199. break;
  200. default:
  201. dev_err(codec->dev, "Invalid DAI format\n");
  202. return -EINVAL;
  203. }
  204. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
  205. CS4271_MODE1_DAC_DIF_MASK | CS4271_MODE1_MASTER, val);
  206. if (ret < 0)
  207. return ret;
  208. return 0;
  209. }
  210. static int cs4271_deemph[] = {0, 44100, 48000, 32000};
  211. static int cs4271_set_deemph(struct snd_soc_codec *codec)
  212. {
  213. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  214. int i, ret;
  215. int val = CS4271_DACCTL_DEM_DIS;
  216. if (cs4271->deemph) {
  217. /* Find closest de-emphasis freq */
  218. val = 1;
  219. for (i = 2; i < ARRAY_SIZE(cs4271_deemph); i++)
  220. if (abs(cs4271_deemph[i] - cs4271->rate) <
  221. abs(cs4271_deemph[val] - cs4271->rate))
  222. val = i;
  223. val <<= 4;
  224. }
  225. ret = regmap_update_bits(cs4271->regmap, CS4271_DACCTL,
  226. CS4271_DACCTL_DEM_MASK, val);
  227. if (ret < 0)
  228. return ret;
  229. return 0;
  230. }
  231. static int cs4271_get_deemph(struct snd_kcontrol *kcontrol,
  232. struct snd_ctl_elem_value *ucontrol)
  233. {
  234. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  235. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  236. ucontrol->value.enumerated.item[0] = cs4271->deemph;
  237. return 0;
  238. }
  239. static int cs4271_put_deemph(struct snd_kcontrol *kcontrol,
  240. struct snd_ctl_elem_value *ucontrol)
  241. {
  242. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  243. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  244. cs4271->deemph = ucontrol->value.enumerated.item[0];
  245. return cs4271_set_deemph(codec);
  246. }
  247. struct cs4271_clk_cfg {
  248. bool master; /* codec mode */
  249. u8 speed_mode; /* codec speed mode: 1x, 2x, 4x */
  250. unsigned short ratio; /* MCLK / sample rate */
  251. u8 ratio_mask; /* ratio bit mask for Master mode */
  252. };
  253. static struct cs4271_clk_cfg cs4271_clk_tab[] = {
  254. {1, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
  255. {1, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_15},
  256. {1, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_2},
  257. {1, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_3},
  258. {1, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
  259. {1, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_15},
  260. {1, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_2},
  261. {1, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_3},
  262. {1, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
  263. {1, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_15},
  264. {1, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_2},
  265. {1, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_3},
  266. {0, CS4271_MODE1_MODE_1X, 256, CS4271_MODE1_DIV_1},
  267. {0, CS4271_MODE1_MODE_1X, 384, CS4271_MODE1_DIV_1},
  268. {0, CS4271_MODE1_MODE_1X, 512, CS4271_MODE1_DIV_1},
  269. {0, CS4271_MODE1_MODE_1X, 768, CS4271_MODE1_DIV_2},
  270. {0, CS4271_MODE1_MODE_1X, 1024, CS4271_MODE1_DIV_2},
  271. {0, CS4271_MODE1_MODE_2X, 128, CS4271_MODE1_DIV_1},
  272. {0, CS4271_MODE1_MODE_2X, 192, CS4271_MODE1_DIV_1},
  273. {0, CS4271_MODE1_MODE_2X, 256, CS4271_MODE1_DIV_1},
  274. {0, CS4271_MODE1_MODE_2X, 384, CS4271_MODE1_DIV_2},
  275. {0, CS4271_MODE1_MODE_2X, 512, CS4271_MODE1_DIV_2},
  276. {0, CS4271_MODE1_MODE_4X, 64, CS4271_MODE1_DIV_1},
  277. {0, CS4271_MODE1_MODE_4X, 96, CS4271_MODE1_DIV_1},
  278. {0, CS4271_MODE1_MODE_4X, 128, CS4271_MODE1_DIV_1},
  279. {0, CS4271_MODE1_MODE_4X, 192, CS4271_MODE1_DIV_2},
  280. {0, CS4271_MODE1_MODE_4X, 256, CS4271_MODE1_DIV_2},
  281. };
  282. #define CS4171_NR_RATIOS ARRAY_SIZE(cs4271_clk_tab)
  283. static int cs4271_hw_params(struct snd_pcm_substream *substream,
  284. struct snd_pcm_hw_params *params,
  285. struct snd_soc_dai *dai)
  286. {
  287. struct snd_soc_codec *codec = dai->codec;
  288. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  289. int i, ret;
  290. unsigned int ratio, val;
  291. if (cs4271->enable_soft_reset) {
  292. /*
  293. * Put the codec in soft reset and back again in case it's not
  294. * currently streaming data. This way of bringing the codec in
  295. * sync to the current clocks is not explicitly documented in
  296. * the data sheet, but it seems to work fine, and in contrast
  297. * to a read hardware reset, we don't have to sync back all
  298. * registers every time.
  299. */
  300. if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
  301. !dai->capture_active) ||
  302. (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
  303. !dai->playback_active)) {
  304. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  305. CS4271_MODE2_PDN,
  306. CS4271_MODE2_PDN);
  307. if (ret < 0)
  308. return ret;
  309. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  310. CS4271_MODE2_PDN, 0);
  311. if (ret < 0)
  312. return ret;
  313. }
  314. }
  315. cs4271->rate = params_rate(params);
  316. /* Configure DAC */
  317. if (cs4271->rate < 50000)
  318. val = CS4271_MODE1_MODE_1X;
  319. else if (cs4271->rate < 100000)
  320. val = CS4271_MODE1_MODE_2X;
  321. else
  322. val = CS4271_MODE1_MODE_4X;
  323. ratio = cs4271->mclk / cs4271->rate;
  324. for (i = 0; i < CS4171_NR_RATIOS; i++)
  325. if ((cs4271_clk_tab[i].master == cs4271->master) &&
  326. (cs4271_clk_tab[i].speed_mode == val) &&
  327. (cs4271_clk_tab[i].ratio == ratio))
  328. break;
  329. if (i == CS4171_NR_RATIOS) {
  330. dev_err(codec->dev, "Invalid sample rate\n");
  331. return -EINVAL;
  332. }
  333. val |= cs4271_clk_tab[i].ratio_mask;
  334. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE1,
  335. CS4271_MODE1_MODE_MASK | CS4271_MODE1_DIV_MASK, val);
  336. if (ret < 0)
  337. return ret;
  338. return cs4271_set_deemph(codec);
  339. }
  340. static int cs4271_mute_stream(struct snd_soc_dai *dai, int mute, int stream)
  341. {
  342. struct snd_soc_codec *codec = dai->codec;
  343. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  344. int ret;
  345. int val_a = 0;
  346. int val_b = 0;
  347. if (stream != SNDRV_PCM_STREAM_PLAYBACK)
  348. return 0;
  349. if (mute) {
  350. val_a = CS4271_VOLA_MUTE;
  351. val_b = CS4271_VOLB_MUTE;
  352. }
  353. ret = regmap_update_bits(cs4271->regmap, CS4271_VOLA,
  354. CS4271_VOLA_MUTE, val_a);
  355. if (ret < 0)
  356. return ret;
  357. ret = regmap_update_bits(cs4271->regmap, CS4271_VOLB,
  358. CS4271_VOLB_MUTE, val_b);
  359. if (ret < 0)
  360. return ret;
  361. return 0;
  362. }
  363. /* CS4271 controls */
  364. static DECLARE_TLV_DB_SCALE(cs4271_dac_tlv, -12700, 100, 0);
  365. static const struct snd_kcontrol_new cs4271_snd_controls[] = {
  366. SOC_DOUBLE_R_TLV("Master Playback Volume", CS4271_VOLA, CS4271_VOLB,
  367. 0, 0x7F, 1, cs4271_dac_tlv),
  368. SOC_SINGLE("Digital Loopback Switch", CS4271_MODE2, 4, 1, 0),
  369. SOC_SINGLE("Soft Ramp Switch", CS4271_DACVOL, 5, 1, 0),
  370. SOC_SINGLE("Zero Cross Switch", CS4271_DACVOL, 4, 1, 0),
  371. SOC_SINGLE_BOOL_EXT("De-emphasis Switch", 0,
  372. cs4271_get_deemph, cs4271_put_deemph),
  373. SOC_SINGLE("Auto-Mute Switch", CS4271_DACCTL, 7, 1, 0),
  374. SOC_SINGLE("Slow Roll Off Filter Switch", CS4271_DACCTL, 6, 1, 0),
  375. SOC_SINGLE("Soft Volume Ramp-Up Switch", CS4271_DACCTL, 3, 1, 0),
  376. SOC_SINGLE("Soft Ramp-Down Switch", CS4271_DACCTL, 2, 1, 0),
  377. SOC_SINGLE("Left Channel Inversion Switch", CS4271_DACCTL, 1, 1, 0),
  378. SOC_SINGLE("Right Channel Inversion Switch", CS4271_DACCTL, 0, 1, 0),
  379. SOC_DOUBLE("Master Capture Switch", CS4271_ADCCTL, 3, 2, 1, 1),
  380. SOC_SINGLE("Dither 16-Bit Data Switch", CS4271_ADCCTL, 5, 1, 0),
  381. SOC_DOUBLE("High Pass Filter Switch", CS4271_ADCCTL, 1, 0, 1, 1),
  382. SOC_DOUBLE_R("Master Playback Switch", CS4271_VOLA, CS4271_VOLB,
  383. 7, 1, 1),
  384. };
  385. static const struct snd_soc_dai_ops cs4271_dai_ops = {
  386. .hw_params = cs4271_hw_params,
  387. .set_sysclk = cs4271_set_dai_sysclk,
  388. .set_fmt = cs4271_set_dai_fmt,
  389. .mute_stream = cs4271_mute_stream,
  390. };
  391. static struct snd_soc_dai_driver cs4271_dai = {
  392. .name = "cs4271-hifi",
  393. .playback = {
  394. .stream_name = "Playback",
  395. .channels_min = 2,
  396. .channels_max = 2,
  397. .rates = CS4271_PCM_RATES,
  398. .formats = CS4271_PCM_FORMATS,
  399. },
  400. .capture = {
  401. .stream_name = "Capture",
  402. .channels_min = 2,
  403. .channels_max = 2,
  404. .rates = CS4271_PCM_RATES,
  405. .formats = CS4271_PCM_FORMATS,
  406. },
  407. .ops = &cs4271_dai_ops,
  408. .symmetric_rates = 1,
  409. };
  410. #ifdef CONFIG_PM
  411. static int cs4271_soc_suspend(struct snd_soc_codec *codec)
  412. {
  413. int ret;
  414. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  415. /* Set power-down bit */
  416. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  417. CS4271_MODE2_PDN, CS4271_MODE2_PDN);
  418. if (ret < 0)
  419. return ret;
  420. return 0;
  421. }
  422. static int cs4271_soc_resume(struct snd_soc_codec *codec)
  423. {
  424. int ret;
  425. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  426. /* Restore codec state */
  427. ret = regcache_sync(cs4271->regmap);
  428. if (ret < 0)
  429. return ret;
  430. /* then disable the power-down bit */
  431. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  432. CS4271_MODE2_PDN, 0);
  433. if (ret < 0)
  434. return ret;
  435. return 0;
  436. }
  437. #else
  438. #define cs4271_soc_suspend NULL
  439. #define cs4271_soc_resume NULL
  440. #endif /* CONFIG_PM */
  441. #ifdef CONFIG_OF
  442. static const struct of_device_id cs4271_dt_ids[] = {
  443. { .compatible = "cirrus,cs4271", },
  444. { }
  445. };
  446. MODULE_DEVICE_TABLE(of, cs4271_dt_ids);
  447. #endif
  448. static int cs4271_probe(struct snd_soc_codec *codec)
  449. {
  450. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  451. struct cs4271_platform_data *cs4271plat = codec->dev->platform_data;
  452. int ret;
  453. int gpio_nreset = -EINVAL;
  454. bool amutec_eq_bmutec = false;
  455. #ifdef CONFIG_OF
  456. if (of_match_device(cs4271_dt_ids, codec->dev)) {
  457. gpio_nreset = of_get_named_gpio(codec->dev->of_node,
  458. "reset-gpio", 0);
  459. if (of_get_property(codec->dev->of_node,
  460. "cirrus,amutec-eq-bmutec", NULL))
  461. amutec_eq_bmutec = true;
  462. if (of_get_property(codec->dev->of_node,
  463. "cirrus,enable-soft-reset", NULL))
  464. cs4271->enable_soft_reset = true;
  465. }
  466. #endif
  467. if (cs4271plat) {
  468. if (gpio_is_valid(cs4271plat->gpio_nreset))
  469. gpio_nreset = cs4271plat->gpio_nreset;
  470. amutec_eq_bmutec = cs4271plat->amutec_eq_bmutec;
  471. cs4271->enable_soft_reset = cs4271plat->enable_soft_reset;
  472. }
  473. if (gpio_nreset >= 0)
  474. if (devm_gpio_request(codec->dev, gpio_nreset, "CS4271 Reset"))
  475. gpio_nreset = -EINVAL;
  476. if (gpio_nreset >= 0) {
  477. /* Reset codec */
  478. gpio_direction_output(gpio_nreset, 0);
  479. udelay(1);
  480. gpio_set_value(gpio_nreset, 1);
  481. /* Give the codec time to wake up */
  482. udelay(1);
  483. }
  484. cs4271->gpio_nreset = gpio_nreset;
  485. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  486. CS4271_MODE2_PDN | CS4271_MODE2_CPEN,
  487. CS4271_MODE2_PDN | CS4271_MODE2_CPEN);
  488. if (ret < 0)
  489. return ret;
  490. ret = regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  491. CS4271_MODE2_PDN, 0);
  492. if (ret < 0)
  493. return ret;
  494. /* Power-up sequence requires 85 uS */
  495. udelay(85);
  496. if (amutec_eq_bmutec)
  497. regmap_update_bits(cs4271->regmap, CS4271_MODE2,
  498. CS4271_MODE2_MUTECAEQUB,
  499. CS4271_MODE2_MUTECAEQUB);
  500. return snd_soc_add_codec_controls(codec, cs4271_snd_controls,
  501. ARRAY_SIZE(cs4271_snd_controls));
  502. }
  503. static int cs4271_remove(struct snd_soc_codec *codec)
  504. {
  505. struct cs4271_private *cs4271 = snd_soc_codec_get_drvdata(codec);
  506. if (gpio_is_valid(cs4271->gpio_nreset))
  507. /* Set codec to the reset state */
  508. gpio_set_value(cs4271->gpio_nreset, 0);
  509. return 0;
  510. };
  511. static struct snd_soc_codec_driver soc_codec_dev_cs4271 = {
  512. .probe = cs4271_probe,
  513. .remove = cs4271_remove,
  514. .suspend = cs4271_soc_suspend,
  515. .resume = cs4271_soc_resume,
  516. };
  517. #if defined(CONFIG_SPI_MASTER)
  518. static const struct regmap_config cs4271_spi_regmap = {
  519. .reg_bits = 16,
  520. .val_bits = 8,
  521. .max_register = CS4271_LASTREG,
  522. .read_flag_mask = 0x21,
  523. .write_flag_mask = 0x20,
  524. .reg_defaults = cs4271_reg_defaults,
  525. .num_reg_defaults = ARRAY_SIZE(cs4271_reg_defaults),
  526. .cache_type = REGCACHE_RBTREE,
  527. .volatile_reg = cs4271_volatile_reg,
  528. };
  529. static int cs4271_spi_probe(struct spi_device *spi)
  530. {
  531. struct cs4271_private *cs4271;
  532. cs4271 = devm_kzalloc(&spi->dev, sizeof(*cs4271), GFP_KERNEL);
  533. if (!cs4271)
  534. return -ENOMEM;
  535. spi_set_drvdata(spi, cs4271);
  536. cs4271->regmap = devm_regmap_init_spi(spi, &cs4271_spi_regmap);
  537. if (IS_ERR(cs4271->regmap))
  538. return PTR_ERR(cs4271->regmap);
  539. return snd_soc_register_codec(&spi->dev, &soc_codec_dev_cs4271,
  540. &cs4271_dai, 1);
  541. }
  542. static int cs4271_spi_remove(struct spi_device *spi)
  543. {
  544. snd_soc_unregister_codec(&spi->dev);
  545. return 0;
  546. }
  547. static struct spi_driver cs4271_spi_driver = {
  548. .driver = {
  549. .name = "cs4271",
  550. .owner = THIS_MODULE,
  551. .of_match_table = of_match_ptr(cs4271_dt_ids),
  552. },
  553. .probe = cs4271_spi_probe,
  554. .remove = cs4271_spi_remove,
  555. };
  556. #endif /* defined(CONFIG_SPI_MASTER) */
  557. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  558. static const struct i2c_device_id cs4271_i2c_id[] = {
  559. {"cs4271", 0},
  560. {}
  561. };
  562. MODULE_DEVICE_TABLE(i2c, cs4271_i2c_id);
  563. static const struct regmap_config cs4271_i2c_regmap = {
  564. .reg_bits = 8,
  565. .val_bits = 8,
  566. .max_register = CS4271_LASTREG,
  567. .reg_defaults = cs4271_reg_defaults,
  568. .num_reg_defaults = ARRAY_SIZE(cs4271_reg_defaults),
  569. .cache_type = REGCACHE_RBTREE,
  570. .volatile_reg = cs4271_volatile_reg,
  571. };
  572. static int cs4271_i2c_probe(struct i2c_client *client,
  573. const struct i2c_device_id *id)
  574. {
  575. struct cs4271_private *cs4271;
  576. cs4271 = devm_kzalloc(&client->dev, sizeof(*cs4271), GFP_KERNEL);
  577. if (!cs4271)
  578. return -ENOMEM;
  579. i2c_set_clientdata(client, cs4271);
  580. cs4271->regmap = devm_regmap_init_i2c(client, &cs4271_i2c_regmap);
  581. if (IS_ERR(cs4271->regmap))
  582. return PTR_ERR(cs4271->regmap);
  583. return snd_soc_register_codec(&client->dev, &soc_codec_dev_cs4271,
  584. &cs4271_dai, 1);
  585. }
  586. static int cs4271_i2c_remove(struct i2c_client *client)
  587. {
  588. snd_soc_unregister_codec(&client->dev);
  589. return 0;
  590. }
  591. static struct i2c_driver cs4271_i2c_driver = {
  592. .driver = {
  593. .name = "cs4271",
  594. .owner = THIS_MODULE,
  595. .of_match_table = of_match_ptr(cs4271_dt_ids),
  596. },
  597. .id_table = cs4271_i2c_id,
  598. .probe = cs4271_i2c_probe,
  599. .remove = cs4271_i2c_remove,
  600. };
  601. #endif /* defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) */
  602. /*
  603. * We only register our serial bus driver here without
  604. * assignment to particular chip. So if any of the below
  605. * fails, there is some problem with I2C or SPI subsystem.
  606. * In most cases this module will be compiled with support
  607. * of only one serial bus.
  608. */
  609. static int __init cs4271_modinit(void)
  610. {
  611. int ret;
  612. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  613. ret = i2c_add_driver(&cs4271_i2c_driver);
  614. if (ret) {
  615. pr_err("Failed to register CS4271 I2C driver: %d\n", ret);
  616. return ret;
  617. }
  618. #endif
  619. #if defined(CONFIG_SPI_MASTER)
  620. ret = spi_register_driver(&cs4271_spi_driver);
  621. if (ret) {
  622. pr_err("Failed to register CS4271 SPI driver: %d\n", ret);
  623. return ret;
  624. }
  625. #endif
  626. return 0;
  627. }
  628. module_init(cs4271_modinit);
  629. static void __exit cs4271_modexit(void)
  630. {
  631. #if defined(CONFIG_SPI_MASTER)
  632. spi_unregister_driver(&cs4271_spi_driver);
  633. #endif
  634. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  635. i2c_del_driver(&cs4271_i2c_driver);
  636. #endif
  637. }
  638. module_exit(cs4271_modexit);
  639. MODULE_AUTHOR("Alexander Sverdlin <subaparts@yandex.ru>");
  640. MODULE_DESCRIPTION("Cirrus Logic CS4271 ALSA SoC Codec Driver");
  641. MODULE_LICENSE("GPL");