pinctrl-exynos.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103
  1. /*
  2. * Exynos specific support for Samsung pinctrl/gpiolib driver with eint support.
  3. *
  4. * Copyright (c) 2012 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. * Copyright (c) 2012 Linaro Ltd
  7. * http://www.linaro.org
  8. *
  9. * Author: Thomas Abraham <thomas.ab@samsung.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This file contains the Samsung Exynos specific information required by the
  17. * the Samsung pinctrl/gpiolib driver. It also includes the implementation of
  18. * external gpio and wakeup interrupt support.
  19. */
  20. #include <linux/module.h>
  21. #include <linux/device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irqdomain.h>
  24. #include <linux/irq.h>
  25. #include <linux/irqchip/chained_irq.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/err.h>
  31. #include "pinctrl-samsung.h"
  32. #include "pinctrl-exynos.h"
  33. static struct samsung_pin_bank_type bank_type_off = {
  34. .fld_width = { 4, 1, 2, 2, 2, 2, },
  35. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, 0x10, 0x14, },
  36. };
  37. static struct samsung_pin_bank_type bank_type_alive = {
  38. .fld_width = { 4, 1, 2, 2, },
  39. .reg_offset = { 0x00, 0x04, 0x08, 0x0c, },
  40. };
  41. /* list of external wakeup controllers supported */
  42. static const struct of_device_id exynos_wkup_irq_ids[] = {
  43. { .compatible = "samsung,exynos4210-wakeup-eint", },
  44. { }
  45. };
  46. static void exynos_gpio_irq_mask(struct irq_data *irqd)
  47. {
  48. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  49. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  50. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  51. unsigned long mask;
  52. unsigned long flags;
  53. spin_lock_irqsave(&bank->slock, flags);
  54. mask = readl(d->virt_base + reg_mask);
  55. mask |= 1 << irqd->hwirq;
  56. writel(mask, d->virt_base + reg_mask);
  57. spin_unlock_irqrestore(&bank->slock, flags);
  58. }
  59. static void exynos_gpio_irq_ack(struct irq_data *irqd)
  60. {
  61. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  62. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  63. unsigned long reg_pend = d->ctrl->geint_pend + bank->eint_offset;
  64. writel(1 << irqd->hwirq, d->virt_base + reg_pend);
  65. }
  66. static void exynos_gpio_irq_unmask(struct irq_data *irqd)
  67. {
  68. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  69. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  70. unsigned long reg_mask = d->ctrl->geint_mask + bank->eint_offset;
  71. unsigned long mask;
  72. unsigned long flags;
  73. /*
  74. * Ack level interrupts right before unmask
  75. *
  76. * If we don't do this we'll get a double-interrupt. Level triggered
  77. * interrupts must not fire an interrupt if the level is not
  78. * _currently_ active, even if it was active while the interrupt was
  79. * masked.
  80. */
  81. if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
  82. exynos_gpio_irq_ack(irqd);
  83. spin_lock_irqsave(&bank->slock, flags);
  84. mask = readl(d->virt_base + reg_mask);
  85. mask &= ~(1 << irqd->hwirq);
  86. writel(mask, d->virt_base + reg_mask);
  87. spin_unlock_irqrestore(&bank->slock, flags);
  88. }
  89. static int exynos_gpio_irq_set_type(struct irq_data *irqd, unsigned int type)
  90. {
  91. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  92. struct samsung_pin_bank_type *bank_type = bank->type;
  93. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  94. struct samsung_pin_ctrl *ctrl = d->ctrl;
  95. unsigned int pin = irqd->hwirq;
  96. unsigned int shift = EXYNOS_EINT_CON_LEN * pin;
  97. unsigned int con, trig_type;
  98. unsigned long reg_con = ctrl->geint_con + bank->eint_offset;
  99. unsigned long flags;
  100. unsigned int mask;
  101. switch (type) {
  102. case IRQ_TYPE_EDGE_RISING:
  103. trig_type = EXYNOS_EINT_EDGE_RISING;
  104. break;
  105. case IRQ_TYPE_EDGE_FALLING:
  106. trig_type = EXYNOS_EINT_EDGE_FALLING;
  107. break;
  108. case IRQ_TYPE_EDGE_BOTH:
  109. trig_type = EXYNOS_EINT_EDGE_BOTH;
  110. break;
  111. case IRQ_TYPE_LEVEL_HIGH:
  112. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  113. break;
  114. case IRQ_TYPE_LEVEL_LOW:
  115. trig_type = EXYNOS_EINT_LEVEL_LOW;
  116. break;
  117. default:
  118. pr_err("unsupported external interrupt type\n");
  119. return -EINVAL;
  120. }
  121. if (type & IRQ_TYPE_EDGE_BOTH)
  122. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  123. else
  124. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  125. con = readl(d->virt_base + reg_con);
  126. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  127. con |= trig_type << shift;
  128. writel(con, d->virt_base + reg_con);
  129. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  130. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  131. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  132. spin_lock_irqsave(&bank->slock, flags);
  133. con = readl(d->virt_base + reg_con);
  134. con &= ~(mask << shift);
  135. con |= EXYNOS_EINT_FUNC << shift;
  136. writel(con, d->virt_base + reg_con);
  137. spin_unlock_irqrestore(&bank->slock, flags);
  138. return 0;
  139. }
  140. /*
  141. * irq_chip for gpio interrupts.
  142. */
  143. static struct irq_chip exynos_gpio_irq_chip = {
  144. .name = "exynos_gpio_irq_chip",
  145. .irq_unmask = exynos_gpio_irq_unmask,
  146. .irq_mask = exynos_gpio_irq_mask,
  147. .irq_ack = exynos_gpio_irq_ack,
  148. .irq_set_type = exynos_gpio_irq_set_type,
  149. };
  150. static int exynos_gpio_irq_map(struct irq_domain *h, unsigned int virq,
  151. irq_hw_number_t hw)
  152. {
  153. struct samsung_pin_bank *b = h->host_data;
  154. irq_set_chip_data(virq, b);
  155. irq_set_chip_and_handler(virq, &exynos_gpio_irq_chip,
  156. handle_level_irq);
  157. set_irq_flags(virq, IRQF_VALID);
  158. return 0;
  159. }
  160. /*
  161. * irq domain callbacks for external gpio interrupt controller.
  162. */
  163. static const struct irq_domain_ops exynos_gpio_irqd_ops = {
  164. .map = exynos_gpio_irq_map,
  165. .xlate = irq_domain_xlate_twocell,
  166. };
  167. static irqreturn_t exynos_eint_gpio_irq(int irq, void *data)
  168. {
  169. struct samsung_pinctrl_drv_data *d = data;
  170. struct samsung_pin_ctrl *ctrl = d->ctrl;
  171. struct samsung_pin_bank *bank = ctrl->pin_banks;
  172. unsigned int svc, group, pin, virq;
  173. svc = readl(d->virt_base + ctrl->svc);
  174. group = EXYNOS_SVC_GROUP(svc);
  175. pin = svc & EXYNOS_SVC_NUM_MASK;
  176. if (!group)
  177. return IRQ_HANDLED;
  178. bank += (group - 1);
  179. virq = irq_linear_revmap(bank->irq_domain, pin);
  180. if (!virq)
  181. return IRQ_NONE;
  182. generic_handle_irq(virq);
  183. return IRQ_HANDLED;
  184. }
  185. struct exynos_eint_gpio_save {
  186. u32 eint_con;
  187. u32 eint_fltcon0;
  188. u32 eint_fltcon1;
  189. };
  190. /*
  191. * exynos_eint_gpio_init() - setup handling of external gpio interrupts.
  192. * @d: driver data of samsung pinctrl driver.
  193. */
  194. static int exynos_eint_gpio_init(struct samsung_pinctrl_drv_data *d)
  195. {
  196. struct samsung_pin_bank *bank;
  197. struct device *dev = d->dev;
  198. int ret;
  199. int i;
  200. if (!d->irq) {
  201. dev_err(dev, "irq number not available\n");
  202. return -EINVAL;
  203. }
  204. ret = devm_request_irq(dev, d->irq, exynos_eint_gpio_irq,
  205. 0, dev_name(dev), d);
  206. if (ret) {
  207. dev_err(dev, "irq request failed\n");
  208. return -ENXIO;
  209. }
  210. bank = d->ctrl->pin_banks;
  211. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  212. if (bank->eint_type != EINT_TYPE_GPIO)
  213. continue;
  214. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  215. bank->nr_pins, &exynos_gpio_irqd_ops, bank);
  216. if (!bank->irq_domain) {
  217. dev_err(dev, "gpio irq domain add failed\n");
  218. ret = -ENXIO;
  219. goto err_domains;
  220. }
  221. bank->soc_priv = devm_kzalloc(d->dev,
  222. sizeof(struct exynos_eint_gpio_save), GFP_KERNEL);
  223. if (!bank->soc_priv) {
  224. irq_domain_remove(bank->irq_domain);
  225. ret = -ENOMEM;
  226. goto err_domains;
  227. }
  228. }
  229. return 0;
  230. err_domains:
  231. for (--i, --bank; i >= 0; --i, --bank) {
  232. if (bank->eint_type != EINT_TYPE_GPIO)
  233. continue;
  234. irq_domain_remove(bank->irq_domain);
  235. }
  236. return ret;
  237. }
  238. static void exynos_wkup_irq_mask(struct irq_data *irqd)
  239. {
  240. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  241. struct samsung_pinctrl_drv_data *d = b->drvdata;
  242. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  243. unsigned long mask;
  244. unsigned long flags;
  245. spin_lock_irqsave(&b->slock, flags);
  246. mask = readl(d->virt_base + reg_mask);
  247. mask |= 1 << irqd->hwirq;
  248. writel(mask, d->virt_base + reg_mask);
  249. spin_unlock_irqrestore(&b->slock, flags);
  250. }
  251. static void exynos_wkup_irq_ack(struct irq_data *irqd)
  252. {
  253. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  254. struct samsung_pinctrl_drv_data *d = b->drvdata;
  255. unsigned long pend = d->ctrl->weint_pend + b->eint_offset;
  256. writel(1 << irqd->hwirq, d->virt_base + pend);
  257. }
  258. static void exynos_wkup_irq_unmask(struct irq_data *irqd)
  259. {
  260. struct samsung_pin_bank *b = irq_data_get_irq_chip_data(irqd);
  261. struct samsung_pinctrl_drv_data *d = b->drvdata;
  262. unsigned long reg_mask = d->ctrl->weint_mask + b->eint_offset;
  263. unsigned long mask;
  264. unsigned long flags;
  265. /*
  266. * Ack level interrupts right before unmask
  267. *
  268. * If we don't do this we'll get a double-interrupt. Level triggered
  269. * interrupts must not fire an interrupt if the level is not
  270. * _currently_ active, even if it was active while the interrupt was
  271. * masked.
  272. */
  273. if (irqd_get_trigger_type(irqd) & IRQ_TYPE_LEVEL_MASK)
  274. exynos_wkup_irq_ack(irqd);
  275. spin_lock_irqsave(&b->slock, flags);
  276. mask = readl(d->virt_base + reg_mask);
  277. mask &= ~(1 << irqd->hwirq);
  278. writel(mask, d->virt_base + reg_mask);
  279. spin_unlock_irqrestore(&b->slock, flags);
  280. }
  281. static int exynos_wkup_irq_set_type(struct irq_data *irqd, unsigned int type)
  282. {
  283. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  284. struct samsung_pin_bank_type *bank_type = bank->type;
  285. struct samsung_pinctrl_drv_data *d = bank->drvdata;
  286. unsigned int pin = irqd->hwirq;
  287. unsigned long reg_con = d->ctrl->weint_con + bank->eint_offset;
  288. unsigned long shift = EXYNOS_EINT_CON_LEN * pin;
  289. unsigned long con, trig_type;
  290. unsigned long flags;
  291. unsigned int mask;
  292. switch (type) {
  293. case IRQ_TYPE_EDGE_RISING:
  294. trig_type = EXYNOS_EINT_EDGE_RISING;
  295. break;
  296. case IRQ_TYPE_EDGE_FALLING:
  297. trig_type = EXYNOS_EINT_EDGE_FALLING;
  298. break;
  299. case IRQ_TYPE_EDGE_BOTH:
  300. trig_type = EXYNOS_EINT_EDGE_BOTH;
  301. break;
  302. case IRQ_TYPE_LEVEL_HIGH:
  303. trig_type = EXYNOS_EINT_LEVEL_HIGH;
  304. break;
  305. case IRQ_TYPE_LEVEL_LOW:
  306. trig_type = EXYNOS_EINT_LEVEL_LOW;
  307. break;
  308. default:
  309. pr_err("unsupported external interrupt type\n");
  310. return -EINVAL;
  311. }
  312. if (type & IRQ_TYPE_EDGE_BOTH)
  313. __irq_set_handler_locked(irqd->irq, handle_edge_irq);
  314. else
  315. __irq_set_handler_locked(irqd->irq, handle_level_irq);
  316. con = readl(d->virt_base + reg_con);
  317. con &= ~(EXYNOS_EINT_CON_MASK << shift);
  318. con |= trig_type << shift;
  319. writel(con, d->virt_base + reg_con);
  320. reg_con = bank->pctl_offset + bank_type->reg_offset[PINCFG_TYPE_FUNC];
  321. shift = pin * bank_type->fld_width[PINCFG_TYPE_FUNC];
  322. mask = (1 << bank_type->fld_width[PINCFG_TYPE_FUNC]) - 1;
  323. spin_lock_irqsave(&bank->slock, flags);
  324. con = readl(d->virt_base + reg_con);
  325. con &= ~(mask << shift);
  326. con |= EXYNOS_EINT_FUNC << shift;
  327. writel(con, d->virt_base + reg_con);
  328. spin_unlock_irqrestore(&bank->slock, flags);
  329. return 0;
  330. }
  331. static u32 exynos_eint_wake_mask = 0xffffffff;
  332. u32 exynos_get_eint_wake_mask(void)
  333. {
  334. return exynos_eint_wake_mask;
  335. }
  336. static int exynos_wkup_irq_set_wake(struct irq_data *irqd, unsigned int on)
  337. {
  338. struct samsung_pin_bank *bank = irq_data_get_irq_chip_data(irqd);
  339. unsigned long bit = 1UL << (2 * bank->eint_offset + irqd->hwirq);
  340. pr_info("wake %s for irq %d\n", on ? "enabled" : "disabled", irqd->irq);
  341. if (!on)
  342. exynos_eint_wake_mask |= bit;
  343. else
  344. exynos_eint_wake_mask &= ~bit;
  345. return 0;
  346. }
  347. /*
  348. * irq_chip for wakeup interrupts
  349. */
  350. static struct irq_chip exynos_wkup_irq_chip = {
  351. .name = "exynos_wkup_irq_chip",
  352. .irq_unmask = exynos_wkup_irq_unmask,
  353. .irq_mask = exynos_wkup_irq_mask,
  354. .irq_ack = exynos_wkup_irq_ack,
  355. .irq_set_type = exynos_wkup_irq_set_type,
  356. .irq_set_wake = exynos_wkup_irq_set_wake,
  357. };
  358. /* interrupt handler for wakeup interrupts 0..15 */
  359. static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
  360. {
  361. struct exynos_weint_data *eintd = irq_get_handler_data(irq);
  362. struct samsung_pin_bank *bank = eintd->bank;
  363. struct irq_chip *chip = irq_get_chip(irq);
  364. int eint_irq;
  365. chained_irq_enter(chip, desc);
  366. chip->irq_mask(&desc->irq_data);
  367. if (chip->irq_ack)
  368. chip->irq_ack(&desc->irq_data);
  369. eint_irq = irq_linear_revmap(bank->irq_domain, eintd->irq);
  370. generic_handle_irq(eint_irq);
  371. chip->irq_unmask(&desc->irq_data);
  372. chained_irq_exit(chip, desc);
  373. }
  374. static inline void exynos_irq_demux_eint(unsigned long pend,
  375. struct irq_domain *domain)
  376. {
  377. unsigned int irq;
  378. while (pend) {
  379. irq = fls(pend) - 1;
  380. generic_handle_irq(irq_find_mapping(domain, irq));
  381. pend &= ~(1 << irq);
  382. }
  383. }
  384. /* interrupt handler for wakeup interrupt 16 */
  385. static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
  386. {
  387. struct irq_chip *chip = irq_get_chip(irq);
  388. struct exynos_muxed_weint_data *eintd = irq_get_handler_data(irq);
  389. struct samsung_pinctrl_drv_data *d = eintd->banks[0]->drvdata;
  390. struct samsung_pin_ctrl *ctrl = d->ctrl;
  391. unsigned long pend;
  392. unsigned long mask;
  393. int i;
  394. chained_irq_enter(chip, desc);
  395. for (i = 0; i < eintd->nr_banks; ++i) {
  396. struct samsung_pin_bank *b = eintd->banks[i];
  397. pend = readl(d->virt_base + ctrl->weint_pend + b->eint_offset);
  398. mask = readl(d->virt_base + ctrl->weint_mask + b->eint_offset);
  399. exynos_irq_demux_eint(pend & ~mask, b->irq_domain);
  400. }
  401. chained_irq_exit(chip, desc);
  402. }
  403. static int exynos_wkup_irq_map(struct irq_domain *h, unsigned int virq,
  404. irq_hw_number_t hw)
  405. {
  406. irq_set_chip_and_handler(virq, &exynos_wkup_irq_chip, handle_level_irq);
  407. irq_set_chip_data(virq, h->host_data);
  408. set_irq_flags(virq, IRQF_VALID);
  409. return 0;
  410. }
  411. /*
  412. * irq domain callbacks for external wakeup interrupt controller.
  413. */
  414. static const struct irq_domain_ops exynos_wkup_irqd_ops = {
  415. .map = exynos_wkup_irq_map,
  416. .xlate = irq_domain_xlate_twocell,
  417. };
  418. /*
  419. * exynos_eint_wkup_init() - setup handling of external wakeup interrupts.
  420. * @d: driver data of samsung pinctrl driver.
  421. */
  422. static int exynos_eint_wkup_init(struct samsung_pinctrl_drv_data *d)
  423. {
  424. struct device *dev = d->dev;
  425. struct device_node *wkup_np = NULL;
  426. struct device_node *np;
  427. struct samsung_pin_bank *bank;
  428. struct exynos_weint_data *weint_data;
  429. struct exynos_muxed_weint_data *muxed_data;
  430. unsigned int muxed_banks = 0;
  431. unsigned int i;
  432. int idx, irq;
  433. for_each_child_of_node(dev->of_node, np) {
  434. if (of_match_node(exynos_wkup_irq_ids, np)) {
  435. wkup_np = np;
  436. break;
  437. }
  438. }
  439. if (!wkup_np)
  440. return -ENODEV;
  441. bank = d->ctrl->pin_banks;
  442. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  443. if (bank->eint_type != EINT_TYPE_WKUP)
  444. continue;
  445. bank->irq_domain = irq_domain_add_linear(bank->of_node,
  446. bank->nr_pins, &exynos_wkup_irqd_ops, bank);
  447. if (!bank->irq_domain) {
  448. dev_err(dev, "wkup irq domain add failed\n");
  449. return -ENXIO;
  450. }
  451. if (!of_find_property(bank->of_node, "interrupts", NULL)) {
  452. bank->eint_type = EINT_TYPE_WKUP_MUX;
  453. ++muxed_banks;
  454. continue;
  455. }
  456. weint_data = devm_kzalloc(dev, bank->nr_pins
  457. * sizeof(*weint_data), GFP_KERNEL);
  458. if (!weint_data) {
  459. dev_err(dev, "could not allocate memory for weint_data\n");
  460. return -ENOMEM;
  461. }
  462. for (idx = 0; idx < bank->nr_pins; ++idx) {
  463. irq = irq_of_parse_and_map(bank->of_node, idx);
  464. if (!irq) {
  465. dev_err(dev, "irq number for eint-%s-%d not found\n",
  466. bank->name, idx);
  467. continue;
  468. }
  469. weint_data[idx].irq = idx;
  470. weint_data[idx].bank = bank;
  471. irq_set_handler_data(irq, &weint_data[idx]);
  472. irq_set_chained_handler(irq, exynos_irq_eint0_15);
  473. }
  474. }
  475. if (!muxed_banks)
  476. return 0;
  477. irq = irq_of_parse_and_map(wkup_np, 0);
  478. if (!irq) {
  479. dev_err(dev, "irq number for muxed EINTs not found\n");
  480. return 0;
  481. }
  482. muxed_data = devm_kzalloc(dev, sizeof(*muxed_data)
  483. + muxed_banks*sizeof(struct samsung_pin_bank *), GFP_KERNEL);
  484. if (!muxed_data) {
  485. dev_err(dev, "could not allocate memory for muxed_data\n");
  486. return -ENOMEM;
  487. }
  488. irq_set_chained_handler(irq, exynos_irq_demux_eint16_31);
  489. irq_set_handler_data(irq, muxed_data);
  490. bank = d->ctrl->pin_banks;
  491. idx = 0;
  492. for (i = 0; i < d->ctrl->nr_banks; ++i, ++bank) {
  493. if (bank->eint_type != EINT_TYPE_WKUP_MUX)
  494. continue;
  495. muxed_data->banks[idx++] = bank;
  496. }
  497. muxed_data->nr_banks = muxed_banks;
  498. return 0;
  499. }
  500. static void exynos_pinctrl_suspend_bank(
  501. struct samsung_pinctrl_drv_data *drvdata,
  502. struct samsung_pin_bank *bank)
  503. {
  504. struct exynos_eint_gpio_save *save = bank->soc_priv;
  505. void __iomem *regs = drvdata->virt_base;
  506. save->eint_con = readl(regs + EXYNOS_GPIO_ECON_OFFSET
  507. + bank->eint_offset);
  508. save->eint_fltcon0 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  509. + 2 * bank->eint_offset);
  510. save->eint_fltcon1 = readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  511. + 2 * bank->eint_offset + 4);
  512. pr_debug("%s: save con %#010x\n", bank->name, save->eint_con);
  513. pr_debug("%s: save fltcon0 %#010x\n", bank->name, save->eint_fltcon0);
  514. pr_debug("%s: save fltcon1 %#010x\n", bank->name, save->eint_fltcon1);
  515. }
  516. static void exynos_pinctrl_suspend(struct samsung_pinctrl_drv_data *drvdata)
  517. {
  518. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  519. struct samsung_pin_bank *bank = ctrl->pin_banks;
  520. int i;
  521. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  522. if (bank->eint_type == EINT_TYPE_GPIO)
  523. exynos_pinctrl_suspend_bank(drvdata, bank);
  524. }
  525. static void exynos_pinctrl_resume_bank(
  526. struct samsung_pinctrl_drv_data *drvdata,
  527. struct samsung_pin_bank *bank)
  528. {
  529. struct exynos_eint_gpio_save *save = bank->soc_priv;
  530. void __iomem *regs = drvdata->virt_base;
  531. pr_debug("%s: con %#010x => %#010x\n", bank->name,
  532. readl(regs + EXYNOS_GPIO_ECON_OFFSET
  533. + bank->eint_offset), save->eint_con);
  534. pr_debug("%s: fltcon0 %#010x => %#010x\n", bank->name,
  535. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  536. + 2 * bank->eint_offset), save->eint_fltcon0);
  537. pr_debug("%s: fltcon1 %#010x => %#010x\n", bank->name,
  538. readl(regs + EXYNOS_GPIO_EFLTCON_OFFSET
  539. + 2 * bank->eint_offset + 4), save->eint_fltcon1);
  540. writel(save->eint_con, regs + EXYNOS_GPIO_ECON_OFFSET
  541. + bank->eint_offset);
  542. writel(save->eint_fltcon0, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  543. + 2 * bank->eint_offset);
  544. writel(save->eint_fltcon1, regs + EXYNOS_GPIO_EFLTCON_OFFSET
  545. + 2 * bank->eint_offset + 4);
  546. }
  547. static void exynos_pinctrl_resume(struct samsung_pinctrl_drv_data *drvdata)
  548. {
  549. struct samsung_pin_ctrl *ctrl = drvdata->ctrl;
  550. struct samsung_pin_bank *bank = ctrl->pin_banks;
  551. int i;
  552. for (i = 0; i < ctrl->nr_banks; ++i, ++bank)
  553. if (bank->eint_type == EINT_TYPE_GPIO)
  554. exynos_pinctrl_resume_bank(drvdata, bank);
  555. }
  556. /* pin banks of exynos4210 pin-controller 0 */
  557. static struct samsung_pin_bank exynos4210_pin_banks0[] = {
  558. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  559. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  560. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  561. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  562. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  563. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  564. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  565. EXYNOS_PIN_BANK_EINTG(5, 0x0E0, "gpe0", 0x1c),
  566. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpe1", 0x20),
  567. EXYNOS_PIN_BANK_EINTG(6, 0x120, "gpe2", 0x24),
  568. EXYNOS_PIN_BANK_EINTG(8, 0x140, "gpe3", 0x28),
  569. EXYNOS_PIN_BANK_EINTG(8, 0x160, "gpe4", 0x2c),
  570. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  571. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  572. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  573. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  574. };
  575. /* pin banks of exynos4210 pin-controller 1 */
  576. static struct samsung_pin_bank exynos4210_pin_banks1[] = {
  577. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpj0", 0x00),
  578. EXYNOS_PIN_BANK_EINTG(5, 0x020, "gpj1", 0x04),
  579. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  580. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  581. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  582. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  583. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpl0", 0x18),
  584. EXYNOS_PIN_BANK_EINTG(3, 0x0E0, "gpl1", 0x1c),
  585. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  586. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  587. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  588. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  589. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  590. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  591. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  592. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  593. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  594. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  595. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  596. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  597. };
  598. /* pin banks of exynos4210 pin-controller 2 */
  599. static struct samsung_pin_bank exynos4210_pin_banks2[] = {
  600. EXYNOS_PIN_BANK_EINTN(7, 0x000, "gpz"),
  601. };
  602. /*
  603. * Samsung pinctrl driver data for Exynos4210 SoC. Exynos4210 SoC includes
  604. * three gpio/pin-mux/pinconfig controllers.
  605. */
  606. struct samsung_pin_ctrl exynos4210_pin_ctrl[] = {
  607. {
  608. /* pin-controller instance 0 data */
  609. .pin_banks = exynos4210_pin_banks0,
  610. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks0),
  611. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  612. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  613. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  614. .svc = EXYNOS_SVC_OFFSET,
  615. .eint_gpio_init = exynos_eint_gpio_init,
  616. .suspend = exynos_pinctrl_suspend,
  617. .resume = exynos_pinctrl_resume,
  618. .label = "exynos4210-gpio-ctrl0",
  619. }, {
  620. /* pin-controller instance 1 data */
  621. .pin_banks = exynos4210_pin_banks1,
  622. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks1),
  623. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  624. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  625. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  626. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  627. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  628. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  629. .svc = EXYNOS_SVC_OFFSET,
  630. .eint_gpio_init = exynos_eint_gpio_init,
  631. .eint_wkup_init = exynos_eint_wkup_init,
  632. .suspend = exynos_pinctrl_suspend,
  633. .resume = exynos_pinctrl_resume,
  634. .label = "exynos4210-gpio-ctrl1",
  635. }, {
  636. /* pin-controller instance 2 data */
  637. .pin_banks = exynos4210_pin_banks2,
  638. .nr_banks = ARRAY_SIZE(exynos4210_pin_banks2),
  639. .label = "exynos4210-gpio-ctrl2",
  640. },
  641. };
  642. /* pin banks of exynos4x12 pin-controller 0 */
  643. static struct samsung_pin_bank exynos4x12_pin_banks0[] = {
  644. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  645. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  646. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpb", 0x08),
  647. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpc0", 0x0c),
  648. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpc1", 0x10),
  649. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpd0", 0x14),
  650. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpd1", 0x18),
  651. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpf0", 0x30),
  652. EXYNOS_PIN_BANK_EINTG(8, 0x1A0, "gpf1", 0x34),
  653. EXYNOS_PIN_BANK_EINTG(8, 0x1C0, "gpf2", 0x38),
  654. EXYNOS_PIN_BANK_EINTG(6, 0x1E0, "gpf3", 0x3c),
  655. EXYNOS_PIN_BANK_EINTG(8, 0x240, "gpj0", 0x40),
  656. EXYNOS_PIN_BANK_EINTG(5, 0x260, "gpj1", 0x44),
  657. };
  658. /* pin banks of exynos4x12 pin-controller 1 */
  659. static struct samsung_pin_bank exynos4x12_pin_banks1[] = {
  660. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpk0", 0x08),
  661. EXYNOS_PIN_BANK_EINTG(7, 0x060, "gpk1", 0x0c),
  662. EXYNOS_PIN_BANK_EINTG(7, 0x080, "gpk2", 0x10),
  663. EXYNOS_PIN_BANK_EINTG(7, 0x0A0, "gpk3", 0x14),
  664. EXYNOS_PIN_BANK_EINTG(7, 0x0C0, "gpl0", 0x18),
  665. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpl1", 0x1c),
  666. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gpl2", 0x20),
  667. EXYNOS_PIN_BANK_EINTG(8, 0x260, "gpm0", 0x24),
  668. EXYNOS_PIN_BANK_EINTG(7, 0x280, "gpm1", 0x28),
  669. EXYNOS_PIN_BANK_EINTG(5, 0x2A0, "gpm2", 0x2c),
  670. EXYNOS_PIN_BANK_EINTG(8, 0x2C0, "gpm3", 0x30),
  671. EXYNOS_PIN_BANK_EINTG(8, 0x2E0, "gpm4", 0x34),
  672. EXYNOS_PIN_BANK_EINTN(6, 0x120, "gpy0"),
  673. EXYNOS_PIN_BANK_EINTN(4, 0x140, "gpy1"),
  674. EXYNOS_PIN_BANK_EINTN(6, 0x160, "gpy2"),
  675. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy3"),
  676. EXYNOS_PIN_BANK_EINTN(8, 0x1A0, "gpy4"),
  677. EXYNOS_PIN_BANK_EINTN(8, 0x1C0, "gpy5"),
  678. EXYNOS_PIN_BANK_EINTN(8, 0x1E0, "gpy6"),
  679. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  680. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  681. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  682. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  683. };
  684. /* pin banks of exynos4x12 pin-controller 2 */
  685. static struct samsung_pin_bank exynos4x12_pin_banks2[] = {
  686. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  687. };
  688. /* pin banks of exynos4x12 pin-controller 3 */
  689. static struct samsung_pin_bank exynos4x12_pin_banks3[] = {
  690. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  691. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  692. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpv2", 0x08),
  693. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv3", 0x0c),
  694. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpv4", 0x10),
  695. };
  696. /*
  697. * Samsung pinctrl driver data for Exynos4x12 SoC. Exynos4x12 SoC includes
  698. * four gpio/pin-mux/pinconfig controllers.
  699. */
  700. struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = {
  701. {
  702. /* pin-controller instance 0 data */
  703. .pin_banks = exynos4x12_pin_banks0,
  704. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks0),
  705. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  706. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  707. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  708. .svc = EXYNOS_SVC_OFFSET,
  709. .eint_gpio_init = exynos_eint_gpio_init,
  710. .suspend = exynos_pinctrl_suspend,
  711. .resume = exynos_pinctrl_resume,
  712. .label = "exynos4x12-gpio-ctrl0",
  713. }, {
  714. /* pin-controller instance 1 data */
  715. .pin_banks = exynos4x12_pin_banks1,
  716. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks1),
  717. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  718. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  719. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  720. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  721. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  722. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  723. .svc = EXYNOS_SVC_OFFSET,
  724. .eint_gpio_init = exynos_eint_gpio_init,
  725. .eint_wkup_init = exynos_eint_wkup_init,
  726. .suspend = exynos_pinctrl_suspend,
  727. .resume = exynos_pinctrl_resume,
  728. .label = "exynos4x12-gpio-ctrl1",
  729. }, {
  730. /* pin-controller instance 2 data */
  731. .pin_banks = exynos4x12_pin_banks2,
  732. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks2),
  733. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  734. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  735. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  736. .svc = EXYNOS_SVC_OFFSET,
  737. .eint_gpio_init = exynos_eint_gpio_init,
  738. .suspend = exynos_pinctrl_suspend,
  739. .resume = exynos_pinctrl_resume,
  740. .label = "exynos4x12-gpio-ctrl2",
  741. }, {
  742. /* pin-controller instance 3 data */
  743. .pin_banks = exynos4x12_pin_banks3,
  744. .nr_banks = ARRAY_SIZE(exynos4x12_pin_banks3),
  745. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  746. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  747. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  748. .svc = EXYNOS_SVC_OFFSET,
  749. .eint_gpio_init = exynos_eint_gpio_init,
  750. .suspend = exynos_pinctrl_suspend,
  751. .resume = exynos_pinctrl_resume,
  752. .label = "exynos4x12-gpio-ctrl3",
  753. },
  754. };
  755. /* pin banks of exynos5250 pin-controller 0 */
  756. static struct samsung_pin_bank exynos5250_pin_banks0[] = {
  757. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  758. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  759. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  760. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  761. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  762. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  763. EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18),
  764. EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c),
  765. EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20),
  766. EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24),
  767. EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28),
  768. EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c),
  769. EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30),
  770. EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34),
  771. EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"),
  772. EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"),
  773. EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"),
  774. EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"),
  775. EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"),
  776. EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"),
  777. EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"),
  778. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  779. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  780. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  781. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  782. };
  783. /* pin banks of exynos5250 pin-controller 1 */
  784. static struct samsung_pin_bank exynos5250_pin_banks1[] = {
  785. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  786. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  787. EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08),
  788. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c),
  789. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  790. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  791. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  792. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c),
  793. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20),
  794. };
  795. /* pin banks of exynos5250 pin-controller 2 */
  796. static struct samsung_pin_bank exynos5250_pin_banks2[] = {
  797. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00),
  798. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04),
  799. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08),
  800. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c),
  801. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10),
  802. };
  803. /* pin banks of exynos5250 pin-controller 3 */
  804. static struct samsung_pin_bank exynos5250_pin_banks3[] = {
  805. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  806. };
  807. /*
  808. * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes
  809. * four gpio/pin-mux/pinconfig controllers.
  810. */
  811. struct samsung_pin_ctrl exynos5250_pin_ctrl[] = {
  812. {
  813. /* pin-controller instance 0 data */
  814. .pin_banks = exynos5250_pin_banks0,
  815. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks0),
  816. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  817. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  818. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  819. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  820. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  821. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  822. .svc = EXYNOS_SVC_OFFSET,
  823. .eint_gpio_init = exynos_eint_gpio_init,
  824. .eint_wkup_init = exynos_eint_wkup_init,
  825. .suspend = exynos_pinctrl_suspend,
  826. .resume = exynos_pinctrl_resume,
  827. .label = "exynos5250-gpio-ctrl0",
  828. }, {
  829. /* pin-controller instance 1 data */
  830. .pin_banks = exynos5250_pin_banks1,
  831. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks1),
  832. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  833. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  834. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  835. .svc = EXYNOS_SVC_OFFSET,
  836. .eint_gpio_init = exynos_eint_gpio_init,
  837. .suspend = exynos_pinctrl_suspend,
  838. .resume = exynos_pinctrl_resume,
  839. .label = "exynos5250-gpio-ctrl1",
  840. }, {
  841. /* pin-controller instance 2 data */
  842. .pin_banks = exynos5250_pin_banks2,
  843. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks2),
  844. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  845. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  846. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  847. .svc = EXYNOS_SVC_OFFSET,
  848. .eint_gpio_init = exynos_eint_gpio_init,
  849. .suspend = exynos_pinctrl_suspend,
  850. .resume = exynos_pinctrl_resume,
  851. .label = "exynos5250-gpio-ctrl2",
  852. }, {
  853. /* pin-controller instance 3 data */
  854. .pin_banks = exynos5250_pin_banks3,
  855. .nr_banks = ARRAY_SIZE(exynos5250_pin_banks3),
  856. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  857. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  858. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  859. .svc = EXYNOS_SVC_OFFSET,
  860. .eint_gpio_init = exynos_eint_gpio_init,
  861. .suspend = exynos_pinctrl_suspend,
  862. .resume = exynos_pinctrl_resume,
  863. .label = "exynos5250-gpio-ctrl3",
  864. },
  865. };
  866. /* pin banks of exynos5420 pin-controller 0 */
  867. static struct samsung_pin_bank exynos5420_pin_banks0[] = {
  868. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpy7", 0x00),
  869. EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00),
  870. EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04),
  871. EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08),
  872. EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c),
  873. };
  874. /* pin banks of exynos5420 pin-controller 1 */
  875. static struct samsung_pin_bank exynos5420_pin_banks1[] = {
  876. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpc0", 0x00),
  877. EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpc1", 0x04),
  878. EXYNOS_PIN_BANK_EINTG(7, 0x040, "gpc2", 0x08),
  879. EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpc3", 0x0c),
  880. EXYNOS_PIN_BANK_EINTG(2, 0x080, "gpc4", 0x10),
  881. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpd1", 0x14),
  882. EXYNOS_PIN_BANK_EINTN(6, 0x0C0, "gpy0"),
  883. EXYNOS_PIN_BANK_EINTN(4, 0x0E0, "gpy1"),
  884. EXYNOS_PIN_BANK_EINTN(6, 0x100, "gpy2"),
  885. EXYNOS_PIN_BANK_EINTN(8, 0x120, "gpy3"),
  886. EXYNOS_PIN_BANK_EINTN(8, 0x140, "gpy4"),
  887. EXYNOS_PIN_BANK_EINTN(8, 0x160, "gpy5"),
  888. EXYNOS_PIN_BANK_EINTN(8, 0x180, "gpy6"),
  889. };
  890. /* pin banks of exynos5420 pin-controller 2 */
  891. static struct samsung_pin_bank exynos5420_pin_banks2[] = {
  892. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00),
  893. EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04),
  894. EXYNOS_PIN_BANK_EINTG(6, 0x040, "gpf0", 0x08),
  895. EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpf1", 0x0c),
  896. EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10),
  897. EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14),
  898. EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18),
  899. EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gpj4", 0x1c),
  900. };
  901. /* pin banks of exynos5420 pin-controller 3 */
  902. static struct samsung_pin_bank exynos5420_pin_banks3[] = {
  903. EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00),
  904. EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04),
  905. EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08),
  906. EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c),
  907. EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10),
  908. EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14),
  909. EXYNOS_PIN_BANK_EINTG(8, 0x0C0, "gpb3", 0x18),
  910. EXYNOS_PIN_BANK_EINTG(2, 0x0E0, "gpb4", 0x1c),
  911. EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph0", 0x20),
  912. };
  913. /* pin banks of exynos5420 pin-controller 4 */
  914. static struct samsung_pin_bank exynos5420_pin_banks4[] = {
  915. EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00),
  916. };
  917. /*
  918. * Samsung pinctrl driver data for Exynos5420 SoC. Exynos5420 SoC includes
  919. * four gpio/pin-mux/pinconfig controllers.
  920. */
  921. struct samsung_pin_ctrl exynos5420_pin_ctrl[] = {
  922. {
  923. /* pin-controller instance 0 data */
  924. .pin_banks = exynos5420_pin_banks0,
  925. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks0),
  926. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  927. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  928. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  929. .weint_con = EXYNOS_WKUP_ECON_OFFSET,
  930. .weint_mask = EXYNOS_WKUP_EMASK_OFFSET,
  931. .weint_pend = EXYNOS_WKUP_EPEND_OFFSET,
  932. .svc = EXYNOS_SVC_OFFSET,
  933. .eint_gpio_init = exynos_eint_gpio_init,
  934. .eint_wkup_init = exynos_eint_wkup_init,
  935. .label = "exynos5420-gpio-ctrl0",
  936. }, {
  937. /* pin-controller instance 1 data */
  938. .pin_banks = exynos5420_pin_banks1,
  939. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks1),
  940. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  941. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  942. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  943. .svc = EXYNOS_SVC_OFFSET,
  944. .eint_gpio_init = exynos_eint_gpio_init,
  945. .label = "exynos5420-gpio-ctrl1",
  946. }, {
  947. /* pin-controller instance 2 data */
  948. .pin_banks = exynos5420_pin_banks2,
  949. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks2),
  950. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  951. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  952. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  953. .svc = EXYNOS_SVC_OFFSET,
  954. .eint_gpio_init = exynos_eint_gpio_init,
  955. .label = "exynos5420-gpio-ctrl2",
  956. }, {
  957. /* pin-controller instance 3 data */
  958. .pin_banks = exynos5420_pin_banks3,
  959. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks3),
  960. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  961. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  962. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  963. .svc = EXYNOS_SVC_OFFSET,
  964. .eint_gpio_init = exynos_eint_gpio_init,
  965. .label = "exynos5420-gpio-ctrl3",
  966. }, {
  967. /* pin-controller instance 4 data */
  968. .pin_banks = exynos5420_pin_banks4,
  969. .nr_banks = ARRAY_SIZE(exynos5420_pin_banks4),
  970. .geint_con = EXYNOS_GPIO_ECON_OFFSET,
  971. .geint_mask = EXYNOS_GPIO_EMASK_OFFSET,
  972. .geint_pend = EXYNOS_GPIO_EPEND_OFFSET,
  973. .svc = EXYNOS_SVC_OFFSET,
  974. .eint_gpio_init = exynos_eint_gpio_init,
  975. .label = "exynos5420-gpio-ctrl4",
  976. },
  977. };