ath9k.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. #include "mci.h"
  26. #include "dfs.h"
  27. /*
  28. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  29. * should rely on this file or its contents.
  30. */
  31. struct ath_node;
  32. /* Macro to expand scalars to 64-bit objects */
  33. #define ito64(x) (sizeof(x) == 1) ? \
  34. (((unsigned long long int)(x)) & (0xff)) : \
  35. (sizeof(x) == 2) ? \
  36. (((unsigned long long int)(x)) & 0xffff) : \
  37. ((sizeof(x) == 4) ? \
  38. (((unsigned long long int)(x)) & 0xffffffff) : \
  39. (unsigned long long int)(x))
  40. /* increment with wrap-around */
  41. #define INCR(_l, _sz) do { \
  42. (_l)++; \
  43. (_l) &= ((_sz) - 1); \
  44. } while (0)
  45. /* decrement with wrap-around */
  46. #define DECR(_l, _sz) do { \
  47. (_l)--; \
  48. (_l) &= ((_sz) - 1); \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  53. struct ath_config {
  54. u16 txpowlimit;
  55. u8 cabqReadytime;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_stale = false; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. #define ATH_RXBUF_RESET(_bf) do { \
  68. (_bf)->bf_stale = false; \
  69. } while (0)
  70. /**
  71. * enum buffer_type - Buffer type flags
  72. *
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. */
  77. enum buffer_type {
  78. BUF_AMPDU = BIT(0),
  79. BUF_AGGR = BIT(1),
  80. };
  81. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  82. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  83. #define ATH_TXSTATUS_RING_SIZE 512
  84. #define DS2PHYS(_dd, _ds) \
  85. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  86. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  87. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  88. struct ath_descdma {
  89. void *dd_desc;
  90. dma_addr_t dd_desc_paddr;
  91. u32 dd_desc_len;
  92. };
  93. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  94. struct list_head *head, const char *name,
  95. int nbuf, int ndesc, bool is_tx);
  96. /***********/
  97. /* RX / TX */
  98. /***********/
  99. #define ATH_RXBUF 512
  100. #define ATH_TXBUF 512
  101. #define ATH_TXBUF_RESERVE 5
  102. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  103. #define ATH_TXMAXTRY 13
  104. #define TID_TO_WME_AC(_tid) \
  105. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  106. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  107. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  108. IEEE80211_AC_VO)
  109. #define ATH_AGGR_DELIM_SZ 4
  110. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  111. /* number of delimiters for encryption padding */
  112. #define ATH_AGGR_ENCRYPTDELIM 10
  113. /* minimum h/w qdepth to be sustained to maximize aggregation */
  114. #define ATH_AGGR_MIN_QDEPTH 2
  115. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  116. #define IEEE80211_SEQ_SEQ_SHIFT 4
  117. #define IEEE80211_SEQ_MAX 4096
  118. #define IEEE80211_WEP_IVLEN 3
  119. #define IEEE80211_WEP_KIDLEN 1
  120. #define IEEE80211_WEP_CRCLEN 4
  121. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  122. (IEEE80211_WEP_IVLEN + \
  123. IEEE80211_WEP_KIDLEN + \
  124. IEEE80211_WEP_CRCLEN))
  125. /* return whether a bit at index _n in bitmap _bm is set
  126. * _sz is the size of the bitmap */
  127. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  128. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  129. /* return block-ack bitmap index given sequence and starting sequence */
  130. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  131. /* return the seqno for _start + _offset */
  132. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  133. /* returns delimiter padding required given the packet length */
  134. #define ATH_AGGR_GET_NDELIM(_len) \
  135. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  136. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  137. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  138. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  139. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  140. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  141. #define ATH_TX_COMPLETE_POLL_INT 1000
  142. enum ATH_AGGR_STATUS {
  143. ATH_AGGR_DONE,
  144. ATH_AGGR_BAW_CLOSED,
  145. ATH_AGGR_LIMITED,
  146. };
  147. #define ATH_TXFIFO_DEPTH 8
  148. struct ath_txq {
  149. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  150. u32 axq_qnum; /* ath9k hardware queue number */
  151. void *axq_link;
  152. struct list_head axq_q;
  153. spinlock_t axq_lock;
  154. u32 axq_depth;
  155. u32 axq_ampdu_depth;
  156. bool stopped;
  157. bool axq_tx_inprogress;
  158. struct list_head axq_acq;
  159. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  160. u8 txq_headidx;
  161. u8 txq_tailidx;
  162. int pending_frames;
  163. struct sk_buff_head complete_q;
  164. };
  165. struct ath_atx_ac {
  166. struct ath_txq *txq;
  167. int sched;
  168. struct list_head list;
  169. struct list_head tid_q;
  170. bool clear_ps_filter;
  171. };
  172. struct ath_frame_info {
  173. struct ath_buf *bf;
  174. int framelen;
  175. enum ath9k_key_type keytype;
  176. u8 keyix;
  177. u8 retries;
  178. u8 rtscts_rate;
  179. };
  180. struct ath_buf_state {
  181. u8 bf_type;
  182. u8 bfs_paprd;
  183. u8 ndelim;
  184. u16 seqno;
  185. unsigned long bfs_paprd_timestamp;
  186. };
  187. struct ath_buf {
  188. struct list_head list;
  189. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  190. an aggregate) */
  191. struct ath_buf *bf_next; /* next subframe in the aggregate */
  192. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  193. void *bf_desc; /* virtual addr of desc */
  194. dma_addr_t bf_daddr; /* physical addr of desc */
  195. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  196. bool bf_stale;
  197. struct ieee80211_tx_rate rates[4];
  198. struct ath_buf_state bf_state;
  199. };
  200. struct ath_atx_tid {
  201. struct list_head list;
  202. struct sk_buff_head buf_q;
  203. struct ath_node *an;
  204. struct ath_atx_ac *ac;
  205. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  206. int bar_index;
  207. u16 seq_start;
  208. u16 seq_next;
  209. u16 baw_size;
  210. int tidno;
  211. int baw_head; /* first un-acked tx buffer */
  212. int baw_tail; /* next unused tx buffer slot */
  213. bool sched;
  214. bool paused;
  215. bool active;
  216. };
  217. struct ath_node {
  218. struct ath_softc *sc;
  219. struct ieee80211_sta *sta; /* station struct we're part of */
  220. struct ieee80211_vif *vif; /* interface with which we're associated */
  221. struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
  222. struct ath_atx_ac ac[IEEE80211_NUM_ACS];
  223. int ps_key;
  224. u16 maxampdu;
  225. u8 mpdudensity;
  226. bool sleeping;
  227. #if defined(CONFIG_MAC80211_DEBUGFS) && defined(CONFIG_ATH9K_DEBUGFS)
  228. struct dentry *node_stat;
  229. #endif
  230. };
  231. struct ath_tx_control {
  232. struct ath_txq *txq;
  233. struct ath_node *an;
  234. u8 paprd;
  235. struct ieee80211_sta *sta;
  236. };
  237. #define ATH_TX_ERROR 0x01
  238. /**
  239. * @txq_map: Index is mac80211 queue number. This is
  240. * not necessarily the same as the hardware queue number
  241. * (axq_qnum).
  242. */
  243. struct ath_tx {
  244. u16 seq_no;
  245. u32 txqsetup;
  246. spinlock_t txbuflock;
  247. struct list_head txbuf;
  248. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  249. struct ath_descdma txdma;
  250. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  251. struct ath_txq *uapsdq;
  252. u32 txq_max_pending[IEEE80211_NUM_ACS];
  253. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  254. };
  255. struct ath_rx_edma {
  256. struct sk_buff_head rx_fifo;
  257. u32 rx_fifo_hwsize;
  258. };
  259. struct ath_rx {
  260. u8 defant;
  261. u8 rxotherant;
  262. bool discard_next;
  263. u32 *rxlink;
  264. u32 num_pkts;
  265. unsigned int rxfilter;
  266. struct list_head rxbuf;
  267. struct ath_descdma rxdma;
  268. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  269. struct sk_buff *frag;
  270. u32 ampdu_ref;
  271. };
  272. int ath_startrecv(struct ath_softc *sc);
  273. bool ath_stoprecv(struct ath_softc *sc);
  274. u32 ath_calcrxfilter(struct ath_softc *sc);
  275. int ath_rx_init(struct ath_softc *sc, int nbufs);
  276. void ath_rx_cleanup(struct ath_softc *sc);
  277. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  278. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  279. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
  280. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
  281. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  282. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  283. bool ath_drain_all_txq(struct ath_softc *sc);
  284. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  285. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  286. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  287. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  288. int ath_tx_init(struct ath_softc *sc, int nbufs);
  289. int ath_txq_update(struct ath_softc *sc, int qnum,
  290. struct ath9k_tx_queue_info *q);
  291. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  292. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  293. struct ath_tx_control *txctl);
  294. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  295. struct sk_buff *skb);
  296. void ath_tx_tasklet(struct ath_softc *sc);
  297. void ath_tx_edma_tasklet(struct ath_softc *sc);
  298. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  299. u16 tid, u16 *ssn);
  300. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  301. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  302. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  303. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  304. struct ath_node *an);
  305. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  306. struct ieee80211_sta *sta,
  307. u16 tids, int nframes,
  308. enum ieee80211_frame_release_type reason,
  309. bool more_data);
  310. /********/
  311. /* VIFs */
  312. /********/
  313. struct ath_vif {
  314. int av_bslot;
  315. bool primary_sta_vif;
  316. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  317. struct ath_buf *av_bcbuf;
  318. };
  319. /*******************/
  320. /* Beacon Handling */
  321. /*******************/
  322. /*
  323. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  324. * number of BSSIDs) if a given beacon does not go out even after waiting this
  325. * number of beacon intervals, the game's up.
  326. */
  327. #define BSTUCK_THRESH 9
  328. #define ATH_BCBUF 8
  329. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  330. #define ATH_DEFAULT_BMISS_LIMIT 10
  331. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  332. struct ath_beacon_config {
  333. int beacon_interval;
  334. u16 listen_interval;
  335. u16 dtim_period;
  336. u16 bmiss_timeout;
  337. u8 dtim_count;
  338. bool enable_beacon;
  339. bool ibss_creator;
  340. };
  341. struct ath_beacon {
  342. enum {
  343. OK, /* no change needed */
  344. UPDATE, /* update pending */
  345. COMMIT /* beacon sent, commit change */
  346. } updateslot; /* slot time update fsm */
  347. u32 beaconq;
  348. u32 bmisscnt;
  349. u32 bc_tstamp;
  350. struct ieee80211_vif *bslot[ATH_BCBUF];
  351. int slottime;
  352. int slotupdate;
  353. struct ath9k_tx_queue_info beacon_qi;
  354. struct ath_descdma bdma;
  355. struct ath_txq *cabq;
  356. struct list_head bbuf;
  357. bool tx_processed;
  358. bool tx_last;
  359. };
  360. void ath9k_beacon_tasklet(unsigned long data);
  361. bool ath9k_allow_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  362. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
  363. u32 changed);
  364. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  365. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  366. void ath9k_set_tsfadjust(struct ath_softc *sc, struct ieee80211_vif *vif);
  367. void ath9k_set_beacon(struct ath_softc *sc);
  368. /*******************/
  369. /* Link Monitoring */
  370. /*******************/
  371. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  372. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  373. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  374. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  375. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  376. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  377. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  378. #define ATH_ANI_MAX_SKIP_COUNT 10
  379. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  380. #define ATH_PLL_WORK_INTERVAL 100
  381. void ath_tx_complete_poll_work(struct work_struct *work);
  382. void ath_reset_work(struct work_struct *work);
  383. void ath_hw_check(struct work_struct *work);
  384. void ath_hw_pll_work(struct work_struct *work);
  385. void ath_rx_poll(unsigned long data);
  386. void ath_start_rx_poll(struct ath_softc *sc, u8 nbeacon);
  387. void ath_paprd_calibrate(struct work_struct *work);
  388. void ath_ani_calibrate(unsigned long data);
  389. void ath_start_ani(struct ath_softc *sc);
  390. void ath_stop_ani(struct ath_softc *sc);
  391. void ath_check_ani(struct ath_softc *sc);
  392. int ath_update_survey_stats(struct ath_softc *sc);
  393. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  394. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  395. /**********/
  396. /* BTCOEX */
  397. /**********/
  398. #define ATH_DUMP_BTCOEX(_s, _val) \
  399. do { \
  400. len += snprintf(buf + len, size - len, \
  401. "%20s : %10d\n", _s, (_val)); \
  402. } while (0)
  403. enum bt_op_flags {
  404. BT_OP_PRIORITY_DETECTED,
  405. BT_OP_SCAN,
  406. };
  407. struct ath_btcoex {
  408. bool hw_timer_enabled;
  409. spinlock_t btcoex_lock;
  410. struct timer_list period_timer; /* Timer for BT period */
  411. u32 bt_priority_cnt;
  412. unsigned long bt_priority_time;
  413. unsigned long op_flags;
  414. int bt_stomp_type; /* Types of BT stomping */
  415. u32 btcoex_no_stomp; /* in usec */
  416. u32 btcoex_period; /* in msec */
  417. u32 btscan_no_stomp; /* in usec */
  418. u32 duty_cycle;
  419. u32 bt_wait_time;
  420. int rssi_count;
  421. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  422. struct ath_mci_profile mci;
  423. u8 stomp_audio;
  424. };
  425. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  426. int ath9k_init_btcoex(struct ath_softc *sc);
  427. void ath9k_deinit_btcoex(struct ath_softc *sc);
  428. void ath9k_start_btcoex(struct ath_softc *sc);
  429. void ath9k_stop_btcoex(struct ath_softc *sc);
  430. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  431. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  432. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  433. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  434. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  435. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  436. #else
  437. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  438. {
  439. return 0;
  440. }
  441. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  442. {
  443. }
  444. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  445. {
  446. }
  447. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  448. {
  449. }
  450. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  451. u32 status)
  452. {
  453. }
  454. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  455. u32 max_4ms_framelen)
  456. {
  457. return 0;
  458. }
  459. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  460. {
  461. }
  462. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  463. {
  464. return 0;
  465. }
  466. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  467. struct ath9k_wow_pattern {
  468. u8 pattern_bytes[MAX_PATTERN_SIZE];
  469. u8 mask_bytes[MAX_PATTERN_SIZE];
  470. u32 pattern_len;
  471. };
  472. /********************/
  473. /* LED Control */
  474. /********************/
  475. #define ATH_LED_PIN_DEF 1
  476. #define ATH_LED_PIN_9287 8
  477. #define ATH_LED_PIN_9300 10
  478. #define ATH_LED_PIN_9485 6
  479. #define ATH_LED_PIN_9462 4
  480. #ifdef CONFIG_MAC80211_LEDS
  481. void ath_init_leds(struct ath_softc *sc);
  482. void ath_deinit_leds(struct ath_softc *sc);
  483. void ath_fill_led_pin(struct ath_softc *sc);
  484. #else
  485. static inline void ath_init_leds(struct ath_softc *sc)
  486. {
  487. }
  488. static inline void ath_deinit_leds(struct ath_softc *sc)
  489. {
  490. }
  491. static inline void ath_fill_led_pin(struct ath_softc *sc)
  492. {
  493. }
  494. #endif
  495. /*******************************/
  496. /* Antenna diversity/combining */
  497. /*******************************/
  498. #define ATH_ANT_RX_CURRENT_SHIFT 4
  499. #define ATH_ANT_RX_MAIN_SHIFT 2
  500. #define ATH_ANT_RX_MASK 0x3
  501. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  502. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  503. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  504. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  505. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  506. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  507. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  508. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  509. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  510. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  511. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  512. enum ath9k_ant_div_comb_lna_conf {
  513. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  514. ATH_ANT_DIV_COMB_LNA2,
  515. ATH_ANT_DIV_COMB_LNA1,
  516. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  517. };
  518. struct ath_ant_comb {
  519. u16 count;
  520. u16 total_pkt_count;
  521. bool scan;
  522. bool scan_not_start;
  523. int main_total_rssi;
  524. int alt_total_rssi;
  525. int alt_recv_cnt;
  526. int main_recv_cnt;
  527. int rssi_lna1;
  528. int rssi_lna2;
  529. int rssi_add;
  530. int rssi_sub;
  531. int rssi_first;
  532. int rssi_second;
  533. int rssi_third;
  534. bool alt_good;
  535. int quick_scan_cnt;
  536. int main_conf;
  537. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  538. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  539. bool first_ratio;
  540. bool second_ratio;
  541. unsigned long scan_start_time;
  542. };
  543. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  544. void ath_ant_comb_update(struct ath_softc *sc);
  545. /********************/
  546. /* Main driver core */
  547. /********************/
  548. #define ATH9K_PCI_CUS198 0x0001
  549. #define ATH9K_PCI_CUS230 0x0002
  550. #define ATH9K_PCI_CUS217 0x0004
  551. #define ATH9K_PCI_WOW 0x0008
  552. /*
  553. * Default cache line size, in bytes.
  554. * Used when PCI device not fully initialized by bootrom/BIOS
  555. */
  556. #define DEFAULT_CACHELINE 32
  557. #define ATH_REGCLASSIDS_MAX 10
  558. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  559. #define ATH_MAX_SW_RETRIES 30
  560. #define ATH_CHAN_MAX 255
  561. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  562. #define ATH_RATE_DUMMY_MARKER 0
  563. enum sc_op_flags {
  564. SC_OP_INVALID,
  565. SC_OP_BEACONS,
  566. SC_OP_ANI_RUN,
  567. SC_OP_PRIM_STA_VIF,
  568. SC_OP_HW_RESET,
  569. SC_OP_SCANNING,
  570. };
  571. /* Powersave flags */
  572. #define PS_WAIT_FOR_BEACON BIT(0)
  573. #define PS_WAIT_FOR_CAB BIT(1)
  574. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  575. #define PS_WAIT_FOR_TX_ACK BIT(3)
  576. #define PS_BEACON_SYNC BIT(4)
  577. #define PS_WAIT_FOR_ANI BIT(5)
  578. struct ath_rate_table;
  579. struct ath9k_vif_iter_data {
  580. u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
  581. u8 mask[ETH_ALEN]; /* bssid mask */
  582. bool has_hw_macaddr;
  583. int naps; /* number of AP vifs */
  584. int nmeshes; /* number of mesh vifs */
  585. int nstations; /* number of station vifs */
  586. int nwds; /* number of WDS vifs */
  587. int nadhocs; /* number of adhoc vifs */
  588. };
  589. /* enum spectral_mode:
  590. *
  591. * @SPECTRAL_DISABLED: spectral mode is disabled
  592. * @SPECTRAL_BACKGROUND: hardware sends samples when it is not busy with
  593. * something else.
  594. * @SPECTRAL_MANUAL: spectral scan is enabled, triggering for samples
  595. * is performed manually.
  596. * @SPECTRAL_CHANSCAN: Like manual, but also triggered when changing channels
  597. * during a channel scan.
  598. */
  599. enum spectral_mode {
  600. SPECTRAL_DISABLED = 0,
  601. SPECTRAL_BACKGROUND,
  602. SPECTRAL_MANUAL,
  603. SPECTRAL_CHANSCAN,
  604. };
  605. struct ath_softc {
  606. struct ieee80211_hw *hw;
  607. struct device *dev;
  608. struct survey_info *cur_survey;
  609. struct survey_info survey[ATH9K_NUM_CHANNELS];
  610. struct tasklet_struct intr_tq;
  611. struct tasklet_struct bcon_tasklet;
  612. struct ath_hw *sc_ah;
  613. void __iomem *mem;
  614. int irq;
  615. spinlock_t sc_serial_rw;
  616. spinlock_t sc_pm_lock;
  617. spinlock_t sc_pcu_lock;
  618. struct mutex mutex;
  619. struct work_struct paprd_work;
  620. struct work_struct hw_check_work;
  621. struct work_struct hw_reset_work;
  622. struct completion paprd_complete;
  623. unsigned int hw_busy_count;
  624. unsigned long sc_flags;
  625. unsigned long driver_data;
  626. u32 intrstatus;
  627. u16 ps_flags; /* PS_* */
  628. u16 curtxpow;
  629. bool ps_enabled;
  630. bool ps_idle;
  631. short nbcnvifs;
  632. short nvifs;
  633. unsigned long ps_usecount;
  634. struct ath_config config;
  635. struct ath_rx rx;
  636. struct ath_tx tx;
  637. struct ath_beacon beacon;
  638. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  639. #ifdef CONFIG_MAC80211_LEDS
  640. bool led_registered;
  641. char led_name[32];
  642. struct led_classdev led_cdev;
  643. #endif
  644. struct ath9k_hw_cal_data caldata;
  645. int last_rssi;
  646. #ifdef CONFIG_ATH9K_DEBUGFS
  647. struct ath9k_debug debug;
  648. #endif
  649. struct ath_beacon_config cur_beacon_conf;
  650. struct delayed_work tx_complete_work;
  651. struct delayed_work hw_pll_work;
  652. struct timer_list rx_poll_timer;
  653. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  654. struct ath_btcoex btcoex;
  655. struct ath_mci_coex mci_coex;
  656. struct work_struct mci_work;
  657. #endif
  658. struct ath_descdma txsdma;
  659. struct ath_ant_comb ant_comb;
  660. u8 ant_tx, ant_rx;
  661. struct dfs_pattern_detector *dfs_detector;
  662. u32 wow_enabled;
  663. /* relay(fs) channel for spectral scan */
  664. struct rchan *rfs_chan_spec_scan;
  665. enum spectral_mode spectral_mode;
  666. struct ath_spec_scan spec_config;
  667. #ifdef CONFIG_PM_SLEEP
  668. atomic_t wow_got_bmiss_intr;
  669. atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
  670. u32 wow_intr_before_sleep;
  671. #endif
  672. };
  673. #define SPECTRAL_SCAN_BITMASK 0x10
  674. /* Radar info packet format, used for DFS and spectral formats. */
  675. struct ath_radar_info {
  676. u8 pulse_length_pri;
  677. u8 pulse_length_ext;
  678. u8 pulse_bw_info;
  679. } __packed;
  680. /* The HT20 spectral data has 4 bytes of additional information at it's end.
  681. *
  682. * [7:0]: all bins {max_magnitude[1:0], bitmap_weight[5:0]}
  683. * [7:0]: all bins max_magnitude[9:2]
  684. * [7:0]: all bins {max_index[5:0], max_magnitude[11:10]}
  685. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  686. */
  687. struct ath_ht20_mag_info {
  688. u8 all_bins[3];
  689. u8 max_exp;
  690. } __packed;
  691. #define SPECTRAL_HT20_NUM_BINS 56
  692. /* WARNING: don't actually use this struct! MAC may vary the amount of
  693. * data by -1/+2. This struct is for reference only.
  694. */
  695. struct ath_ht20_fft_packet {
  696. u8 data[SPECTRAL_HT20_NUM_BINS];
  697. struct ath_ht20_mag_info mag_info;
  698. struct ath_radar_info radar_info;
  699. } __packed;
  700. #define SPECTRAL_HT20_TOTAL_DATA_LEN (sizeof(struct ath_ht20_fft_packet))
  701. /* Dynamic 20/40 mode:
  702. *
  703. * [7:0]: lower bins {max_magnitude[1:0], bitmap_weight[5:0]}
  704. * [7:0]: lower bins max_magnitude[9:2]
  705. * [7:0]: lower bins {max_index[5:0], max_magnitude[11:10]}
  706. * [7:0]: upper bins {max_magnitude[1:0], bitmap_weight[5:0]}
  707. * [7:0]: upper bins max_magnitude[9:2]
  708. * [7:0]: upper bins {max_index[5:0], max_magnitude[11:10]}
  709. * [3:0]: max_exp (shift amount to size max bin to 8-bit unsigned)
  710. */
  711. struct ath_ht20_40_mag_info {
  712. u8 lower_bins[3];
  713. u8 upper_bins[3];
  714. u8 max_exp;
  715. } __packed;
  716. #define SPECTRAL_HT20_40_NUM_BINS 128
  717. /* WARNING: don't actually use this struct! MAC may vary the amount of
  718. * data. This struct is for reference only.
  719. */
  720. struct ath_ht20_40_fft_packet {
  721. u8 data[SPECTRAL_HT20_40_NUM_BINS];
  722. struct ath_ht20_40_mag_info mag_info;
  723. struct ath_radar_info radar_info;
  724. } __packed;
  725. #define SPECTRAL_HT20_40_TOTAL_DATA_LEN (sizeof(struct ath_ht20_40_fft_packet))
  726. /* grabs the max magnitude from the all/upper/lower bins */
  727. static inline u16 spectral_max_magnitude(u8 *bins)
  728. {
  729. return (bins[0] & 0xc0) >> 6 |
  730. (bins[1] & 0xff) << 2 |
  731. (bins[2] & 0x03) << 10;
  732. }
  733. /* return the max magnitude from the all/upper/lower bins */
  734. static inline u8 spectral_max_index(u8 *bins)
  735. {
  736. s8 m = (bins[2] & 0xfc) >> 2;
  737. /* TODO: this still doesn't always report the right values ... */
  738. if (m > 32)
  739. m |= 0xe0;
  740. else
  741. m &= ~0xe0;
  742. return m + 29;
  743. }
  744. /* return the bitmap weight from the all/upper/lower bins */
  745. static inline u8 spectral_bitmap_weight(u8 *bins)
  746. {
  747. return bins[0] & 0x3f;
  748. }
  749. /* FFT sample format given to userspace via debugfs.
  750. *
  751. * Please keep the type/length at the front position and change
  752. * other fields after adding another sample type
  753. *
  754. * TODO: this might need rework when switching to nl80211-based
  755. * interface.
  756. */
  757. enum ath_fft_sample_type {
  758. ATH_FFT_SAMPLE_HT20 = 1,
  759. };
  760. struct fft_sample_tlv {
  761. u8 type; /* see ath_fft_sample */
  762. __be16 length;
  763. /* type dependent data follows */
  764. } __packed;
  765. struct fft_sample_ht20 {
  766. struct fft_sample_tlv tlv;
  767. u8 max_exp;
  768. __be16 freq;
  769. s8 rssi;
  770. s8 noise;
  771. __be16 max_magnitude;
  772. u8 max_index;
  773. u8 bitmap_weight;
  774. __be64 tsf;
  775. u8 data[SPECTRAL_HT20_NUM_BINS];
  776. } __packed;
  777. void ath9k_tasklet(unsigned long data);
  778. int ath_cabq_update(struct ath_softc *);
  779. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  780. {
  781. common->bus_ops->read_cachesize(common, csz);
  782. }
  783. extern struct ieee80211_ops ath9k_ops;
  784. extern int ath9k_modparam_nohwcrypt;
  785. extern int led_blink;
  786. extern bool is_ath9k_unloaded;
  787. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  788. irqreturn_t ath_isr(int irq, void *dev);
  789. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  790. const struct ath_bus_ops *bus_ops);
  791. void ath9k_deinit_device(struct ath_softc *sc);
  792. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  793. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  794. bool ath9k_uses_beacons(int type);
  795. void ath9k_spectral_scan_trigger(struct ieee80211_hw *hw);
  796. int ath9k_spectral_scan_config(struct ieee80211_hw *hw,
  797. enum spectral_mode spectral_mode);
  798. #ifdef CONFIG_ATH9K_PCI
  799. int ath_pci_init(void);
  800. void ath_pci_exit(void);
  801. #else
  802. static inline int ath_pci_init(void) { return 0; };
  803. static inline void ath_pci_exit(void) {};
  804. #endif
  805. #ifdef CONFIG_ATH9K_AHB
  806. int ath_ahb_init(void);
  807. void ath_ahb_exit(void);
  808. #else
  809. static inline int ath_ahb_init(void) { return 0; };
  810. static inline void ath_ahb_exit(void) {};
  811. #endif
  812. void ath9k_ps_wakeup(struct ath_softc *sc);
  813. void ath9k_ps_restore(struct ath_softc *sc);
  814. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  815. void ath_start_rfkill_poll(struct ath_softc *sc);
  816. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  817. void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
  818. struct ieee80211_vif *vif,
  819. struct ath9k_vif_iter_data *iter_data);
  820. #endif /* ATH9K_H */