sh_eth.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/kernel.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/delay.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/mdio-bitbang.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/phy.h>
  35. #include <linux/cache.h>
  36. #include <linux/io.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/slab.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/clk.h>
  42. #include <linux/sh_eth.h>
  43. #include "sh_eth.h"
  44. #define SH_ETH_DEF_MSG_ENABLE \
  45. (NETIF_MSG_LINK | \
  46. NETIF_MSG_TIMER | \
  47. NETIF_MSG_RX_ERR| \
  48. NETIF_MSG_TX_ERR)
  49. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  50. [EDSR] = 0x0000,
  51. [EDMR] = 0x0400,
  52. [EDTRR] = 0x0408,
  53. [EDRRR] = 0x0410,
  54. [EESR] = 0x0428,
  55. [EESIPR] = 0x0430,
  56. [TDLAR] = 0x0010,
  57. [TDFAR] = 0x0014,
  58. [TDFXR] = 0x0018,
  59. [TDFFR] = 0x001c,
  60. [RDLAR] = 0x0030,
  61. [RDFAR] = 0x0034,
  62. [RDFXR] = 0x0038,
  63. [RDFFR] = 0x003c,
  64. [TRSCER] = 0x0438,
  65. [RMFCR] = 0x0440,
  66. [TFTR] = 0x0448,
  67. [FDR] = 0x0450,
  68. [RMCR] = 0x0458,
  69. [RPADIR] = 0x0460,
  70. [FCFTR] = 0x0468,
  71. [CSMR] = 0x04E4,
  72. [ECMR] = 0x0500,
  73. [ECSR] = 0x0510,
  74. [ECSIPR] = 0x0518,
  75. [PIR] = 0x0520,
  76. [PSR] = 0x0528,
  77. [PIPR] = 0x052c,
  78. [RFLR] = 0x0508,
  79. [APR] = 0x0554,
  80. [MPR] = 0x0558,
  81. [PFTCR] = 0x055c,
  82. [PFRCR] = 0x0560,
  83. [TPAUSER] = 0x0564,
  84. [GECMR] = 0x05b0,
  85. [BCULR] = 0x05b4,
  86. [MAHR] = 0x05c0,
  87. [MALR] = 0x05c8,
  88. [TROCR] = 0x0700,
  89. [CDCR] = 0x0708,
  90. [LCCR] = 0x0710,
  91. [CEFCR] = 0x0740,
  92. [FRECR] = 0x0748,
  93. [TSFRCR] = 0x0750,
  94. [TLFRCR] = 0x0758,
  95. [RFCR] = 0x0760,
  96. [CERCR] = 0x0768,
  97. [CEECR] = 0x0770,
  98. [MAFCR] = 0x0778,
  99. [RMII_MII] = 0x0790,
  100. [ARSTR] = 0x0000,
  101. [TSU_CTRST] = 0x0004,
  102. [TSU_FWEN0] = 0x0010,
  103. [TSU_FWEN1] = 0x0014,
  104. [TSU_FCM] = 0x0018,
  105. [TSU_BSYSL0] = 0x0020,
  106. [TSU_BSYSL1] = 0x0024,
  107. [TSU_PRISL0] = 0x0028,
  108. [TSU_PRISL1] = 0x002c,
  109. [TSU_FWSL0] = 0x0030,
  110. [TSU_FWSL1] = 0x0034,
  111. [TSU_FWSLC] = 0x0038,
  112. [TSU_QTAG0] = 0x0040,
  113. [TSU_QTAG1] = 0x0044,
  114. [TSU_FWSR] = 0x0050,
  115. [TSU_FWINMK] = 0x0054,
  116. [TSU_ADQT0] = 0x0048,
  117. [TSU_ADQT1] = 0x004c,
  118. [TSU_VTAG0] = 0x0058,
  119. [TSU_VTAG1] = 0x005c,
  120. [TSU_ADSBSY] = 0x0060,
  121. [TSU_TEN] = 0x0064,
  122. [TSU_POST1] = 0x0070,
  123. [TSU_POST2] = 0x0074,
  124. [TSU_POST3] = 0x0078,
  125. [TSU_POST4] = 0x007c,
  126. [TSU_ADRH0] = 0x0100,
  127. [TSU_ADRL0] = 0x0104,
  128. [TSU_ADRH31] = 0x01f8,
  129. [TSU_ADRL31] = 0x01fc,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a0,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. [ECMR] = 0x0300,
  145. [RFLR] = 0x0308,
  146. [ECSR] = 0x0310,
  147. [ECSIPR] = 0x0318,
  148. [PIR] = 0x0320,
  149. [PSR] = 0x0328,
  150. [RDMLR] = 0x0340,
  151. [IPGR] = 0x0350,
  152. [APR] = 0x0354,
  153. [MPR] = 0x0358,
  154. [RFCF] = 0x0360,
  155. [TPAUSER] = 0x0364,
  156. [TPAUSECR] = 0x0368,
  157. [MAHR] = 0x03c0,
  158. [MALR] = 0x03c8,
  159. [TROCR] = 0x03d0,
  160. [CDCR] = 0x03d4,
  161. [LCCR] = 0x03d8,
  162. [CNDCR] = 0x03dc,
  163. [CEFCR] = 0x03e4,
  164. [FRECR] = 0x03e8,
  165. [TSFRCR] = 0x03ec,
  166. [TLFRCR] = 0x03f0,
  167. [RFCR] = 0x03f4,
  168. [MAFCR] = 0x03f8,
  169. [EDMR] = 0x0200,
  170. [EDTRR] = 0x0208,
  171. [EDRRR] = 0x0210,
  172. [TDLAR] = 0x0218,
  173. [RDLAR] = 0x0220,
  174. [EESR] = 0x0228,
  175. [EESIPR] = 0x0230,
  176. [TRSCER] = 0x0238,
  177. [RMFCR] = 0x0240,
  178. [TFTR] = 0x0248,
  179. [FDR] = 0x0250,
  180. [RMCR] = 0x0258,
  181. [TFUCR] = 0x0264,
  182. [RFOCR] = 0x0268,
  183. [FCFTR] = 0x0270,
  184. [TRIMD] = 0x027c,
  185. };
  186. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  187. [ECMR] = 0x0100,
  188. [RFLR] = 0x0108,
  189. [ECSR] = 0x0110,
  190. [ECSIPR] = 0x0118,
  191. [PIR] = 0x0120,
  192. [PSR] = 0x0128,
  193. [RDMLR] = 0x0140,
  194. [IPGR] = 0x0150,
  195. [APR] = 0x0154,
  196. [MPR] = 0x0158,
  197. [TPAUSER] = 0x0164,
  198. [RFCF] = 0x0160,
  199. [TPAUSECR] = 0x0168,
  200. [BCFRR] = 0x016c,
  201. [MAHR] = 0x01c0,
  202. [MALR] = 0x01c8,
  203. [TROCR] = 0x01d0,
  204. [CDCR] = 0x01d4,
  205. [LCCR] = 0x01d8,
  206. [CNDCR] = 0x01dc,
  207. [CEFCR] = 0x01e4,
  208. [FRECR] = 0x01e8,
  209. [TSFRCR] = 0x01ec,
  210. [TLFRCR] = 0x01f0,
  211. [RFCR] = 0x01f4,
  212. [MAFCR] = 0x01f8,
  213. [RTRATE] = 0x01fc,
  214. [EDMR] = 0x0000,
  215. [EDTRR] = 0x0008,
  216. [EDRRR] = 0x0010,
  217. [TDLAR] = 0x0018,
  218. [RDLAR] = 0x0020,
  219. [EESR] = 0x0028,
  220. [EESIPR] = 0x0030,
  221. [TRSCER] = 0x0038,
  222. [RMFCR] = 0x0040,
  223. [TFTR] = 0x0048,
  224. [FDR] = 0x0050,
  225. [RMCR] = 0x0058,
  226. [TFUCR] = 0x0064,
  227. [RFOCR] = 0x0068,
  228. [FCFTR] = 0x0070,
  229. [RPADIR] = 0x0078,
  230. [TRIMD] = 0x007c,
  231. [RBWAR] = 0x00c8,
  232. [RDFAR] = 0x00cc,
  233. [TBRAR] = 0x00d4,
  234. [TDFAR] = 0x00d8,
  235. };
  236. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  237. [ECMR] = 0x0160,
  238. [ECSR] = 0x0164,
  239. [ECSIPR] = 0x0168,
  240. [PIR] = 0x016c,
  241. [MAHR] = 0x0170,
  242. [MALR] = 0x0174,
  243. [RFLR] = 0x0178,
  244. [PSR] = 0x017c,
  245. [TROCR] = 0x0180,
  246. [CDCR] = 0x0184,
  247. [LCCR] = 0x0188,
  248. [CNDCR] = 0x018c,
  249. [CEFCR] = 0x0194,
  250. [FRECR] = 0x0198,
  251. [TSFRCR] = 0x019c,
  252. [TLFRCR] = 0x01a0,
  253. [RFCR] = 0x01a4,
  254. [MAFCR] = 0x01a8,
  255. [IPGR] = 0x01b4,
  256. [APR] = 0x01b8,
  257. [MPR] = 0x01bc,
  258. [TPAUSER] = 0x01c4,
  259. [BCFR] = 0x01cc,
  260. [ARSTR] = 0x0000,
  261. [TSU_CTRST] = 0x0004,
  262. [TSU_FWEN0] = 0x0010,
  263. [TSU_FWEN1] = 0x0014,
  264. [TSU_FCM] = 0x0018,
  265. [TSU_BSYSL0] = 0x0020,
  266. [TSU_BSYSL1] = 0x0024,
  267. [TSU_PRISL0] = 0x0028,
  268. [TSU_PRISL1] = 0x002c,
  269. [TSU_FWSL0] = 0x0030,
  270. [TSU_FWSL1] = 0x0034,
  271. [TSU_FWSLC] = 0x0038,
  272. [TSU_QTAGM0] = 0x0040,
  273. [TSU_QTAGM1] = 0x0044,
  274. [TSU_ADQT0] = 0x0048,
  275. [TSU_ADQT1] = 0x004c,
  276. [TSU_FWSR] = 0x0050,
  277. [TSU_FWINMK] = 0x0054,
  278. [TSU_ADSBSY] = 0x0060,
  279. [TSU_TEN] = 0x0064,
  280. [TSU_POST1] = 0x0070,
  281. [TSU_POST2] = 0x0074,
  282. [TSU_POST3] = 0x0078,
  283. [TSU_POST4] = 0x007c,
  284. [TXNLCR0] = 0x0080,
  285. [TXALCR0] = 0x0084,
  286. [RXNLCR0] = 0x0088,
  287. [RXALCR0] = 0x008c,
  288. [FWNLCR0] = 0x0090,
  289. [FWALCR0] = 0x0094,
  290. [TXNLCR1] = 0x00a0,
  291. [TXALCR1] = 0x00a0,
  292. [RXNLCR1] = 0x00a8,
  293. [RXALCR1] = 0x00ac,
  294. [FWNLCR1] = 0x00b0,
  295. [FWALCR1] = 0x00b4,
  296. [TSU_ADRH0] = 0x0100,
  297. [TSU_ADRL0] = 0x0104,
  298. [TSU_ADRL31] = 0x01fc,
  299. };
  300. static int sh_eth_is_gether(struct sh_eth_private *mdp)
  301. {
  302. if (mdp->reg_offset == sh_eth_offset_gigabit)
  303. return 1;
  304. else
  305. return 0;
  306. }
  307. static void sh_eth_select_mii(struct net_device *ndev)
  308. {
  309. u32 value = 0x0;
  310. struct sh_eth_private *mdp = netdev_priv(ndev);
  311. switch (mdp->phy_interface) {
  312. case PHY_INTERFACE_MODE_GMII:
  313. value = 0x2;
  314. break;
  315. case PHY_INTERFACE_MODE_MII:
  316. value = 0x1;
  317. break;
  318. case PHY_INTERFACE_MODE_RMII:
  319. value = 0x0;
  320. break;
  321. default:
  322. pr_warn("PHY interface mode was not setup. Set to MII.\n");
  323. value = 0x1;
  324. break;
  325. }
  326. sh_eth_write(ndev, value, RMII_MII);
  327. }
  328. static void sh_eth_set_duplex(struct net_device *ndev)
  329. {
  330. struct sh_eth_private *mdp = netdev_priv(ndev);
  331. if (mdp->duplex) /* Full */
  332. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  333. else /* Half */
  334. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  335. }
  336. /* There is CPU dependent code */
  337. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  338. {
  339. struct sh_eth_private *mdp = netdev_priv(ndev);
  340. switch (mdp->speed) {
  341. case 10: /* 10BASE */
  342. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  343. break;
  344. case 100:/* 100BASE */
  345. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  346. break;
  347. default:
  348. break;
  349. }
  350. }
  351. /* R8A7778/9 */
  352. static struct sh_eth_cpu_data r8a777x_data = {
  353. .set_duplex = sh_eth_set_duplex,
  354. .set_rate = sh_eth_set_rate_r8a777x,
  355. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  356. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  357. .eesipr_value = 0x01ff009f,
  358. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  359. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  360. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  361. EESR_ECI,
  362. .apr = 1,
  363. .mpr = 1,
  364. .tpauser = 1,
  365. .hw_swap = 1,
  366. };
  367. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  368. {
  369. struct sh_eth_private *mdp = netdev_priv(ndev);
  370. switch (mdp->speed) {
  371. case 10: /* 10BASE */
  372. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  373. break;
  374. case 100:/* 100BASE */
  375. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  376. break;
  377. default:
  378. break;
  379. }
  380. }
  381. /* SH7724 */
  382. static struct sh_eth_cpu_data sh7724_data = {
  383. .set_duplex = sh_eth_set_duplex,
  384. .set_rate = sh_eth_set_rate_sh7724,
  385. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  386. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  387. .eesipr_value = 0x01ff009f,
  388. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  389. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  390. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  391. EESR_ECI,
  392. .apr = 1,
  393. .mpr = 1,
  394. .tpauser = 1,
  395. .hw_swap = 1,
  396. .rpadir = 1,
  397. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  398. };
  399. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  400. {
  401. struct sh_eth_private *mdp = netdev_priv(ndev);
  402. switch (mdp->speed) {
  403. case 10: /* 10BASE */
  404. sh_eth_write(ndev, 0, RTRATE);
  405. break;
  406. case 100:/* 100BASE */
  407. sh_eth_write(ndev, 1, RTRATE);
  408. break;
  409. default:
  410. break;
  411. }
  412. }
  413. /* SH7757 */
  414. static struct sh_eth_cpu_data sh7757_data = {
  415. .set_duplex = sh_eth_set_duplex,
  416. .set_rate = sh_eth_set_rate_sh7757,
  417. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  418. .rmcr_value = 0x00000001,
  419. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  420. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  421. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  422. EESR_ECI,
  423. .irq_flags = IRQF_SHARED,
  424. .apr = 1,
  425. .mpr = 1,
  426. .tpauser = 1,
  427. .hw_swap = 1,
  428. .no_ade = 1,
  429. .rpadir = 1,
  430. .rpadir_value = 2 << 16,
  431. };
  432. #define SH_GIGA_ETH_BASE 0xfee00000UL
  433. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  434. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  435. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  436. {
  437. int i;
  438. unsigned long mahr[2], malr[2];
  439. /* save MAHR and MALR */
  440. for (i = 0; i < 2; i++) {
  441. malr[i] = ioread32((void *)GIGA_MALR(i));
  442. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  443. }
  444. /* reset device */
  445. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  446. mdelay(1);
  447. /* restore MAHR and MALR */
  448. for (i = 0; i < 2; i++) {
  449. iowrite32(malr[i], (void *)GIGA_MALR(i));
  450. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  451. }
  452. }
  453. static void sh_eth_set_rate_giga(struct net_device *ndev)
  454. {
  455. struct sh_eth_private *mdp = netdev_priv(ndev);
  456. switch (mdp->speed) {
  457. case 10: /* 10BASE */
  458. sh_eth_write(ndev, 0x00000000, GECMR);
  459. break;
  460. case 100:/* 100BASE */
  461. sh_eth_write(ndev, 0x00000010, GECMR);
  462. break;
  463. case 1000: /* 1000BASE */
  464. sh_eth_write(ndev, 0x00000020, GECMR);
  465. break;
  466. default:
  467. break;
  468. }
  469. }
  470. /* SH7757(GETHERC) */
  471. static struct sh_eth_cpu_data sh7757_data_giga = {
  472. .chip_reset = sh_eth_chip_reset_giga,
  473. .set_duplex = sh_eth_set_duplex,
  474. .set_rate = sh_eth_set_rate_giga,
  475. .ecsr_value = ECSR_ICD | ECSR_MPD,
  476. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  477. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  478. .tx_check = EESR_TC1 | EESR_FTC,
  479. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  480. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  481. EESR_TDE | EESR_ECI,
  482. .fdr_value = 0x0000072f,
  483. .rmcr_value = 0x00000001,
  484. .irq_flags = IRQF_SHARED,
  485. .apr = 1,
  486. .mpr = 1,
  487. .tpauser = 1,
  488. .bculr = 1,
  489. .hw_swap = 1,
  490. .rpadir = 1,
  491. .rpadir_value = 2 << 16,
  492. .no_trimd = 1,
  493. .no_ade = 1,
  494. .tsu = 1,
  495. };
  496. static void sh_eth_chip_reset(struct net_device *ndev)
  497. {
  498. struct sh_eth_private *mdp = netdev_priv(ndev);
  499. /* reset device */
  500. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  501. mdelay(1);
  502. }
  503. static void sh_eth_set_rate_gether(struct net_device *ndev)
  504. {
  505. struct sh_eth_private *mdp = netdev_priv(ndev);
  506. switch (mdp->speed) {
  507. case 10: /* 10BASE */
  508. sh_eth_write(ndev, GECMR_10, GECMR);
  509. break;
  510. case 100:/* 100BASE */
  511. sh_eth_write(ndev, GECMR_100, GECMR);
  512. break;
  513. case 1000: /* 1000BASE */
  514. sh_eth_write(ndev, GECMR_1000, GECMR);
  515. break;
  516. default:
  517. break;
  518. }
  519. }
  520. /* SH7734 */
  521. static struct sh_eth_cpu_data sh7734_data = {
  522. .chip_reset = sh_eth_chip_reset,
  523. .set_duplex = sh_eth_set_duplex,
  524. .set_rate = sh_eth_set_rate_gether,
  525. .ecsr_value = ECSR_ICD | ECSR_MPD,
  526. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  527. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  528. .tx_check = EESR_TC1 | EESR_FTC,
  529. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  530. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  531. EESR_TDE | EESR_ECI,
  532. .apr = 1,
  533. .mpr = 1,
  534. .tpauser = 1,
  535. .bculr = 1,
  536. .hw_swap = 1,
  537. .no_trimd = 1,
  538. .no_ade = 1,
  539. .tsu = 1,
  540. .hw_crc = 1,
  541. .select_mii = 1,
  542. };
  543. /* SH7763 */
  544. static struct sh_eth_cpu_data sh7763_data = {
  545. .chip_reset = sh_eth_chip_reset,
  546. .set_duplex = sh_eth_set_duplex,
  547. .set_rate = sh_eth_set_rate_gether,
  548. .ecsr_value = ECSR_ICD | ECSR_MPD,
  549. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  550. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  551. .tx_check = EESR_TC1 | EESR_FTC,
  552. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT | \
  553. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE | \
  554. EESR_ECI,
  555. .apr = 1,
  556. .mpr = 1,
  557. .tpauser = 1,
  558. .bculr = 1,
  559. .hw_swap = 1,
  560. .no_trimd = 1,
  561. .no_ade = 1,
  562. .tsu = 1,
  563. .irq_flags = IRQF_SHARED,
  564. };
  565. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  566. {
  567. struct sh_eth_private *mdp = netdev_priv(ndev);
  568. /* reset device */
  569. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  570. mdelay(1);
  571. sh_eth_select_mii(ndev);
  572. }
  573. /* R8A7740 */
  574. static struct sh_eth_cpu_data r8a7740_data = {
  575. .chip_reset = sh_eth_chip_reset_r8a7740,
  576. .set_duplex = sh_eth_set_duplex,
  577. .set_rate = sh_eth_set_rate_gether,
  578. .ecsr_value = ECSR_ICD | ECSR_MPD,
  579. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  580. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  581. .tx_check = EESR_TC1 | EESR_FTC,
  582. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  583. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  584. EESR_TDE | EESR_ECI,
  585. .apr = 1,
  586. .mpr = 1,
  587. .tpauser = 1,
  588. .bculr = 1,
  589. .hw_swap = 1,
  590. .no_trimd = 1,
  591. .no_ade = 1,
  592. .tsu = 1,
  593. .select_mii = 1,
  594. .shift_rd0 = 1,
  595. };
  596. static struct sh_eth_cpu_data sh7619_data = {
  597. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  598. .apr = 1,
  599. .mpr = 1,
  600. .tpauser = 1,
  601. .hw_swap = 1,
  602. };
  603. static struct sh_eth_cpu_data sh771x_data = {
  604. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  605. .tsu = 1,
  606. };
  607. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  608. {
  609. if (!cd->ecsr_value)
  610. cd->ecsr_value = DEFAULT_ECSR_INIT;
  611. if (!cd->ecsipr_value)
  612. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  613. if (!cd->fcftr_value)
  614. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF | \
  615. DEFAULT_FIFO_F_D_RFD;
  616. if (!cd->fdr_value)
  617. cd->fdr_value = DEFAULT_FDR_INIT;
  618. if (!cd->rmcr_value)
  619. cd->rmcr_value = DEFAULT_RMCR_VALUE;
  620. if (!cd->tx_check)
  621. cd->tx_check = DEFAULT_TX_CHECK;
  622. if (!cd->eesr_err_check)
  623. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  624. }
  625. static int sh_eth_check_reset(struct net_device *ndev)
  626. {
  627. int ret = 0;
  628. int cnt = 100;
  629. while (cnt > 0) {
  630. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  631. break;
  632. mdelay(1);
  633. cnt--;
  634. }
  635. if (cnt <= 0) {
  636. pr_err("Device reset failed\n");
  637. ret = -ETIMEDOUT;
  638. }
  639. return ret;
  640. }
  641. static int sh_eth_reset(struct net_device *ndev)
  642. {
  643. struct sh_eth_private *mdp = netdev_priv(ndev);
  644. int ret = 0;
  645. if (sh_eth_is_gether(mdp)) {
  646. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  647. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  648. EDMR);
  649. ret = sh_eth_check_reset(ndev);
  650. if (ret)
  651. goto out;
  652. /* Table Init */
  653. sh_eth_write(ndev, 0x0, TDLAR);
  654. sh_eth_write(ndev, 0x0, TDFAR);
  655. sh_eth_write(ndev, 0x0, TDFXR);
  656. sh_eth_write(ndev, 0x0, TDFFR);
  657. sh_eth_write(ndev, 0x0, RDLAR);
  658. sh_eth_write(ndev, 0x0, RDFAR);
  659. sh_eth_write(ndev, 0x0, RDFXR);
  660. sh_eth_write(ndev, 0x0, RDFFR);
  661. /* Reset HW CRC register */
  662. if (mdp->cd->hw_crc)
  663. sh_eth_write(ndev, 0x0, CSMR);
  664. /* Select MII mode */
  665. if (mdp->cd->select_mii)
  666. sh_eth_select_mii(ndev);
  667. } else {
  668. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  669. EDMR);
  670. mdelay(3);
  671. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  672. EDMR);
  673. }
  674. out:
  675. return ret;
  676. }
  677. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
  678. static void sh_eth_set_receive_align(struct sk_buff *skb)
  679. {
  680. int reserve;
  681. reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
  682. if (reserve)
  683. skb_reserve(skb, reserve);
  684. }
  685. #else
  686. static void sh_eth_set_receive_align(struct sk_buff *skb)
  687. {
  688. skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
  689. }
  690. #endif
  691. /* CPU <-> EDMAC endian convert */
  692. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  693. {
  694. switch (mdp->edmac_endian) {
  695. case EDMAC_LITTLE_ENDIAN:
  696. return cpu_to_le32(x);
  697. case EDMAC_BIG_ENDIAN:
  698. return cpu_to_be32(x);
  699. }
  700. return x;
  701. }
  702. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  703. {
  704. switch (mdp->edmac_endian) {
  705. case EDMAC_LITTLE_ENDIAN:
  706. return le32_to_cpu(x);
  707. case EDMAC_BIG_ENDIAN:
  708. return be32_to_cpu(x);
  709. }
  710. return x;
  711. }
  712. /*
  713. * Program the hardware MAC address from dev->dev_addr.
  714. */
  715. static void update_mac_address(struct net_device *ndev)
  716. {
  717. sh_eth_write(ndev,
  718. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  719. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  720. sh_eth_write(ndev,
  721. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  722. }
  723. /*
  724. * Get MAC address from SuperH MAC address register
  725. *
  726. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  727. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  728. * When you want use this device, you must set MAC address in bootloader.
  729. *
  730. */
  731. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  732. {
  733. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  734. memcpy(ndev->dev_addr, mac, 6);
  735. } else {
  736. ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
  737. ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
  738. ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
  739. ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
  740. ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
  741. ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
  742. }
  743. }
  744. static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  745. {
  746. if (sh_eth_is_gether(mdp))
  747. return EDTRR_TRNS_GETHER;
  748. else
  749. return EDTRR_TRNS_ETHER;
  750. }
  751. struct bb_info {
  752. void (*set_gate)(void *addr);
  753. struct mdiobb_ctrl ctrl;
  754. void *addr;
  755. u32 mmd_msk;/* MMD */
  756. u32 mdo_msk;
  757. u32 mdi_msk;
  758. u32 mdc_msk;
  759. };
  760. /* PHY bit set */
  761. static void bb_set(void *addr, u32 msk)
  762. {
  763. iowrite32(ioread32(addr) | msk, addr);
  764. }
  765. /* PHY bit clear */
  766. static void bb_clr(void *addr, u32 msk)
  767. {
  768. iowrite32((ioread32(addr) & ~msk), addr);
  769. }
  770. /* PHY bit read */
  771. static int bb_read(void *addr, u32 msk)
  772. {
  773. return (ioread32(addr) & msk) != 0;
  774. }
  775. /* Data I/O pin control */
  776. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  777. {
  778. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  779. if (bitbang->set_gate)
  780. bitbang->set_gate(bitbang->addr);
  781. if (bit)
  782. bb_set(bitbang->addr, bitbang->mmd_msk);
  783. else
  784. bb_clr(bitbang->addr, bitbang->mmd_msk);
  785. }
  786. /* Set bit data*/
  787. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  788. {
  789. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  790. if (bitbang->set_gate)
  791. bitbang->set_gate(bitbang->addr);
  792. if (bit)
  793. bb_set(bitbang->addr, bitbang->mdo_msk);
  794. else
  795. bb_clr(bitbang->addr, bitbang->mdo_msk);
  796. }
  797. /* Get bit data*/
  798. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  799. {
  800. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  801. if (bitbang->set_gate)
  802. bitbang->set_gate(bitbang->addr);
  803. return bb_read(bitbang->addr, bitbang->mdi_msk);
  804. }
  805. /* MDC pin control */
  806. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  807. {
  808. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  809. if (bitbang->set_gate)
  810. bitbang->set_gate(bitbang->addr);
  811. if (bit)
  812. bb_set(bitbang->addr, bitbang->mdc_msk);
  813. else
  814. bb_clr(bitbang->addr, bitbang->mdc_msk);
  815. }
  816. /* mdio bus control struct */
  817. static struct mdiobb_ops bb_ops = {
  818. .owner = THIS_MODULE,
  819. .set_mdc = sh_mdc_ctrl,
  820. .set_mdio_dir = sh_mmd_ctrl,
  821. .set_mdio_data = sh_set_mdio,
  822. .get_mdio_data = sh_get_mdio,
  823. };
  824. /* free skb and descriptor buffer */
  825. static void sh_eth_ring_free(struct net_device *ndev)
  826. {
  827. struct sh_eth_private *mdp = netdev_priv(ndev);
  828. int i;
  829. /* Free Rx skb ringbuffer */
  830. if (mdp->rx_skbuff) {
  831. for (i = 0; i < mdp->num_rx_ring; i++) {
  832. if (mdp->rx_skbuff[i])
  833. dev_kfree_skb(mdp->rx_skbuff[i]);
  834. }
  835. }
  836. kfree(mdp->rx_skbuff);
  837. mdp->rx_skbuff = NULL;
  838. /* Free Tx skb ringbuffer */
  839. if (mdp->tx_skbuff) {
  840. for (i = 0; i < mdp->num_tx_ring; i++) {
  841. if (mdp->tx_skbuff[i])
  842. dev_kfree_skb(mdp->tx_skbuff[i]);
  843. }
  844. }
  845. kfree(mdp->tx_skbuff);
  846. mdp->tx_skbuff = NULL;
  847. }
  848. /* format skb and descriptor buffer */
  849. static void sh_eth_ring_format(struct net_device *ndev)
  850. {
  851. struct sh_eth_private *mdp = netdev_priv(ndev);
  852. int i;
  853. struct sk_buff *skb;
  854. struct sh_eth_rxdesc *rxdesc = NULL;
  855. struct sh_eth_txdesc *txdesc = NULL;
  856. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  857. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  858. mdp->cur_rx = mdp->cur_tx = 0;
  859. mdp->dirty_rx = mdp->dirty_tx = 0;
  860. memset(mdp->rx_ring, 0, rx_ringsize);
  861. /* build Rx ring buffer */
  862. for (i = 0; i < mdp->num_rx_ring; i++) {
  863. /* skb */
  864. mdp->rx_skbuff[i] = NULL;
  865. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  866. mdp->rx_skbuff[i] = skb;
  867. if (skb == NULL)
  868. break;
  869. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  870. DMA_FROM_DEVICE);
  871. sh_eth_set_receive_align(skb);
  872. /* RX descriptor */
  873. rxdesc = &mdp->rx_ring[i];
  874. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  875. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  876. /* The size of the buffer is 16 byte boundary. */
  877. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  878. /* Rx descriptor address set */
  879. if (i == 0) {
  880. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  881. if (sh_eth_is_gether(mdp))
  882. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  883. }
  884. }
  885. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  886. /* Mark the last entry as wrapping the ring. */
  887. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  888. memset(mdp->tx_ring, 0, tx_ringsize);
  889. /* build Tx ring buffer */
  890. for (i = 0; i < mdp->num_tx_ring; i++) {
  891. mdp->tx_skbuff[i] = NULL;
  892. txdesc = &mdp->tx_ring[i];
  893. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  894. txdesc->buffer_length = 0;
  895. if (i == 0) {
  896. /* Tx descriptor address set */
  897. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  898. if (sh_eth_is_gether(mdp))
  899. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  900. }
  901. }
  902. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  903. }
  904. /* Get skb and descriptor buffer */
  905. static int sh_eth_ring_init(struct net_device *ndev)
  906. {
  907. struct sh_eth_private *mdp = netdev_priv(ndev);
  908. int rx_ringsize, tx_ringsize, ret = 0;
  909. /*
  910. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  911. * card needs room to do 8 byte alignment, +2 so we can reserve
  912. * the first 2 bytes, and +16 gets room for the status word from the
  913. * card.
  914. */
  915. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  916. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  917. if (mdp->cd->rpadir)
  918. mdp->rx_buf_sz += NET_IP_ALIGN;
  919. /* Allocate RX and TX skb rings */
  920. mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
  921. sizeof(*mdp->rx_skbuff), GFP_KERNEL);
  922. if (!mdp->rx_skbuff) {
  923. ret = -ENOMEM;
  924. return ret;
  925. }
  926. mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
  927. sizeof(*mdp->tx_skbuff), GFP_KERNEL);
  928. if (!mdp->tx_skbuff) {
  929. ret = -ENOMEM;
  930. goto skb_ring_free;
  931. }
  932. /* Allocate all Rx descriptors. */
  933. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  934. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  935. GFP_KERNEL);
  936. if (!mdp->rx_ring) {
  937. ret = -ENOMEM;
  938. goto desc_ring_free;
  939. }
  940. mdp->dirty_rx = 0;
  941. /* Allocate all Tx descriptors. */
  942. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  943. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  944. GFP_KERNEL);
  945. if (!mdp->tx_ring) {
  946. ret = -ENOMEM;
  947. goto desc_ring_free;
  948. }
  949. return ret;
  950. desc_ring_free:
  951. /* free DMA buffer */
  952. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  953. skb_ring_free:
  954. /* Free Rx and Tx skb ring buffer */
  955. sh_eth_ring_free(ndev);
  956. mdp->tx_ring = NULL;
  957. mdp->rx_ring = NULL;
  958. return ret;
  959. }
  960. static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
  961. {
  962. int ringsize;
  963. if (mdp->rx_ring) {
  964. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  965. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  966. mdp->rx_desc_dma);
  967. mdp->rx_ring = NULL;
  968. }
  969. if (mdp->tx_ring) {
  970. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  971. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  972. mdp->tx_desc_dma);
  973. mdp->tx_ring = NULL;
  974. }
  975. }
  976. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  977. {
  978. int ret = 0;
  979. struct sh_eth_private *mdp = netdev_priv(ndev);
  980. u32 val;
  981. /* Soft Reset */
  982. ret = sh_eth_reset(ndev);
  983. if (ret)
  984. goto out;
  985. /* Descriptor format */
  986. sh_eth_ring_format(ndev);
  987. if (mdp->cd->rpadir)
  988. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  989. /* all sh_eth int mask */
  990. sh_eth_write(ndev, 0, EESIPR);
  991. #if defined(__LITTLE_ENDIAN)
  992. if (mdp->cd->hw_swap)
  993. sh_eth_write(ndev, EDMR_EL, EDMR);
  994. else
  995. #endif
  996. sh_eth_write(ndev, 0, EDMR);
  997. /* FIFO size set */
  998. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  999. sh_eth_write(ndev, 0, TFTR);
  1000. /* Frame recv control */
  1001. sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
  1002. sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
  1003. if (mdp->cd->bculr)
  1004. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1005. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1006. if (!mdp->cd->no_trimd)
  1007. sh_eth_write(ndev, 0, TRIMD);
  1008. /* Recv frame limit set register */
  1009. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1010. RFLR);
  1011. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1012. if (start)
  1013. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1014. /* PAUSE Prohibition */
  1015. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1016. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1017. sh_eth_write(ndev, val, ECMR);
  1018. if (mdp->cd->set_rate)
  1019. mdp->cd->set_rate(ndev);
  1020. /* E-MAC Status Register clear */
  1021. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1022. /* E-MAC Interrupt Enable register */
  1023. if (start)
  1024. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1025. /* Set MAC address */
  1026. update_mac_address(ndev);
  1027. /* mask reset */
  1028. if (mdp->cd->apr)
  1029. sh_eth_write(ndev, APR_AP, APR);
  1030. if (mdp->cd->mpr)
  1031. sh_eth_write(ndev, MPR_MP, MPR);
  1032. if (mdp->cd->tpauser)
  1033. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1034. if (start) {
  1035. /* Setting the Rx mode will start the Rx process. */
  1036. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1037. netif_start_queue(ndev);
  1038. }
  1039. out:
  1040. return ret;
  1041. }
  1042. /* free Tx skb function */
  1043. static int sh_eth_txfree(struct net_device *ndev)
  1044. {
  1045. struct sh_eth_private *mdp = netdev_priv(ndev);
  1046. struct sh_eth_txdesc *txdesc;
  1047. int freeNum = 0;
  1048. int entry = 0;
  1049. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1050. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1051. txdesc = &mdp->tx_ring[entry];
  1052. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1053. break;
  1054. /* Free the original skb. */
  1055. if (mdp->tx_skbuff[entry]) {
  1056. dma_unmap_single(&ndev->dev, txdesc->addr,
  1057. txdesc->buffer_length, DMA_TO_DEVICE);
  1058. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1059. mdp->tx_skbuff[entry] = NULL;
  1060. freeNum++;
  1061. }
  1062. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1063. if (entry >= mdp->num_tx_ring - 1)
  1064. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1065. ndev->stats.tx_packets++;
  1066. ndev->stats.tx_bytes += txdesc->buffer_length;
  1067. }
  1068. return freeNum;
  1069. }
  1070. /* Packet receive function */
  1071. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1072. {
  1073. struct sh_eth_private *mdp = netdev_priv(ndev);
  1074. struct sh_eth_rxdesc *rxdesc;
  1075. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1076. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1077. struct sk_buff *skb;
  1078. int exceeded = 0;
  1079. u16 pkt_len = 0;
  1080. u32 desc_status;
  1081. rxdesc = &mdp->rx_ring[entry];
  1082. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1083. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1084. pkt_len = rxdesc->frame_length;
  1085. if (--boguscnt < 0)
  1086. break;
  1087. if (*quota <= 0) {
  1088. exceeded = 1;
  1089. break;
  1090. }
  1091. (*quota)--;
  1092. if (!(desc_status & RDFEND))
  1093. ndev->stats.rx_length_errors++;
  1094. /*
  1095. * In case of almost all GETHER/ETHERs, the Receive Frame State
  1096. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1097. * bit 0. However, in case of the R8A7740's GETHER, the RFS
  1098. * bits are from bit 25 to bit 16. So, the driver needs right
  1099. * shifting by 16.
  1100. */
  1101. if (mdp->cd->shift_rd0)
  1102. desc_status >>= 16;
  1103. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1104. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1105. ndev->stats.rx_errors++;
  1106. if (desc_status & RD_RFS1)
  1107. ndev->stats.rx_crc_errors++;
  1108. if (desc_status & RD_RFS2)
  1109. ndev->stats.rx_frame_errors++;
  1110. if (desc_status & RD_RFS3)
  1111. ndev->stats.rx_length_errors++;
  1112. if (desc_status & RD_RFS4)
  1113. ndev->stats.rx_length_errors++;
  1114. if (desc_status & RD_RFS6)
  1115. ndev->stats.rx_missed_errors++;
  1116. if (desc_status & RD_RFS10)
  1117. ndev->stats.rx_over_errors++;
  1118. } else {
  1119. if (!mdp->cd->hw_swap)
  1120. sh_eth_soft_swap(
  1121. phys_to_virt(ALIGN(rxdesc->addr, 4)),
  1122. pkt_len + 2);
  1123. skb = mdp->rx_skbuff[entry];
  1124. mdp->rx_skbuff[entry] = NULL;
  1125. if (mdp->cd->rpadir)
  1126. skb_reserve(skb, NET_IP_ALIGN);
  1127. skb_put(skb, pkt_len);
  1128. skb->protocol = eth_type_trans(skb, ndev);
  1129. netif_rx(skb);
  1130. ndev->stats.rx_packets++;
  1131. ndev->stats.rx_bytes += pkt_len;
  1132. }
  1133. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  1134. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1135. rxdesc = &mdp->rx_ring[entry];
  1136. }
  1137. /* Refill the Rx ring buffers. */
  1138. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1139. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1140. rxdesc = &mdp->rx_ring[entry];
  1141. /* The size of the buffer is 16 byte boundary. */
  1142. rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
  1143. if (mdp->rx_skbuff[entry] == NULL) {
  1144. skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
  1145. mdp->rx_skbuff[entry] = skb;
  1146. if (skb == NULL)
  1147. break; /* Better luck next round. */
  1148. dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
  1149. DMA_FROM_DEVICE);
  1150. sh_eth_set_receive_align(skb);
  1151. skb_checksum_none_assert(skb);
  1152. rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
  1153. }
  1154. if (entry >= mdp->num_rx_ring - 1)
  1155. rxdesc->status |=
  1156. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  1157. else
  1158. rxdesc->status |=
  1159. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1160. }
  1161. /* Restart Rx engine if stopped. */
  1162. /* If we don't need to check status, don't. -KDU */
  1163. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1164. /* fix the values for the next receiving if RDE is set */
  1165. if (intr_status & EESR_RDE)
  1166. mdp->cur_rx = mdp->dirty_rx =
  1167. (sh_eth_read(ndev, RDFAR) -
  1168. sh_eth_read(ndev, RDLAR)) >> 4;
  1169. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1170. }
  1171. return exceeded;
  1172. }
  1173. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1174. {
  1175. /* disable tx and rx */
  1176. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1177. ~(ECMR_RE | ECMR_TE), ECMR);
  1178. }
  1179. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1180. {
  1181. /* enable tx and rx */
  1182. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1183. (ECMR_RE | ECMR_TE), ECMR);
  1184. }
  1185. /* error control function */
  1186. static void sh_eth_error(struct net_device *ndev, int intr_status)
  1187. {
  1188. struct sh_eth_private *mdp = netdev_priv(ndev);
  1189. u32 felic_stat;
  1190. u32 link_stat;
  1191. u32 mask;
  1192. if (intr_status & EESR_ECI) {
  1193. felic_stat = sh_eth_read(ndev, ECSR);
  1194. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1195. if (felic_stat & ECSR_ICD)
  1196. ndev->stats.tx_carrier_errors++;
  1197. if (felic_stat & ECSR_LCHNG) {
  1198. /* Link Changed */
  1199. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1200. goto ignore_link;
  1201. } else {
  1202. link_stat = (sh_eth_read(ndev, PSR));
  1203. if (mdp->ether_link_active_low)
  1204. link_stat = ~link_stat;
  1205. }
  1206. if (!(link_stat & PHY_ST_LINK))
  1207. sh_eth_rcv_snd_disable(ndev);
  1208. else {
  1209. /* Link Up */
  1210. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1211. ~DMAC_M_ECI, EESIPR);
  1212. /*clear int */
  1213. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1214. ECSR);
  1215. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1216. DMAC_M_ECI, EESIPR);
  1217. /* enable tx and rx */
  1218. sh_eth_rcv_snd_enable(ndev);
  1219. }
  1220. }
  1221. }
  1222. ignore_link:
  1223. if (intr_status & EESR_TWB) {
  1224. /* Unused write back interrupt */
  1225. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1226. ndev->stats.tx_aborted_errors++;
  1227. if (netif_msg_tx_err(mdp))
  1228. dev_err(&ndev->dev, "Transmit Abort\n");
  1229. }
  1230. }
  1231. if (intr_status & EESR_RABT) {
  1232. /* Receive Abort int */
  1233. if (intr_status & EESR_RFRMER) {
  1234. /* Receive Frame Overflow int */
  1235. ndev->stats.rx_frame_errors++;
  1236. if (netif_msg_rx_err(mdp))
  1237. dev_err(&ndev->dev, "Receive Abort\n");
  1238. }
  1239. }
  1240. if (intr_status & EESR_TDE) {
  1241. /* Transmit Descriptor Empty int */
  1242. ndev->stats.tx_fifo_errors++;
  1243. if (netif_msg_tx_err(mdp))
  1244. dev_err(&ndev->dev, "Transmit Descriptor Empty\n");
  1245. }
  1246. if (intr_status & EESR_TFE) {
  1247. /* FIFO under flow */
  1248. ndev->stats.tx_fifo_errors++;
  1249. if (netif_msg_tx_err(mdp))
  1250. dev_err(&ndev->dev, "Transmit FIFO Under flow\n");
  1251. }
  1252. if (intr_status & EESR_RDE) {
  1253. /* Receive Descriptor Empty int */
  1254. ndev->stats.rx_over_errors++;
  1255. if (netif_msg_rx_err(mdp))
  1256. dev_err(&ndev->dev, "Receive Descriptor Empty\n");
  1257. }
  1258. if (intr_status & EESR_RFE) {
  1259. /* Receive FIFO Overflow int */
  1260. ndev->stats.rx_fifo_errors++;
  1261. if (netif_msg_rx_err(mdp))
  1262. dev_err(&ndev->dev, "Receive FIFO Overflow\n");
  1263. }
  1264. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1265. /* Address Error */
  1266. ndev->stats.tx_fifo_errors++;
  1267. if (netif_msg_tx_err(mdp))
  1268. dev_err(&ndev->dev, "Address Error\n");
  1269. }
  1270. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1271. if (mdp->cd->no_ade)
  1272. mask &= ~EESR_ADE;
  1273. if (intr_status & mask) {
  1274. /* Tx error */
  1275. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1276. /* dmesg */
  1277. dev_err(&ndev->dev, "TX error. status=%8.8x cur_tx=%8.8x ",
  1278. intr_status, mdp->cur_tx);
  1279. dev_err(&ndev->dev, "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1280. mdp->dirty_tx, (u32) ndev->state, edtrr);
  1281. /* dirty buffer free */
  1282. sh_eth_txfree(ndev);
  1283. /* SH7712 BUG */
  1284. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1285. /* tx dma start */
  1286. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1287. }
  1288. /* wakeup */
  1289. netif_wake_queue(ndev);
  1290. }
  1291. }
  1292. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1293. {
  1294. struct net_device *ndev = netdev;
  1295. struct sh_eth_private *mdp = netdev_priv(ndev);
  1296. struct sh_eth_cpu_data *cd = mdp->cd;
  1297. irqreturn_t ret = IRQ_NONE;
  1298. unsigned long intr_status, intr_enable;
  1299. spin_lock(&mdp->lock);
  1300. /* Get interrupt status */
  1301. intr_status = sh_eth_read(ndev, EESR);
  1302. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1303. * enabled since it's the one that comes thru regardless of the mask,
  1304. * and we need to fully handle it in sh_eth_error() in order to quench
  1305. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1306. */
  1307. intr_enable = sh_eth_read(ndev, EESIPR);
  1308. intr_status &= intr_enable | DMAC_M_ECI;
  1309. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1310. ret = IRQ_HANDLED;
  1311. else
  1312. goto other_irq;
  1313. if (intr_status & EESR_RX_CHECK) {
  1314. if (napi_schedule_prep(&mdp->napi)) {
  1315. /* Mask Rx interrupts */
  1316. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1317. EESIPR);
  1318. __napi_schedule(&mdp->napi);
  1319. } else {
  1320. dev_warn(&ndev->dev,
  1321. "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
  1322. intr_status, intr_enable);
  1323. }
  1324. }
  1325. /* Tx Check */
  1326. if (intr_status & cd->tx_check) {
  1327. /* Clear Tx interrupts */
  1328. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1329. sh_eth_txfree(ndev);
  1330. netif_wake_queue(ndev);
  1331. }
  1332. if (intr_status & cd->eesr_err_check) {
  1333. /* Clear error interrupts */
  1334. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1335. sh_eth_error(ndev, intr_status);
  1336. }
  1337. other_irq:
  1338. spin_unlock(&mdp->lock);
  1339. return ret;
  1340. }
  1341. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1342. {
  1343. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1344. napi);
  1345. struct net_device *ndev = napi->dev;
  1346. int quota = budget;
  1347. unsigned long intr_status;
  1348. for (;;) {
  1349. intr_status = sh_eth_read(ndev, EESR);
  1350. if (!(intr_status & EESR_RX_CHECK))
  1351. break;
  1352. /* Clear Rx interrupts */
  1353. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1354. if (sh_eth_rx(ndev, intr_status, &quota))
  1355. goto out;
  1356. }
  1357. napi_complete(napi);
  1358. /* Reenable Rx interrupts */
  1359. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1360. out:
  1361. return budget - quota;
  1362. }
  1363. /* PHY state control function */
  1364. static void sh_eth_adjust_link(struct net_device *ndev)
  1365. {
  1366. struct sh_eth_private *mdp = netdev_priv(ndev);
  1367. struct phy_device *phydev = mdp->phydev;
  1368. int new_state = 0;
  1369. if (phydev->link) {
  1370. if (phydev->duplex != mdp->duplex) {
  1371. new_state = 1;
  1372. mdp->duplex = phydev->duplex;
  1373. if (mdp->cd->set_duplex)
  1374. mdp->cd->set_duplex(ndev);
  1375. }
  1376. if (phydev->speed != mdp->speed) {
  1377. new_state = 1;
  1378. mdp->speed = phydev->speed;
  1379. if (mdp->cd->set_rate)
  1380. mdp->cd->set_rate(ndev);
  1381. }
  1382. if (!mdp->link) {
  1383. sh_eth_write(ndev,
  1384. (sh_eth_read(ndev, ECMR) & ~ECMR_TXF), ECMR);
  1385. new_state = 1;
  1386. mdp->link = phydev->link;
  1387. if (mdp->cd->no_psr || mdp->no_ether_link)
  1388. sh_eth_rcv_snd_enable(ndev);
  1389. }
  1390. } else if (mdp->link) {
  1391. new_state = 1;
  1392. mdp->link = 0;
  1393. mdp->speed = 0;
  1394. mdp->duplex = -1;
  1395. if (mdp->cd->no_psr || mdp->no_ether_link)
  1396. sh_eth_rcv_snd_disable(ndev);
  1397. }
  1398. if (new_state && netif_msg_link(mdp))
  1399. phy_print_status(phydev);
  1400. }
  1401. /* PHY init function */
  1402. static int sh_eth_phy_init(struct net_device *ndev)
  1403. {
  1404. struct sh_eth_private *mdp = netdev_priv(ndev);
  1405. char phy_id[MII_BUS_ID_SIZE + 3];
  1406. struct phy_device *phydev = NULL;
  1407. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1408. mdp->mii_bus->id , mdp->phy_id);
  1409. mdp->link = 0;
  1410. mdp->speed = 0;
  1411. mdp->duplex = -1;
  1412. /* Try connect to PHY */
  1413. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1414. mdp->phy_interface);
  1415. if (IS_ERR(phydev)) {
  1416. dev_err(&ndev->dev, "phy_connect failed\n");
  1417. return PTR_ERR(phydev);
  1418. }
  1419. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  1420. phydev->addr, phydev->drv->name);
  1421. mdp->phydev = phydev;
  1422. return 0;
  1423. }
  1424. /* PHY control start function */
  1425. static int sh_eth_phy_start(struct net_device *ndev)
  1426. {
  1427. struct sh_eth_private *mdp = netdev_priv(ndev);
  1428. int ret;
  1429. ret = sh_eth_phy_init(ndev);
  1430. if (ret)
  1431. return ret;
  1432. /* reset phy - this also wakes it from PDOWN */
  1433. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  1434. phy_start(mdp->phydev);
  1435. return 0;
  1436. }
  1437. static int sh_eth_get_settings(struct net_device *ndev,
  1438. struct ethtool_cmd *ecmd)
  1439. {
  1440. struct sh_eth_private *mdp = netdev_priv(ndev);
  1441. unsigned long flags;
  1442. int ret;
  1443. spin_lock_irqsave(&mdp->lock, flags);
  1444. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1445. spin_unlock_irqrestore(&mdp->lock, flags);
  1446. return ret;
  1447. }
  1448. static int sh_eth_set_settings(struct net_device *ndev,
  1449. struct ethtool_cmd *ecmd)
  1450. {
  1451. struct sh_eth_private *mdp = netdev_priv(ndev);
  1452. unsigned long flags;
  1453. int ret;
  1454. spin_lock_irqsave(&mdp->lock, flags);
  1455. /* disable tx and rx */
  1456. sh_eth_rcv_snd_disable(ndev);
  1457. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1458. if (ret)
  1459. goto error_exit;
  1460. if (ecmd->duplex == DUPLEX_FULL)
  1461. mdp->duplex = 1;
  1462. else
  1463. mdp->duplex = 0;
  1464. if (mdp->cd->set_duplex)
  1465. mdp->cd->set_duplex(ndev);
  1466. error_exit:
  1467. mdelay(1);
  1468. /* enable tx and rx */
  1469. sh_eth_rcv_snd_enable(ndev);
  1470. spin_unlock_irqrestore(&mdp->lock, flags);
  1471. return ret;
  1472. }
  1473. static int sh_eth_nway_reset(struct net_device *ndev)
  1474. {
  1475. struct sh_eth_private *mdp = netdev_priv(ndev);
  1476. unsigned long flags;
  1477. int ret;
  1478. spin_lock_irqsave(&mdp->lock, flags);
  1479. ret = phy_start_aneg(mdp->phydev);
  1480. spin_unlock_irqrestore(&mdp->lock, flags);
  1481. return ret;
  1482. }
  1483. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1484. {
  1485. struct sh_eth_private *mdp = netdev_priv(ndev);
  1486. return mdp->msg_enable;
  1487. }
  1488. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1489. {
  1490. struct sh_eth_private *mdp = netdev_priv(ndev);
  1491. mdp->msg_enable = value;
  1492. }
  1493. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1494. "rx_current", "tx_current",
  1495. "rx_dirty", "tx_dirty",
  1496. };
  1497. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1498. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1499. {
  1500. switch (sset) {
  1501. case ETH_SS_STATS:
  1502. return SH_ETH_STATS_LEN;
  1503. default:
  1504. return -EOPNOTSUPP;
  1505. }
  1506. }
  1507. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1508. struct ethtool_stats *stats, u64 *data)
  1509. {
  1510. struct sh_eth_private *mdp = netdev_priv(ndev);
  1511. int i = 0;
  1512. /* device-specific stats */
  1513. data[i++] = mdp->cur_rx;
  1514. data[i++] = mdp->cur_tx;
  1515. data[i++] = mdp->dirty_rx;
  1516. data[i++] = mdp->dirty_tx;
  1517. }
  1518. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1519. {
  1520. switch (stringset) {
  1521. case ETH_SS_STATS:
  1522. memcpy(data, *sh_eth_gstrings_stats,
  1523. sizeof(sh_eth_gstrings_stats));
  1524. break;
  1525. }
  1526. }
  1527. static void sh_eth_get_ringparam(struct net_device *ndev,
  1528. struct ethtool_ringparam *ring)
  1529. {
  1530. struct sh_eth_private *mdp = netdev_priv(ndev);
  1531. ring->rx_max_pending = RX_RING_MAX;
  1532. ring->tx_max_pending = TX_RING_MAX;
  1533. ring->rx_pending = mdp->num_rx_ring;
  1534. ring->tx_pending = mdp->num_tx_ring;
  1535. }
  1536. static int sh_eth_set_ringparam(struct net_device *ndev,
  1537. struct ethtool_ringparam *ring)
  1538. {
  1539. struct sh_eth_private *mdp = netdev_priv(ndev);
  1540. int ret;
  1541. if (ring->tx_pending > TX_RING_MAX ||
  1542. ring->rx_pending > RX_RING_MAX ||
  1543. ring->tx_pending < TX_RING_MIN ||
  1544. ring->rx_pending < RX_RING_MIN)
  1545. return -EINVAL;
  1546. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1547. return -EINVAL;
  1548. if (netif_running(ndev)) {
  1549. netif_tx_disable(ndev);
  1550. /* Disable interrupts by clearing the interrupt mask. */
  1551. sh_eth_write(ndev, 0x0000, EESIPR);
  1552. /* Stop the chip's Tx and Rx processes. */
  1553. sh_eth_write(ndev, 0, EDTRR);
  1554. sh_eth_write(ndev, 0, EDRRR);
  1555. synchronize_irq(ndev->irq);
  1556. }
  1557. /* Free all the skbuffs in the Rx queue. */
  1558. sh_eth_ring_free(ndev);
  1559. /* Free DMA buffer */
  1560. sh_eth_free_dma_buffer(mdp);
  1561. /* Set new parameters */
  1562. mdp->num_rx_ring = ring->rx_pending;
  1563. mdp->num_tx_ring = ring->tx_pending;
  1564. ret = sh_eth_ring_init(ndev);
  1565. if (ret < 0) {
  1566. dev_err(&ndev->dev, "%s: sh_eth_ring_init failed.\n", __func__);
  1567. return ret;
  1568. }
  1569. ret = sh_eth_dev_init(ndev, false);
  1570. if (ret < 0) {
  1571. dev_err(&ndev->dev, "%s: sh_eth_dev_init failed.\n", __func__);
  1572. return ret;
  1573. }
  1574. if (netif_running(ndev)) {
  1575. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1576. /* Setting the Rx mode will start the Rx process. */
  1577. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1578. netif_wake_queue(ndev);
  1579. }
  1580. return 0;
  1581. }
  1582. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1583. .get_settings = sh_eth_get_settings,
  1584. .set_settings = sh_eth_set_settings,
  1585. .nway_reset = sh_eth_nway_reset,
  1586. .get_msglevel = sh_eth_get_msglevel,
  1587. .set_msglevel = sh_eth_set_msglevel,
  1588. .get_link = ethtool_op_get_link,
  1589. .get_strings = sh_eth_get_strings,
  1590. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1591. .get_sset_count = sh_eth_get_sset_count,
  1592. .get_ringparam = sh_eth_get_ringparam,
  1593. .set_ringparam = sh_eth_set_ringparam,
  1594. };
  1595. /* network device open function */
  1596. static int sh_eth_open(struct net_device *ndev)
  1597. {
  1598. int ret = 0;
  1599. struct sh_eth_private *mdp = netdev_priv(ndev);
  1600. pm_runtime_get_sync(&mdp->pdev->dev);
  1601. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1602. mdp->cd->irq_flags, ndev->name, ndev);
  1603. if (ret) {
  1604. dev_err(&ndev->dev, "Can not assign IRQ number\n");
  1605. return ret;
  1606. }
  1607. /* Descriptor set */
  1608. ret = sh_eth_ring_init(ndev);
  1609. if (ret)
  1610. goto out_free_irq;
  1611. /* device init */
  1612. ret = sh_eth_dev_init(ndev, true);
  1613. if (ret)
  1614. goto out_free_irq;
  1615. /* PHY control start*/
  1616. ret = sh_eth_phy_start(ndev);
  1617. if (ret)
  1618. goto out_free_irq;
  1619. napi_enable(&mdp->napi);
  1620. return ret;
  1621. out_free_irq:
  1622. free_irq(ndev->irq, ndev);
  1623. pm_runtime_put_sync(&mdp->pdev->dev);
  1624. return ret;
  1625. }
  1626. /* Timeout function */
  1627. static void sh_eth_tx_timeout(struct net_device *ndev)
  1628. {
  1629. struct sh_eth_private *mdp = netdev_priv(ndev);
  1630. struct sh_eth_rxdesc *rxdesc;
  1631. int i;
  1632. netif_stop_queue(ndev);
  1633. if (netif_msg_timer(mdp))
  1634. dev_err(&ndev->dev, "%s: transmit timed out, status %8.8x,"
  1635. " resetting...\n", ndev->name, (int)sh_eth_read(ndev, EESR));
  1636. /* tx_errors count up */
  1637. ndev->stats.tx_errors++;
  1638. /* Free all the skbuffs in the Rx queue. */
  1639. for (i = 0; i < mdp->num_rx_ring; i++) {
  1640. rxdesc = &mdp->rx_ring[i];
  1641. rxdesc->status = 0;
  1642. rxdesc->addr = 0xBADF00D0;
  1643. if (mdp->rx_skbuff[i])
  1644. dev_kfree_skb(mdp->rx_skbuff[i]);
  1645. mdp->rx_skbuff[i] = NULL;
  1646. }
  1647. for (i = 0; i < mdp->num_tx_ring; i++) {
  1648. if (mdp->tx_skbuff[i])
  1649. dev_kfree_skb(mdp->tx_skbuff[i]);
  1650. mdp->tx_skbuff[i] = NULL;
  1651. }
  1652. /* device init */
  1653. sh_eth_dev_init(ndev, true);
  1654. }
  1655. /* Packet transmit function */
  1656. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1657. {
  1658. struct sh_eth_private *mdp = netdev_priv(ndev);
  1659. struct sh_eth_txdesc *txdesc;
  1660. u32 entry;
  1661. unsigned long flags;
  1662. spin_lock_irqsave(&mdp->lock, flags);
  1663. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1664. if (!sh_eth_txfree(ndev)) {
  1665. if (netif_msg_tx_queued(mdp))
  1666. dev_warn(&ndev->dev, "TxFD exhausted.\n");
  1667. netif_stop_queue(ndev);
  1668. spin_unlock_irqrestore(&mdp->lock, flags);
  1669. return NETDEV_TX_BUSY;
  1670. }
  1671. }
  1672. spin_unlock_irqrestore(&mdp->lock, flags);
  1673. entry = mdp->cur_tx % mdp->num_tx_ring;
  1674. mdp->tx_skbuff[entry] = skb;
  1675. txdesc = &mdp->tx_ring[entry];
  1676. /* soft swap. */
  1677. if (!mdp->cd->hw_swap)
  1678. sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
  1679. skb->len + 2);
  1680. txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1681. DMA_TO_DEVICE);
  1682. if (skb->len < ETHERSMALL)
  1683. txdesc->buffer_length = ETHERSMALL;
  1684. else
  1685. txdesc->buffer_length = skb->len;
  1686. if (entry >= mdp->num_tx_ring - 1)
  1687. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  1688. else
  1689. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  1690. mdp->cur_tx++;
  1691. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  1692. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1693. return NETDEV_TX_OK;
  1694. }
  1695. /* device close function */
  1696. static int sh_eth_close(struct net_device *ndev)
  1697. {
  1698. struct sh_eth_private *mdp = netdev_priv(ndev);
  1699. napi_disable(&mdp->napi);
  1700. netif_stop_queue(ndev);
  1701. /* Disable interrupts by clearing the interrupt mask. */
  1702. sh_eth_write(ndev, 0x0000, EESIPR);
  1703. /* Stop the chip's Tx and Rx processes. */
  1704. sh_eth_write(ndev, 0, EDTRR);
  1705. sh_eth_write(ndev, 0, EDRRR);
  1706. /* PHY Disconnect */
  1707. if (mdp->phydev) {
  1708. phy_stop(mdp->phydev);
  1709. phy_disconnect(mdp->phydev);
  1710. }
  1711. free_irq(ndev->irq, ndev);
  1712. /* Free all the skbuffs in the Rx queue. */
  1713. sh_eth_ring_free(ndev);
  1714. /* free DMA buffer */
  1715. sh_eth_free_dma_buffer(mdp);
  1716. pm_runtime_put_sync(&mdp->pdev->dev);
  1717. return 0;
  1718. }
  1719. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  1720. {
  1721. struct sh_eth_private *mdp = netdev_priv(ndev);
  1722. pm_runtime_get_sync(&mdp->pdev->dev);
  1723. ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
  1724. sh_eth_write(ndev, 0, TROCR); /* (write clear) */
  1725. ndev->stats.collisions += sh_eth_read(ndev, CDCR);
  1726. sh_eth_write(ndev, 0, CDCR); /* (write clear) */
  1727. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
  1728. sh_eth_write(ndev, 0, LCCR); /* (write clear) */
  1729. if (sh_eth_is_gether(mdp)) {
  1730. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
  1731. sh_eth_write(ndev, 0, CERCR); /* (write clear) */
  1732. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
  1733. sh_eth_write(ndev, 0, CEECR); /* (write clear) */
  1734. } else {
  1735. ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
  1736. sh_eth_write(ndev, 0, CNDCR); /* (write clear) */
  1737. }
  1738. pm_runtime_put_sync(&mdp->pdev->dev);
  1739. return &ndev->stats;
  1740. }
  1741. /* ioctl to device function */
  1742. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  1743. int cmd)
  1744. {
  1745. struct sh_eth_private *mdp = netdev_priv(ndev);
  1746. struct phy_device *phydev = mdp->phydev;
  1747. if (!netif_running(ndev))
  1748. return -EINVAL;
  1749. if (!phydev)
  1750. return -ENODEV;
  1751. return phy_mii_ioctl(phydev, rq, cmd);
  1752. }
  1753. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  1754. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  1755. int entry)
  1756. {
  1757. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  1758. }
  1759. static u32 sh_eth_tsu_get_post_mask(int entry)
  1760. {
  1761. return 0x0f << (28 - ((entry % 8) * 4));
  1762. }
  1763. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  1764. {
  1765. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  1766. }
  1767. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  1768. int entry)
  1769. {
  1770. struct sh_eth_private *mdp = netdev_priv(ndev);
  1771. u32 tmp;
  1772. void *reg_offset;
  1773. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1774. tmp = ioread32(reg_offset);
  1775. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  1776. }
  1777. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  1778. int entry)
  1779. {
  1780. struct sh_eth_private *mdp = netdev_priv(ndev);
  1781. u32 post_mask, ref_mask, tmp;
  1782. void *reg_offset;
  1783. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  1784. post_mask = sh_eth_tsu_get_post_mask(entry);
  1785. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  1786. tmp = ioread32(reg_offset);
  1787. iowrite32(tmp & ~post_mask, reg_offset);
  1788. /* If other port enables, the function returns "true" */
  1789. return tmp & ref_mask;
  1790. }
  1791. static int sh_eth_tsu_busy(struct net_device *ndev)
  1792. {
  1793. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  1794. struct sh_eth_private *mdp = netdev_priv(ndev);
  1795. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  1796. udelay(10);
  1797. timeout--;
  1798. if (timeout <= 0) {
  1799. dev_err(&ndev->dev, "%s: timeout\n", __func__);
  1800. return -ETIMEDOUT;
  1801. }
  1802. }
  1803. return 0;
  1804. }
  1805. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  1806. const u8 *addr)
  1807. {
  1808. u32 val;
  1809. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  1810. iowrite32(val, reg);
  1811. if (sh_eth_tsu_busy(ndev) < 0)
  1812. return -EBUSY;
  1813. val = addr[4] << 8 | addr[5];
  1814. iowrite32(val, reg + 4);
  1815. if (sh_eth_tsu_busy(ndev) < 0)
  1816. return -EBUSY;
  1817. return 0;
  1818. }
  1819. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  1820. {
  1821. u32 val;
  1822. val = ioread32(reg);
  1823. addr[0] = (val >> 24) & 0xff;
  1824. addr[1] = (val >> 16) & 0xff;
  1825. addr[2] = (val >> 8) & 0xff;
  1826. addr[3] = val & 0xff;
  1827. val = ioread32(reg + 4);
  1828. addr[4] = (val >> 8) & 0xff;
  1829. addr[5] = val & 0xff;
  1830. }
  1831. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  1832. {
  1833. struct sh_eth_private *mdp = netdev_priv(ndev);
  1834. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1835. int i;
  1836. u8 c_addr[ETH_ALEN];
  1837. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1838. sh_eth_tsu_read_entry(reg_offset, c_addr);
  1839. if (memcmp(addr, c_addr, ETH_ALEN) == 0)
  1840. return i;
  1841. }
  1842. return -ENOENT;
  1843. }
  1844. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  1845. {
  1846. u8 blank[ETH_ALEN];
  1847. int entry;
  1848. memset(blank, 0, sizeof(blank));
  1849. entry = sh_eth_tsu_find_entry(ndev, blank);
  1850. return (entry < 0) ? -ENOMEM : entry;
  1851. }
  1852. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  1853. int entry)
  1854. {
  1855. struct sh_eth_private *mdp = netdev_priv(ndev);
  1856. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1857. int ret;
  1858. u8 blank[ETH_ALEN];
  1859. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  1860. ~(1 << (31 - entry)), TSU_TEN);
  1861. memset(blank, 0, sizeof(blank));
  1862. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  1863. if (ret < 0)
  1864. return ret;
  1865. return 0;
  1866. }
  1867. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  1868. {
  1869. struct sh_eth_private *mdp = netdev_priv(ndev);
  1870. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1871. int i, ret;
  1872. if (!mdp->cd->tsu)
  1873. return 0;
  1874. i = sh_eth_tsu_find_entry(ndev, addr);
  1875. if (i < 0) {
  1876. /* No entry found, create one */
  1877. i = sh_eth_tsu_find_empty(ndev);
  1878. if (i < 0)
  1879. return -ENOMEM;
  1880. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  1881. if (ret < 0)
  1882. return ret;
  1883. /* Enable the entry */
  1884. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  1885. (1 << (31 - i)), TSU_TEN);
  1886. }
  1887. /* Entry found or created, enable POST */
  1888. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  1889. return 0;
  1890. }
  1891. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  1892. {
  1893. struct sh_eth_private *mdp = netdev_priv(ndev);
  1894. int i, ret;
  1895. if (!mdp->cd->tsu)
  1896. return 0;
  1897. i = sh_eth_tsu_find_entry(ndev, addr);
  1898. if (i) {
  1899. /* Entry found */
  1900. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1901. goto done;
  1902. /* Disable the entry if both ports was disabled */
  1903. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1904. if (ret < 0)
  1905. return ret;
  1906. }
  1907. done:
  1908. return 0;
  1909. }
  1910. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  1911. {
  1912. struct sh_eth_private *mdp = netdev_priv(ndev);
  1913. int i, ret;
  1914. if (unlikely(!mdp->cd->tsu))
  1915. return 0;
  1916. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  1917. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  1918. continue;
  1919. /* Disable the entry if both ports was disabled */
  1920. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  1921. if (ret < 0)
  1922. return ret;
  1923. }
  1924. return 0;
  1925. }
  1926. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  1927. {
  1928. struct sh_eth_private *mdp = netdev_priv(ndev);
  1929. u8 addr[ETH_ALEN];
  1930. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  1931. int i;
  1932. if (unlikely(!mdp->cd->tsu))
  1933. return;
  1934. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  1935. sh_eth_tsu_read_entry(reg_offset, addr);
  1936. if (is_multicast_ether_addr(addr))
  1937. sh_eth_tsu_del_entry(ndev, addr);
  1938. }
  1939. }
  1940. /* Multicast reception directions set */
  1941. static void sh_eth_set_multicast_list(struct net_device *ndev)
  1942. {
  1943. struct sh_eth_private *mdp = netdev_priv(ndev);
  1944. u32 ecmr_bits;
  1945. int mcast_all = 0;
  1946. unsigned long flags;
  1947. spin_lock_irqsave(&mdp->lock, flags);
  1948. /*
  1949. * Initial condition is MCT = 1, PRM = 0.
  1950. * Depending on ndev->flags, set PRM or clear MCT
  1951. */
  1952. ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;
  1953. if (!(ndev->flags & IFF_MULTICAST)) {
  1954. sh_eth_tsu_purge_mcast(ndev);
  1955. mcast_all = 1;
  1956. }
  1957. if (ndev->flags & IFF_ALLMULTI) {
  1958. sh_eth_tsu_purge_mcast(ndev);
  1959. ecmr_bits &= ~ECMR_MCT;
  1960. mcast_all = 1;
  1961. }
  1962. if (ndev->flags & IFF_PROMISC) {
  1963. sh_eth_tsu_purge_all(ndev);
  1964. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  1965. } else if (mdp->cd->tsu) {
  1966. struct netdev_hw_addr *ha;
  1967. netdev_for_each_mc_addr(ha, ndev) {
  1968. if (mcast_all && is_multicast_ether_addr(ha->addr))
  1969. continue;
  1970. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  1971. if (!mcast_all) {
  1972. sh_eth_tsu_purge_mcast(ndev);
  1973. ecmr_bits &= ~ECMR_MCT;
  1974. mcast_all = 1;
  1975. }
  1976. }
  1977. }
  1978. } else {
  1979. /* Normal, unicast/broadcast-only mode. */
  1980. ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
  1981. }
  1982. /* update the ethernet mode */
  1983. sh_eth_write(ndev, ecmr_bits, ECMR);
  1984. spin_unlock_irqrestore(&mdp->lock, flags);
  1985. }
  1986. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  1987. {
  1988. if (!mdp->port)
  1989. return TSU_VTAG0;
  1990. else
  1991. return TSU_VTAG1;
  1992. }
  1993. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  1994. __be16 proto, u16 vid)
  1995. {
  1996. struct sh_eth_private *mdp = netdev_priv(ndev);
  1997. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  1998. if (unlikely(!mdp->cd->tsu))
  1999. return -EPERM;
  2000. /* No filtering if vid = 0 */
  2001. if (!vid)
  2002. return 0;
  2003. mdp->vlan_num_ids++;
  2004. /*
  2005. * The controller has one VLAN tag HW filter. So, if the filter is
  2006. * already enabled, the driver disables it and the filte
  2007. */
  2008. if (mdp->vlan_num_ids > 1) {
  2009. /* disable VLAN filter */
  2010. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2011. return 0;
  2012. }
  2013. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2014. vtag_reg_index);
  2015. return 0;
  2016. }
  2017. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2018. __be16 proto, u16 vid)
  2019. {
  2020. struct sh_eth_private *mdp = netdev_priv(ndev);
  2021. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2022. if (unlikely(!mdp->cd->tsu))
  2023. return -EPERM;
  2024. /* No filtering if vid = 0 */
  2025. if (!vid)
  2026. return 0;
  2027. mdp->vlan_num_ids--;
  2028. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2029. return 0;
  2030. }
  2031. /* SuperH's TSU register init function */
  2032. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2033. {
  2034. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2035. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2036. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2037. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2038. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2039. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2040. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2041. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2042. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2043. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2044. if (sh_eth_is_gether(mdp)) {
  2045. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2046. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2047. } else {
  2048. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2049. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2050. }
  2051. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2052. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2053. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2054. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2055. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2056. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2057. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2058. }
  2059. /* MDIO bus release function */
  2060. static int sh_mdio_release(struct net_device *ndev)
  2061. {
  2062. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  2063. /* unregister mdio bus */
  2064. mdiobus_unregister(bus);
  2065. /* remove mdio bus info from net_device */
  2066. dev_set_drvdata(&ndev->dev, NULL);
  2067. /* free bitbang info */
  2068. free_mdio_bitbang(bus);
  2069. return 0;
  2070. }
  2071. /* MDIO bus init function */
  2072. static int sh_mdio_init(struct net_device *ndev, int id,
  2073. struct sh_eth_plat_data *pd)
  2074. {
  2075. int ret, i;
  2076. struct bb_info *bitbang;
  2077. struct sh_eth_private *mdp = netdev_priv(ndev);
  2078. /* create bit control struct for PHY */
  2079. bitbang = devm_kzalloc(&ndev->dev, sizeof(struct bb_info),
  2080. GFP_KERNEL);
  2081. if (!bitbang) {
  2082. ret = -ENOMEM;
  2083. goto out;
  2084. }
  2085. /* bitbang init */
  2086. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2087. bitbang->set_gate = pd->set_mdio_gate;
  2088. bitbang->mdi_msk = PIR_MDI;
  2089. bitbang->mdo_msk = PIR_MDO;
  2090. bitbang->mmd_msk = PIR_MMD;
  2091. bitbang->mdc_msk = PIR_MDC;
  2092. bitbang->ctrl.ops = &bb_ops;
  2093. /* MII controller setting */
  2094. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2095. if (!mdp->mii_bus) {
  2096. ret = -ENOMEM;
  2097. goto out;
  2098. }
  2099. /* Hook up MII support for ethtool */
  2100. mdp->mii_bus->name = "sh_mii";
  2101. mdp->mii_bus->parent = &ndev->dev;
  2102. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2103. mdp->pdev->name, id);
  2104. /* PHY IRQ */
  2105. mdp->mii_bus->irq = devm_kzalloc(&ndev->dev,
  2106. sizeof(int) * PHY_MAX_ADDR,
  2107. GFP_KERNEL);
  2108. if (!mdp->mii_bus->irq) {
  2109. ret = -ENOMEM;
  2110. goto out_free_bus;
  2111. }
  2112. for (i = 0; i < PHY_MAX_ADDR; i++)
  2113. mdp->mii_bus->irq[i] = PHY_POLL;
  2114. /* register mdio bus */
  2115. ret = mdiobus_register(mdp->mii_bus);
  2116. if (ret)
  2117. goto out_free_bus;
  2118. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  2119. return 0;
  2120. out_free_bus:
  2121. free_mdio_bitbang(mdp->mii_bus);
  2122. out:
  2123. return ret;
  2124. }
  2125. static const u16 *sh_eth_get_register_offset(int register_type)
  2126. {
  2127. const u16 *reg_offset = NULL;
  2128. switch (register_type) {
  2129. case SH_ETH_REG_GIGABIT:
  2130. reg_offset = sh_eth_offset_gigabit;
  2131. break;
  2132. case SH_ETH_REG_FAST_RCAR:
  2133. reg_offset = sh_eth_offset_fast_rcar;
  2134. break;
  2135. case SH_ETH_REG_FAST_SH4:
  2136. reg_offset = sh_eth_offset_fast_sh4;
  2137. break;
  2138. case SH_ETH_REG_FAST_SH3_SH2:
  2139. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2140. break;
  2141. default:
  2142. pr_err("Unknown register type (%d)\n", register_type);
  2143. break;
  2144. }
  2145. return reg_offset;
  2146. }
  2147. static const struct net_device_ops sh_eth_netdev_ops = {
  2148. .ndo_open = sh_eth_open,
  2149. .ndo_stop = sh_eth_close,
  2150. .ndo_start_xmit = sh_eth_start_xmit,
  2151. .ndo_get_stats = sh_eth_get_stats,
  2152. .ndo_tx_timeout = sh_eth_tx_timeout,
  2153. .ndo_do_ioctl = sh_eth_do_ioctl,
  2154. .ndo_validate_addr = eth_validate_addr,
  2155. .ndo_set_mac_address = eth_mac_addr,
  2156. .ndo_change_mtu = eth_change_mtu,
  2157. };
  2158. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2159. .ndo_open = sh_eth_open,
  2160. .ndo_stop = sh_eth_close,
  2161. .ndo_start_xmit = sh_eth_start_xmit,
  2162. .ndo_get_stats = sh_eth_get_stats,
  2163. .ndo_set_rx_mode = sh_eth_set_multicast_list,
  2164. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2165. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2166. .ndo_tx_timeout = sh_eth_tx_timeout,
  2167. .ndo_do_ioctl = sh_eth_do_ioctl,
  2168. .ndo_validate_addr = eth_validate_addr,
  2169. .ndo_set_mac_address = eth_mac_addr,
  2170. .ndo_change_mtu = eth_change_mtu,
  2171. };
  2172. static int sh_eth_drv_probe(struct platform_device *pdev)
  2173. {
  2174. int ret, devno = 0;
  2175. struct resource *res;
  2176. struct net_device *ndev = NULL;
  2177. struct sh_eth_private *mdp = NULL;
  2178. struct sh_eth_plat_data *pd = pdev->dev.platform_data;
  2179. const struct platform_device_id *id = platform_get_device_id(pdev);
  2180. /* get base addr */
  2181. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2182. if (unlikely(res == NULL)) {
  2183. dev_err(&pdev->dev, "invalid resource\n");
  2184. ret = -EINVAL;
  2185. goto out;
  2186. }
  2187. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2188. if (!ndev) {
  2189. ret = -ENOMEM;
  2190. goto out;
  2191. }
  2192. /* The sh Ether-specific entries in the device structure. */
  2193. ndev->base_addr = res->start;
  2194. devno = pdev->id;
  2195. if (devno < 0)
  2196. devno = 0;
  2197. ndev->dma = -1;
  2198. ret = platform_get_irq(pdev, 0);
  2199. if (ret < 0) {
  2200. ret = -ENODEV;
  2201. goto out_release;
  2202. }
  2203. ndev->irq = ret;
  2204. SET_NETDEV_DEV(ndev, &pdev->dev);
  2205. /* Fill in the fields of the device structure with ethernet values. */
  2206. ether_setup(ndev);
  2207. mdp = netdev_priv(ndev);
  2208. mdp->num_tx_ring = TX_RING_SIZE;
  2209. mdp->num_rx_ring = RX_RING_SIZE;
  2210. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2211. if (IS_ERR(mdp->addr)) {
  2212. ret = PTR_ERR(mdp->addr);
  2213. goto out_release;
  2214. }
  2215. spin_lock_init(&mdp->lock);
  2216. mdp->pdev = pdev;
  2217. pm_runtime_enable(&pdev->dev);
  2218. pm_runtime_resume(&pdev->dev);
  2219. /* get PHY ID */
  2220. mdp->phy_id = pd->phy;
  2221. mdp->phy_interface = pd->phy_interface;
  2222. /* EDMAC endian */
  2223. mdp->edmac_endian = pd->edmac_endian;
  2224. mdp->no_ether_link = pd->no_ether_link;
  2225. mdp->ether_link_active_low = pd->ether_link_active_low;
  2226. mdp->reg_offset = sh_eth_get_register_offset(pd->register_type);
  2227. /* set cpu data */
  2228. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2229. sh_eth_set_default_cpu_data(mdp->cd);
  2230. /* set function */
  2231. if (mdp->cd->tsu)
  2232. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2233. else
  2234. ndev->netdev_ops = &sh_eth_netdev_ops;
  2235. SET_ETHTOOL_OPS(ndev, &sh_eth_ethtool_ops);
  2236. ndev->watchdog_timeo = TX_TIMEOUT;
  2237. /* debug message level */
  2238. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2239. /* read and set MAC address */
  2240. read_mac_address(ndev, pd->mac_addr);
  2241. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2242. dev_warn(&pdev->dev,
  2243. "no valid MAC address supplied, using a random one.\n");
  2244. eth_hw_addr_random(ndev);
  2245. }
  2246. /* ioremap the TSU registers */
  2247. if (mdp->cd->tsu) {
  2248. struct resource *rtsu;
  2249. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2250. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2251. if (IS_ERR(mdp->tsu_addr)) {
  2252. ret = PTR_ERR(mdp->tsu_addr);
  2253. goto out_release;
  2254. }
  2255. mdp->port = devno % 2;
  2256. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2257. }
  2258. /* initialize first or needed device */
  2259. if (!devno || pd->needs_init) {
  2260. if (mdp->cd->chip_reset)
  2261. mdp->cd->chip_reset(ndev);
  2262. if (mdp->cd->tsu) {
  2263. /* TSU init (Init only)*/
  2264. sh_eth_tsu_init(mdp);
  2265. }
  2266. }
  2267. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2268. /* network device register */
  2269. ret = register_netdev(ndev);
  2270. if (ret)
  2271. goto out_napi_del;
  2272. /* mdio bus init */
  2273. ret = sh_mdio_init(ndev, pdev->id, pd);
  2274. if (ret)
  2275. goto out_unregister;
  2276. /* print device information */
  2277. pr_info("Base address at 0x%x, %pM, IRQ %d.\n",
  2278. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2279. platform_set_drvdata(pdev, ndev);
  2280. return ret;
  2281. out_unregister:
  2282. unregister_netdev(ndev);
  2283. out_napi_del:
  2284. netif_napi_del(&mdp->napi);
  2285. out_release:
  2286. /* net_dev free */
  2287. if (ndev)
  2288. free_netdev(ndev);
  2289. out:
  2290. return ret;
  2291. }
  2292. static int sh_eth_drv_remove(struct platform_device *pdev)
  2293. {
  2294. struct net_device *ndev = platform_get_drvdata(pdev);
  2295. struct sh_eth_private *mdp = netdev_priv(ndev);
  2296. sh_mdio_release(ndev);
  2297. unregister_netdev(ndev);
  2298. netif_napi_del(&mdp->napi);
  2299. pm_runtime_disable(&pdev->dev);
  2300. free_netdev(ndev);
  2301. return 0;
  2302. }
  2303. #ifdef CONFIG_PM
  2304. static int sh_eth_runtime_nop(struct device *dev)
  2305. {
  2306. /*
  2307. * Runtime PM callback shared between ->runtime_suspend()
  2308. * and ->runtime_resume(). Simply returns success.
  2309. *
  2310. * This driver re-initializes all registers after
  2311. * pm_runtime_get_sync() anyway so there is no need
  2312. * to save and restore registers here.
  2313. */
  2314. return 0;
  2315. }
  2316. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2317. .runtime_suspend = sh_eth_runtime_nop,
  2318. .runtime_resume = sh_eth_runtime_nop,
  2319. };
  2320. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2321. #else
  2322. #define SH_ETH_PM_OPS NULL
  2323. #endif
  2324. static struct platform_device_id sh_eth_id_table[] = {
  2325. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2326. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2327. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2328. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2329. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2330. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2331. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2332. { "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
  2333. { "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
  2334. { }
  2335. };
  2336. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2337. static struct platform_driver sh_eth_driver = {
  2338. .probe = sh_eth_drv_probe,
  2339. .remove = sh_eth_drv_remove,
  2340. .id_table = sh_eth_id_table,
  2341. .driver = {
  2342. .name = CARDNAME,
  2343. .pm = SH_ETH_PM_OPS,
  2344. },
  2345. };
  2346. module_platform_driver(sh_eth_driver);
  2347. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2348. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2349. MODULE_LICENSE("GPL v2");