qlcnic_83xx_init.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. /* Template header */
  38. struct qlc_83xx_reset_hdr {
  39. #if defined(__LITTLE_ENDIAN)
  40. u16 version;
  41. u16 signature;
  42. u16 size;
  43. u16 entries;
  44. u16 hdr_size;
  45. u16 checksum;
  46. u16 init_offset;
  47. u16 start_offset;
  48. #elif defined(__BIG_ENDIAN)
  49. u16 signature;
  50. u16 version;
  51. u16 entries;
  52. u16 size;
  53. u16 checksum;
  54. u16 hdr_size;
  55. u16 start_offset;
  56. u16 init_offset;
  57. #endif
  58. } __packed;
  59. /* Command entry header. */
  60. struct qlc_83xx_entry_hdr {
  61. #if defined(__LITTLE_ENDIAN)
  62. u16 cmd;
  63. u16 size;
  64. u16 count;
  65. u16 delay;
  66. #elif defined(__BIG_ENDIAN)
  67. u16 size;
  68. u16 cmd;
  69. u16 delay;
  70. u16 count;
  71. #endif
  72. } __packed;
  73. /* Generic poll command */
  74. struct qlc_83xx_poll {
  75. u32 mask;
  76. u32 status;
  77. } __packed;
  78. /* Read modify write command */
  79. struct qlc_83xx_rmw {
  80. u32 mask;
  81. u32 xor_value;
  82. u32 or_value;
  83. #if defined(__LITTLE_ENDIAN)
  84. u8 shl;
  85. u8 shr;
  86. u8 index_a;
  87. u8 rsvd;
  88. #elif defined(__BIG_ENDIAN)
  89. u8 rsvd;
  90. u8 index_a;
  91. u8 shr;
  92. u8 shl;
  93. #endif
  94. } __packed;
  95. /* Generic command with 2 DWORD */
  96. struct qlc_83xx_entry {
  97. u32 arg1;
  98. u32 arg2;
  99. } __packed;
  100. /* Generic command with 4 DWORD */
  101. struct qlc_83xx_quad_entry {
  102. u32 dr_addr;
  103. u32 dr_value;
  104. u32 ar_addr;
  105. u32 ar_value;
  106. } __packed;
  107. static const char *const qlc_83xx_idc_states[] = {
  108. "Unknown",
  109. "Cold",
  110. "Init",
  111. "Ready",
  112. "Need Reset",
  113. "Need Quiesce",
  114. "Failed",
  115. "Quiesce"
  116. };
  117. static int
  118. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  119. {
  120. u32 val;
  121. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  122. if ((val & 0xFFFF))
  123. return 1;
  124. else
  125. return 0;
  126. }
  127. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  128. {
  129. u32 cur, prev;
  130. cur = adapter->ahw->idc.curr_state;
  131. prev = adapter->ahw->idc.prev_state;
  132. dev_info(&adapter->pdev->dev,
  133. "current state = %s, prev state = %s\n",
  134. adapter->ahw->idc.name[cur],
  135. adapter->ahw->idc.name[prev]);
  136. }
  137. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  138. u8 mode, int lock)
  139. {
  140. u32 val;
  141. int seconds;
  142. if (lock) {
  143. if (qlcnic_83xx_lock_driver(adapter))
  144. return -EBUSY;
  145. }
  146. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  147. val |= (adapter->portnum & 0xf);
  148. val |= mode << 7;
  149. if (mode)
  150. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  151. else
  152. seconds = jiffies / HZ;
  153. val |= seconds << 8;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  155. adapter->ahw->idc.sec_counter = jiffies / HZ;
  156. if (lock)
  157. qlcnic_83xx_unlock_driver(adapter);
  158. return 0;
  159. }
  160. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  161. {
  162. u32 val;
  163. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  164. val = val & ~(0x3 << (adapter->portnum * 2));
  165. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  166. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  167. }
  168. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  169. int lock)
  170. {
  171. u32 val;
  172. if (lock) {
  173. if (qlcnic_83xx_lock_driver(adapter))
  174. return -EBUSY;
  175. }
  176. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  177. val = val & ~0xFF;
  178. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  179. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  180. if (lock)
  181. qlcnic_83xx_unlock_driver(adapter);
  182. return 0;
  183. }
  184. static int
  185. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  186. int status, int lock)
  187. {
  188. u32 val;
  189. if (lock) {
  190. if (qlcnic_83xx_lock_driver(adapter))
  191. return -EBUSY;
  192. }
  193. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  194. if (status)
  195. val = val | (1 << adapter->portnum);
  196. else
  197. val = val & ~(1 << adapter->portnum);
  198. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  199. qlcnic_83xx_idc_update_minor_version(adapter);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  205. {
  206. u32 val;
  207. u8 version;
  208. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  209. version = val & 0xFF;
  210. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  211. dev_info(&adapter->pdev->dev,
  212. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  213. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  219. int lock)
  220. {
  221. u32 val;
  222. if (lock) {
  223. if (qlcnic_83xx_lock_driver(adapter))
  224. return -EBUSY;
  225. }
  226. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  227. /* Clear gracefull reset bit */
  228. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  229. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  230. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  231. if (lock)
  232. qlcnic_83xx_unlock_driver(adapter);
  233. return 0;
  234. }
  235. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  236. int flag, int lock)
  237. {
  238. u32 val;
  239. if (lock) {
  240. if (qlcnic_83xx_lock_driver(adapter))
  241. return -EBUSY;
  242. }
  243. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  244. if (flag)
  245. val = val | (1 << adapter->portnum);
  246. else
  247. val = val & ~(1 << adapter->portnum);
  248. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  249. if (lock)
  250. qlcnic_83xx_unlock_driver(adapter);
  251. return 0;
  252. }
  253. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  254. int time_limit)
  255. {
  256. u64 seconds;
  257. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  258. if (seconds <= time_limit)
  259. return 0;
  260. else
  261. return -EBUSY;
  262. }
  263. /**
  264. * qlcnic_83xx_idc_check_reset_ack_reg
  265. *
  266. * @adapter: adapter structure
  267. *
  268. * Check ACK wait limit and clear the functions which failed to ACK
  269. *
  270. * Return 0 if all functions have acknowledged the reset request.
  271. **/
  272. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  273. {
  274. int timeout;
  275. u32 ack, presence, val;
  276. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  277. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  278. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  279. dev_info(&adapter->pdev->dev,
  280. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  281. if (!((ack & presence) == presence)) {
  282. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  283. /* Clear functions which failed to ACK */
  284. dev_info(&adapter->pdev->dev,
  285. "%s: ACK wait exceeds time limit\n", __func__);
  286. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  287. val = val & ~(ack ^ presence);
  288. if (qlcnic_83xx_lock_driver(adapter))
  289. return -EBUSY;
  290. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  291. dev_info(&adapter->pdev->dev,
  292. "%s: updated drv presence reg = 0x%x\n",
  293. __func__, val);
  294. qlcnic_83xx_unlock_driver(adapter);
  295. return 0;
  296. } else {
  297. return 1;
  298. }
  299. } else {
  300. dev_info(&adapter->pdev->dev,
  301. "%s: Reset ACK received from all functions\n",
  302. __func__);
  303. return 0;
  304. }
  305. }
  306. /**
  307. * qlcnic_83xx_idc_tx_soft_reset
  308. *
  309. * @adapter: adapter structure
  310. *
  311. * Handle context deletion and recreation request from transmit routine
  312. *
  313. * Returns -EBUSY or Success (0)
  314. *
  315. **/
  316. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  317. {
  318. struct net_device *netdev = adapter->netdev;
  319. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  320. return -EBUSY;
  321. netif_device_detach(netdev);
  322. qlcnic_down(adapter, netdev);
  323. qlcnic_up(adapter, netdev);
  324. netif_device_attach(netdev);
  325. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  326. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  327. return 0;
  328. }
  329. /**
  330. * qlcnic_83xx_idc_detach_driver
  331. *
  332. * @adapter: adapter structure
  333. * Detach net interface, stop TX and cleanup resources before the HW reset.
  334. * Returns: None
  335. *
  336. **/
  337. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  338. {
  339. int i;
  340. struct net_device *netdev = adapter->netdev;
  341. netif_device_detach(netdev);
  342. /* Disable mailbox interrupt */
  343. qlcnic_83xx_disable_mbx_intr(adapter);
  344. qlcnic_down(adapter, netdev);
  345. for (i = 0; i < adapter->ahw->num_msix; i++) {
  346. adapter->ahw->intr_tbl[i].id = i;
  347. adapter->ahw->intr_tbl[i].enabled = 0;
  348. adapter->ahw->intr_tbl[i].src = 0;
  349. }
  350. if (qlcnic_sriov_pf_check(adapter))
  351. qlcnic_sriov_pf_reset(adapter);
  352. }
  353. /**
  354. * qlcnic_83xx_idc_attach_driver
  355. *
  356. * @adapter: adapter structure
  357. *
  358. * Re-attach and re-enable net interface
  359. * Returns: None
  360. *
  361. **/
  362. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  363. {
  364. struct net_device *netdev = adapter->netdev;
  365. if (netif_running(netdev)) {
  366. if (qlcnic_up(adapter, netdev))
  367. goto done;
  368. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  369. }
  370. done:
  371. netif_device_attach(netdev);
  372. }
  373. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  374. int lock)
  375. {
  376. if (lock) {
  377. if (qlcnic_83xx_lock_driver(adapter))
  378. return -EBUSY;
  379. }
  380. qlcnic_83xx_idc_clear_registers(adapter, 0);
  381. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  382. if (lock)
  383. qlcnic_83xx_unlock_driver(adapter);
  384. qlcnic_83xx_idc_log_state_history(adapter);
  385. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  386. return 0;
  387. }
  388. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  389. int lock)
  390. {
  391. if (lock) {
  392. if (qlcnic_83xx_lock_driver(adapter))
  393. return -EBUSY;
  394. }
  395. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  396. if (lock)
  397. qlcnic_83xx_unlock_driver(adapter);
  398. return 0;
  399. }
  400. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  401. int lock)
  402. {
  403. if (lock) {
  404. if (qlcnic_83xx_lock_driver(adapter))
  405. return -EBUSY;
  406. }
  407. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  408. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  409. if (lock)
  410. qlcnic_83xx_unlock_driver(adapter);
  411. return 0;
  412. }
  413. static int
  414. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  415. {
  416. if (lock) {
  417. if (qlcnic_83xx_lock_driver(adapter))
  418. return -EBUSY;
  419. }
  420. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  421. QLC_83XX_IDC_DEV_NEED_RESET);
  422. if (lock)
  423. qlcnic_83xx_unlock_driver(adapter);
  424. return 0;
  425. }
  426. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  427. int lock)
  428. {
  429. if (lock) {
  430. if (qlcnic_83xx_lock_driver(adapter))
  431. return -EBUSY;
  432. }
  433. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  434. if (lock)
  435. qlcnic_83xx_unlock_driver(adapter);
  436. return 0;
  437. }
  438. /**
  439. * qlcnic_83xx_idc_find_reset_owner_id
  440. *
  441. * @adapter: adapter structure
  442. *
  443. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  444. * Within the same class, function with lowest PCI ID assumes ownership
  445. *
  446. * Returns: reset owner id or failure indication (-EIO)
  447. *
  448. **/
  449. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  450. {
  451. u32 reg, reg1, reg2, i, j, owner, class;
  452. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  453. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  454. owner = QLCNIC_TYPE_NIC;
  455. i = 0;
  456. j = 0;
  457. reg = reg1;
  458. do {
  459. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  460. if (class == owner)
  461. break;
  462. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  463. reg = reg2;
  464. j = 0;
  465. } else {
  466. j++;
  467. }
  468. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  469. if (owner == QLCNIC_TYPE_NIC)
  470. owner = QLCNIC_TYPE_ISCSI;
  471. else if (owner == QLCNIC_TYPE_ISCSI)
  472. owner = QLCNIC_TYPE_FCOE;
  473. else if (owner == QLCNIC_TYPE_FCOE)
  474. return -EIO;
  475. reg = reg1;
  476. j = 0;
  477. i = 0;
  478. }
  479. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  480. return i;
  481. }
  482. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  483. {
  484. int ret = 0;
  485. ret = qlcnic_83xx_restart_hw(adapter);
  486. if (ret) {
  487. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  488. } else {
  489. qlcnic_83xx_idc_clear_registers(adapter, lock);
  490. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  491. }
  492. return ret;
  493. }
  494. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  495. {
  496. u32 status;
  497. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  498. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  499. dev_err(&adapter->pdev->dev,
  500. "peg halt status1=0x%x\n", status);
  501. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  502. dev_err(&adapter->pdev->dev,
  503. "On board active cooling fan failed. "
  504. "Device has been halted.\n");
  505. dev_err(&adapter->pdev->dev,
  506. "Replace the adapter.\n");
  507. return -EIO;
  508. }
  509. }
  510. return 0;
  511. }
  512. int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  513. {
  514. int err;
  515. /* register for NIC IDC AEN Events */
  516. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  517. err = qlcnic_sriov_pf_reinit(adapter);
  518. if (err)
  519. return err;
  520. qlcnic_83xx_enable_mbx_intrpt(adapter);
  521. if (qlcnic_83xx_configure_opmode(adapter)) {
  522. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  523. return -EIO;
  524. }
  525. if (adapter->nic_ops->init_driver(adapter)) {
  526. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  527. return -EIO;
  528. }
  529. qlcnic_set_drv_version(adapter);
  530. qlcnic_83xx_idc_attach_driver(adapter);
  531. return 0;
  532. }
  533. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  534. {
  535. struct qlcnic_hardware_context *ahw = adapter->ahw;
  536. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  537. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  538. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  539. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  540. ahw->idc.quiesce_req = 0;
  541. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  542. ahw->idc.err_code = 0;
  543. ahw->idc.collect_dump = 0;
  544. ahw->reset_context = 0;
  545. adapter->tx_timeo_cnt = 0;
  546. ahw->idc.delay_reset = 0;
  547. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  548. }
  549. /**
  550. * qlcnic_83xx_idc_ready_state_entry
  551. *
  552. * @adapter: adapter structure
  553. *
  554. * Perform ready state initialization, this routine will get invoked only
  555. * once from READY state.
  556. *
  557. * Returns: Error code or Success(0)
  558. *
  559. **/
  560. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  561. {
  562. struct qlcnic_hardware_context *ahw = adapter->ahw;
  563. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  564. qlcnic_83xx_idc_update_idc_params(adapter);
  565. /* Re-attach the device if required */
  566. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  567. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  568. if (qlcnic_83xx_idc_reattach_driver(adapter))
  569. return -EIO;
  570. }
  571. }
  572. return 0;
  573. }
  574. /**
  575. * qlcnic_83xx_idc_vnic_pf_entry
  576. *
  577. * @adapter: adapter structure
  578. *
  579. * Ensure vNIC mode privileged function starts only after vNIC mode is
  580. * enabled by management function.
  581. * If vNIC mode is ready, start initialization.
  582. *
  583. * Returns: -EIO or 0
  584. *
  585. **/
  586. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  587. {
  588. u32 state;
  589. struct qlcnic_hardware_context *ahw = adapter->ahw;
  590. /* Privileged function waits till mgmt function enables VNIC mode */
  591. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  592. if (state != QLCNIC_DEV_NPAR_OPER) {
  593. if (!ahw->idc.vnic_wait_limit--) {
  594. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  595. return -EIO;
  596. }
  597. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  598. return -EIO;
  599. } else {
  600. /* Perform one time initialization from ready state */
  601. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  602. qlcnic_83xx_idc_update_idc_params(adapter);
  603. /* If the previous state is UNKNOWN, device will be
  604. already attached properly by Init routine*/
  605. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  606. if (qlcnic_83xx_idc_reattach_driver(adapter))
  607. return -EIO;
  608. }
  609. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  610. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  611. }
  612. }
  613. return 0;
  614. }
  615. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  616. {
  617. adapter->ahw->idc.err_code = -EIO;
  618. dev_err(&adapter->pdev->dev,
  619. "%s: Device in unknown state\n", __func__);
  620. return 0;
  621. }
  622. /**
  623. * qlcnic_83xx_idc_cold_state
  624. *
  625. * @adapter: adapter structure
  626. *
  627. * If HW is up and running device will enter READY state.
  628. * If firmware image from host needs to be loaded, device is
  629. * forced to start with the file firmware image.
  630. *
  631. * Returns: Error code or Success(0)
  632. *
  633. **/
  634. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  635. {
  636. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  637. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  638. if (qlcnic_load_fw_file) {
  639. qlcnic_83xx_idc_restart_hw(adapter, 0);
  640. } else {
  641. if (qlcnic_83xx_check_hw_status(adapter)) {
  642. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  643. return -EIO;
  644. } else {
  645. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  646. }
  647. }
  648. return 0;
  649. }
  650. /**
  651. * qlcnic_83xx_idc_init_state
  652. *
  653. * @adapter: adapter structure
  654. *
  655. * Reset owner will restart the device from this state.
  656. * Device will enter failed state if it remains
  657. * in this state for more than DEV_INIT time limit.
  658. *
  659. * Returns: Error code or Success(0)
  660. *
  661. **/
  662. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  663. {
  664. int timeout, ret = 0;
  665. u32 owner;
  666. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  667. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  668. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  669. if (adapter->ahw->pci_func == owner)
  670. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  671. } else {
  672. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  673. return ret;
  674. }
  675. return ret;
  676. }
  677. /**
  678. * qlcnic_83xx_idc_ready_state
  679. *
  680. * @adapter: adapter structure
  681. *
  682. * Perform IDC protocol specicifed actions after monitoring device state and
  683. * events.
  684. *
  685. * Returns: Error code or Success(0)
  686. *
  687. **/
  688. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  689. {
  690. u32 val;
  691. struct qlcnic_hardware_context *ahw = adapter->ahw;
  692. int ret = 0;
  693. /* Perform NIC configuration based ready state entry actions */
  694. if (ahw->idc.state_entry(adapter))
  695. return -EIO;
  696. if (qlcnic_check_temp(adapter)) {
  697. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  698. qlcnic_83xx_idc_check_fan_failure(adapter);
  699. dev_err(&adapter->pdev->dev,
  700. "Error: device temperature %d above limits\n",
  701. adapter->ahw->temp);
  702. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  703. set_bit(__QLCNIC_RESETTING, &adapter->state);
  704. qlcnic_83xx_idc_detach_driver(adapter);
  705. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  706. return -EIO;
  707. }
  708. }
  709. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  710. ret = qlcnic_83xx_check_heartbeat(adapter);
  711. if (ret) {
  712. adapter->flags |= QLCNIC_FW_HANG;
  713. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  714. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  715. set_bit(__QLCNIC_RESETTING, &adapter->state);
  716. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  717. }
  718. return -EIO;
  719. }
  720. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  721. /* Move to need reset state and prepare for reset */
  722. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  723. return ret;
  724. }
  725. /* Check for soft reset request */
  726. if (ahw->reset_context &&
  727. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  728. adapter->ahw->reset_context = 0;
  729. qlcnic_83xx_idc_tx_soft_reset(adapter);
  730. return ret;
  731. }
  732. /* Move to need quiesce state if requested */
  733. if (adapter->ahw->idc.quiesce_req) {
  734. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  735. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  736. return ret;
  737. }
  738. return ret;
  739. }
  740. /**
  741. * qlcnic_83xx_idc_need_reset_state
  742. *
  743. * @adapter: adapter structure
  744. *
  745. * Device will remain in this state until:
  746. * Reset request ACK's are recieved from all the functions
  747. * Wait time exceeds max time limit
  748. *
  749. * Returns: Error code or Success(0)
  750. *
  751. **/
  752. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  753. {
  754. int ret = 0;
  755. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  756. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  757. set_bit(__QLCNIC_RESETTING, &adapter->state);
  758. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  759. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  760. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  761. if (qlcnic_check_diag_status(adapter)) {
  762. dev_info(&adapter->pdev->dev,
  763. "%s: Wait for diag completion\n", __func__);
  764. adapter->ahw->idc.delay_reset = 1;
  765. return 0;
  766. } else {
  767. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  768. qlcnic_83xx_idc_detach_driver(adapter);
  769. }
  770. }
  771. if (qlcnic_check_diag_status(adapter)) {
  772. dev_info(&adapter->pdev->dev,
  773. "%s: Wait for diag completion\n", __func__);
  774. return -1;
  775. } else {
  776. if (adapter->ahw->idc.delay_reset) {
  777. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  778. qlcnic_83xx_idc_detach_driver(adapter);
  779. adapter->ahw->idc.delay_reset = 0;
  780. }
  781. /* Check for ACK from other functions */
  782. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  783. if (ret) {
  784. dev_info(&adapter->pdev->dev,
  785. "%s: Waiting for reset ACK\n", __func__);
  786. return -1;
  787. }
  788. }
  789. /* Transit to INIT state and restart the HW */
  790. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  791. return ret;
  792. }
  793. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  794. {
  795. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  796. return 0;
  797. }
  798. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  799. {
  800. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  801. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  802. adapter->ahw->idc.err_code = -EIO;
  803. return 0;
  804. }
  805. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  806. {
  807. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  808. return 0;
  809. }
  810. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  811. u32 state)
  812. {
  813. u32 cur, prev, next;
  814. cur = adapter->ahw->idc.curr_state;
  815. prev = adapter->ahw->idc.prev_state;
  816. next = state;
  817. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  818. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  819. dev_err(&adapter->pdev->dev,
  820. "%s: curr %d, prev %d, next state %d is invalid\n",
  821. __func__, cur, prev, state);
  822. return 1;
  823. }
  824. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  825. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  826. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  827. (next != QLC_83XX_IDC_DEV_READY)) {
  828. dev_err(&adapter->pdev->dev,
  829. "%s: failed, cur %d prev %d next %d\n",
  830. __func__, cur, prev, next);
  831. return 1;
  832. }
  833. }
  834. if (next == QLC_83XX_IDC_DEV_INIT) {
  835. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  836. (prev != QLC_83XX_IDC_DEV_COLD) &&
  837. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  838. dev_err(&adapter->pdev->dev,
  839. "%s: failed, cur %d prev %d next %d\n",
  840. __func__, cur, prev, next);
  841. return 1;
  842. }
  843. }
  844. return 0;
  845. }
  846. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  847. {
  848. if (adapter->fhash.fnum)
  849. qlcnic_prune_lb_filters(adapter);
  850. }
  851. /**
  852. * qlcnic_83xx_idc_poll_dev_state
  853. *
  854. * @work: kernel work queue structure used to schedule the function
  855. *
  856. * Poll device state periodically and perform state specific
  857. * actions defined by Inter Driver Communication (IDC) protocol.
  858. *
  859. * Returns: None
  860. *
  861. **/
  862. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  863. {
  864. struct qlcnic_adapter *adapter;
  865. u32 state;
  866. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  867. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  868. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  869. qlcnic_83xx_idc_log_state_history(adapter);
  870. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  871. } else {
  872. adapter->ahw->idc.curr_state = state;
  873. }
  874. switch (adapter->ahw->idc.curr_state) {
  875. case QLC_83XX_IDC_DEV_READY:
  876. qlcnic_83xx_idc_ready_state(adapter);
  877. break;
  878. case QLC_83XX_IDC_DEV_NEED_RESET:
  879. qlcnic_83xx_idc_need_reset_state(adapter);
  880. break;
  881. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  882. qlcnic_83xx_idc_need_quiesce_state(adapter);
  883. break;
  884. case QLC_83XX_IDC_DEV_FAILED:
  885. qlcnic_83xx_idc_failed_state(adapter);
  886. return;
  887. case QLC_83XX_IDC_DEV_INIT:
  888. qlcnic_83xx_idc_init_state(adapter);
  889. break;
  890. case QLC_83XX_IDC_DEV_QUISCENT:
  891. qlcnic_83xx_idc_quiesce_state(adapter);
  892. break;
  893. default:
  894. qlcnic_83xx_idc_unknown_state(adapter);
  895. return;
  896. }
  897. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  898. qlcnic_83xx_periodic_tasks(adapter);
  899. /* Re-schedule the function */
  900. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  901. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  902. adapter->ahw->idc.delay);
  903. }
  904. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  905. {
  906. u32 idc_params, val;
  907. if (qlcnic_83xx_lockless_flash_read32(adapter,
  908. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  909. (u8 *)&idc_params, 1)) {
  910. dev_info(&adapter->pdev->dev,
  911. "%s:failed to get IDC params from flash\n", __func__);
  912. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  913. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  914. } else {
  915. adapter->dev_init_timeo = idc_params & 0xFFFF;
  916. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  917. }
  918. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  919. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  920. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  921. adapter->ahw->idc.err_code = 0;
  922. adapter->ahw->idc.collect_dump = 0;
  923. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  924. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  925. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  926. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  927. /* Check if reset recovery is disabled */
  928. if (!qlcnic_auto_fw_reset) {
  929. /* Propagate do not reset request to other functions */
  930. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  931. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  932. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  933. }
  934. }
  935. static int
  936. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  937. {
  938. u32 state, val;
  939. if (qlcnic_83xx_lock_driver(adapter))
  940. return -EIO;
  941. /* Clear driver lock register */
  942. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  943. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  944. qlcnic_83xx_unlock_driver(adapter);
  945. return -EIO;
  946. }
  947. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  948. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  949. qlcnic_83xx_unlock_driver(adapter);
  950. return -EIO;
  951. }
  952. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  953. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  954. QLC_83XX_IDC_DEV_COLD);
  955. state = QLC_83XX_IDC_DEV_COLD;
  956. }
  957. adapter->ahw->idc.curr_state = state;
  958. /* First to load function should cold boot the device */
  959. if (state == QLC_83XX_IDC_DEV_COLD)
  960. qlcnic_83xx_idc_cold_state_handler(adapter);
  961. /* Check if reset recovery is enabled */
  962. if (qlcnic_auto_fw_reset) {
  963. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  964. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  965. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  966. }
  967. qlcnic_83xx_unlock_driver(adapter);
  968. return 0;
  969. }
  970. int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  971. {
  972. int ret = -EIO;
  973. qlcnic_83xx_setup_idc_parameters(adapter);
  974. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  975. return ret;
  976. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  977. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  978. return -EIO;
  979. } else {
  980. if (qlcnic_83xx_idc_check_major_version(adapter))
  981. return -EIO;
  982. }
  983. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  984. return 0;
  985. }
  986. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  987. {
  988. int id;
  989. u32 val;
  990. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  991. usleep_range(10000, 11000);
  992. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  993. id = id & 0xFF;
  994. if (id == adapter->portnum) {
  995. dev_err(&adapter->pdev->dev,
  996. "%s: wait for lock recovery.. %d\n", __func__, id);
  997. msleep(20);
  998. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  999. id = id & 0xFF;
  1000. }
  1001. /* Clear driver presence bit */
  1002. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1003. val = val & ~(1 << adapter->portnum);
  1004. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  1005. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1006. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1007. cancel_delayed_work_sync(&adapter->fw_work);
  1008. }
  1009. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  1010. {
  1011. u32 val;
  1012. if (qlcnic_83xx_lock_driver(adapter)) {
  1013. dev_err(&adapter->pdev->dev,
  1014. "%s:failed, please retry\n", __func__);
  1015. return;
  1016. }
  1017. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1018. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  1019. !qlcnic_auto_fw_reset) {
  1020. dev_err(&adapter->pdev->dev,
  1021. "%s:failed, device in non reset mode\n", __func__);
  1022. qlcnic_83xx_unlock_driver(adapter);
  1023. return;
  1024. }
  1025. if (key == QLCNIC_FORCE_FW_RESET) {
  1026. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1027. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1028. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1029. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1030. adapter->ahw->idc.collect_dump = 1;
  1031. }
  1032. qlcnic_83xx_unlock_driver(adapter);
  1033. return;
  1034. }
  1035. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1036. {
  1037. u8 *p_cache;
  1038. u32 src, size;
  1039. u64 dest;
  1040. int ret = -EIO;
  1041. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1042. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1043. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1044. /* alignment check */
  1045. if (size & 0xF)
  1046. size = (size + 16) & ~0xF;
  1047. p_cache = kzalloc(size, GFP_KERNEL);
  1048. if (p_cache == NULL)
  1049. return -ENOMEM;
  1050. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1051. size / sizeof(u32));
  1052. if (ret) {
  1053. kfree(p_cache);
  1054. return ret;
  1055. }
  1056. /* 16 byte write to MS memory */
  1057. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1058. size / 16);
  1059. if (ret) {
  1060. kfree(p_cache);
  1061. return ret;
  1062. }
  1063. kfree(p_cache);
  1064. return ret;
  1065. }
  1066. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1067. {
  1068. u32 dest, *p_cache;
  1069. u64 addr;
  1070. u8 data[16];
  1071. size_t size;
  1072. int i, ret = -EIO;
  1073. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1074. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1075. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1076. addr = (u64)dest;
  1077. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1078. (u32 *)p_cache, size / 16);
  1079. if (ret) {
  1080. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1081. release_firmware(adapter->ahw->fw_info.fw);
  1082. adapter->ahw->fw_info.fw = NULL;
  1083. return -EIO;
  1084. }
  1085. /* alignment check */
  1086. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1087. addr = dest + size;
  1088. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1089. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1090. for (; i < 16; i++)
  1091. data[i] = 0;
  1092. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1093. (u32 *)data, 1);
  1094. if (ret) {
  1095. dev_err(&adapter->pdev->dev,
  1096. "MS memory write failed\n");
  1097. release_firmware(adapter->ahw->fw_info.fw);
  1098. adapter->ahw->fw_info.fw = NULL;
  1099. return -EIO;
  1100. }
  1101. }
  1102. release_firmware(adapter->ahw->fw_info.fw);
  1103. adapter->ahw->fw_info.fw = NULL;
  1104. return 0;
  1105. }
  1106. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1107. {
  1108. int i, j;
  1109. u32 val = 0, val1 = 0, reg = 0;
  1110. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1111. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1112. for (j = 0; j < 2; j++) {
  1113. if (j == 0) {
  1114. dev_info(&adapter->pdev->dev,
  1115. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1116. reg = QLC_83XX_PORT0_THRESHOLD;
  1117. } else if (j == 1) {
  1118. dev_info(&adapter->pdev->dev,
  1119. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1120. reg = QLC_83XX_PORT1_THRESHOLD;
  1121. }
  1122. for (i = 0; i < 8; i++) {
  1123. val = QLCRD32(adapter, reg + (i * 0x4));
  1124. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1125. }
  1126. dev_info(&adapter->pdev->dev, "\n");
  1127. }
  1128. for (j = 0; j < 2; j++) {
  1129. if (j == 0) {
  1130. dev_info(&adapter->pdev->dev,
  1131. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1132. reg = QLC_83XX_PORT0_TC_MC_REG;
  1133. } else if (j == 1) {
  1134. dev_info(&adapter->pdev->dev,
  1135. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1136. reg = QLC_83XX_PORT1_TC_MC_REG;
  1137. }
  1138. for (i = 0; i < 4; i++) {
  1139. val = QLCRD32(adapter, reg + (i * 0x4));
  1140. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1141. }
  1142. dev_info(&adapter->pdev->dev, "\n");
  1143. }
  1144. for (j = 0; j < 2; j++) {
  1145. if (j == 0) {
  1146. dev_info(&adapter->pdev->dev,
  1147. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1148. reg = QLC_83XX_PORT0_TC_STATS;
  1149. } else if (j == 1) {
  1150. dev_info(&adapter->pdev->dev,
  1151. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1152. reg = QLC_83XX_PORT1_TC_STATS;
  1153. }
  1154. for (i = 7; i >= 0; i--) {
  1155. val = QLCRD32(adapter, reg);
  1156. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1157. QLCWR32(adapter, reg, (val | (i << 29)));
  1158. val = QLCRD32(adapter, reg);
  1159. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1160. }
  1161. dev_info(&adapter->pdev->dev, "\n");
  1162. }
  1163. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1164. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1165. dev_info(&adapter->pdev->dev,
  1166. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1167. val, val1);
  1168. }
  1169. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1170. {
  1171. u32 reg = 0, i, j;
  1172. if (qlcnic_83xx_lock_driver(adapter)) {
  1173. dev_err(&adapter->pdev->dev,
  1174. "%s:failed to acquire driver lock\n", __func__);
  1175. return;
  1176. }
  1177. qlcnic_83xx_dump_pause_control_regs(adapter);
  1178. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1179. for (j = 0; j < 2; j++) {
  1180. if (j == 0)
  1181. reg = QLC_83XX_PORT0_THRESHOLD;
  1182. else if (j == 1)
  1183. reg = QLC_83XX_PORT1_THRESHOLD;
  1184. for (i = 0; i < 8; i++)
  1185. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1186. }
  1187. for (j = 0; j < 2; j++) {
  1188. if (j == 0)
  1189. reg = QLC_83XX_PORT0_TC_MC_REG;
  1190. else if (j == 1)
  1191. reg = QLC_83XX_PORT1_TC_MC_REG;
  1192. for (i = 0; i < 4; i++)
  1193. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1194. }
  1195. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1196. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1197. dev_info(&adapter->pdev->dev,
  1198. "Disabled pause frames successfully on all ports\n");
  1199. qlcnic_83xx_unlock_driver(adapter);
  1200. }
  1201. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1202. {
  1203. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1204. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1205. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1206. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1207. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1208. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1209. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1210. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1211. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1212. }
  1213. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1214. {
  1215. u32 heartbeat, peg_status;
  1216. int retries, ret = -EIO;
  1217. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1218. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1219. QLCNIC_PEG_ALIVE_COUNTER);
  1220. do {
  1221. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1222. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1223. QLCNIC_PEG_ALIVE_COUNTER);
  1224. if (heartbeat != p_dev->heartbeat) {
  1225. ret = QLCNIC_RCODE_SUCCESS;
  1226. break;
  1227. }
  1228. } while (--retries);
  1229. if (ret) {
  1230. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1231. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1232. qlcnic_83xx_disable_pause_frames(p_dev);
  1233. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1234. QLCNIC_PEG_HALT_STATUS1);
  1235. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1236. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1237. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1238. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1239. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1240. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1241. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1242. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1243. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1244. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1245. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1246. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1247. dev_err(&p_dev->pdev->dev,
  1248. "Device is being reset err code 0x00006700.\n");
  1249. }
  1250. return ret;
  1251. }
  1252. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1253. {
  1254. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1255. u32 val;
  1256. do {
  1257. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1258. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1259. return 0;
  1260. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1261. } while (--retries);
  1262. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1263. return -EIO;
  1264. }
  1265. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1266. {
  1267. int err;
  1268. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1269. if (err)
  1270. return err;
  1271. err = qlcnic_83xx_check_heartbeat(p_dev);
  1272. if (err)
  1273. return err;
  1274. return err;
  1275. }
  1276. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1277. int duration, u32 mask, u32 status)
  1278. {
  1279. u32 value;
  1280. int timeout_error;
  1281. u8 retries;
  1282. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1283. retries = duration / 10;
  1284. do {
  1285. if ((value & mask) != status) {
  1286. timeout_error = 1;
  1287. msleep(duration / 10);
  1288. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1289. } else {
  1290. timeout_error = 0;
  1291. break;
  1292. }
  1293. } while (retries--);
  1294. if (timeout_error) {
  1295. p_dev->ahw->reset.seq_error++;
  1296. dev_err(&p_dev->pdev->dev,
  1297. "%s: Timeout Err, entry_num = %d\n",
  1298. __func__, p_dev->ahw->reset.seq_index);
  1299. dev_err(&p_dev->pdev->dev,
  1300. "0x%08x 0x%08x 0x%08x\n",
  1301. value, mask, status);
  1302. }
  1303. return timeout_error;
  1304. }
  1305. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1306. {
  1307. u32 sum = 0;
  1308. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1309. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1310. while (count-- > 0)
  1311. sum += *buff++;
  1312. while (sum >> 16)
  1313. sum = (sum & 0xFFFF) + (sum >> 16);
  1314. if (~sum) {
  1315. return 0;
  1316. } else {
  1317. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1318. return -1;
  1319. }
  1320. }
  1321. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1322. {
  1323. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1324. u32 addr, count, prev_ver, curr_ver;
  1325. u8 *p_buff;
  1326. if (ahw->reset.buff != NULL) {
  1327. prev_ver = p_dev->fw_version;
  1328. curr_ver = qlcnic_83xx_get_fw_version(p_dev);
  1329. if (curr_ver > prev_ver)
  1330. kfree(ahw->reset.buff);
  1331. else
  1332. return 0;
  1333. }
  1334. ahw->reset.seq_error = 0;
  1335. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1336. if (p_dev->ahw->reset.buff == NULL)
  1337. return -ENOMEM;
  1338. p_buff = p_dev->ahw->reset.buff;
  1339. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1340. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1341. /* Copy template header from flash */
  1342. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1343. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1344. return -EIO;
  1345. }
  1346. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1347. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1348. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1349. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1350. /* Copy rest of the template */
  1351. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1352. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1353. return -EIO;
  1354. }
  1355. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1356. return -EIO;
  1357. /* Get Stop, Start and Init command offsets */
  1358. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1359. ahw->reset.start_offset = ahw->reset.buff +
  1360. ahw->reset.hdr->start_offset;
  1361. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1362. return 0;
  1363. }
  1364. /* Read Write HW register command */
  1365. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1366. u32 raddr, u32 waddr)
  1367. {
  1368. int value;
  1369. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1370. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1371. }
  1372. /* Read Modify Write HW register command */
  1373. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1374. u32 raddr, u32 waddr,
  1375. struct qlc_83xx_rmw *p_rmw_hdr)
  1376. {
  1377. int value;
  1378. if (p_rmw_hdr->index_a)
  1379. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1380. else
  1381. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1382. value &= p_rmw_hdr->mask;
  1383. value <<= p_rmw_hdr->shl;
  1384. value >>= p_rmw_hdr->shr;
  1385. value |= p_rmw_hdr->or_value;
  1386. value ^= p_rmw_hdr->xor_value;
  1387. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1388. }
  1389. /* Write HW register command */
  1390. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1391. struct qlc_83xx_entry_hdr *p_hdr)
  1392. {
  1393. int i;
  1394. struct qlc_83xx_entry *entry;
  1395. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1396. sizeof(struct qlc_83xx_entry_hdr));
  1397. for (i = 0; i < p_hdr->count; i++, entry++) {
  1398. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1399. entry->arg2);
  1400. if (p_hdr->delay)
  1401. udelay((u32)(p_hdr->delay));
  1402. }
  1403. }
  1404. /* Read and Write instruction */
  1405. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1406. struct qlc_83xx_entry_hdr *p_hdr)
  1407. {
  1408. int i;
  1409. struct qlc_83xx_entry *entry;
  1410. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1411. sizeof(struct qlc_83xx_entry_hdr));
  1412. for (i = 0; i < p_hdr->count; i++, entry++) {
  1413. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1414. entry->arg2);
  1415. if (p_hdr->delay)
  1416. udelay((u32)(p_hdr->delay));
  1417. }
  1418. }
  1419. /* Poll HW register command */
  1420. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1421. struct qlc_83xx_entry_hdr *p_hdr)
  1422. {
  1423. long delay;
  1424. struct qlc_83xx_entry *entry;
  1425. struct qlc_83xx_poll *poll;
  1426. int i;
  1427. unsigned long arg1, arg2;
  1428. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1429. sizeof(struct qlc_83xx_entry_hdr));
  1430. entry = (struct qlc_83xx_entry *)((char *)poll +
  1431. sizeof(struct qlc_83xx_poll));
  1432. delay = (long)p_hdr->delay;
  1433. if (!delay) {
  1434. for (i = 0; i < p_hdr->count; i++, entry++)
  1435. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1436. delay, poll->mask,
  1437. poll->status);
  1438. } else {
  1439. for (i = 0; i < p_hdr->count; i++, entry++) {
  1440. arg1 = entry->arg1;
  1441. arg2 = entry->arg2;
  1442. if (delay) {
  1443. if (qlcnic_83xx_poll_reg(p_dev,
  1444. arg1, delay,
  1445. poll->mask,
  1446. poll->status)){
  1447. qlcnic_83xx_rd_reg_indirect(p_dev,
  1448. arg1);
  1449. qlcnic_83xx_rd_reg_indirect(p_dev,
  1450. arg2);
  1451. }
  1452. }
  1453. }
  1454. }
  1455. }
  1456. /* Poll and write HW register command */
  1457. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1458. struct qlc_83xx_entry_hdr *p_hdr)
  1459. {
  1460. int i;
  1461. long delay;
  1462. struct qlc_83xx_quad_entry *entry;
  1463. struct qlc_83xx_poll *poll;
  1464. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1465. sizeof(struct qlc_83xx_entry_hdr));
  1466. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1467. sizeof(struct qlc_83xx_poll));
  1468. delay = (long)p_hdr->delay;
  1469. for (i = 0; i < p_hdr->count; i++, entry++) {
  1470. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1471. entry->dr_value);
  1472. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1473. entry->ar_value);
  1474. if (delay)
  1475. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1476. poll->mask, poll->status);
  1477. }
  1478. }
  1479. /* Read Modify Write register command */
  1480. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1481. struct qlc_83xx_entry_hdr *p_hdr)
  1482. {
  1483. int i;
  1484. struct qlc_83xx_entry *entry;
  1485. struct qlc_83xx_rmw *rmw_hdr;
  1486. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1487. sizeof(struct qlc_83xx_entry_hdr));
  1488. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1489. sizeof(struct qlc_83xx_rmw));
  1490. for (i = 0; i < p_hdr->count; i++, entry++) {
  1491. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1492. entry->arg2, rmw_hdr);
  1493. if (p_hdr->delay)
  1494. udelay((u32)(p_hdr->delay));
  1495. }
  1496. }
  1497. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1498. {
  1499. if (p_hdr->delay)
  1500. mdelay((u32)((long)p_hdr->delay));
  1501. }
  1502. /* Read and poll register command */
  1503. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1504. struct qlc_83xx_entry_hdr *p_hdr)
  1505. {
  1506. long delay;
  1507. int index, i, j;
  1508. struct qlc_83xx_quad_entry *entry;
  1509. struct qlc_83xx_poll *poll;
  1510. unsigned long addr;
  1511. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1512. sizeof(struct qlc_83xx_entry_hdr));
  1513. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1514. sizeof(struct qlc_83xx_poll));
  1515. delay = (long)p_hdr->delay;
  1516. for (i = 0; i < p_hdr->count; i++, entry++) {
  1517. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1518. entry->ar_value);
  1519. if (delay) {
  1520. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1521. poll->mask, poll->status)){
  1522. index = p_dev->ahw->reset.array_index;
  1523. addr = entry->dr_addr;
  1524. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1525. p_dev->ahw->reset.array[index++] = j;
  1526. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1527. p_dev->ahw->reset.array_index = 1;
  1528. }
  1529. }
  1530. }
  1531. }
  1532. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1533. {
  1534. p_dev->ahw->reset.seq_end = 1;
  1535. }
  1536. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1537. {
  1538. p_dev->ahw->reset.template_end = 1;
  1539. if (p_dev->ahw->reset.seq_error == 0)
  1540. dev_err(&p_dev->pdev->dev,
  1541. "HW restart process completed successfully.\n");
  1542. else
  1543. dev_err(&p_dev->pdev->dev,
  1544. "HW restart completed with timeout errors.\n");
  1545. }
  1546. /**
  1547. * qlcnic_83xx_exec_template_cmd
  1548. *
  1549. * @p_dev: adapter structure
  1550. * @p_buff: Poiter to instruction template
  1551. *
  1552. * Template provides instructions to stop, restart and initalize firmware.
  1553. * These instructions are abstracted as a series of read, write and
  1554. * poll operations on hardware registers. Register information and operation
  1555. * specifics are not exposed to the driver. Driver reads the template from
  1556. * flash and executes the instructions located at pre-defined offsets.
  1557. *
  1558. * Returns: None
  1559. * */
  1560. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1561. char *p_buff)
  1562. {
  1563. int index, entries;
  1564. struct qlc_83xx_entry_hdr *p_hdr;
  1565. char *entry = p_buff;
  1566. p_dev->ahw->reset.seq_end = 0;
  1567. p_dev->ahw->reset.template_end = 0;
  1568. entries = p_dev->ahw->reset.hdr->entries;
  1569. index = p_dev->ahw->reset.seq_index;
  1570. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1571. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1572. switch (p_hdr->cmd) {
  1573. case QLC_83XX_OPCODE_NOP:
  1574. break;
  1575. case QLC_83XX_OPCODE_WRITE_LIST:
  1576. qlcnic_83xx_write_list(p_dev, p_hdr);
  1577. break;
  1578. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1579. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1580. break;
  1581. case QLC_83XX_OPCODE_POLL_LIST:
  1582. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1583. break;
  1584. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1585. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1586. break;
  1587. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1588. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1589. break;
  1590. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1591. qlcnic_83xx_pause(p_hdr);
  1592. break;
  1593. case QLC_83XX_OPCODE_SEQ_END:
  1594. qlcnic_83xx_seq_end(p_dev);
  1595. break;
  1596. case QLC_83XX_OPCODE_TMPL_END:
  1597. qlcnic_83xx_template_end(p_dev);
  1598. break;
  1599. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1600. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1601. break;
  1602. default:
  1603. dev_err(&p_dev->pdev->dev,
  1604. "%s: Unknown opcode 0x%04x in template %d\n",
  1605. __func__, p_hdr->cmd, index);
  1606. break;
  1607. }
  1608. entry += p_hdr->size;
  1609. }
  1610. p_dev->ahw->reset.seq_index = index;
  1611. }
  1612. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1613. {
  1614. p_dev->ahw->reset.seq_index = 0;
  1615. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1616. if (p_dev->ahw->reset.seq_end != 1)
  1617. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1618. }
  1619. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1620. {
  1621. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1622. if (p_dev->ahw->reset.template_end != 1)
  1623. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1624. }
  1625. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1626. {
  1627. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1628. if (p_dev->ahw->reset.seq_end != 1)
  1629. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1630. }
  1631. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1632. {
  1633. int err = -EIO;
  1634. if (request_firmware(&adapter->ahw->fw_info.fw,
  1635. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1636. dev_err(&adapter->pdev->dev,
  1637. "No file FW image, loading flash FW image.\n");
  1638. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1639. QLC_83XX_BOOT_FROM_FLASH);
  1640. } else {
  1641. if (qlcnic_83xx_copy_fw_file(adapter))
  1642. return err;
  1643. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1644. QLC_83XX_BOOT_FROM_FILE);
  1645. }
  1646. return 0;
  1647. }
  1648. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1649. {
  1650. u32 val;
  1651. int err = -EIO;
  1652. qlcnic_83xx_stop_hw(adapter);
  1653. /* Collect FW register dump if required */
  1654. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1655. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1656. qlcnic_dump_fw(adapter);
  1657. qlcnic_83xx_init_hw(adapter);
  1658. if (qlcnic_83xx_copy_bootloader(adapter))
  1659. return err;
  1660. /* Boot either flash image or firmware image from host file system */
  1661. if (qlcnic_load_fw_file) {
  1662. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1663. return err;
  1664. } else {
  1665. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1666. QLC_83XX_BOOT_FROM_FLASH);
  1667. }
  1668. qlcnic_83xx_start_hw(adapter);
  1669. if (qlcnic_83xx_check_hw_status(adapter))
  1670. return -EIO;
  1671. return 0;
  1672. }
  1673. /**
  1674. * qlcnic_83xx_config_default_opmode
  1675. *
  1676. * @adapter: adapter structure
  1677. *
  1678. * Configure default driver operating mode
  1679. *
  1680. * Returns: Error code or Success(0)
  1681. * */
  1682. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1683. {
  1684. u32 op_mode;
  1685. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1686. qlcnic_get_func_no(adapter);
  1687. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1688. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1689. op_mode = QLC_83XX_DEFAULT_OPMODE;
  1690. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1691. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1692. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1693. } else {
  1694. return -EIO;
  1695. }
  1696. return 0;
  1697. }
  1698. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1699. {
  1700. int err;
  1701. struct qlcnic_info nic_info;
  1702. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1703. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1704. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1705. if (err)
  1706. return -EIO;
  1707. ahw->physical_port = (u8) nic_info.phys_port;
  1708. ahw->switch_mode = nic_info.switch_mode;
  1709. ahw->max_tx_ques = nic_info.max_tx_ques;
  1710. ahw->max_rx_ques = nic_info.max_rx_ques;
  1711. ahw->capabilities = nic_info.capabilities;
  1712. ahw->max_mac_filters = nic_info.max_mac_filters;
  1713. ahw->max_mtu = nic_info.max_mtu;
  1714. /* VNIC mode is detected by BIT_23 in capabilities. This bit is also
  1715. * set in case device is SRIOV capable. VNIC and SRIOV are mutually
  1716. * exclusive. So in case of sriov capable device load driver in
  1717. * default mode
  1718. */
  1719. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state)) {
  1720. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1721. return ahw->nic_mode;
  1722. }
  1723. if (ahw->capabilities & BIT_23)
  1724. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1725. else
  1726. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1727. return ahw->nic_mode;
  1728. }
  1729. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1730. {
  1731. int ret;
  1732. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1733. if (ret == -EIO)
  1734. return -EIO;
  1735. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1736. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1737. return -EIO;
  1738. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1739. if (qlcnic_83xx_config_default_opmode(adapter))
  1740. return -EIO;
  1741. }
  1742. return 0;
  1743. }
  1744. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1745. {
  1746. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1747. if (ahw->port_type == QLCNIC_XGBE) {
  1748. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1749. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1750. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1751. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1752. } else if (ahw->port_type == QLCNIC_GBE) {
  1753. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1754. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1755. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1756. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1757. }
  1758. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1759. adapter->max_rds_rings = MAX_RDS_RINGS;
  1760. }
  1761. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1762. {
  1763. int err = -EIO;
  1764. qlcnic_83xx_get_minidump_template(adapter);
  1765. if (qlcnic_83xx_get_port_info(adapter))
  1766. return err;
  1767. qlcnic_83xx_config_buff_descriptors(adapter);
  1768. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1769. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1770. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1771. adapter->ahw->fw_hal_version);
  1772. return 0;
  1773. }
  1774. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1775. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1776. {
  1777. struct qlcnic_cmd_args cmd;
  1778. u32 presence_mask, audit_mask;
  1779. int status;
  1780. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1781. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1782. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1783. status = qlcnic_alloc_mbx_args(&cmd, adapter,
  1784. QLCNIC_CMD_STOP_NIC_FUNC);
  1785. if (status)
  1786. return;
  1787. cmd.req.arg[1] = BIT_31;
  1788. status = qlcnic_issue_cmd(adapter, &cmd);
  1789. if (status)
  1790. dev_err(&adapter->pdev->dev,
  1791. "Failed to clean up the function resources\n");
  1792. qlcnic_free_mbx_args(&cmd);
  1793. }
  1794. }
  1795. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1796. {
  1797. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1798. if (qlcnic_sriov_vf_check(adapter))
  1799. return qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1800. if (qlcnic_83xx_check_hw_status(adapter))
  1801. return -EIO;
  1802. /* Initilaize 83xx mailbox spinlock */
  1803. spin_lock_init(&ahw->mbx_lock);
  1804. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1805. qlcnic_83xx_clear_function_resources(adapter);
  1806. /* register for NIC IDC AEN Events */
  1807. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1808. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1809. qlcnic_83xx_read_flash_mfg_id(adapter);
  1810. if (qlcnic_83xx_idc_init(adapter))
  1811. return -EIO;
  1812. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1813. if (qlcnic_83xx_configure_opmode(adapter))
  1814. return -EIO;
  1815. /* Perform operating mode specific initialization */
  1816. if (adapter->nic_ops->init_driver(adapter))
  1817. return -EIO;
  1818. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1819. /* Periodically monitor device status */
  1820. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1821. return adapter->ahw->idc.err_code;
  1822. }