eq.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry, u8 eqe_factor)
  94. {
  95. /* (entry & (eq->nent - 1)) gives us a cyclic array */
  96. unsigned long offset = (entry & (eq->nent - 1)) * (MLX4_EQ_ENTRY_SIZE << eqe_factor);
  97. /* CX3 is capable of extending the EQE from 32 to 64 bytes.
  98. * When this feature is enabled, the first (in the lower addresses)
  99. * 32 bytes in the 64 byte EQE are reserved and the next 32 bytes
  100. * contain the legacy EQE information.
  101. */
  102. return eq->page_list[offset / PAGE_SIZE].buf + (offset + (eqe_factor ? MLX4_EQ_ENTRY_SIZE : 0)) % PAGE_SIZE;
  103. }
  104. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq, u8 eqe_factor)
  105. {
  106. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index, eqe_factor);
  107. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  108. }
  109. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  110. {
  111. struct mlx4_eqe *eqe =
  112. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  113. return (!!(eqe->owner & 0x80) ^
  114. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  115. eqe : NULL;
  116. }
  117. void mlx4_gen_slave_eqe(struct work_struct *work)
  118. {
  119. struct mlx4_mfunc_master_ctx *master =
  120. container_of(work, struct mlx4_mfunc_master_ctx,
  121. slave_event_work);
  122. struct mlx4_mfunc *mfunc =
  123. container_of(master, struct mlx4_mfunc, master);
  124. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  125. struct mlx4_dev *dev = &priv->dev;
  126. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  127. struct mlx4_eqe *eqe;
  128. u8 slave;
  129. int i;
  130. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  131. eqe = next_slave_event_eqe(slave_eq)) {
  132. slave = eqe->slave_id;
  133. /* All active slaves need to receive the event */
  134. if (slave == ALL_SLAVES) {
  135. for (i = 0; i < dev->num_slaves; i++) {
  136. if (i != dev->caps.function &&
  137. master->slave_state[i].active)
  138. if (mlx4_GEN_EQE(dev, i, eqe))
  139. mlx4_warn(dev, "Failed to "
  140. " generate event "
  141. "for slave %d\n", i);
  142. }
  143. } else {
  144. if (mlx4_GEN_EQE(dev, slave, eqe))
  145. mlx4_warn(dev, "Failed to generate event "
  146. "for slave %d\n", slave);
  147. }
  148. ++slave_eq->cons;
  149. }
  150. }
  151. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  152. {
  153. struct mlx4_priv *priv = mlx4_priv(dev);
  154. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  155. struct mlx4_eqe *s_eqe;
  156. unsigned long flags;
  157. spin_lock_irqsave(&slave_eq->event_lock, flags);
  158. s_eqe = &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  159. if ((!!(s_eqe->owner & 0x80)) ^
  160. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  161. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  162. "No free EQE on slave events queue\n", slave);
  163. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  164. return;
  165. }
  166. memcpy(s_eqe, eqe, dev->caps.eqe_size - 1);
  167. s_eqe->slave_id = slave;
  168. /* ensure all information is written before setting the ownersip bit */
  169. wmb();
  170. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  171. ++slave_eq->prod;
  172. queue_work(priv->mfunc.master.comm_wq,
  173. &priv->mfunc.master.slave_event_work);
  174. spin_unlock_irqrestore(&slave_eq->event_lock, flags);
  175. }
  176. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  177. struct mlx4_eqe *eqe)
  178. {
  179. struct mlx4_priv *priv = mlx4_priv(dev);
  180. struct mlx4_slave_state *s_slave =
  181. &priv->mfunc.master.slave_state[slave];
  182. if (!s_slave->active) {
  183. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  184. return;
  185. }
  186. slave_event(dev, slave, eqe);
  187. }
  188. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  189. {
  190. struct mlx4_eqe eqe;
  191. struct mlx4_priv *priv = mlx4_priv(dev);
  192. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  193. if (!s_slave->active)
  194. return 0;
  195. memset(&eqe, 0, sizeof eqe);
  196. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  197. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  198. eqe.event.port_mgmt_change.port = port;
  199. return mlx4_GEN_EQE(dev, slave, &eqe);
  200. }
  201. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  202. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  203. {
  204. struct mlx4_eqe eqe;
  205. /*don't send if we don't have the that slave */
  206. if (dev->num_vfs < slave)
  207. return 0;
  208. memset(&eqe, 0, sizeof eqe);
  209. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  210. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  211. eqe.event.port_mgmt_change.port = port;
  212. return mlx4_GEN_EQE(dev, slave, &eqe);
  213. }
  214. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  215. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  216. u8 port_subtype_change)
  217. {
  218. struct mlx4_eqe eqe;
  219. /*don't send if we don't have the that slave */
  220. if (dev->num_vfs < slave)
  221. return 0;
  222. memset(&eqe, 0, sizeof eqe);
  223. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  224. eqe.subtype = port_subtype_change;
  225. eqe.event.port_change.port = cpu_to_be32(port << 28);
  226. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  227. port_subtype_change, slave, port);
  228. return mlx4_GEN_EQE(dev, slave, &eqe);
  229. }
  230. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  231. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  232. {
  233. struct mlx4_priv *priv = mlx4_priv(dev);
  234. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  235. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  236. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  237. __func__, slave, port);
  238. return SLAVE_PORT_DOWN;
  239. }
  240. return s_state[slave].port_state[port];
  241. }
  242. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  243. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  244. enum slave_port_state state)
  245. {
  246. struct mlx4_priv *priv = mlx4_priv(dev);
  247. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  248. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  249. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  250. __func__, slave, port);
  251. return -1;
  252. }
  253. s_state[slave].port_state[port] = state;
  254. return 0;
  255. }
  256. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  257. {
  258. int i;
  259. enum slave_port_gen_event gen_event;
  260. for (i = 0; i < dev->num_slaves; i++)
  261. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  262. }
  263. /**************************************************************************
  264. The function get as input the new event to that port,
  265. and according to the prev state change the slave's port state.
  266. The events are:
  267. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  268. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  269. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  270. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  271. ***************************************************************************/
  272. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  273. u8 port, int event,
  274. enum slave_port_gen_event *gen_event)
  275. {
  276. struct mlx4_priv *priv = mlx4_priv(dev);
  277. struct mlx4_slave_state *ctx = NULL;
  278. unsigned long flags;
  279. int ret = -1;
  280. enum slave_port_state cur_state =
  281. mlx4_get_slave_port_state(dev, slave, port);
  282. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  283. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  284. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  285. __func__, slave, port);
  286. return ret;
  287. }
  288. ctx = &priv->mfunc.master.slave_state[slave];
  289. spin_lock_irqsave(&ctx->lock, flags);
  290. switch (cur_state) {
  291. case SLAVE_PORT_DOWN:
  292. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  293. mlx4_set_slave_port_state(dev, slave, port,
  294. SLAVE_PENDING_UP);
  295. break;
  296. case SLAVE_PENDING_UP:
  297. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  298. mlx4_set_slave_port_state(dev, slave, port,
  299. SLAVE_PORT_DOWN);
  300. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  301. mlx4_set_slave_port_state(dev, slave, port,
  302. SLAVE_PORT_UP);
  303. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  304. }
  305. break;
  306. case SLAVE_PORT_UP:
  307. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  308. mlx4_set_slave_port_state(dev, slave, port,
  309. SLAVE_PORT_DOWN);
  310. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  311. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  312. event) {
  313. mlx4_set_slave_port_state(dev, slave, port,
  314. SLAVE_PENDING_UP);
  315. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  316. }
  317. break;
  318. default:
  319. pr_err("%s: BUG!!! UNKNOWN state: "
  320. "slave:%d, port:%d\n", __func__, slave, port);
  321. goto out;
  322. }
  323. ret = mlx4_get_slave_port_state(dev, slave, port);
  324. out:
  325. spin_unlock_irqrestore(&ctx->lock, flags);
  326. return ret;
  327. }
  328. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  329. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  330. {
  331. struct mlx4_eqe eqe;
  332. memset(&eqe, 0, sizeof eqe);
  333. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  334. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  335. eqe.event.port_mgmt_change.port = port;
  336. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  337. cpu_to_be32((u32) attr);
  338. slave_event(dev, ALL_SLAVES, &eqe);
  339. return 0;
  340. }
  341. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  342. void mlx4_master_handle_slave_flr(struct work_struct *work)
  343. {
  344. struct mlx4_mfunc_master_ctx *master =
  345. container_of(work, struct mlx4_mfunc_master_ctx,
  346. slave_flr_event_work);
  347. struct mlx4_mfunc *mfunc =
  348. container_of(master, struct mlx4_mfunc, master);
  349. struct mlx4_priv *priv =
  350. container_of(mfunc, struct mlx4_priv, mfunc);
  351. struct mlx4_dev *dev = &priv->dev;
  352. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  353. int i;
  354. int err;
  355. unsigned long flags;
  356. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  357. for (i = 0 ; i < dev->num_slaves; i++) {
  358. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  359. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  360. "clean slave: %d\n", i);
  361. mlx4_delete_all_resources_for_slave(dev, i);
  362. /*return the slave to running mode*/
  363. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  364. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  365. slave_state[i].is_slave_going_down = 0;
  366. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  367. /*notify the FW:*/
  368. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  369. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  370. if (err)
  371. mlx4_warn(dev, "Failed to notify FW on "
  372. "FLR done (slave:%d)\n", i);
  373. }
  374. }
  375. }
  376. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  377. {
  378. struct mlx4_priv *priv = mlx4_priv(dev);
  379. struct mlx4_eqe *eqe;
  380. int cqn;
  381. int eqes_found = 0;
  382. int set_ci = 0;
  383. int port;
  384. int slave = 0;
  385. int ret;
  386. u32 flr_slave;
  387. u8 update_slave_state;
  388. int i;
  389. enum slave_port_gen_event gen_event;
  390. unsigned long flags;
  391. struct mlx4_vport_state *s_info;
  392. while ((eqe = next_eqe_sw(eq, dev->caps.eqe_factor))) {
  393. /*
  394. * Make sure we read EQ entry contents after we've
  395. * checked the ownership bit.
  396. */
  397. rmb();
  398. switch (eqe->type) {
  399. case MLX4_EVENT_TYPE_COMP:
  400. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  401. mlx4_cq_completion(dev, cqn);
  402. break;
  403. case MLX4_EVENT_TYPE_PATH_MIG:
  404. case MLX4_EVENT_TYPE_COMM_EST:
  405. case MLX4_EVENT_TYPE_SQ_DRAINED:
  406. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  407. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  408. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  409. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  410. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  411. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  412. if (mlx4_is_master(dev)) {
  413. /* forward only to slave owning the QP */
  414. ret = mlx4_get_slave_from_resource_id(dev,
  415. RES_QP,
  416. be32_to_cpu(eqe->event.qp.qpn)
  417. & 0xffffff, &slave);
  418. if (ret && ret != -ENOENT) {
  419. mlx4_dbg(dev, "QP event %02x(%02x) on "
  420. "EQ %d at index %u: could "
  421. "not get slave id (%d)\n",
  422. eqe->type, eqe->subtype,
  423. eq->eqn, eq->cons_index, ret);
  424. break;
  425. }
  426. if (!ret && slave != dev->caps.function) {
  427. mlx4_slave_event(dev, slave, eqe);
  428. break;
  429. }
  430. }
  431. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  432. 0xffffff, eqe->type);
  433. break;
  434. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  435. mlx4_dbg(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  436. __func__);
  437. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  438. if (mlx4_is_master(dev)) {
  439. /* forward only to slave owning the SRQ */
  440. ret = mlx4_get_slave_from_resource_id(dev,
  441. RES_SRQ,
  442. be32_to_cpu(eqe->event.srq.srqn)
  443. & 0xffffff,
  444. &slave);
  445. if (ret && ret != -ENOENT) {
  446. mlx4_warn(dev, "SRQ event %02x(%02x) "
  447. "on EQ %d at index %u: could"
  448. " not get slave id (%d)\n",
  449. eqe->type, eqe->subtype,
  450. eq->eqn, eq->cons_index, ret);
  451. break;
  452. }
  453. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  454. " event: %02x(%02x)\n", __func__,
  455. slave,
  456. be32_to_cpu(eqe->event.srq.srqn),
  457. eqe->type, eqe->subtype);
  458. if (!ret && slave != dev->caps.function) {
  459. mlx4_warn(dev, "%s: sending event "
  460. "%02x(%02x) to slave:%d\n",
  461. __func__, eqe->type,
  462. eqe->subtype, slave);
  463. mlx4_slave_event(dev, slave, eqe);
  464. break;
  465. }
  466. }
  467. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  468. 0xffffff, eqe->type);
  469. break;
  470. case MLX4_EVENT_TYPE_CMD:
  471. mlx4_cmd_event(dev,
  472. be16_to_cpu(eqe->event.cmd.token),
  473. eqe->event.cmd.status,
  474. be64_to_cpu(eqe->event.cmd.out_param));
  475. break;
  476. case MLX4_EVENT_TYPE_PORT_CHANGE:
  477. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  478. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  479. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  480. port);
  481. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  482. if (!mlx4_is_master(dev))
  483. break;
  484. for (i = 0; i < dev->num_slaves; i++) {
  485. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  486. if (i == mlx4_master_func_num(dev))
  487. continue;
  488. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  489. " to slave: %d, port:%d\n",
  490. __func__, i, port);
  491. s_info = &priv->mfunc.master.vf_oper[slave].vport[port].state;
  492. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state)
  493. mlx4_slave_event(dev, i, eqe);
  494. } else { /* IB port */
  495. set_and_calc_slave_port_state(dev, i, port,
  496. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  497. &gen_event);
  498. /*we can be in pending state, then do not send port_down event*/
  499. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  500. if (i == mlx4_master_func_num(dev))
  501. continue;
  502. mlx4_slave_event(dev, i, eqe);
  503. }
  504. }
  505. }
  506. } else {
  507. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  508. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  509. if (!mlx4_is_master(dev))
  510. break;
  511. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  512. for (i = 0; i < dev->num_slaves; i++) {
  513. if (i == mlx4_master_func_num(dev))
  514. continue;
  515. s_info = &priv->mfunc.master.vf_oper[slave].vport[port].state;
  516. if (IFLA_VF_LINK_STATE_AUTO == s_info->link_state)
  517. mlx4_slave_event(dev, i, eqe);
  518. }
  519. else /* IB port */
  520. /* port-up event will be sent to a slave when the
  521. * slave's alias-guid is set. This is done in alias_GUID.c
  522. */
  523. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  524. }
  525. break;
  526. case MLX4_EVENT_TYPE_CQ_ERROR:
  527. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  528. eqe->event.cq_err.syndrome == 1 ?
  529. "overrun" : "access violation",
  530. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  531. if (mlx4_is_master(dev)) {
  532. ret = mlx4_get_slave_from_resource_id(dev,
  533. RES_CQ,
  534. be32_to_cpu(eqe->event.cq_err.cqn)
  535. & 0xffffff, &slave);
  536. if (ret && ret != -ENOENT) {
  537. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  538. "EQ %d at index %u: could "
  539. "not get slave id (%d)\n",
  540. eqe->type, eqe->subtype,
  541. eq->eqn, eq->cons_index, ret);
  542. break;
  543. }
  544. if (!ret && slave != dev->caps.function) {
  545. mlx4_slave_event(dev, slave, eqe);
  546. break;
  547. }
  548. }
  549. mlx4_cq_event(dev,
  550. be32_to_cpu(eqe->event.cq_err.cqn)
  551. & 0xffffff,
  552. eqe->type);
  553. break;
  554. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  555. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  556. break;
  557. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  558. if (!mlx4_is_master(dev)) {
  559. mlx4_warn(dev, "Received comm channel event "
  560. "for non master device\n");
  561. break;
  562. }
  563. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  564. eqe->event.comm_channel_arm.bit_vec,
  565. sizeof eqe->event.comm_channel_arm.bit_vec);
  566. queue_work(priv->mfunc.master.comm_wq,
  567. &priv->mfunc.master.comm_work);
  568. break;
  569. case MLX4_EVENT_TYPE_FLR_EVENT:
  570. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  571. if (!mlx4_is_master(dev)) {
  572. mlx4_warn(dev, "Non-master function received"
  573. "FLR event\n");
  574. break;
  575. }
  576. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  577. if (flr_slave >= dev->num_slaves) {
  578. mlx4_warn(dev,
  579. "Got FLR for unknown function: %d\n",
  580. flr_slave);
  581. update_slave_state = 0;
  582. } else
  583. update_slave_state = 1;
  584. spin_lock_irqsave(&priv->mfunc.master.slave_state_lock, flags);
  585. if (update_slave_state) {
  586. priv->mfunc.master.slave_state[flr_slave].active = false;
  587. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  588. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  589. }
  590. spin_unlock_irqrestore(&priv->mfunc.master.slave_state_lock, flags);
  591. queue_work(priv->mfunc.master.comm_wq,
  592. &priv->mfunc.master.slave_flr_event_work);
  593. break;
  594. case MLX4_EVENT_TYPE_FATAL_WARNING:
  595. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  596. if (mlx4_is_master(dev))
  597. for (i = 0; i < dev->num_slaves; i++) {
  598. mlx4_dbg(dev, "%s: Sending "
  599. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  600. " to slave: %d\n", __func__, i);
  601. if (i == dev->caps.function)
  602. continue;
  603. mlx4_slave_event(dev, i, eqe);
  604. }
  605. mlx4_err(dev, "Temperature Threshold was reached! "
  606. "Threshold: %d celsius degrees; "
  607. "Current Temperature: %d\n",
  608. be16_to_cpu(eqe->event.warming.warning_threshold),
  609. be16_to_cpu(eqe->event.warming.current_temperature));
  610. } else
  611. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  612. "subtype %02x on EQ %d at index %u. owner=%x, "
  613. "nent=0x%x, slave=%x, ownership=%s\n",
  614. eqe->type, eqe->subtype, eq->eqn,
  615. eq->cons_index, eqe->owner, eq->nent,
  616. eqe->slave_id,
  617. !!(eqe->owner & 0x80) ^
  618. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  619. break;
  620. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  621. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  622. (unsigned long) eqe);
  623. break;
  624. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  625. case MLX4_EVENT_TYPE_ECC_DETECT:
  626. default:
  627. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  628. "index %u. owner=%x, nent=0x%x, slave=%x, "
  629. "ownership=%s\n",
  630. eqe->type, eqe->subtype, eq->eqn,
  631. eq->cons_index, eqe->owner, eq->nent,
  632. eqe->slave_id,
  633. !!(eqe->owner & 0x80) ^
  634. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  635. break;
  636. };
  637. ++eq->cons_index;
  638. eqes_found = 1;
  639. ++set_ci;
  640. /*
  641. * The HCA will think the queue has overflowed if we
  642. * don't tell it we've been processing events. We
  643. * create our EQs with MLX4_NUM_SPARE_EQE extra
  644. * entries, so we must update our consumer index at
  645. * least that often.
  646. */
  647. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  648. eq_set_ci(eq, 0);
  649. set_ci = 0;
  650. }
  651. }
  652. eq_set_ci(eq, 1);
  653. return eqes_found;
  654. }
  655. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  656. {
  657. struct mlx4_dev *dev = dev_ptr;
  658. struct mlx4_priv *priv = mlx4_priv(dev);
  659. int work = 0;
  660. int i;
  661. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  662. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  663. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  664. return IRQ_RETVAL(work);
  665. }
  666. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  667. {
  668. struct mlx4_eq *eq = eq_ptr;
  669. struct mlx4_dev *dev = eq->dev;
  670. mlx4_eq_int(dev, eq);
  671. /* MSI-X vectors always belong to us */
  672. return IRQ_HANDLED;
  673. }
  674. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  675. struct mlx4_vhcr *vhcr,
  676. struct mlx4_cmd_mailbox *inbox,
  677. struct mlx4_cmd_mailbox *outbox,
  678. struct mlx4_cmd_info *cmd)
  679. {
  680. struct mlx4_priv *priv = mlx4_priv(dev);
  681. struct mlx4_slave_event_eq_info *event_eq =
  682. priv->mfunc.master.slave_state[slave].event_eq;
  683. u32 in_modifier = vhcr->in_modifier;
  684. u32 eqn = in_modifier & 0x3FF;
  685. u64 in_param = vhcr->in_param;
  686. int err = 0;
  687. int i;
  688. if (slave == dev->caps.function)
  689. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  690. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  691. MLX4_CMD_NATIVE);
  692. if (!err)
  693. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  694. if (in_param & (1LL << i))
  695. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  696. return err;
  697. }
  698. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  699. int eq_num)
  700. {
  701. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  702. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  703. MLX4_CMD_WRAPPED);
  704. }
  705. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  706. int eq_num)
  707. {
  708. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  709. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  710. MLX4_CMD_WRAPPED);
  711. }
  712. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  713. int eq_num)
  714. {
  715. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  716. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  717. MLX4_CMD_WRAPPED);
  718. }
  719. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  720. {
  721. /*
  722. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  723. * we need to map, take the difference of highest index and
  724. * the lowest index we'll use and add 1.
  725. */
  726. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  727. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  728. }
  729. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  730. {
  731. struct mlx4_priv *priv = mlx4_priv(dev);
  732. int index;
  733. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  734. if (!priv->eq_table.uar_map[index]) {
  735. priv->eq_table.uar_map[index] =
  736. ioremap(pci_resource_start(dev->pdev, 2) +
  737. ((eq->eqn / 4) << PAGE_SHIFT),
  738. PAGE_SIZE);
  739. if (!priv->eq_table.uar_map[index]) {
  740. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  741. eq->eqn);
  742. return NULL;
  743. }
  744. }
  745. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  746. }
  747. static void mlx4_unmap_uar(struct mlx4_dev *dev)
  748. {
  749. struct mlx4_priv *priv = mlx4_priv(dev);
  750. int i;
  751. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  752. if (priv->eq_table.uar_map[i]) {
  753. iounmap(priv->eq_table.uar_map[i]);
  754. priv->eq_table.uar_map[i] = NULL;
  755. }
  756. }
  757. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  758. u8 intr, struct mlx4_eq *eq)
  759. {
  760. struct mlx4_priv *priv = mlx4_priv(dev);
  761. struct mlx4_cmd_mailbox *mailbox;
  762. struct mlx4_eq_context *eq_context;
  763. int npages;
  764. u64 *dma_list = NULL;
  765. dma_addr_t t;
  766. u64 mtt_addr;
  767. int err = -ENOMEM;
  768. int i;
  769. eq->dev = dev;
  770. eq->nent = roundup_pow_of_two(max(nent, 2));
  771. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  772. npages = PAGE_ALIGN(eq->nent * (MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor)) / PAGE_SIZE;
  773. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  774. GFP_KERNEL);
  775. if (!eq->page_list)
  776. goto err_out;
  777. for (i = 0; i < npages; ++i)
  778. eq->page_list[i].buf = NULL;
  779. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  780. if (!dma_list)
  781. goto err_out_free;
  782. mailbox = mlx4_alloc_cmd_mailbox(dev);
  783. if (IS_ERR(mailbox))
  784. goto err_out_free;
  785. eq_context = mailbox->buf;
  786. for (i = 0; i < npages; ++i) {
  787. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  788. PAGE_SIZE, &t, GFP_KERNEL);
  789. if (!eq->page_list[i].buf)
  790. goto err_out_free_pages;
  791. dma_list[i] = t;
  792. eq->page_list[i].map = t;
  793. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  794. }
  795. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  796. if (eq->eqn == -1)
  797. goto err_out_free_pages;
  798. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  799. if (!eq->doorbell) {
  800. err = -ENOMEM;
  801. goto err_out_free_eq;
  802. }
  803. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  804. if (err)
  805. goto err_out_free_eq;
  806. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  807. if (err)
  808. goto err_out_free_mtt;
  809. memset(eq_context, 0, sizeof *eq_context);
  810. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  811. MLX4_EQ_STATE_ARMED);
  812. eq_context->log_eq_size = ilog2(eq->nent);
  813. eq_context->intr = intr;
  814. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  815. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  816. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  817. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  818. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  819. if (err) {
  820. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  821. goto err_out_free_mtt;
  822. }
  823. kfree(dma_list);
  824. mlx4_free_cmd_mailbox(dev, mailbox);
  825. eq->cons_index = 0;
  826. return err;
  827. err_out_free_mtt:
  828. mlx4_mtt_cleanup(dev, &eq->mtt);
  829. err_out_free_eq:
  830. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  831. err_out_free_pages:
  832. for (i = 0; i < npages; ++i)
  833. if (eq->page_list[i].buf)
  834. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  835. eq->page_list[i].buf,
  836. eq->page_list[i].map);
  837. mlx4_free_cmd_mailbox(dev, mailbox);
  838. err_out_free:
  839. kfree(eq->page_list);
  840. kfree(dma_list);
  841. err_out:
  842. return err;
  843. }
  844. static void mlx4_free_eq(struct mlx4_dev *dev,
  845. struct mlx4_eq *eq)
  846. {
  847. struct mlx4_priv *priv = mlx4_priv(dev);
  848. struct mlx4_cmd_mailbox *mailbox;
  849. int err;
  850. int i;
  851. /* CX3 is capable of extending the CQE/EQE from 32 to 64 bytes */
  852. int npages = PAGE_ALIGN((MLX4_EQ_ENTRY_SIZE << dev->caps.eqe_factor) * eq->nent) / PAGE_SIZE;
  853. mailbox = mlx4_alloc_cmd_mailbox(dev);
  854. if (IS_ERR(mailbox))
  855. return;
  856. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  857. if (err)
  858. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  859. if (0) {
  860. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  861. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  862. if (i % 4 == 0)
  863. pr_cont("[%02x] ", i * 4);
  864. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  865. if ((i + 1) % 4 == 0)
  866. pr_cont("\n");
  867. }
  868. }
  869. mlx4_mtt_cleanup(dev, &eq->mtt);
  870. for (i = 0; i < npages; ++i)
  871. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  872. eq->page_list[i].buf,
  873. eq->page_list[i].map);
  874. kfree(eq->page_list);
  875. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  876. mlx4_free_cmd_mailbox(dev, mailbox);
  877. }
  878. static void mlx4_free_irqs(struct mlx4_dev *dev)
  879. {
  880. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  881. struct mlx4_priv *priv = mlx4_priv(dev);
  882. int i, vec;
  883. if (eq_table->have_irq)
  884. free_irq(dev->pdev->irq, dev);
  885. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  886. if (eq_table->eq[i].have_irq) {
  887. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  888. eq_table->eq[i].have_irq = 0;
  889. }
  890. for (i = 0; i < dev->caps.comp_pool; i++) {
  891. /*
  892. * Freeing the assigned irq's
  893. * all bits should be 0, but we need to validate
  894. */
  895. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  896. /* NO need protecting*/
  897. vec = dev->caps.num_comp_vectors + 1 + i;
  898. free_irq(priv->eq_table.eq[vec].irq,
  899. &priv->eq_table.eq[vec]);
  900. }
  901. }
  902. kfree(eq_table->irq_names);
  903. }
  904. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  905. {
  906. struct mlx4_priv *priv = mlx4_priv(dev);
  907. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  908. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  909. if (!priv->clr_base) {
  910. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  911. return -ENOMEM;
  912. }
  913. return 0;
  914. }
  915. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  916. {
  917. struct mlx4_priv *priv = mlx4_priv(dev);
  918. iounmap(priv->clr_base);
  919. }
  920. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  921. {
  922. struct mlx4_priv *priv = mlx4_priv(dev);
  923. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  924. sizeof *priv->eq_table.eq, GFP_KERNEL);
  925. if (!priv->eq_table.eq)
  926. return -ENOMEM;
  927. return 0;
  928. }
  929. void mlx4_free_eq_table(struct mlx4_dev *dev)
  930. {
  931. kfree(mlx4_priv(dev)->eq_table.eq);
  932. }
  933. int mlx4_init_eq_table(struct mlx4_dev *dev)
  934. {
  935. struct mlx4_priv *priv = mlx4_priv(dev);
  936. int err;
  937. int i;
  938. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  939. sizeof *priv->eq_table.uar_map,
  940. GFP_KERNEL);
  941. if (!priv->eq_table.uar_map) {
  942. err = -ENOMEM;
  943. goto err_out_free;
  944. }
  945. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  946. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  947. if (err)
  948. goto err_out_free;
  949. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  950. priv->eq_table.uar_map[i] = NULL;
  951. if (!mlx4_is_slave(dev)) {
  952. err = mlx4_map_clr_int(dev);
  953. if (err)
  954. goto err_out_bitmap;
  955. priv->eq_table.clr_mask =
  956. swab32(1 << (priv->eq_table.inta_pin & 31));
  957. priv->eq_table.clr_int = priv->clr_base +
  958. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  959. }
  960. priv->eq_table.irq_names =
  961. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  962. dev->caps.comp_pool),
  963. GFP_KERNEL);
  964. if (!priv->eq_table.irq_names) {
  965. err = -ENOMEM;
  966. goto err_out_bitmap;
  967. }
  968. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  969. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  970. dev->caps.reserved_cqs +
  971. MLX4_NUM_SPARE_EQE,
  972. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  973. &priv->eq_table.eq[i]);
  974. if (err) {
  975. --i;
  976. goto err_out_unmap;
  977. }
  978. }
  979. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  980. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  981. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  982. if (err)
  983. goto err_out_comp;
  984. /*if additional completion vectors poolsize is 0 this loop will not run*/
  985. for (i = dev->caps.num_comp_vectors + 1;
  986. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  987. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  988. dev->caps.reserved_cqs +
  989. MLX4_NUM_SPARE_EQE,
  990. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  991. &priv->eq_table.eq[i]);
  992. if (err) {
  993. --i;
  994. goto err_out_unmap;
  995. }
  996. }
  997. if (dev->flags & MLX4_FLAG_MSI_X) {
  998. const char *eq_name;
  999. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  1000. if (i < dev->caps.num_comp_vectors) {
  1001. snprintf(priv->eq_table.irq_names +
  1002. i * MLX4_IRQNAME_SIZE,
  1003. MLX4_IRQNAME_SIZE,
  1004. "mlx4-comp-%d@pci:%s", i,
  1005. pci_name(dev->pdev));
  1006. } else {
  1007. snprintf(priv->eq_table.irq_names +
  1008. i * MLX4_IRQNAME_SIZE,
  1009. MLX4_IRQNAME_SIZE,
  1010. "mlx4-async@pci:%s",
  1011. pci_name(dev->pdev));
  1012. }
  1013. eq_name = priv->eq_table.irq_names +
  1014. i * MLX4_IRQNAME_SIZE;
  1015. err = request_irq(priv->eq_table.eq[i].irq,
  1016. mlx4_msi_x_interrupt, 0, eq_name,
  1017. priv->eq_table.eq + i);
  1018. if (err)
  1019. goto err_out_async;
  1020. priv->eq_table.eq[i].have_irq = 1;
  1021. }
  1022. } else {
  1023. snprintf(priv->eq_table.irq_names,
  1024. MLX4_IRQNAME_SIZE,
  1025. DRV_NAME "@pci:%s",
  1026. pci_name(dev->pdev));
  1027. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1028. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1029. if (err)
  1030. goto err_out_async;
  1031. priv->eq_table.have_irq = 1;
  1032. }
  1033. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1034. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1035. if (err)
  1036. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1037. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1038. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1039. eq_set_ci(&priv->eq_table.eq[i], 1);
  1040. return 0;
  1041. err_out_async:
  1042. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1043. err_out_comp:
  1044. i = dev->caps.num_comp_vectors - 1;
  1045. err_out_unmap:
  1046. while (i >= 0) {
  1047. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1048. --i;
  1049. }
  1050. if (!mlx4_is_slave(dev))
  1051. mlx4_unmap_clr_int(dev);
  1052. mlx4_free_irqs(dev);
  1053. err_out_bitmap:
  1054. mlx4_unmap_uar(dev);
  1055. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1056. err_out_free:
  1057. kfree(priv->eq_table.uar_map);
  1058. return err;
  1059. }
  1060. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1061. {
  1062. struct mlx4_priv *priv = mlx4_priv(dev);
  1063. int i;
  1064. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1065. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1066. mlx4_free_irqs(dev);
  1067. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1068. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1069. if (!mlx4_is_slave(dev))
  1070. mlx4_unmap_clr_int(dev);
  1071. mlx4_unmap_uar(dev);
  1072. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1073. kfree(priv->eq_table.uar_map);
  1074. }
  1075. /* A test that verifies that we can accept interrupts on all
  1076. * the irq vectors of the device.
  1077. * Interrupts are checked using the NOP command.
  1078. */
  1079. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1080. {
  1081. struct mlx4_priv *priv = mlx4_priv(dev);
  1082. int i;
  1083. int err;
  1084. err = mlx4_NOP(dev);
  1085. /* When not in MSI_X, there is only one irq to check */
  1086. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1087. return err;
  1088. /* A loop over all completion vectors, for each vector we will check
  1089. * whether it works by mapping command completions to that vector
  1090. * and performing a NOP command
  1091. */
  1092. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1093. /* Temporary use polling for command completions */
  1094. mlx4_cmd_use_polling(dev);
  1095. /* Map the new eq to handle all asynchronous events */
  1096. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1097. priv->eq_table.eq[i].eqn);
  1098. if (err) {
  1099. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1100. mlx4_cmd_use_events(dev);
  1101. break;
  1102. }
  1103. /* Go back to using events */
  1104. mlx4_cmd_use_events(dev);
  1105. err = mlx4_NOP(dev);
  1106. }
  1107. /* Return to default */
  1108. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1109. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1110. return err;
  1111. }
  1112. EXPORT_SYMBOL(mlx4_test_interrupts);
  1113. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1114. int *vector)
  1115. {
  1116. struct mlx4_priv *priv = mlx4_priv(dev);
  1117. int vec = 0, err = 0, i;
  1118. mutex_lock(&priv->msix_ctl.pool_lock);
  1119. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1120. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1121. priv->msix_ctl.pool_bm |= 1ULL << i;
  1122. vec = dev->caps.num_comp_vectors + 1 + i;
  1123. snprintf(priv->eq_table.irq_names +
  1124. vec * MLX4_IRQNAME_SIZE,
  1125. MLX4_IRQNAME_SIZE, "%s", name);
  1126. #ifdef CONFIG_RFS_ACCEL
  1127. if (rmap) {
  1128. err = irq_cpu_rmap_add(rmap,
  1129. priv->eq_table.eq[vec].irq);
  1130. if (err)
  1131. mlx4_warn(dev, "Failed adding irq rmap\n");
  1132. }
  1133. #endif
  1134. err = request_irq(priv->eq_table.eq[vec].irq,
  1135. mlx4_msi_x_interrupt, 0,
  1136. &priv->eq_table.irq_names[vec<<5],
  1137. priv->eq_table.eq + vec);
  1138. if (err) {
  1139. /*zero out bit by fliping it*/
  1140. priv->msix_ctl.pool_bm ^= 1 << i;
  1141. vec = 0;
  1142. continue;
  1143. /*we dont want to break here*/
  1144. }
  1145. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1146. }
  1147. }
  1148. mutex_unlock(&priv->msix_ctl.pool_lock);
  1149. if (vec) {
  1150. *vector = vec;
  1151. } else {
  1152. *vector = 0;
  1153. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1154. }
  1155. return err;
  1156. }
  1157. EXPORT_SYMBOL(mlx4_assign_eq);
  1158. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1159. {
  1160. struct mlx4_priv *priv = mlx4_priv(dev);
  1161. /*bm index*/
  1162. int i = vec - dev->caps.num_comp_vectors - 1;
  1163. if (likely(i >= 0)) {
  1164. /*sanity check , making sure were not trying to free irq's
  1165. Belonging to a legacy EQ*/
  1166. mutex_lock(&priv->msix_ctl.pool_lock);
  1167. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1168. free_irq(priv->eq_table.eq[vec].irq,
  1169. &priv->eq_table.eq[vec]);
  1170. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1171. }
  1172. mutex_unlock(&priv->msix_ctl.pool_lock);
  1173. }
  1174. }
  1175. EXPORT_SYMBOL(mlx4_release_eq);