eeh.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070
  1. /*
  2. * Copyright IBM Corporation 2001, 2005, 2006
  3. * Copyright Dave Engebretsen & Todd Inglett 2001
  4. * Copyright Linas Vepstas 2005, 2006
  5. * Copyright 2001-2012 IBM Corporation.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. *
  21. * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/sched.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/pci.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/rbtree.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/export.h>
  33. #include <linux/of.h>
  34. #include <linux/atomic.h>
  35. #include <asm/eeh.h>
  36. #include <asm/eeh_event.h>
  37. #include <asm/io.h>
  38. #include <asm/machdep.h>
  39. #include <asm/ppc-pci.h>
  40. #include <asm/rtas.h>
  41. /** Overview:
  42. * EEH, or "Extended Error Handling" is a PCI bridge technology for
  43. * dealing with PCI bus errors that can't be dealt with within the
  44. * usual PCI framework, except by check-stopping the CPU. Systems
  45. * that are designed for high-availability/reliability cannot afford
  46. * to crash due to a "mere" PCI error, thus the need for EEH.
  47. * An EEH-capable bridge operates by converting a detected error
  48. * into a "slot freeze", taking the PCI adapter off-line, making
  49. * the slot behave, from the OS'es point of view, as if the slot
  50. * were "empty": all reads return 0xff's and all writes are silently
  51. * ignored. EEH slot isolation events can be triggered by parity
  52. * errors on the address or data busses (e.g. during posted writes),
  53. * which in turn might be caused by low voltage on the bus, dust,
  54. * vibration, humidity, radioactivity or plain-old failed hardware.
  55. *
  56. * Note, however, that one of the leading causes of EEH slot
  57. * freeze events are buggy device drivers, buggy device microcode,
  58. * or buggy device hardware. This is because any attempt by the
  59. * device to bus-master data to a memory address that is not
  60. * assigned to the device will trigger a slot freeze. (The idea
  61. * is to prevent devices-gone-wild from corrupting system memory).
  62. * Buggy hardware/drivers will have a miserable time co-existing
  63. * with EEH.
  64. *
  65. * Ideally, a PCI device driver, when suspecting that an isolation
  66. * event has occurred (e.g. by reading 0xff's), will then ask EEH
  67. * whether this is the case, and then take appropriate steps to
  68. * reset the PCI slot, the PCI device, and then resume operations.
  69. * However, until that day, the checking is done here, with the
  70. * eeh_check_failure() routine embedded in the MMIO macros. If
  71. * the slot is found to be isolated, an "EEH Event" is synthesized
  72. * and sent out for processing.
  73. */
  74. /* If a device driver keeps reading an MMIO register in an interrupt
  75. * handler after a slot isolation event, it might be broken.
  76. * This sets the threshold for how many read attempts we allow
  77. * before printing an error message.
  78. */
  79. #define EEH_MAX_FAILS 2100000
  80. /* Time to wait for a PCI slot to report status, in milliseconds */
  81. #define PCI_BUS_RESET_WAIT_MSEC (60*1000)
  82. /* Platform dependent EEH operations */
  83. struct eeh_ops *eeh_ops = NULL;
  84. int eeh_subsystem_enabled;
  85. EXPORT_SYMBOL(eeh_subsystem_enabled);
  86. /*
  87. * EEH probe mode support. The intention is to support multiple
  88. * platforms for EEH. Some platforms like pSeries do PCI emunation
  89. * based on device tree. However, other platforms like powernv probe
  90. * PCI devices from hardware. The flag is used to distinguish that.
  91. * In addition, struct eeh_ops::probe would be invoked for particular
  92. * OF node or PCI device so that the corresponding PE would be created
  93. * there.
  94. */
  95. int eeh_probe_mode;
  96. /* Lock to avoid races due to multiple reports of an error */
  97. DEFINE_RAW_SPINLOCK(confirm_error_lock);
  98. /* Buffer for reporting pci register dumps. Its here in BSS, and
  99. * not dynamically alloced, so that it ends up in RMO where RTAS
  100. * can access it.
  101. */
  102. #define EEH_PCI_REGS_LOG_LEN 4096
  103. static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
  104. /*
  105. * The struct is used to maintain the EEH global statistic
  106. * information. Besides, the EEH global statistics will be
  107. * exported to user space through procfs
  108. */
  109. struct eeh_stats {
  110. u64 no_device; /* PCI device not found */
  111. u64 no_dn; /* OF node not found */
  112. u64 no_cfg_addr; /* Config address not found */
  113. u64 ignored_check; /* EEH check skipped */
  114. u64 total_mmio_ffs; /* Total EEH checks */
  115. u64 false_positives; /* Unnecessary EEH checks */
  116. u64 slot_resets; /* PE reset */
  117. };
  118. static struct eeh_stats eeh_stats;
  119. #define IS_BRIDGE(class_code) (((class_code)<<16) == PCI_BASE_CLASS_BRIDGE)
  120. /**
  121. * eeh_gather_pci_data - Copy assorted PCI config space registers to buff
  122. * @edev: device to report data for
  123. * @buf: point to buffer in which to log
  124. * @len: amount of room in buffer
  125. *
  126. * This routine captures assorted PCI configuration space data,
  127. * and puts them into a buffer for RTAS error logging.
  128. */
  129. static size_t eeh_gather_pci_data(struct eeh_dev *edev, char * buf, size_t len)
  130. {
  131. struct device_node *dn = eeh_dev_to_of_node(edev);
  132. struct pci_dev *dev = eeh_dev_to_pci_dev(edev);
  133. u32 cfg;
  134. int cap, i;
  135. int n = 0;
  136. n += scnprintf(buf+n, len-n, "%s\n", dn->full_name);
  137. printk(KERN_WARNING "EEH: of node=%s\n", dn->full_name);
  138. eeh_ops->read_config(dn, PCI_VENDOR_ID, 4, &cfg);
  139. n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
  140. printk(KERN_WARNING "EEH: PCI device/vendor: %08x\n", cfg);
  141. eeh_ops->read_config(dn, PCI_COMMAND, 4, &cfg);
  142. n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
  143. printk(KERN_WARNING "EEH: PCI cmd/status register: %08x\n", cfg);
  144. if (!dev) {
  145. printk(KERN_WARNING "EEH: no PCI device for this of node\n");
  146. return n;
  147. }
  148. /* Gather bridge-specific registers */
  149. if (dev->class >> 16 == PCI_BASE_CLASS_BRIDGE) {
  150. eeh_ops->read_config(dn, PCI_SEC_STATUS, 2, &cfg);
  151. n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
  152. printk(KERN_WARNING "EEH: Bridge secondary status: %04x\n", cfg);
  153. eeh_ops->read_config(dn, PCI_BRIDGE_CONTROL, 2, &cfg);
  154. n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
  155. printk(KERN_WARNING "EEH: Bridge control: %04x\n", cfg);
  156. }
  157. /* Dump out the PCI-X command and status regs */
  158. cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
  159. if (cap) {
  160. eeh_ops->read_config(dn, cap, 4, &cfg);
  161. n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
  162. printk(KERN_WARNING "EEH: PCI-X cmd: %08x\n", cfg);
  163. eeh_ops->read_config(dn, cap+4, 4, &cfg);
  164. n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
  165. printk(KERN_WARNING "EEH: PCI-X status: %08x\n", cfg);
  166. }
  167. /* If PCI-E capable, dump PCI-E cap 10, and the AER */
  168. cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
  169. if (cap) {
  170. n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
  171. printk(KERN_WARNING
  172. "EEH: PCI-E capabilities and status follow:\n");
  173. for (i=0; i<=8; i++) {
  174. eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
  175. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  176. printk(KERN_WARNING "EEH: PCI-E %02x: %08x\n", i, cfg);
  177. }
  178. cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  179. if (cap) {
  180. n += scnprintf(buf+n, len-n, "pci-e AER:\n");
  181. printk(KERN_WARNING
  182. "EEH: PCI-E AER capability register set follows:\n");
  183. for (i=0; i<14; i++) {
  184. eeh_ops->read_config(dn, cap+4*i, 4, &cfg);
  185. n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
  186. printk(KERN_WARNING "EEH: PCI-E AER %02x: %08x\n", i, cfg);
  187. }
  188. }
  189. }
  190. return n;
  191. }
  192. /**
  193. * eeh_slot_error_detail - Generate combined log including driver log and error log
  194. * @pe: EEH PE
  195. * @severity: temporary or permanent error log
  196. *
  197. * This routine should be called to generate the combined log, which
  198. * is comprised of driver log and error log. The driver log is figured
  199. * out from the config space of the corresponding PCI device, while
  200. * the error log is fetched through platform dependent function call.
  201. */
  202. void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
  203. {
  204. size_t loglen = 0;
  205. struct eeh_dev *edev;
  206. bool valid_cfg_log = true;
  207. /*
  208. * When the PHB is fenced or dead, it's pointless to collect
  209. * the data from PCI config space because it should return
  210. * 0xFF's. For ER, we still retrieve the data from the PCI
  211. * config space.
  212. */
  213. if (eeh_probe_mode_dev() &&
  214. (pe->type & EEH_PE_PHB) &&
  215. (pe->state & (EEH_PE_ISOLATED | EEH_PE_PHB_DEAD)))
  216. valid_cfg_log = false;
  217. if (valid_cfg_log) {
  218. eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
  219. eeh_ops->configure_bridge(pe);
  220. eeh_pe_restore_bars(pe);
  221. pci_regs_buf[0] = 0;
  222. eeh_pe_for_each_dev(pe, edev) {
  223. loglen += eeh_gather_pci_data(edev, pci_regs_buf + loglen,
  224. EEH_PCI_REGS_LOG_LEN - loglen);
  225. }
  226. }
  227. eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
  228. }
  229. /**
  230. * eeh_token_to_phys - Convert EEH address token to phys address
  231. * @token: I/O token, should be address in the form 0xA....
  232. *
  233. * This routine should be called to convert virtual I/O address
  234. * to physical one.
  235. */
  236. static inline unsigned long eeh_token_to_phys(unsigned long token)
  237. {
  238. pte_t *ptep;
  239. unsigned long pa;
  240. int hugepage_shift;
  241. /*
  242. * We won't find hugepages here, iomem
  243. */
  244. ptep = find_linux_pte_or_hugepte(init_mm.pgd, token, &hugepage_shift);
  245. if (!ptep)
  246. return token;
  247. WARN_ON(hugepage_shift);
  248. pa = pte_pfn(*ptep) << PAGE_SHIFT;
  249. return pa | (token & (PAGE_SIZE-1));
  250. }
  251. /*
  252. * On PowerNV platform, we might already have fenced PHB there.
  253. * For that case, it's meaningless to recover frozen PE. Intead,
  254. * We have to handle fenced PHB firstly.
  255. */
  256. static int eeh_phb_check_failure(struct eeh_pe *pe)
  257. {
  258. struct eeh_pe *phb_pe;
  259. unsigned long flags;
  260. int ret;
  261. if (!eeh_probe_mode_dev())
  262. return -EPERM;
  263. /* Find the PHB PE */
  264. phb_pe = eeh_phb_pe_get(pe->phb);
  265. if (!phb_pe) {
  266. pr_warning("%s Can't find PE for PHB#%d\n",
  267. __func__, pe->phb->global_number);
  268. return -EEXIST;
  269. }
  270. /* If the PHB has been in problematic state */
  271. eeh_serialize_lock(&flags);
  272. if (phb_pe->state & (EEH_PE_ISOLATED | EEH_PE_PHB_DEAD)) {
  273. ret = 0;
  274. goto out;
  275. }
  276. /* Check PHB state */
  277. ret = eeh_ops->get_state(phb_pe, NULL);
  278. if ((ret < 0) ||
  279. (ret == EEH_STATE_NOT_SUPPORT) ||
  280. (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
  281. (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
  282. ret = 0;
  283. goto out;
  284. }
  285. /* Isolate the PHB and send event */
  286. eeh_pe_state_mark(phb_pe, EEH_PE_ISOLATED);
  287. eeh_serialize_unlock(flags);
  288. eeh_send_failure_event(phb_pe);
  289. pr_err("EEH: PHB#%x failure detected\n",
  290. phb_pe->phb->global_number);
  291. dump_stack();
  292. return 1;
  293. out:
  294. eeh_serialize_unlock(flags);
  295. return ret;
  296. }
  297. /**
  298. * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
  299. * @edev: eeh device
  300. *
  301. * Check for an EEH failure for the given device node. Call this
  302. * routine if the result of a read was all 0xff's and you want to
  303. * find out if this is due to an EEH slot freeze. This routine
  304. * will query firmware for the EEH status.
  305. *
  306. * Returns 0 if there has not been an EEH error; otherwise returns
  307. * a non-zero value and queues up a slot isolation event notification.
  308. *
  309. * It is safe to call this routine in an interrupt context.
  310. */
  311. int eeh_dev_check_failure(struct eeh_dev *edev)
  312. {
  313. int ret;
  314. unsigned long flags;
  315. struct device_node *dn;
  316. struct pci_dev *dev;
  317. struct eeh_pe *pe;
  318. int rc = 0;
  319. const char *location;
  320. eeh_stats.total_mmio_ffs++;
  321. if (!eeh_subsystem_enabled)
  322. return 0;
  323. if (!edev) {
  324. eeh_stats.no_dn++;
  325. return 0;
  326. }
  327. dn = eeh_dev_to_of_node(edev);
  328. dev = eeh_dev_to_pci_dev(edev);
  329. pe = edev->pe;
  330. /* Access to IO BARs might get this far and still not want checking. */
  331. if (!pe) {
  332. eeh_stats.ignored_check++;
  333. pr_debug("EEH: Ignored check for %s %s\n",
  334. eeh_pci_name(dev), dn->full_name);
  335. return 0;
  336. }
  337. if (!pe->addr && !pe->config_addr) {
  338. eeh_stats.no_cfg_addr++;
  339. return 0;
  340. }
  341. /*
  342. * On PowerNV platform, we might already have fenced PHB
  343. * there and we need take care of that firstly.
  344. */
  345. ret = eeh_phb_check_failure(pe);
  346. if (ret > 0)
  347. return ret;
  348. /* If we already have a pending isolation event for this
  349. * slot, we know it's bad already, we don't need to check.
  350. * Do this checking under a lock; as multiple PCI devices
  351. * in one slot might report errors simultaneously, and we
  352. * only want one error recovery routine running.
  353. */
  354. eeh_serialize_lock(&flags);
  355. rc = 1;
  356. if (pe->state & EEH_PE_ISOLATED) {
  357. pe->check_count++;
  358. if (pe->check_count % EEH_MAX_FAILS == 0) {
  359. location = of_get_property(dn, "ibm,loc-code", NULL);
  360. printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
  361. "location=%s driver=%s pci addr=%s\n",
  362. pe->check_count, location,
  363. eeh_driver_name(dev), eeh_pci_name(dev));
  364. printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
  365. eeh_driver_name(dev));
  366. dump_stack();
  367. }
  368. goto dn_unlock;
  369. }
  370. /*
  371. * Now test for an EEH failure. This is VERY expensive.
  372. * Note that the eeh_config_addr may be a parent device
  373. * in the case of a device behind a bridge, or it may be
  374. * function zero of a multi-function device.
  375. * In any case they must share a common PHB.
  376. */
  377. ret = eeh_ops->get_state(pe, NULL);
  378. /* Note that config-io to empty slots may fail;
  379. * they are empty when they don't have children.
  380. * We will punt with the following conditions: Failure to get
  381. * PE's state, EEH not support and Permanently unavailable
  382. * state, PE is in good state.
  383. */
  384. if ((ret < 0) ||
  385. (ret == EEH_STATE_NOT_SUPPORT) ||
  386. (ret & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) ==
  387. (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE)) {
  388. eeh_stats.false_positives++;
  389. pe->false_positives++;
  390. rc = 0;
  391. goto dn_unlock;
  392. }
  393. eeh_stats.slot_resets++;
  394. /* Avoid repeated reports of this failure, including problems
  395. * with other functions on this device, and functions under
  396. * bridges.
  397. */
  398. eeh_pe_state_mark(pe, EEH_PE_ISOLATED);
  399. eeh_serialize_unlock(flags);
  400. eeh_send_failure_event(pe);
  401. /* Most EEH events are due to device driver bugs. Having
  402. * a stack trace will help the device-driver authors figure
  403. * out what happened. So print that out.
  404. */
  405. pr_err("EEH: Frozen PE#%x detected on PHB#%x\n",
  406. pe->addr, pe->phb->global_number);
  407. dump_stack();
  408. return 1;
  409. dn_unlock:
  410. eeh_serialize_unlock(flags);
  411. return rc;
  412. }
  413. EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
  414. /**
  415. * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
  416. * @token: I/O token, should be address in the form 0xA....
  417. * @val: value, should be all 1's (XXX why do we need this arg??)
  418. *
  419. * Check for an EEH failure at the given token address. Call this
  420. * routine if the result of a read was all 0xff's and you want to
  421. * find out if this is due to an EEH slot freeze event. This routine
  422. * will query firmware for the EEH status.
  423. *
  424. * Note this routine is safe to call in an interrupt context.
  425. */
  426. unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  427. {
  428. unsigned long addr;
  429. struct eeh_dev *edev;
  430. /* Finding the phys addr + pci device; this is pretty quick. */
  431. addr = eeh_token_to_phys((unsigned long __force) token);
  432. edev = eeh_addr_cache_get_dev(addr);
  433. if (!edev) {
  434. eeh_stats.no_device++;
  435. return val;
  436. }
  437. eeh_dev_check_failure(edev);
  438. pci_dev_put(eeh_dev_to_pci_dev(edev));
  439. return val;
  440. }
  441. EXPORT_SYMBOL(eeh_check_failure);
  442. /**
  443. * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
  444. * @pe: EEH PE
  445. *
  446. * This routine should be called to reenable frozen MMIO or DMA
  447. * so that it would work correctly again. It's useful while doing
  448. * recovery or log collection on the indicated device.
  449. */
  450. int eeh_pci_enable(struct eeh_pe *pe, int function)
  451. {
  452. int rc;
  453. rc = eeh_ops->set_option(pe, function);
  454. if (rc)
  455. pr_warning("%s: Unexpected state change %d on PHB#%d-PE#%x, err=%d\n",
  456. __func__, function, pe->phb->global_number, pe->addr, rc);
  457. rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
  458. if (rc > 0 && (rc & EEH_STATE_MMIO_ENABLED) &&
  459. (function == EEH_OPT_THAW_MMIO))
  460. return 0;
  461. return rc;
  462. }
  463. /**
  464. * pcibios_set_pcie_slot_reset - Set PCI-E reset state
  465. * @dev: pci device struct
  466. * @state: reset state to enter
  467. *
  468. * Return value:
  469. * 0 if success
  470. */
  471. int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
  472. {
  473. struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
  474. struct eeh_pe *pe = edev->pe;
  475. if (!pe) {
  476. pr_err("%s: No PE found on PCI device %s\n",
  477. __func__, pci_name(dev));
  478. return -EINVAL;
  479. }
  480. switch (state) {
  481. case pcie_deassert_reset:
  482. eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
  483. break;
  484. case pcie_hot_reset:
  485. eeh_ops->reset(pe, EEH_RESET_HOT);
  486. break;
  487. case pcie_warm_reset:
  488. eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
  489. break;
  490. default:
  491. return -EINVAL;
  492. };
  493. return 0;
  494. }
  495. /**
  496. * eeh_set_pe_freset - Check the required reset for the indicated device
  497. * @data: EEH device
  498. * @flag: return value
  499. *
  500. * Each device might have its preferred reset type: fundamental or
  501. * hot reset. The routine is used to collected the information for
  502. * the indicated device and its children so that the bunch of the
  503. * devices could be reset properly.
  504. */
  505. static void *eeh_set_dev_freset(void *data, void *flag)
  506. {
  507. struct pci_dev *dev;
  508. unsigned int *freset = (unsigned int *)flag;
  509. struct eeh_dev *edev = (struct eeh_dev *)data;
  510. dev = eeh_dev_to_pci_dev(edev);
  511. if (dev)
  512. *freset |= dev->needs_freset;
  513. return NULL;
  514. }
  515. /**
  516. * eeh_reset_pe_once - Assert the pci #RST line for 1/4 second
  517. * @pe: EEH PE
  518. *
  519. * Assert the PCI #RST line for 1/4 second.
  520. */
  521. static void eeh_reset_pe_once(struct eeh_pe *pe)
  522. {
  523. unsigned int freset = 0;
  524. /* Determine type of EEH reset required for
  525. * Partitionable Endpoint, a hot-reset (1)
  526. * or a fundamental reset (3).
  527. * A fundamental reset required by any device under
  528. * Partitionable Endpoint trumps hot-reset.
  529. */
  530. eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
  531. if (freset)
  532. eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
  533. else
  534. eeh_ops->reset(pe, EEH_RESET_HOT);
  535. /* The PCI bus requires that the reset be held high for at least
  536. * a 100 milliseconds. We wait a bit longer 'just in case'.
  537. */
  538. #define PCI_BUS_RST_HOLD_TIME_MSEC 250
  539. msleep(PCI_BUS_RST_HOLD_TIME_MSEC);
  540. /* We might get hit with another EEH freeze as soon as the
  541. * pci slot reset line is dropped. Make sure we don't miss
  542. * these, and clear the flag now.
  543. */
  544. eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
  545. eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
  546. /* After a PCI slot has been reset, the PCI Express spec requires
  547. * a 1.5 second idle time for the bus to stabilize, before starting
  548. * up traffic.
  549. */
  550. #define PCI_BUS_SETTLE_TIME_MSEC 1800
  551. msleep(PCI_BUS_SETTLE_TIME_MSEC);
  552. }
  553. /**
  554. * eeh_reset_pe - Reset the indicated PE
  555. * @pe: EEH PE
  556. *
  557. * This routine should be called to reset indicated device, including
  558. * PE. A PE might include multiple PCI devices and sometimes PCI bridges
  559. * might be involved as well.
  560. */
  561. int eeh_reset_pe(struct eeh_pe *pe)
  562. {
  563. int flags = (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
  564. int i, rc;
  565. /* Take three shots at resetting the bus */
  566. for (i=0; i<3; i++) {
  567. eeh_reset_pe_once(pe);
  568. rc = eeh_ops->wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
  569. if ((rc & flags) == flags)
  570. return 0;
  571. if (rc < 0) {
  572. pr_err("%s: Unrecoverable slot failure on PHB#%d-PE#%x",
  573. __func__, pe->phb->global_number, pe->addr);
  574. return -1;
  575. }
  576. pr_err("EEH: bus reset %d failed on PHB#%d-PE#%x, rc=%d\n",
  577. i+1, pe->phb->global_number, pe->addr, rc);
  578. }
  579. return -1;
  580. }
  581. /**
  582. * eeh_save_bars - Save device bars
  583. * @edev: PCI device associated EEH device
  584. *
  585. * Save the values of the device bars. Unlike the restore
  586. * routine, this routine is *not* recursive. This is because
  587. * PCI devices are added individually; but, for the restore,
  588. * an entire slot is reset at a time.
  589. */
  590. void eeh_save_bars(struct eeh_dev *edev)
  591. {
  592. int i;
  593. struct device_node *dn;
  594. if (!edev)
  595. return;
  596. dn = eeh_dev_to_of_node(edev);
  597. for (i = 0; i < 16; i++)
  598. eeh_ops->read_config(dn, i * 4, 4, &edev->config_space[i]);
  599. }
  600. /**
  601. * eeh_ops_register - Register platform dependent EEH operations
  602. * @ops: platform dependent EEH operations
  603. *
  604. * Register the platform dependent EEH operation callback
  605. * functions. The platform should call this function before
  606. * any other EEH operations.
  607. */
  608. int __init eeh_ops_register(struct eeh_ops *ops)
  609. {
  610. if (!ops->name) {
  611. pr_warning("%s: Invalid EEH ops name for %p\n",
  612. __func__, ops);
  613. return -EINVAL;
  614. }
  615. if (eeh_ops && eeh_ops != ops) {
  616. pr_warning("%s: EEH ops of platform %s already existing (%s)\n",
  617. __func__, eeh_ops->name, ops->name);
  618. return -EEXIST;
  619. }
  620. eeh_ops = ops;
  621. return 0;
  622. }
  623. /**
  624. * eeh_ops_unregister - Unreigster platform dependent EEH operations
  625. * @name: name of EEH platform operations
  626. *
  627. * Unregister the platform dependent EEH operation callback
  628. * functions.
  629. */
  630. int __exit eeh_ops_unregister(const char *name)
  631. {
  632. if (!name || !strlen(name)) {
  633. pr_warning("%s: Invalid EEH ops name\n",
  634. __func__);
  635. return -EINVAL;
  636. }
  637. if (eeh_ops && !strcmp(eeh_ops->name, name)) {
  638. eeh_ops = NULL;
  639. return 0;
  640. }
  641. return -EEXIST;
  642. }
  643. /**
  644. * eeh_init - EEH initialization
  645. *
  646. * Initialize EEH by trying to enable it for all of the adapters in the system.
  647. * As a side effect we can determine here if eeh is supported at all.
  648. * Note that we leave EEH on so failed config cycles won't cause a machine
  649. * check. If a user turns off EEH for a particular adapter they are really
  650. * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
  651. * grant access to a slot if EEH isn't enabled, and so we always enable
  652. * EEH for all slots/all devices.
  653. *
  654. * The eeh-force-off option disables EEH checking globally, for all slots.
  655. * Even if force-off is set, the EEH hardware is still enabled, so that
  656. * newer systems can boot.
  657. */
  658. int eeh_init(void)
  659. {
  660. struct pci_controller *hose, *tmp;
  661. struct device_node *phb;
  662. static int cnt = 0;
  663. int ret = 0;
  664. /*
  665. * We have to delay the initialization on PowerNV after
  666. * the PCI hierarchy tree has been built because the PEs
  667. * are figured out based on PCI devices instead of device
  668. * tree nodes
  669. */
  670. if (machine_is(powernv) && cnt++ <= 0)
  671. return ret;
  672. /* call platform initialization function */
  673. if (!eeh_ops) {
  674. pr_warning("%s: Platform EEH operation not found\n",
  675. __func__);
  676. return -EEXIST;
  677. } else if ((ret = eeh_ops->init())) {
  678. pr_warning("%s: Failed to call platform init function (%d)\n",
  679. __func__, ret);
  680. return ret;
  681. }
  682. /* Initialize EEH event */
  683. ret = eeh_event_init();
  684. if (ret)
  685. return ret;
  686. /* Enable EEH for all adapters */
  687. if (eeh_probe_mode_devtree()) {
  688. list_for_each_entry_safe(hose, tmp,
  689. &hose_list, list_node) {
  690. phb = hose->dn;
  691. traverse_pci_devices(phb, eeh_ops->of_probe, NULL);
  692. }
  693. } else if (eeh_probe_mode_dev()) {
  694. list_for_each_entry_safe(hose, tmp,
  695. &hose_list, list_node)
  696. pci_walk_bus(hose->bus, eeh_ops->dev_probe, NULL);
  697. } else {
  698. pr_warning("%s: Invalid probe mode %d\n",
  699. __func__, eeh_probe_mode);
  700. return -EINVAL;
  701. }
  702. /*
  703. * Call platform post-initialization. Actually, It's good chance
  704. * to inform platform that EEH is ready to supply service if the
  705. * I/O cache stuff has been built up.
  706. */
  707. if (eeh_ops->post_init) {
  708. ret = eeh_ops->post_init();
  709. if (ret)
  710. return ret;
  711. }
  712. if (eeh_subsystem_enabled)
  713. pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
  714. else
  715. pr_warning("EEH: No capable adapters found\n");
  716. return ret;
  717. }
  718. core_initcall_sync(eeh_init);
  719. /**
  720. * eeh_add_device_early - Enable EEH for the indicated device_node
  721. * @dn: device node for which to set up EEH
  722. *
  723. * This routine must be used to perform EEH initialization for PCI
  724. * devices that were added after system boot (e.g. hotplug, dlpar).
  725. * This routine must be called before any i/o is performed to the
  726. * adapter (inluding any config-space i/o).
  727. * Whether this actually enables EEH or not for this device depends
  728. * on the CEC architecture, type of the device, on earlier boot
  729. * command-line arguments & etc.
  730. */
  731. static void eeh_add_device_early(struct device_node *dn)
  732. {
  733. struct pci_controller *phb;
  734. /*
  735. * If we're doing EEH probe based on PCI device, we
  736. * would delay the probe until late stage because
  737. * the PCI device isn't available this moment.
  738. */
  739. if (!eeh_probe_mode_devtree())
  740. return;
  741. if (!of_node_to_eeh_dev(dn))
  742. return;
  743. phb = of_node_to_eeh_dev(dn)->phb;
  744. /* USB Bus children of PCI devices will not have BUID's */
  745. if (NULL == phb || 0 == phb->buid)
  746. return;
  747. eeh_ops->of_probe(dn, NULL);
  748. }
  749. /**
  750. * eeh_add_device_tree_early - Enable EEH for the indicated device
  751. * @dn: device node
  752. *
  753. * This routine must be used to perform EEH initialization for the
  754. * indicated PCI device that was added after system boot (e.g.
  755. * hotplug, dlpar).
  756. */
  757. void eeh_add_device_tree_early(struct device_node *dn)
  758. {
  759. struct device_node *sib;
  760. for_each_child_of_node(dn, sib)
  761. eeh_add_device_tree_early(sib);
  762. eeh_add_device_early(dn);
  763. }
  764. EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
  765. /**
  766. * eeh_add_device_late - Perform EEH initialization for the indicated pci device
  767. * @dev: pci device for which to set up EEH
  768. *
  769. * This routine must be used to complete EEH initialization for PCI
  770. * devices that were added after system boot (e.g. hotplug, dlpar).
  771. */
  772. static void eeh_add_device_late(struct pci_dev *dev)
  773. {
  774. struct device_node *dn;
  775. struct eeh_dev *edev;
  776. if (!dev || !eeh_subsystem_enabled)
  777. return;
  778. pr_debug("EEH: Adding device %s\n", pci_name(dev));
  779. dn = pci_device_to_OF_node(dev);
  780. edev = of_node_to_eeh_dev(dn);
  781. if (edev->pdev == dev) {
  782. pr_debug("EEH: Already referenced !\n");
  783. return;
  784. }
  785. WARN_ON(edev->pdev);
  786. pci_dev_get(dev);
  787. edev->pdev = dev;
  788. dev->dev.archdata.edev = edev;
  789. /*
  790. * We have to do the EEH probe here because the PCI device
  791. * hasn't been created yet in the early stage.
  792. */
  793. if (eeh_probe_mode_dev())
  794. eeh_ops->dev_probe(dev, NULL);
  795. eeh_addr_cache_insert_dev(dev);
  796. }
  797. /**
  798. * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
  799. * @bus: PCI bus
  800. *
  801. * This routine must be used to perform EEH initialization for PCI
  802. * devices which are attached to the indicated PCI bus. The PCI bus
  803. * is added after system boot through hotplug or dlpar.
  804. */
  805. void eeh_add_device_tree_late(struct pci_bus *bus)
  806. {
  807. struct pci_dev *dev;
  808. list_for_each_entry(dev, &bus->devices, bus_list) {
  809. eeh_add_device_late(dev);
  810. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  811. struct pci_bus *subbus = dev->subordinate;
  812. if (subbus)
  813. eeh_add_device_tree_late(subbus);
  814. }
  815. }
  816. }
  817. EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
  818. /**
  819. * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
  820. * @bus: PCI bus
  821. *
  822. * This routine must be used to add EEH sysfs files for PCI
  823. * devices which are attached to the indicated PCI bus. The PCI bus
  824. * is added after system boot through hotplug or dlpar.
  825. */
  826. void eeh_add_sysfs_files(struct pci_bus *bus)
  827. {
  828. struct pci_dev *dev;
  829. list_for_each_entry(dev, &bus->devices, bus_list) {
  830. eeh_sysfs_add_device(dev);
  831. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  832. struct pci_bus *subbus = dev->subordinate;
  833. if (subbus)
  834. eeh_add_sysfs_files(subbus);
  835. }
  836. }
  837. }
  838. EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
  839. /**
  840. * eeh_remove_device - Undo EEH setup for the indicated pci device
  841. * @dev: pci device to be removed
  842. * @purge_pe: remove the PE or not
  843. *
  844. * This routine should be called when a device is removed from
  845. * a running system (e.g. by hotplug or dlpar). It unregisters
  846. * the PCI device from the EEH subsystem. I/O errors affecting
  847. * this device will no longer be detected after this call; thus,
  848. * i/o errors affecting this slot may leave this device unusable.
  849. */
  850. static void eeh_remove_device(struct pci_dev *dev, int purge_pe)
  851. {
  852. struct eeh_dev *edev;
  853. if (!dev || !eeh_subsystem_enabled)
  854. return;
  855. edev = pci_dev_to_eeh_dev(dev);
  856. /* Unregister the device with the EEH/PCI address search system */
  857. pr_debug("EEH: Removing device %s\n", pci_name(dev));
  858. if (!edev || !edev->pdev) {
  859. pr_debug("EEH: Not referenced !\n");
  860. return;
  861. }
  862. edev->pdev = NULL;
  863. dev->dev.archdata.edev = NULL;
  864. pci_dev_put(dev);
  865. eeh_rmv_from_parent_pe(edev, purge_pe);
  866. eeh_addr_cache_rmv_dev(dev);
  867. eeh_sysfs_remove_device(dev);
  868. }
  869. /**
  870. * eeh_remove_bus_device - Undo EEH setup for the indicated PCI device
  871. * @dev: PCI device
  872. * @purge_pe: remove the corresponding PE or not
  873. *
  874. * This routine must be called when a device is removed from the
  875. * running system through hotplug or dlpar. The corresponding
  876. * PCI address cache will be removed.
  877. */
  878. void eeh_remove_bus_device(struct pci_dev *dev, int purge_pe)
  879. {
  880. struct pci_bus *bus = dev->subordinate;
  881. struct pci_dev *child, *tmp;
  882. eeh_remove_device(dev, purge_pe);
  883. if (bus && dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
  884. list_for_each_entry_safe(child, tmp, &bus->devices, bus_list)
  885. eeh_remove_bus_device(child, purge_pe);
  886. }
  887. }
  888. EXPORT_SYMBOL_GPL(eeh_remove_bus_device);
  889. static int proc_eeh_show(struct seq_file *m, void *v)
  890. {
  891. if (0 == eeh_subsystem_enabled) {
  892. seq_printf(m, "EEH Subsystem is globally disabled\n");
  893. seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
  894. } else {
  895. seq_printf(m, "EEH Subsystem is enabled\n");
  896. seq_printf(m,
  897. "no device=%llu\n"
  898. "no device node=%llu\n"
  899. "no config address=%llu\n"
  900. "check not wanted=%llu\n"
  901. "eeh_total_mmio_ffs=%llu\n"
  902. "eeh_false_positives=%llu\n"
  903. "eeh_slot_resets=%llu\n",
  904. eeh_stats.no_device,
  905. eeh_stats.no_dn,
  906. eeh_stats.no_cfg_addr,
  907. eeh_stats.ignored_check,
  908. eeh_stats.total_mmio_ffs,
  909. eeh_stats.false_positives,
  910. eeh_stats.slot_resets);
  911. }
  912. return 0;
  913. }
  914. static int proc_eeh_open(struct inode *inode, struct file *file)
  915. {
  916. return single_open(file, proc_eeh_show, NULL);
  917. }
  918. static const struct file_operations proc_eeh_operations = {
  919. .open = proc_eeh_open,
  920. .read = seq_read,
  921. .llseek = seq_lseek,
  922. .release = single_release,
  923. };
  924. static int __init eeh_init_proc(void)
  925. {
  926. if (machine_is(pseries))
  927. proc_create("powerpc/eeh", 0, NULL, &proc_eeh_operations);
  928. return 0;
  929. }
  930. __initcall(eeh_init_proc);