Kconfig 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917
  1. comment "Processor Type"
  2. # Select CPU types depending on the architecture selected. This selects
  3. # which CPUs we support in the kernel image, and the compiler instruction
  4. # optimiser behaviour.
  5. # ARM7TDMI
  6. config CPU_ARM7TDMI
  7. bool "Support ARM7TDMI processor"
  8. depends on !MMU
  9. select CPU_32v4T
  10. select CPU_ABRT_LV4T
  11. select CPU_CACHE_V4
  12. select CPU_PABRT_LEGACY
  13. help
  14. A 32-bit RISC microprocessor based on the ARM7 processor core
  15. which has no memory control unit and cache.
  16. Say Y if you want support for the ARM7TDMI processor.
  17. Otherwise, say N.
  18. # ARM720T
  19. config CPU_ARM720T
  20. bool "Support ARM720T processor" if ARCH_INTEGRATOR
  21. select CPU_32v4T
  22. select CPU_ABRT_LV4T
  23. select CPU_CACHE_V4
  24. select CPU_CACHE_VIVT
  25. select CPU_COPY_V4WT if MMU
  26. select CPU_CP15_MMU
  27. select CPU_PABRT_LEGACY
  28. select CPU_TLB_V4WT if MMU
  29. help
  30. A 32-bit RISC processor with 8kByte Cache, Write Buffer and
  31. MMU built around an ARM7TDMI core.
  32. Say Y if you want support for the ARM720T processor.
  33. Otherwise, say N.
  34. # ARM740T
  35. config CPU_ARM740T
  36. bool "Support ARM740T processor" if ARCH_INTEGRATOR
  37. depends on !MMU
  38. select CPU_32v4T
  39. select CPU_ABRT_LV4T
  40. select CPU_CACHE_V4
  41. select CPU_CP15_MPU
  42. select CPU_PABRT_LEGACY
  43. help
  44. A 32-bit RISC processor with 8KB cache or 4KB variants,
  45. write buffer and MPU(Protection Unit) built around
  46. an ARM7TDMI core.
  47. Say Y if you want support for the ARM740T processor.
  48. Otherwise, say N.
  49. # ARM9TDMI
  50. config CPU_ARM9TDMI
  51. bool "Support ARM9TDMI processor"
  52. depends on !MMU
  53. select CPU_32v4T
  54. select CPU_ABRT_NOMMU
  55. select CPU_CACHE_V4
  56. select CPU_PABRT_LEGACY
  57. help
  58. A 32-bit RISC microprocessor based on the ARM9 processor core
  59. which has no memory control unit and cache.
  60. Say Y if you want support for the ARM9TDMI processor.
  61. Otherwise, say N.
  62. # ARM920T
  63. config CPU_ARM920T
  64. bool "Support ARM920T processor" if ARCH_INTEGRATOR
  65. select CPU_32v4T
  66. select CPU_ABRT_EV4T
  67. select CPU_CACHE_V4WT
  68. select CPU_CACHE_VIVT
  69. select CPU_COPY_V4WB if MMU
  70. select CPU_CP15_MMU
  71. select CPU_PABRT_LEGACY
  72. select CPU_TLB_V4WBI if MMU
  73. help
  74. The ARM920T is licensed to be produced by numerous vendors,
  75. and is used in the Cirrus EP93xx and the Samsung S3C2410.
  76. Say Y if you want support for the ARM920T processor.
  77. Otherwise, say N.
  78. # ARM922T
  79. config CPU_ARM922T
  80. bool "Support ARM922T processor" if ARCH_INTEGRATOR
  81. select CPU_32v4T
  82. select CPU_ABRT_EV4T
  83. select CPU_CACHE_V4WT
  84. select CPU_CACHE_VIVT
  85. select CPU_COPY_V4WB if MMU
  86. select CPU_CP15_MMU
  87. select CPU_PABRT_LEGACY
  88. select CPU_TLB_V4WBI if MMU
  89. help
  90. The ARM922T is a version of the ARM920T, but with smaller
  91. instruction and data caches. It is used in Altera's
  92. Excalibur XA device family and Micrel's KS8695 Centaur.
  93. Say Y if you want support for the ARM922T processor.
  94. Otherwise, say N.
  95. # ARM925T
  96. config CPU_ARM925T
  97. bool "Support ARM925T processor" if ARCH_OMAP1
  98. select CPU_32v4T
  99. select CPU_ABRT_EV4T
  100. select CPU_CACHE_V4WT
  101. select CPU_CACHE_VIVT
  102. select CPU_COPY_V4WB if MMU
  103. select CPU_CP15_MMU
  104. select CPU_PABRT_LEGACY
  105. select CPU_TLB_V4WBI if MMU
  106. help
  107. The ARM925T is a mix between the ARM920T and ARM926T, but with
  108. different instruction and data caches. It is used in TI's OMAP
  109. device family.
  110. Say Y if you want support for the ARM925T processor.
  111. Otherwise, say N.
  112. # ARM926T
  113. config CPU_ARM926T
  114. bool "Support ARM926T processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB
  115. select CPU_32v5
  116. select CPU_ABRT_EV5TJ
  117. select CPU_CACHE_VIVT
  118. select CPU_COPY_V4WB if MMU
  119. select CPU_CP15_MMU
  120. select CPU_PABRT_LEGACY
  121. select CPU_TLB_V4WBI if MMU
  122. help
  123. This is a variant of the ARM920. It has slightly different
  124. instruction sequences for cache and TLB operations. Curiously,
  125. there is no documentation on it at the ARM corporate website.
  126. Say Y if you want support for the ARM926T processor.
  127. Otherwise, say N.
  128. # FA526
  129. config CPU_FA526
  130. bool
  131. select CPU_32v4
  132. select CPU_ABRT_EV4
  133. select CPU_CACHE_FA
  134. select CPU_CACHE_VIVT
  135. select CPU_COPY_FA if MMU
  136. select CPU_CP15_MMU
  137. select CPU_PABRT_LEGACY
  138. select CPU_TLB_FA if MMU
  139. help
  140. The FA526 is a version of the ARMv4 compatible processor with
  141. Branch Target Buffer, Unified TLB and cache line size 16.
  142. Say Y if you want support for the FA526 processor.
  143. Otherwise, say N.
  144. # ARM940T
  145. config CPU_ARM940T
  146. bool "Support ARM940T processor" if ARCH_INTEGRATOR
  147. depends on !MMU
  148. select CPU_32v4T
  149. select CPU_ABRT_NOMMU
  150. select CPU_CACHE_VIVT
  151. select CPU_CP15_MPU
  152. select CPU_PABRT_LEGACY
  153. help
  154. ARM940T is a member of the ARM9TDMI family of general-
  155. purpose microprocessors with MPU and separate 4KB
  156. instruction and 4KB data cases, each with a 4-word line
  157. length.
  158. Say Y if you want support for the ARM940T processor.
  159. Otherwise, say N.
  160. # ARM946E-S
  161. config CPU_ARM946E
  162. bool "Support ARM946E-S processor" if ARCH_INTEGRATOR
  163. depends on !MMU
  164. select CPU_32v5
  165. select CPU_ABRT_NOMMU
  166. select CPU_CACHE_VIVT
  167. select CPU_CP15_MPU
  168. select CPU_PABRT_LEGACY
  169. help
  170. ARM946E-S is a member of the ARM9E-S family of high-
  171. performance, 32-bit system-on-chip processor solutions.
  172. The TCM and ARMv5TE 32-bit instruction set is supported.
  173. Say Y if you want support for the ARM946E-S processor.
  174. Otherwise, say N.
  175. # ARM1020 - needs validating
  176. config CPU_ARM1020
  177. bool "Support ARM1020T (rev 0) processor" if ARCH_INTEGRATOR
  178. select CPU_32v5
  179. select CPU_ABRT_EV4T
  180. select CPU_CACHE_V4WT
  181. select CPU_CACHE_VIVT
  182. select CPU_COPY_V4WB if MMU
  183. select CPU_CP15_MMU
  184. select CPU_PABRT_LEGACY
  185. select CPU_TLB_V4WBI if MMU
  186. help
  187. The ARM1020 is the 32K cached version of the ARM10 processor,
  188. with an addition of a floating-point unit.
  189. Say Y if you want support for the ARM1020 processor.
  190. Otherwise, say N.
  191. # ARM1020E - needs validating
  192. config CPU_ARM1020E
  193. bool "Support ARM1020E processor" if ARCH_INTEGRATOR
  194. depends on n
  195. select CPU_32v5
  196. select CPU_ABRT_EV4T
  197. select CPU_CACHE_V4WT
  198. select CPU_CACHE_VIVT
  199. select CPU_COPY_V4WB if MMU
  200. select CPU_CP15_MMU
  201. select CPU_PABRT_LEGACY
  202. select CPU_TLB_V4WBI if MMU
  203. # ARM1022E
  204. config CPU_ARM1022
  205. bool "Support ARM1022E processor" if ARCH_INTEGRATOR
  206. select CPU_32v5
  207. select CPU_ABRT_EV4T
  208. select CPU_CACHE_VIVT
  209. select CPU_COPY_V4WB if MMU # can probably do better
  210. select CPU_CP15_MMU
  211. select CPU_PABRT_LEGACY
  212. select CPU_TLB_V4WBI if MMU
  213. help
  214. The ARM1022E is an implementation of the ARMv5TE architecture
  215. based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
  216. embedded trace macrocell, and a floating-point unit.
  217. Say Y if you want support for the ARM1022E processor.
  218. Otherwise, say N.
  219. # ARM1026EJ-S
  220. config CPU_ARM1026
  221. bool "Support ARM1026EJ-S processor" if ARCH_INTEGRATOR
  222. select CPU_32v5
  223. select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
  224. select CPU_CACHE_VIVT
  225. select CPU_COPY_V4WB if MMU # can probably do better
  226. select CPU_CP15_MMU
  227. select CPU_PABRT_LEGACY
  228. select CPU_TLB_V4WBI if MMU
  229. help
  230. The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
  231. based upon the ARM10 integer core.
  232. Say Y if you want support for the ARM1026EJ-S processor.
  233. Otherwise, say N.
  234. # SA110
  235. config CPU_SA110
  236. bool "Support StrongARM(R) SA-110 processor" if ARCH_RPC
  237. select CPU_32v3 if ARCH_RPC
  238. select CPU_32v4 if !ARCH_RPC
  239. select CPU_ABRT_EV4
  240. select CPU_CACHE_V4WB
  241. select CPU_CACHE_VIVT
  242. select CPU_COPY_V4WB if MMU
  243. select CPU_CP15_MMU
  244. select CPU_PABRT_LEGACY
  245. select CPU_TLB_V4WB if MMU
  246. help
  247. The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
  248. is available at five speeds ranging from 100 MHz to 233 MHz.
  249. More information is available at
  250. <http://developer.intel.com/design/strong/sa110.htm>.
  251. Say Y if you want support for the SA-110 processor.
  252. Otherwise, say N.
  253. # SA1100
  254. config CPU_SA1100
  255. bool
  256. select CPU_32v4
  257. select CPU_ABRT_EV4
  258. select CPU_CACHE_V4WB
  259. select CPU_CACHE_VIVT
  260. select CPU_CP15_MMU
  261. select CPU_PABRT_LEGACY
  262. select CPU_TLB_V4WB if MMU
  263. # XScale
  264. config CPU_XSCALE
  265. bool
  266. select CPU_32v5
  267. select CPU_ABRT_EV5T
  268. select CPU_CACHE_VIVT
  269. select CPU_CP15_MMU
  270. select CPU_PABRT_LEGACY
  271. select CPU_TLB_V4WBI if MMU
  272. # XScale Core Version 3
  273. config CPU_XSC3
  274. bool
  275. select CPU_32v5
  276. select CPU_ABRT_EV5T
  277. select CPU_CACHE_VIVT
  278. select CPU_CP15_MMU
  279. select CPU_PABRT_LEGACY
  280. select CPU_TLB_V4WBI if MMU
  281. select IO_36
  282. # Marvell PJ1 (Mohawk)
  283. config CPU_MOHAWK
  284. bool
  285. select CPU_32v5
  286. select CPU_ABRT_EV5T
  287. select CPU_CACHE_VIVT
  288. select CPU_COPY_V4WB if MMU
  289. select CPU_CP15_MMU
  290. select CPU_PABRT_LEGACY
  291. select CPU_TLB_V4WBI if MMU
  292. # Feroceon
  293. config CPU_FEROCEON
  294. bool
  295. select CPU_32v5
  296. select CPU_ABRT_EV5T
  297. select CPU_CACHE_VIVT
  298. select CPU_COPY_FEROCEON if MMU
  299. select CPU_CP15_MMU
  300. select CPU_PABRT_LEGACY
  301. select CPU_TLB_FEROCEON if MMU
  302. config CPU_FEROCEON_OLD_ID
  303. bool "Accept early Feroceon cores with an ARM926 ID"
  304. depends on CPU_FEROCEON && !CPU_ARM926T
  305. default y
  306. help
  307. This enables the usage of some old Feroceon cores
  308. for which the CPU ID is equal to the ARM926 ID.
  309. Relevant for Feroceon-1850 and early Feroceon-2850.
  310. # Marvell PJ4
  311. config CPU_PJ4
  312. bool
  313. select ARM_THUMBEE
  314. select CPU_V7
  315. config CPU_PJ4B
  316. bool
  317. select CPU_V7
  318. # ARMv6
  319. config CPU_V6
  320. bool "Support ARM V6 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
  321. select CPU_32v6
  322. select CPU_ABRT_EV6
  323. select CPU_CACHE_V6
  324. select CPU_CACHE_VIPT
  325. select CPU_COPY_V6 if MMU
  326. select CPU_CP15_MMU
  327. select CPU_HAS_ASID if MMU
  328. select CPU_PABRT_V6
  329. select CPU_TLB_V6 if MMU
  330. # ARMv6k
  331. config CPU_V6K
  332. bool "Support ARM V6K processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
  333. select CPU_32v6
  334. select CPU_32v6K
  335. select CPU_ABRT_EV6
  336. select CPU_CACHE_V6
  337. select CPU_CACHE_VIPT
  338. select CPU_COPY_V6 if MMU
  339. select CPU_CP15_MMU
  340. select CPU_HAS_ASID if MMU
  341. select CPU_PABRT_V6
  342. select CPU_TLB_V6 if MMU
  343. # ARMv7
  344. config CPU_V7
  345. bool "Support ARM V7 processor" if ARCH_INTEGRATOR || MACH_REALVIEW_EB || MACH_REALVIEW_PBX
  346. select CPU_32v6K
  347. select CPU_32v7
  348. select CPU_ABRT_EV7
  349. select CPU_CACHE_V7
  350. select CPU_CACHE_VIPT
  351. select CPU_COPY_V6 if MMU
  352. select CPU_CP15_MMU if MMU
  353. select CPU_CP15_MPU if !MMU
  354. select CPU_HAS_ASID if MMU
  355. select CPU_PABRT_V7
  356. select CPU_TLB_V7 if MMU
  357. # ARMv7M
  358. config CPU_V7M
  359. bool
  360. select CPU_32v7M
  361. select CPU_ABRT_NOMMU
  362. select CPU_CACHE_NOP
  363. select CPU_PABRT_LEGACY
  364. select CPU_THUMBONLY
  365. config CPU_THUMBONLY
  366. bool
  367. # There are no CPUs available with MMU that don't implement an ARM ISA:
  368. depends on !MMU
  369. help
  370. Select this if your CPU doesn't support the 32 bit ARM instructions.
  371. # Figure out what processor architecture version we should be using.
  372. # This defines the compiler instruction set which depends on the machine type.
  373. config CPU_32v3
  374. bool
  375. select CPU_USE_DOMAINS if MMU
  376. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  377. select TLS_REG_EMUL if SMP || !MMU
  378. config CPU_32v4
  379. bool
  380. select CPU_USE_DOMAINS if MMU
  381. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  382. select TLS_REG_EMUL if SMP || !MMU
  383. config CPU_32v4T
  384. bool
  385. select CPU_USE_DOMAINS if MMU
  386. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  387. select TLS_REG_EMUL if SMP || !MMU
  388. config CPU_32v5
  389. bool
  390. select CPU_USE_DOMAINS if MMU
  391. select NEEDS_SYSCALL_FOR_CMPXCHG if SMP
  392. select TLS_REG_EMUL if SMP || !MMU
  393. config CPU_32v6
  394. bool
  395. select CPU_USE_DOMAINS if CPU_V6 && MMU
  396. select TLS_REG_EMUL if !CPU_32v6K && !MMU
  397. config CPU_32v6K
  398. bool
  399. config CPU_32v7
  400. bool
  401. config CPU_32v7M
  402. bool
  403. # The abort model
  404. config CPU_ABRT_NOMMU
  405. bool
  406. config CPU_ABRT_EV4
  407. bool
  408. config CPU_ABRT_EV4T
  409. bool
  410. config CPU_ABRT_LV4T
  411. bool
  412. config CPU_ABRT_EV5T
  413. bool
  414. config CPU_ABRT_EV5TJ
  415. bool
  416. config CPU_ABRT_EV6
  417. bool
  418. config CPU_ABRT_EV7
  419. bool
  420. config CPU_PABRT_LEGACY
  421. bool
  422. config CPU_PABRT_V6
  423. bool
  424. config CPU_PABRT_V7
  425. bool
  426. # The cache model
  427. config CPU_CACHE_V4
  428. bool
  429. config CPU_CACHE_V4WT
  430. bool
  431. config CPU_CACHE_V4WB
  432. bool
  433. config CPU_CACHE_V6
  434. bool
  435. config CPU_CACHE_V7
  436. bool
  437. config CPU_CACHE_NOP
  438. bool
  439. config CPU_CACHE_VIVT
  440. bool
  441. config CPU_CACHE_VIPT
  442. bool
  443. config CPU_CACHE_FA
  444. bool
  445. if MMU
  446. # The copy-page model
  447. config CPU_COPY_V4WT
  448. bool
  449. config CPU_COPY_V4WB
  450. bool
  451. config CPU_COPY_FEROCEON
  452. bool
  453. config CPU_COPY_FA
  454. bool
  455. config CPU_COPY_V6
  456. bool
  457. # This selects the TLB model
  458. config CPU_TLB_V4WT
  459. bool
  460. help
  461. ARM Architecture Version 4 TLB with writethrough cache.
  462. config CPU_TLB_V4WB
  463. bool
  464. help
  465. ARM Architecture Version 4 TLB with writeback cache.
  466. config CPU_TLB_V4WBI
  467. bool
  468. help
  469. ARM Architecture Version 4 TLB with writeback cache and invalidate
  470. instruction cache entry.
  471. config CPU_TLB_FEROCEON
  472. bool
  473. help
  474. Feroceon TLB (v4wbi with non-outer-cachable page table walks).
  475. config CPU_TLB_FA
  476. bool
  477. help
  478. Faraday ARM FA526 architecture, unified TLB with writeback cache
  479. and invalidate instruction cache entry. Branch target buffer is
  480. also supported.
  481. config CPU_TLB_V6
  482. bool
  483. config CPU_TLB_V7
  484. bool
  485. config VERIFY_PERMISSION_FAULT
  486. bool
  487. endif
  488. config CPU_HAS_ASID
  489. bool
  490. help
  491. This indicates whether the CPU has the ASID register; used to
  492. tag TLB and possibly cache entries.
  493. config CPU_CP15
  494. bool
  495. help
  496. Processor has the CP15 register.
  497. config CPU_CP15_MMU
  498. bool
  499. select CPU_CP15
  500. help
  501. Processor has the CP15 register, which has MMU related registers.
  502. config CPU_CP15_MPU
  503. bool
  504. select CPU_CP15
  505. help
  506. Processor has the CP15 register, which has MPU related registers.
  507. config CPU_USE_DOMAINS
  508. bool
  509. help
  510. This option enables or disables the use of domain switching
  511. via the set_fs() function.
  512. #
  513. # CPU supports 36-bit I/O
  514. #
  515. config IO_36
  516. bool
  517. comment "Processor Features"
  518. config ARM_LPAE
  519. bool "Support for the Large Physical Address Extension"
  520. depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
  521. !CPU_32v4 && !CPU_32v3
  522. help
  523. Say Y if you have an ARMv7 processor supporting the LPAE page
  524. table format and you would like to access memory beyond the
  525. 4GB limit. The resulting kernel image will not run on
  526. processors without the LPA extension.
  527. If unsure, say N.
  528. config ARCH_PHYS_ADDR_T_64BIT
  529. def_bool ARM_LPAE
  530. config ARCH_DMA_ADDR_T_64BIT
  531. bool
  532. config ARM_THUMB
  533. bool "Support Thumb user binaries" if !CPU_THUMBONLY
  534. depends on CPU_ARM720T || CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || \
  535. CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || \
  536. CPU_ARM1020 || CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  537. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_V6 || CPU_V6K || \
  538. CPU_V7 || CPU_FEROCEON || CPU_V7M
  539. default y
  540. help
  541. Say Y if you want to include kernel support for running user space
  542. Thumb binaries.
  543. The Thumb instruction set is a compressed form of the standard ARM
  544. instruction set resulting in smaller binaries at the expense of
  545. slightly less efficient code.
  546. If you don't know what this all is, saying Y is a safe choice.
  547. config ARM_THUMBEE
  548. bool "Enable ThumbEE CPU extension"
  549. depends on CPU_V7
  550. help
  551. Say Y here if you have a CPU with the ThumbEE extension and code to
  552. make use of it. Say N for code that can run on CPUs without ThumbEE.
  553. config ARM_VIRT_EXT
  554. bool
  555. depends on MMU
  556. default y if CPU_V7
  557. help
  558. Enable the kernel to make use of the ARM Virtualization
  559. Extensions to install hypervisors without run-time firmware
  560. assistance.
  561. A compliant bootloader is required in order to make maximum
  562. use of this feature. Refer to Documentation/arm/Booting for
  563. details.
  564. config SWP_EMULATE
  565. bool "Emulate SWP/SWPB instructions"
  566. depends on !CPU_USE_DOMAINS && CPU_V7
  567. default y if SMP
  568. select HAVE_PROC_CPU if PROC_FS
  569. help
  570. ARMv6 architecture deprecates use of the SWP/SWPB instructions.
  571. ARMv7 multiprocessing extensions introduce the ability to disable
  572. these instructions, triggering an undefined instruction exception
  573. when executed. Say Y here to enable software emulation of these
  574. instructions for userspace (not kernel) using LDREX/STREX.
  575. Also creates /proc/cpu/swp_emulation for statistics.
  576. In some older versions of glibc [<=2.8] SWP is used during futex
  577. trylock() operations with the assumption that the code will not
  578. be preempted. This invalid assumption may be more likely to fail
  579. with SWP emulation enabled, leading to deadlock of the user
  580. application.
  581. NOTE: when accessing uncached shared regions, LDREX/STREX rely
  582. on an external transaction monitoring block called a global
  583. monitor to maintain update atomicity. If your system does not
  584. implement a global monitor, this option can cause programs that
  585. perform SWP operations to uncached memory to deadlock.
  586. If unsure, say Y.
  587. config CPU_BIG_ENDIAN
  588. bool "Build big-endian kernel"
  589. depends on ARCH_SUPPORTS_BIG_ENDIAN
  590. help
  591. Say Y if you plan on running a kernel in big-endian mode.
  592. Note that your board must be properly built and your board
  593. port must properly enable any big-endian related features
  594. of your chipset/board/processor.
  595. config CPU_ENDIAN_BE8
  596. bool
  597. depends on CPU_BIG_ENDIAN
  598. default CPU_V6 || CPU_V6K || CPU_V7
  599. help
  600. Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
  601. config CPU_ENDIAN_BE32
  602. bool
  603. depends on CPU_BIG_ENDIAN
  604. default !CPU_ENDIAN_BE8
  605. help
  606. Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
  607. config CPU_HIGH_VECTOR
  608. depends on !MMU && CPU_CP15 && !CPU_ARM740T
  609. bool "Select the High exception vector"
  610. help
  611. Say Y here to select high exception vector(0xFFFF0000~).
  612. The exception vector can vary depending on the platform
  613. design in nommu mode. If your platform needs to select
  614. high exception vector, say Y.
  615. Otherwise or if you are unsure, say N, and the low exception
  616. vector (0x00000000~) will be used.
  617. config CPU_ICACHE_DISABLE
  618. bool "Disable I-Cache (I-bit)"
  619. depends on CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)
  620. help
  621. Say Y here to disable the processor instruction cache. Unless
  622. you have a reason not to or are unsure, say N.
  623. config CPU_DCACHE_DISABLE
  624. bool "Disable D-Cache (C-bit)"
  625. depends on CPU_CP15
  626. help
  627. Say Y here to disable the processor data cache. Unless
  628. you have a reason not to or are unsure, say N.
  629. config CPU_DCACHE_SIZE
  630. hex
  631. depends on CPU_ARM740T || CPU_ARM946E
  632. default 0x00001000 if CPU_ARM740T
  633. default 0x00002000 # default size for ARM946E-S
  634. help
  635. Some cores are synthesizable to have various sized cache. For
  636. ARM946E-S case, it can vary from 0KB to 1MB.
  637. To support such cache operations, it is efficient to know the size
  638. before compile time.
  639. If your SoC is configured to have a different size, define the value
  640. here with proper conditions.
  641. config CPU_DCACHE_WRITETHROUGH
  642. bool "Force write through D-cache"
  643. depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
  644. default y if CPU_ARM925T
  645. help
  646. Say Y here to use the data cache in writethrough mode. Unless you
  647. specifically require this or are unsure, say N.
  648. config CPU_CACHE_ROUND_ROBIN
  649. bool "Round robin I and D cache replacement algorithm"
  650. depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
  651. help
  652. Say Y here to use the predictable round-robin cache replacement
  653. policy. Unless you specifically require this or are unsure, say N.
  654. config CPU_BPREDICT_DISABLE
  655. bool "Disable branch prediction"
  656. depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526
  657. help
  658. Say Y here to disable branch prediction. If unsure, say N.
  659. config TLS_REG_EMUL
  660. bool
  661. help
  662. An SMP system using a pre-ARMv6 processor (there are apparently
  663. a few prototypes like that in existence) and therefore access to
  664. that required register must be emulated.
  665. config NEEDS_SYSCALL_FOR_CMPXCHG
  666. bool
  667. help
  668. SMP on a pre-ARMv6 processor? Well OK then.
  669. Forget about fast user space cmpxchg support.
  670. It is just not possible.
  671. config DMA_CACHE_RWFO
  672. bool "Enable read/write for ownership DMA cache maintenance"
  673. depends on CPU_V6K && SMP
  674. default y
  675. help
  676. The Snoop Control Unit on ARM11MPCore does not detect the
  677. cache maintenance operations and the dma_{map,unmap}_area()
  678. functions may leave stale cache entries on other CPUs. By
  679. enabling this option, Read or Write For Ownership in the ARMv6
  680. DMA cache maintenance functions is performed. These LDR/STR
  681. instructions change the cache line state to shared or modified
  682. so that the cache operation has the desired effect.
  683. Note that the workaround is only valid on processors that do
  684. not perform speculative loads into the D-cache. For such
  685. processors, if cache maintenance operations are not broadcast
  686. in hardware, other workarounds are needed (e.g. cache
  687. maintenance broadcasting in software via FIQ).
  688. config OUTER_CACHE
  689. bool
  690. config OUTER_CACHE_SYNC
  691. bool
  692. help
  693. The outer cache has a outer_cache_fns.sync function pointer
  694. that can be used to drain the write buffer of the outer cache.
  695. config CACHE_FEROCEON_L2
  696. bool "Enable the Feroceon L2 cache controller"
  697. depends on ARCH_KIRKWOOD || ARCH_MV78XX0
  698. default y
  699. select OUTER_CACHE
  700. help
  701. This option enables the Feroceon L2 cache controller.
  702. config CACHE_FEROCEON_L2_WRITETHROUGH
  703. bool "Force Feroceon L2 cache write through"
  704. depends on CACHE_FEROCEON_L2
  705. help
  706. Say Y here to use the Feroceon L2 cache in writethrough mode.
  707. Unless you specifically require this, say N for writeback mode.
  708. config MIGHT_HAVE_CACHE_L2X0
  709. bool
  710. help
  711. This option should be selected by machines which have a L2x0
  712. or PL310 cache controller, but where its use is optional.
  713. The only effect of this option is to make CACHE_L2X0 and
  714. related options available to the user for configuration.
  715. Boards or SoCs which always require the cache controller
  716. support to be present should select CACHE_L2X0 directly
  717. instead of this option, thus preventing the user from
  718. inadvertently configuring a broken kernel.
  719. config CACHE_L2X0
  720. bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
  721. default MIGHT_HAVE_CACHE_L2X0
  722. select OUTER_CACHE
  723. select OUTER_CACHE_SYNC
  724. help
  725. This option enables the L2x0 PrimeCell.
  726. config CACHE_PL310
  727. bool
  728. depends on CACHE_L2X0
  729. default y if CPU_V7 && !(CPU_V6 || CPU_V6K)
  730. help
  731. This option enables optimisations for the PL310 cache
  732. controller.
  733. config CACHE_TAUROS2
  734. bool "Enable the Tauros2 L2 cache controller"
  735. depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
  736. default y
  737. select OUTER_CACHE
  738. help
  739. This option enables the Tauros2 L2 cache controller (as
  740. found on PJ1/PJ4).
  741. config CACHE_XSC3L2
  742. bool "Enable the L2 cache on XScale3"
  743. depends on CPU_XSC3
  744. default y
  745. select OUTER_CACHE
  746. help
  747. This option enables the L2 cache on XScale3.
  748. config ARM_L1_CACHE_SHIFT_6
  749. bool
  750. default y if CPU_V7
  751. help
  752. Setting ARM L1 cache line size to 64 Bytes.
  753. config ARM_L1_CACHE_SHIFT
  754. int
  755. default 6 if ARM_L1_CACHE_SHIFT_6
  756. default 5
  757. config ARM_DMA_MEM_BUFFERABLE
  758. bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K) && !CPU_V7
  759. depends on !(MACH_REALVIEW_PB1176 || REALVIEW_EB_ARM11MP || \
  760. MACH_REALVIEW_PB11MP)
  761. default y if CPU_V6 || CPU_V6K || CPU_V7
  762. help
  763. Historically, the kernel has used strongly ordered mappings to
  764. provide DMA coherent memory. With the advent of ARMv7, mapping
  765. memory with differing types results in unpredictable behaviour,
  766. so on these CPUs, this option is forced on.
  767. Multiple mappings with differing attributes is also unpredictable
  768. on ARMv6 CPUs, but since they do not have aggressive speculative
  769. prefetch, no harm appears to occur.
  770. However, drivers may be missing the necessary barriers for ARMv6,
  771. and therefore turning this on may result in unpredictable driver
  772. behaviour. Therefore, we offer this as an option.
  773. You are recommended say 'Y' here and debug any affected drivers.
  774. config ARCH_HAS_BARRIERS
  775. bool
  776. help
  777. This option allows the use of custom mandatory barriers
  778. included via the mach/barriers.h file.