pci.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/slab.h>
  15. #include <linux/mbus.h>
  16. #include <video/vga.h>
  17. #include <asm/irq.h>
  18. #include <asm/mach/pci.h>
  19. #include <plat/pcie.h>
  20. #include <plat/addr-map.h>
  21. #include <mach/orion5x.h>
  22. #include "common.h"
  23. /*****************************************************************************
  24. * Orion has one PCIe controller and one PCI controller.
  25. *
  26. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  27. * follows the scanned PCIe bridged busses, if any.
  28. *
  29. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  30. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  31. * device bus, Orion registers, etc. However this code only enable the
  32. * access to DDR banks.
  33. ****************************************************************************/
  34. /*****************************************************************************
  35. * PCIe controller
  36. ****************************************************************************/
  37. #define PCIE_BASE (ORION5X_PCIE_VIRT_BASE)
  38. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  39. {
  40. *dev = orion_pcie_dev_id(PCIE_BASE);
  41. *rev = orion_pcie_rev(PCIE_BASE);
  42. }
  43. static int pcie_valid_config(int bus, int dev)
  44. {
  45. /*
  46. * Don't go out when trying to access --
  47. * 1. nonexisting device on local bus
  48. * 2. where there's no device connected (no link)
  49. */
  50. if (bus == 0 && dev == 0)
  51. return 1;
  52. if (!orion_pcie_link_up(PCIE_BASE))
  53. return 0;
  54. if (bus == 0 && dev != 1)
  55. return 0;
  56. return 1;
  57. }
  58. /*
  59. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  60. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  61. * transactions are atomic.
  62. */
  63. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  64. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  65. int size, u32 *val)
  66. {
  67. unsigned long flags;
  68. int ret;
  69. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  70. *val = 0xffffffff;
  71. return PCIBIOS_DEVICE_NOT_FOUND;
  72. }
  73. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  74. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  75. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  76. return ret;
  77. }
  78. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  79. int where, int size, u32 *val)
  80. {
  81. int ret;
  82. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  83. *val = 0xffffffff;
  84. return PCIBIOS_DEVICE_NOT_FOUND;
  85. }
  86. /*
  87. * We only support access to the non-extended configuration
  88. * space when using the WA access method (or we would have to
  89. * sacrifice 256M of CPU virtual address space.)
  90. */
  91. if (where >= 0x100) {
  92. *val = 0xffffffff;
  93. return PCIBIOS_DEVICE_NOT_FOUND;
  94. }
  95. ret = orion_pcie_rd_conf_wa(ORION5X_PCIE_WA_VIRT_BASE,
  96. bus, devfn, where, size, val);
  97. return ret;
  98. }
  99. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  100. int where, int size, u32 val)
  101. {
  102. unsigned long flags;
  103. int ret;
  104. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  105. return PCIBIOS_DEVICE_NOT_FOUND;
  106. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  107. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  108. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  109. return ret;
  110. }
  111. static struct pci_ops pcie_ops = {
  112. .read = pcie_rd_conf,
  113. .write = pcie_wr_conf,
  114. };
  115. static int __init pcie_setup(struct pci_sys_data *sys)
  116. {
  117. struct resource *res;
  118. int dev;
  119. /*
  120. * Generic PCIe unit setup.
  121. */
  122. orion_pcie_setup(PCIE_BASE);
  123. /*
  124. * Check whether to apply Orion-1/Orion-NAS PCIe config
  125. * read transaction workaround.
  126. */
  127. dev = orion_pcie_dev_id(PCIE_BASE);
  128. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  129. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  130. "read transaction workaround\n");
  131. mvebu_mbus_add_window_remap_flags("pcie0.0",
  132. ORION5X_PCIE_WA_PHYS_BASE,
  133. ORION5X_PCIE_WA_SIZE,
  134. MVEBU_MBUS_NO_REMAP,
  135. MVEBU_MBUS_PCI_WA);
  136. pcie_ops.read = pcie_rd_conf_wa;
  137. }
  138. pci_ioremap_io(sys->busnr * SZ_64K, ORION5X_PCIE_IO_PHYS_BASE);
  139. /*
  140. * Request resources.
  141. */
  142. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  143. if (!res)
  144. panic("pcie_setup unable to alloc resources");
  145. /*
  146. * IORESOURCE_MEM
  147. */
  148. res->name = "PCIe Memory Space";
  149. res->flags = IORESOURCE_MEM;
  150. res->start = ORION5X_PCIE_MEM_PHYS_BASE;
  151. res->end = res->start + ORION5X_PCIE_MEM_SIZE - 1;
  152. if (request_resource(&iomem_resource, res))
  153. panic("Request PCIe Memory resource failed\n");
  154. pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
  155. return 1;
  156. }
  157. /*****************************************************************************
  158. * PCI controller
  159. ****************************************************************************/
  160. #define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE + (x))
  161. #define PCI_MODE ORION5X_PCI_REG(0xd00)
  162. #define PCI_CMD ORION5X_PCI_REG(0xc00)
  163. #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
  164. #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
  165. #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
  166. /*
  167. * PCI_MODE bits
  168. */
  169. #define PCI_MODE_64BIT (1 << 2)
  170. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  171. /*
  172. * PCI_CMD bits
  173. */
  174. #define PCI_CMD_HOST_REORDER (1 << 29)
  175. /*
  176. * PCI_P2P_CONF bits
  177. */
  178. #define PCI_P2P_BUS_OFFS 16
  179. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  180. #define PCI_P2P_DEV_OFFS 24
  181. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  182. /*
  183. * PCI_CONF_ADDR bits
  184. */
  185. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  186. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  187. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  188. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  189. #define PCI_CONF_ADDR_EN (1 << 31)
  190. /*
  191. * Internal configuration space
  192. */
  193. #define PCI_CONF_FUNC_STAT_CMD 0
  194. #define PCI_CONF_REG_STAT_CMD 4
  195. #define PCIX_STAT 0x64
  196. #define PCIX_STAT_BUS_OFFS 8
  197. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  198. /*
  199. * PCI Address Decode Windows registers
  200. */
  201. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
  202. ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
  203. ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
  204. ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
  205. #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
  206. ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
  207. ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
  208. ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
  209. #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
  210. #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
  211. /*
  212. * PCI configuration helpers for BAR settings
  213. */
  214. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  215. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  216. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  217. /*
  218. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  219. * and then reading the PCI_CONF_DATA register. Need to make sure these
  220. * transactions are atomic.
  221. */
  222. static DEFINE_SPINLOCK(orion5x_pci_lock);
  223. static int orion5x_pci_cardbus_mode;
  224. static int orion5x_pci_local_bus_nr(void)
  225. {
  226. u32 conf = readl(PCI_P2P_CONF);
  227. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  228. }
  229. static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
  230. u32 where, u32 size, u32 *val)
  231. {
  232. unsigned long flags;
  233. spin_lock_irqsave(&orion5x_pci_lock, flags);
  234. writel(PCI_CONF_BUS(bus) |
  235. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  236. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  237. *val = readl(PCI_CONF_DATA);
  238. if (size == 1)
  239. *val = (*val >> (8*(where & 0x3))) & 0xff;
  240. else if (size == 2)
  241. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  242. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  243. return PCIBIOS_SUCCESSFUL;
  244. }
  245. static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
  246. u32 where, u32 size, u32 val)
  247. {
  248. unsigned long flags;
  249. int ret = PCIBIOS_SUCCESSFUL;
  250. spin_lock_irqsave(&orion5x_pci_lock, flags);
  251. writel(PCI_CONF_BUS(bus) |
  252. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  253. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  254. if (size == 4) {
  255. __raw_writel(val, PCI_CONF_DATA);
  256. } else if (size == 2) {
  257. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  258. } else if (size == 1) {
  259. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  260. } else {
  261. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  262. }
  263. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  264. return ret;
  265. }
  266. static int orion5x_pci_valid_config(int bus, u32 devfn)
  267. {
  268. if (bus == orion5x_pci_local_bus_nr()) {
  269. /*
  270. * Don't go out for local device
  271. */
  272. if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
  273. return 0;
  274. /*
  275. * When the PCI signals are directly connected to a
  276. * Cardbus slot, ignore all but device IDs 0 and 1.
  277. */
  278. if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
  279. return 0;
  280. }
  281. return 1;
  282. }
  283. static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  284. int where, int size, u32 *val)
  285. {
  286. if (!orion5x_pci_valid_config(bus->number, devfn)) {
  287. *val = 0xffffffff;
  288. return PCIBIOS_DEVICE_NOT_FOUND;
  289. }
  290. return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  291. PCI_FUNC(devfn), where, size, val);
  292. }
  293. static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  294. int where, int size, u32 val)
  295. {
  296. if (!orion5x_pci_valid_config(bus->number, devfn))
  297. return PCIBIOS_DEVICE_NOT_FOUND;
  298. return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  299. PCI_FUNC(devfn), where, size, val);
  300. }
  301. static struct pci_ops pci_ops = {
  302. .read = orion5x_pci_rd_conf,
  303. .write = orion5x_pci_wr_conf,
  304. };
  305. static void __init orion5x_pci_set_bus_nr(int nr)
  306. {
  307. u32 p2p = readl(PCI_P2P_CONF);
  308. if (readl(PCI_MODE) & PCI_MODE_PCIX) {
  309. /*
  310. * PCI-X mode
  311. */
  312. u32 pcix_status, bus, dev;
  313. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  314. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  315. orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  316. pcix_status &= ~PCIX_STAT_BUS_MASK;
  317. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  318. orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  319. } else {
  320. /*
  321. * PCI Conventional mode
  322. */
  323. p2p &= ~PCI_P2P_BUS_MASK;
  324. p2p |= (nr << PCI_P2P_BUS_OFFS);
  325. writel(p2p, PCI_P2P_CONF);
  326. }
  327. }
  328. static void __init orion5x_pci_master_slave_enable(void)
  329. {
  330. int bus_nr, func, reg;
  331. u32 val;
  332. bus_nr = orion5x_pci_local_bus_nr();
  333. func = PCI_CONF_FUNC_STAT_CMD;
  334. reg = PCI_CONF_REG_STAT_CMD;
  335. orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
  336. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  337. orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
  338. }
  339. static void __init orion5x_setup_pci_wins(void)
  340. {
  341. const struct mbus_dram_target_info *dram = mv_mbus_dram_info();
  342. u32 win_enable;
  343. int bus;
  344. int i;
  345. /*
  346. * First, disable windows.
  347. */
  348. win_enable = 0xffffffff;
  349. writel(win_enable, PCI_BAR_ENABLE);
  350. /*
  351. * Setup windows for DDR banks.
  352. */
  353. bus = orion5x_pci_local_bus_nr();
  354. for (i = 0; i < dram->num_cs; i++) {
  355. const struct mbus_dram_window *cs = dram->cs + i;
  356. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  357. u32 reg;
  358. u32 val;
  359. /*
  360. * Write DRAM bank base address register.
  361. */
  362. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  363. orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
  364. val = (cs->base & 0xfffff000) | (val & 0xfff);
  365. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
  366. /*
  367. * Write DRAM bank size register.
  368. */
  369. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  370. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
  371. writel((cs->size - 1) & 0xfffff000,
  372. PCI_BAR_SIZE_DDR_CS(cs->cs_index));
  373. writel(cs->base & 0xfffff000,
  374. PCI_BAR_REMAP_DDR_CS(cs->cs_index));
  375. /*
  376. * Enable decode window for this chip select.
  377. */
  378. win_enable &= ~(1 << cs->cs_index);
  379. }
  380. /*
  381. * Re-enable decode windows.
  382. */
  383. writel(win_enable, PCI_BAR_ENABLE);
  384. /*
  385. * Disable automatic update of address remapping when writing to BARs.
  386. */
  387. orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
  388. }
  389. static int __init pci_setup(struct pci_sys_data *sys)
  390. {
  391. struct resource *res;
  392. /*
  393. * Point PCI unit MBUS decode windows to DRAM space.
  394. */
  395. orion5x_setup_pci_wins();
  396. /*
  397. * Master + Slave enable
  398. */
  399. orion5x_pci_master_slave_enable();
  400. /*
  401. * Force ordering
  402. */
  403. orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  404. pci_ioremap_io(sys->busnr * SZ_64K, ORION5X_PCI_IO_PHYS_BASE);
  405. /*
  406. * Request resources
  407. */
  408. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  409. if (!res)
  410. panic("pci_setup unable to alloc resources");
  411. /*
  412. * IORESOURCE_MEM
  413. */
  414. res->name = "PCI Memory Space";
  415. res->flags = IORESOURCE_MEM;
  416. res->start = ORION5X_PCI_MEM_PHYS_BASE;
  417. res->end = res->start + ORION5X_PCI_MEM_SIZE - 1;
  418. if (request_resource(&iomem_resource, res))
  419. panic("Request PCI Memory resource failed\n");
  420. pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
  421. return 1;
  422. }
  423. /*****************************************************************************
  424. * General PCIe + PCI
  425. ****************************************************************************/
  426. static void rc_pci_fixup(struct pci_dev *dev)
  427. {
  428. /*
  429. * Prevent enumeration of root complex.
  430. */
  431. if (dev->bus->parent == NULL && dev->devfn == 0) {
  432. int i;
  433. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  434. dev->resource[i].start = 0;
  435. dev->resource[i].end = 0;
  436. dev->resource[i].flags = 0;
  437. }
  438. }
  439. }
  440. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
  441. static int orion5x_pci_disabled __initdata;
  442. void __init orion5x_pci_disable(void)
  443. {
  444. orion5x_pci_disabled = 1;
  445. }
  446. void __init orion5x_pci_set_cardbus_mode(void)
  447. {
  448. orion5x_pci_cardbus_mode = 1;
  449. }
  450. int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
  451. {
  452. int ret = 0;
  453. vga_base = ORION5X_PCIE_MEM_PHYS_BASE;
  454. if (nr == 0) {
  455. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  456. ret = pcie_setup(sys);
  457. } else if (nr == 1 && !orion5x_pci_disabled) {
  458. orion5x_pci_set_bus_nr(sys->busnr);
  459. ret = pci_setup(sys);
  460. }
  461. return ret;
  462. }
  463. struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  464. {
  465. struct pci_bus *bus;
  466. if (nr == 0) {
  467. bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
  468. &sys->resources);
  469. } else if (nr == 1 && !orion5x_pci_disabled) {
  470. bus = pci_scan_root_bus(NULL, sys->busnr, &pci_ops, sys,
  471. &sys->resources);
  472. } else {
  473. bus = NULL;
  474. BUG();
  475. }
  476. return bus;
  477. }
  478. int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
  479. {
  480. int bus = dev->bus->number;
  481. /*
  482. * PCIe endpoint?
  483. */
  484. if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
  485. return IRQ_ORION5X_PCIE0_INT;
  486. return -1;
  487. }