twl4030.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl4030.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/soc-dapm.h>
  34. #include <sound/initval.h>
  35. #include <sound/tlv.h>
  36. #include "twl4030.h"
  37. /*
  38. * twl4030 register cache & default register settings
  39. */
  40. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  41. 0x00, /* this register not used */
  42. 0x93, /* REG_CODEC_MODE (0x1) */
  43. 0xc3, /* REG_OPTION (0x2) */
  44. 0x00, /* REG_UNKNOWN (0x3) */
  45. 0x00, /* REG_MICBIAS_CTL (0x4) */
  46. 0x20, /* REG_ANAMICL (0x5) */
  47. 0x00, /* REG_ANAMICR (0x6) */
  48. 0x00, /* REG_AVADC_CTL (0x7) */
  49. 0x00, /* REG_ADCMICSEL (0x8) */
  50. 0x00, /* REG_DIGMIXING (0x9) */
  51. 0x0c, /* REG_ATXL1PGA (0xA) */
  52. 0x0c, /* REG_ATXR1PGA (0xB) */
  53. 0x00, /* REG_AVTXL2PGA (0xC) */
  54. 0x00, /* REG_AVTXR2PGA (0xD) */
  55. 0x01, /* REG_AUDIO_IF (0xE) */
  56. 0x00, /* REG_VOICE_IF (0xF) */
  57. 0x00, /* REG_ARXR1PGA (0x10) */
  58. 0x00, /* REG_ARXL1PGA (0x11) */
  59. 0x6c, /* REG_ARXR2PGA (0x12) */
  60. 0x6c, /* REG_ARXL2PGA (0x13) */
  61. 0x00, /* REG_VRXPGA (0x14) */
  62. 0x00, /* REG_VSTPGA (0x15) */
  63. 0x00, /* REG_VRX2ARXPGA (0x16) */
  64. 0x0c, /* REG_AVDAC_CTL (0x17) */
  65. 0x00, /* REG_ARX2VTXPGA (0x18) */
  66. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  67. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  68. 0x4b, /* REG_ARXL2_APGA_CTL (0x1B) */
  69. 0x4b, /* REG_ARXR2_APGA_CTL (0x1C) */
  70. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  71. 0x00, /* REG_BT_IF (0x1E) */
  72. 0x00, /* REG_BTPGA (0x1F) */
  73. 0x00, /* REG_BTSTPGA (0x20) */
  74. 0x00, /* REG_EAR_CTL (0x21) */
  75. 0x24, /* REG_HS_SEL (0x22) */
  76. 0x0a, /* REG_HS_GAIN_SET (0x23) */
  77. 0x00, /* REG_HS_POPN_SET (0x24) */
  78. 0x00, /* REG_PREDL_CTL (0x25) */
  79. 0x00, /* REG_PREDR_CTL (0x26) */
  80. 0x00, /* REG_PRECKL_CTL (0x27) */
  81. 0x00, /* REG_PRECKR_CTL (0x28) */
  82. 0x00, /* REG_HFL_CTL (0x29) */
  83. 0x00, /* REG_HFR_CTL (0x2A) */
  84. 0x00, /* REG_ALC_CTL (0x2B) */
  85. 0x00, /* REG_ALC_SET1 (0x2C) */
  86. 0x00, /* REG_ALC_SET2 (0x2D) */
  87. 0x00, /* REG_BOOST_CTL (0x2E) */
  88. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  89. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  90. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  91. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  92. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  93. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  94. 0x00, /* REG_DTMF_TONOFF (0x35) */
  95. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  96. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  99. 0x16, /* REG_APLL_CTL (0x3A) */
  100. 0x00, /* REG_DTMF_CTL (0x3B) */
  101. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  102. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  103. 0x00, /* REG_MISC_SET_1 (0x3E) */
  104. 0x00, /* REG_PCMBTMUX (0x3F) */
  105. 0x00, /* not used (0x40) */
  106. 0x00, /* not used (0x41) */
  107. 0x00, /* not used (0x42) */
  108. 0x00, /* REG_RX_PATH_SEL (0x43) */
  109. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  110. 0x00, /* REG_VIBRA_CTL (0x45) */
  111. 0x00, /* REG_VIBRA_SET (0x46) */
  112. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  113. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  114. 0x00, /* REG_MISC_SET_2 (0x49) */
  115. };
  116. /*
  117. * read twl4030 register cache
  118. */
  119. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg)
  121. {
  122. u8 *cache = codec->reg_cache;
  123. return cache[reg];
  124. }
  125. /*
  126. * write twl4030 register cache
  127. */
  128. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  129. u8 reg, u8 value)
  130. {
  131. u8 *cache = codec->reg_cache;
  132. if (reg >= TWL4030_CACHEREGNUM)
  133. return;
  134. cache[reg] = value;
  135. }
  136. /*
  137. * write to the twl4030 register space
  138. */
  139. static int twl4030_write(struct snd_soc_codec *codec,
  140. unsigned int reg, unsigned int value)
  141. {
  142. twl4030_write_reg_cache(codec, reg, value);
  143. return twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, value, reg);
  144. }
  145. static void twl4030_clear_codecpdz(struct snd_soc_codec *codec)
  146. {
  147. u8 mode;
  148. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  149. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  150. mode & ~TWL4030_CODECPDZ);
  151. /* REVISIT: this delay is present in TI sample drivers */
  152. /* but there seems to be no TRM requirement for it */
  153. udelay(10);
  154. }
  155. static void twl4030_set_codecpdz(struct snd_soc_codec *codec)
  156. {
  157. u8 mode;
  158. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  159. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  160. mode | TWL4030_CODECPDZ);
  161. /* REVISIT: this delay is present in TI sample drivers */
  162. /* but there seems to be no TRM requirement for it */
  163. udelay(10);
  164. }
  165. static void twl4030_init_chip(struct snd_soc_codec *codec)
  166. {
  167. int i;
  168. /* clear CODECPDZ prior to setting register defaults */
  169. twl4030_clear_codecpdz(codec);
  170. /* set all audio section registers to reasonable defaults */
  171. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  172. twl4030_write(codec, i, twl4030_reg[i]);
  173. }
  174. /* Earpiece */
  175. static const char *twl4030_earpiece_texts[] =
  176. {"Off", "DACL1", "DACL2", "Invalid",
  177. "DACR1"};
  178. static const struct soc_enum twl4030_earpiece_enum =
  179. SOC_ENUM_SINGLE(TWL4030_REG_EAR_CTL, 1,
  180. ARRAY_SIZE(twl4030_earpiece_texts),
  181. twl4030_earpiece_texts);
  182. static const struct snd_kcontrol_new twl4030_dapm_earpiece_control =
  183. SOC_DAPM_ENUM("Route", twl4030_earpiece_enum);
  184. /* PreDrive Left */
  185. static const char *twl4030_predrivel_texts[] =
  186. {"Off", "DACL1", "DACL2", "Invalid",
  187. "DACR2"};
  188. static const struct soc_enum twl4030_predrivel_enum =
  189. SOC_ENUM_SINGLE(TWL4030_REG_PREDL_CTL, 1,
  190. ARRAY_SIZE(twl4030_predrivel_texts),
  191. twl4030_predrivel_texts);
  192. static const struct snd_kcontrol_new twl4030_dapm_predrivel_control =
  193. SOC_DAPM_ENUM("Route", twl4030_predrivel_enum);
  194. /* PreDrive Right */
  195. static const char *twl4030_predriver_texts[] =
  196. {"Off", "DACR1", "DACR2", "Invalid",
  197. "DACL2"};
  198. static const struct soc_enum twl4030_predriver_enum =
  199. SOC_ENUM_SINGLE(TWL4030_REG_PREDR_CTL, 1,
  200. ARRAY_SIZE(twl4030_predriver_texts),
  201. twl4030_predriver_texts);
  202. static const struct snd_kcontrol_new twl4030_dapm_predriver_control =
  203. SOC_DAPM_ENUM("Route", twl4030_predriver_enum);
  204. /* Headset Left */
  205. static const char *twl4030_hsol_texts[] =
  206. {"Off", "DACL1", "DACL2"};
  207. static const struct soc_enum twl4030_hsol_enum =
  208. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 1,
  209. ARRAY_SIZE(twl4030_hsol_texts),
  210. twl4030_hsol_texts);
  211. static const struct snd_kcontrol_new twl4030_dapm_hsol_control =
  212. SOC_DAPM_ENUM("Route", twl4030_hsol_enum);
  213. /* Headset Right */
  214. static const char *twl4030_hsor_texts[] =
  215. {"Off", "DACR1", "DACR2"};
  216. static const struct soc_enum twl4030_hsor_enum =
  217. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 4,
  218. ARRAY_SIZE(twl4030_hsor_texts),
  219. twl4030_hsor_texts);
  220. static const struct snd_kcontrol_new twl4030_dapm_hsor_control =
  221. SOC_DAPM_ENUM("Route", twl4030_hsor_enum);
  222. static int outmixer_event(struct snd_soc_dapm_widget *w,
  223. struct snd_kcontrol *kcontrol, int event)
  224. {
  225. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  226. int ret = 0;
  227. int val;
  228. switch (e->reg) {
  229. case TWL4030_REG_PREDL_CTL:
  230. case TWL4030_REG_PREDR_CTL:
  231. case TWL4030_REG_EAR_CTL:
  232. val = w->value >> e->shift_l;
  233. if (val == 3) {
  234. printk(KERN_WARNING
  235. "Invalid MUX setting for register 0x%02x (%d)\n",
  236. e->reg, val);
  237. ret = -1;
  238. }
  239. break;
  240. }
  241. return ret;
  242. }
  243. /*
  244. * Some of the gain controls in TWL (mostly those which are associated with
  245. * the outputs) are implemented in an interesting way:
  246. * 0x0 : Power down (mute)
  247. * 0x1 : 6dB
  248. * 0x2 : 0 dB
  249. * 0x3 : -6 dB
  250. * Inverting not going to help with these.
  251. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  252. */
  253. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  254. xinvert, tlv_array) \
  255. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  256. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  257. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  258. .tlv.p = (tlv_array), \
  259. .info = snd_soc_info_volsw, \
  260. .get = snd_soc_get_volsw_twl4030, \
  261. .put = snd_soc_put_volsw_twl4030, \
  262. .private_value = (unsigned long)&(struct soc_mixer_control) \
  263. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  264. .max = xmax, .invert = xinvert} }
  265. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  266. xinvert, tlv_array) \
  267. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  268. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  269. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  270. .tlv.p = (tlv_array), \
  271. .info = snd_soc_info_volsw_2r, \
  272. .get = snd_soc_get_volsw_r2_twl4030,\
  273. .put = snd_soc_put_volsw_r2_twl4030, \
  274. .private_value = (unsigned long)&(struct soc_mixer_control) \
  275. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  276. .max = xmax, .invert = xinvert} }
  277. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  278. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  279. xinvert, tlv_array)
  280. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  281. struct snd_ctl_elem_value *ucontrol)
  282. {
  283. struct soc_mixer_control *mc =
  284. (struct soc_mixer_control *)kcontrol->private_value;
  285. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  286. unsigned int reg = mc->reg;
  287. unsigned int shift = mc->shift;
  288. unsigned int rshift = mc->rshift;
  289. int max = mc->max;
  290. int mask = (1 << fls(max)) - 1;
  291. ucontrol->value.integer.value[0] =
  292. (snd_soc_read(codec, reg) >> shift) & mask;
  293. if (ucontrol->value.integer.value[0])
  294. ucontrol->value.integer.value[0] =
  295. max + 1 - ucontrol->value.integer.value[0];
  296. if (shift != rshift) {
  297. ucontrol->value.integer.value[1] =
  298. (snd_soc_read(codec, reg) >> rshift) & mask;
  299. if (ucontrol->value.integer.value[1])
  300. ucontrol->value.integer.value[1] =
  301. max + 1 - ucontrol->value.integer.value[1];
  302. }
  303. return 0;
  304. }
  305. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  306. struct snd_ctl_elem_value *ucontrol)
  307. {
  308. struct soc_mixer_control *mc =
  309. (struct soc_mixer_control *)kcontrol->private_value;
  310. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  311. unsigned int reg = mc->reg;
  312. unsigned int shift = mc->shift;
  313. unsigned int rshift = mc->rshift;
  314. int max = mc->max;
  315. int mask = (1 << fls(max)) - 1;
  316. unsigned short val, val2, val_mask;
  317. val = (ucontrol->value.integer.value[0] & mask);
  318. val_mask = mask << shift;
  319. if (val)
  320. val = max + 1 - val;
  321. val = val << shift;
  322. if (shift != rshift) {
  323. val2 = (ucontrol->value.integer.value[1] & mask);
  324. val_mask |= mask << rshift;
  325. if (val2)
  326. val2 = max + 1 - val2;
  327. val |= val2 << rshift;
  328. }
  329. return snd_soc_update_bits(codec, reg, val_mask, val);
  330. }
  331. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol)
  333. {
  334. struct soc_mixer_control *mc =
  335. (struct soc_mixer_control *)kcontrol->private_value;
  336. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  337. unsigned int reg = mc->reg;
  338. unsigned int reg2 = mc->rreg;
  339. unsigned int shift = mc->shift;
  340. int max = mc->max;
  341. int mask = (1<<fls(max))-1;
  342. ucontrol->value.integer.value[0] =
  343. (snd_soc_read(codec, reg) >> shift) & mask;
  344. ucontrol->value.integer.value[1] =
  345. (snd_soc_read(codec, reg2) >> shift) & mask;
  346. if (ucontrol->value.integer.value[0])
  347. ucontrol->value.integer.value[0] =
  348. max + 1 - ucontrol->value.integer.value[0];
  349. if (ucontrol->value.integer.value[1])
  350. ucontrol->value.integer.value[1] =
  351. max + 1 - ucontrol->value.integer.value[1];
  352. return 0;
  353. }
  354. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  355. struct snd_ctl_elem_value *ucontrol)
  356. {
  357. struct soc_mixer_control *mc =
  358. (struct soc_mixer_control *)kcontrol->private_value;
  359. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  360. unsigned int reg = mc->reg;
  361. unsigned int reg2 = mc->rreg;
  362. unsigned int shift = mc->shift;
  363. int max = mc->max;
  364. int mask = (1 << fls(max)) - 1;
  365. int err;
  366. unsigned short val, val2, val_mask;
  367. val_mask = mask << shift;
  368. val = (ucontrol->value.integer.value[0] & mask);
  369. val2 = (ucontrol->value.integer.value[1] & mask);
  370. if (val)
  371. val = max + 1 - val;
  372. if (val2)
  373. val2 = max + 1 - val2;
  374. val = val << shift;
  375. val2 = val2 << shift;
  376. err = snd_soc_update_bits(codec, reg, val_mask, val);
  377. if (err < 0)
  378. return err;
  379. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  380. return err;
  381. }
  382. static int twl4030_get_left_input(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_value *ucontrol)
  384. {
  385. struct snd_soc_codec *codec = kcontrol->private_data;
  386. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  387. int result = 0;
  388. /* one bit must be set a time */
  389. reg &= TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  390. | TWL4030_MAINMIC_EN;
  391. if (reg != 0) {
  392. result++;
  393. while ((reg & 1) == 0) {
  394. result++;
  395. reg >>= 1;
  396. }
  397. }
  398. ucontrol->value.integer.value[0] = result;
  399. return 0;
  400. }
  401. static int twl4030_put_left_input(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = kcontrol->private_data;
  405. int value = ucontrol->value.integer.value[0];
  406. u8 anamicl, micbias, avadc_ctl;
  407. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  408. anamicl &= ~(TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  409. | TWL4030_MAINMIC_EN);
  410. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  411. micbias &= ~(TWL4030_HSMICBIAS_EN | TWL4030_MICBIAS1_EN);
  412. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  413. switch (value) {
  414. case 1:
  415. anamicl |= TWL4030_MAINMIC_EN;
  416. micbias |= TWL4030_MICBIAS1_EN;
  417. break;
  418. case 2:
  419. anamicl |= TWL4030_HSMIC_EN;
  420. micbias |= TWL4030_HSMICBIAS_EN;
  421. break;
  422. case 3:
  423. anamicl |= TWL4030_AUXL_EN;
  424. break;
  425. case 4:
  426. anamicl |= TWL4030_CKMIC_EN;
  427. break;
  428. default:
  429. break;
  430. }
  431. /* If some input is selected, enable amp and ADC */
  432. if (value != 0) {
  433. anamicl |= TWL4030_MICAMPL_EN;
  434. avadc_ctl |= TWL4030_ADCL_EN;
  435. } else {
  436. anamicl &= ~TWL4030_MICAMPL_EN;
  437. avadc_ctl &= ~TWL4030_ADCL_EN;
  438. }
  439. twl4030_write(codec, TWL4030_REG_ANAMICL, anamicl);
  440. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  441. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  442. return 1;
  443. }
  444. static int twl4030_get_right_input(struct snd_kcontrol *kcontrol,
  445. struct snd_ctl_elem_value *ucontrol)
  446. {
  447. struct snd_soc_codec *codec = kcontrol->private_data;
  448. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  449. int value = 0;
  450. reg &= TWL4030_SUBMIC_EN|TWL4030_AUXR_EN;
  451. switch (reg) {
  452. case TWL4030_SUBMIC_EN:
  453. value = 1;
  454. break;
  455. case TWL4030_AUXR_EN:
  456. value = 2;
  457. break;
  458. default:
  459. break;
  460. }
  461. ucontrol->value.integer.value[0] = value;
  462. return 0;
  463. }
  464. static int twl4030_put_right_input(struct snd_kcontrol *kcontrol,
  465. struct snd_ctl_elem_value *ucontrol)
  466. {
  467. struct snd_soc_codec *codec = kcontrol->private_data;
  468. int value = ucontrol->value.integer.value[0];
  469. u8 anamicr, micbias, avadc_ctl;
  470. anamicr = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  471. anamicr &= ~(TWL4030_SUBMIC_EN|TWL4030_AUXR_EN);
  472. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  473. micbias &= ~TWL4030_MICBIAS2_EN;
  474. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  475. switch (value) {
  476. case 1:
  477. anamicr |= TWL4030_SUBMIC_EN;
  478. micbias |= TWL4030_MICBIAS2_EN;
  479. break;
  480. case 2:
  481. anamicr |= TWL4030_AUXR_EN;
  482. break;
  483. default:
  484. break;
  485. }
  486. if (value != 0) {
  487. anamicr |= TWL4030_MICAMPR_EN;
  488. avadc_ctl |= TWL4030_ADCR_EN;
  489. } else {
  490. anamicr &= ~TWL4030_MICAMPR_EN;
  491. avadc_ctl &= ~TWL4030_ADCR_EN;
  492. }
  493. twl4030_write(codec, TWL4030_REG_ANAMICR, anamicr);
  494. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  495. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  496. return 1;
  497. }
  498. static const char *twl4030_left_in_sel[] = {
  499. "None",
  500. "Main Mic",
  501. "Headset Mic",
  502. "Line In",
  503. "Carkit Mic",
  504. };
  505. static const char *twl4030_right_in_sel[] = {
  506. "None",
  507. "Sub Mic",
  508. "Line In",
  509. };
  510. static const struct soc_enum twl4030_left_input_mux =
  511. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_left_in_sel),
  512. twl4030_left_in_sel);
  513. static const struct soc_enum twl4030_right_input_mux =
  514. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_right_in_sel),
  515. twl4030_right_in_sel);
  516. /*
  517. * FGAIN volume control:
  518. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  519. */
  520. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  521. /*
  522. * CGAIN volume control:
  523. * 0 dB to 12 dB in 6 dB steps
  524. * value 2 and 3 means 12 dB
  525. */
  526. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  527. /*
  528. * Analog playback gain
  529. * -24 dB to 12 dB in 2 dB steps
  530. */
  531. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  532. /*
  533. * Gain controls tied to outputs
  534. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  535. */
  536. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  537. /*
  538. * Capture gain after the ADCs
  539. * from 0 dB to 31 dB in 1 dB steps
  540. */
  541. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  542. /*
  543. * Gain control for input amplifiers
  544. * 0 dB to 30 dB in 6 dB steps
  545. */
  546. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  547. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  548. /* Common playback gain controls */
  549. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  550. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  551. 0, 0x3f, 0, digital_fine_tlv),
  552. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  553. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  554. 0, 0x3f, 0, digital_fine_tlv),
  555. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  556. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  557. 6, 0x2, 0, digital_coarse_tlv),
  558. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  559. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  560. 6, 0x2, 0, digital_coarse_tlv),
  561. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  562. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  563. 3, 0x12, 1, analog_tlv),
  564. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  565. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  566. 3, 0x12, 1, analog_tlv),
  567. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  568. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  569. 1, 1, 0),
  570. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  571. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  572. 1, 1, 0),
  573. /* Separate output gain controls */
  574. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  575. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  576. 4, 3, 0, output_tvl),
  577. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  578. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  579. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  580. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  581. 4, 3, 0, output_tvl),
  582. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  583. TWL4030_REG_EAR_CTL, 4, 3, 0, output_tvl),
  584. /* Common capture gain controls */
  585. SOC_DOUBLE_R_TLV("Capture Volume",
  586. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  587. 0, 0x1f, 0, digital_capture_tlv),
  588. SOC_DOUBLE_TLV("Input Boost Volume", TWL4030_REG_ANAMIC_GAIN,
  589. 0, 3, 5, 0, input_gain_tlv),
  590. /* Input source controls */
  591. SOC_ENUM_EXT("Left Input Source", twl4030_left_input_mux,
  592. twl4030_get_left_input, twl4030_put_left_input),
  593. SOC_ENUM_EXT("Right Input Source", twl4030_right_input_mux,
  594. twl4030_get_right_input, twl4030_put_right_input),
  595. };
  596. /* add non dapm controls */
  597. static int twl4030_add_controls(struct snd_soc_codec *codec)
  598. {
  599. int err, i;
  600. for (i = 0; i < ARRAY_SIZE(twl4030_snd_controls); i++) {
  601. err = snd_ctl_add(codec->card,
  602. snd_soc_cnew(&twl4030_snd_controls[i],
  603. codec, NULL));
  604. if (err < 0)
  605. return err;
  606. }
  607. return 0;
  608. }
  609. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  610. SND_SOC_DAPM_INPUT("INL"),
  611. SND_SOC_DAPM_INPUT("INR"),
  612. SND_SOC_DAPM_OUTPUT("OUTL"),
  613. SND_SOC_DAPM_OUTPUT("OUTR"),
  614. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  615. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  616. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  617. SND_SOC_DAPM_OUTPUT("HSOL"),
  618. SND_SOC_DAPM_OUTPUT("HSOR"),
  619. /* DACs */
  620. SND_SOC_DAPM_DAC("DACR1", "Right Front Playback",
  621. TWL4030_REG_AVDAC_CTL, 0, 0),
  622. SND_SOC_DAPM_DAC("DACL1", "Left Front Playback",
  623. TWL4030_REG_AVDAC_CTL, 1, 0),
  624. SND_SOC_DAPM_DAC("DACR2", "Right Rear Playback",
  625. TWL4030_REG_AVDAC_CTL, 2, 0),
  626. SND_SOC_DAPM_DAC("DACL2", "Left Rear Playback",
  627. TWL4030_REG_AVDAC_CTL, 3, 0),
  628. /* Analog PGAs */
  629. SND_SOC_DAPM_PGA("ARXR1_APGA", TWL4030_REG_ARXR1_APGA_CTL,
  630. 0, 0, NULL, 0),
  631. SND_SOC_DAPM_PGA("ARXL1_APGA", TWL4030_REG_ARXL1_APGA_CTL,
  632. 0, 0, NULL, 0),
  633. SND_SOC_DAPM_PGA("ARXR2_APGA", TWL4030_REG_ARXR2_APGA_CTL,
  634. 0, 0, NULL, 0),
  635. SND_SOC_DAPM_PGA("ARXL2_APGA", TWL4030_REG_ARXL2_APGA_CTL,
  636. 0, 0, NULL, 0),
  637. /* Output MUX controls */
  638. /* Earpiece */
  639. SND_SOC_DAPM_MUX_E("Earpiece Mux", SND_SOC_NOPM, 0, 0,
  640. &twl4030_dapm_earpiece_control, outmixer_event,
  641. SND_SOC_DAPM_PRE_REG),
  642. /* PreDrivL/R */
  643. SND_SOC_DAPM_MUX_E("PredriveL Mux", SND_SOC_NOPM, 0, 0,
  644. &twl4030_dapm_predrivel_control, outmixer_event,
  645. SND_SOC_DAPM_PRE_REG),
  646. SND_SOC_DAPM_MUX_E("PredriveR Mux", SND_SOC_NOPM, 0, 0,
  647. &twl4030_dapm_predriver_control, outmixer_event,
  648. SND_SOC_DAPM_PRE_REG),
  649. /* HeadsetL/R */
  650. SND_SOC_DAPM_MUX("HeadsetL Mux", SND_SOC_NOPM, 0, 0,
  651. &twl4030_dapm_hsol_control),
  652. SND_SOC_DAPM_MUX("HeadsetR Mux", SND_SOC_NOPM, 0, 0,
  653. &twl4030_dapm_hsor_control),
  654. SND_SOC_DAPM_ADC("ADCL", "Left Capture", SND_SOC_NOPM, 0, 0),
  655. SND_SOC_DAPM_ADC("ADCR", "Right Capture", SND_SOC_NOPM, 0, 0),
  656. };
  657. static const struct snd_soc_dapm_route intercon[] = {
  658. {"ARXL1_APGA", NULL, "DACL1"},
  659. {"ARXR1_APGA", NULL, "DACR1"},
  660. {"ARXL2_APGA", NULL, "DACL2"},
  661. {"ARXR2_APGA", NULL, "DACR2"},
  662. /* Internal playback routings */
  663. /* Earpiece */
  664. {"Earpiece Mux", "DACL1", "ARXL1_APGA"},
  665. {"Earpiece Mux", "DACL2", "ARXL2_APGA"},
  666. {"Earpiece Mux", "DACR1", "ARXR1_APGA"},
  667. /* PreDrivL */
  668. {"PredriveL Mux", "DACL1", "ARXL1_APGA"},
  669. {"PredriveL Mux", "DACL2", "ARXL2_APGA"},
  670. {"PredriveL Mux", "DACR2", "ARXR2_APGA"},
  671. /* PreDrivR */
  672. {"PredriveR Mux", "DACR1", "ARXR1_APGA"},
  673. {"PredriveR Mux", "DACR2", "ARXR2_APGA"},
  674. {"PredriveR Mux", "DACL2", "ARXL2_APGA"},
  675. /* HeadsetL */
  676. {"HeadsetL Mux", "DACL1", "ARXL1_APGA"},
  677. {"HeadsetL Mux", "DACL2", "ARXL2_APGA"},
  678. /* HeadsetR */
  679. {"HeadsetR Mux", "DACR1", "ARXR1_APGA"},
  680. {"HeadsetR Mux", "DACR2", "ARXR2_APGA"},
  681. /* outputs */
  682. {"OUTL", NULL, "ARXL2_APGA"},
  683. {"OUTR", NULL, "ARXR2_APGA"},
  684. {"EARPIECE", NULL, "Earpiece Mux"},
  685. {"PREDRIVEL", NULL, "PredriveL Mux"},
  686. {"PREDRIVER", NULL, "PredriveR Mux"},
  687. {"HSOL", NULL, "HeadsetL Mux"},
  688. {"HSOR", NULL, "HeadsetR Mux"},
  689. /* inputs */
  690. {"ADCL", NULL, "INL"},
  691. {"ADCR", NULL, "INR"},
  692. };
  693. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  694. {
  695. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  696. ARRAY_SIZE(twl4030_dapm_widgets));
  697. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  698. snd_soc_dapm_new_widgets(codec);
  699. return 0;
  700. }
  701. static void twl4030_power_up(struct snd_soc_codec *codec)
  702. {
  703. u8 anamicl, regmisc1, byte, popn, hsgain;
  704. int i = 0;
  705. /* set CODECPDZ to turn on codec */
  706. twl4030_set_codecpdz(codec);
  707. /* initiate offset cancellation */
  708. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  709. twl4030_write(codec, TWL4030_REG_ANAMICL,
  710. anamicl | TWL4030_CNCL_OFFSET_START);
  711. /* wait for offset cancellation to complete */
  712. do {
  713. /* this takes a little while, so don't slam i2c */
  714. udelay(2000);
  715. twl4030_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  716. TWL4030_REG_ANAMICL);
  717. } while ((i++ < 100) &&
  718. ((byte & TWL4030_CNCL_OFFSET_START) ==
  719. TWL4030_CNCL_OFFSET_START));
  720. /* anti-pop when changing analog gain */
  721. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  722. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  723. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  724. /* toggle CODECPDZ as per TRM */
  725. twl4030_clear_codecpdz(codec);
  726. twl4030_set_codecpdz(codec);
  727. /* program anti-pop with bias ramp delay */
  728. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  729. popn &= TWL4030_RAMP_DELAY;
  730. popn |= TWL4030_RAMP_DELAY_645MS;
  731. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  732. popn |= TWL4030_VMID_EN;
  733. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  734. /* enable output stage and gain setting */
  735. hsgain = TWL4030_HSR_GAIN_0DB | TWL4030_HSL_GAIN_0DB;
  736. twl4030_write(codec, TWL4030_REG_HS_GAIN_SET, hsgain);
  737. /* enable anti-pop ramp */
  738. popn |= TWL4030_RAMP_EN;
  739. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  740. }
  741. static void twl4030_power_down(struct snd_soc_codec *codec)
  742. {
  743. u8 popn, hsgain;
  744. /* disable anti-pop ramp */
  745. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  746. popn &= ~TWL4030_RAMP_EN;
  747. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  748. /* disable output stage and gain setting */
  749. hsgain = TWL4030_HSR_GAIN_PWR_DOWN | TWL4030_HSL_GAIN_PWR_DOWN;
  750. twl4030_write(codec, TWL4030_REG_HS_GAIN_SET, hsgain);
  751. /* disable bias out */
  752. popn &= ~TWL4030_VMID_EN;
  753. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  754. /* power down */
  755. twl4030_clear_codecpdz(codec);
  756. }
  757. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  758. enum snd_soc_bias_level level)
  759. {
  760. switch (level) {
  761. case SND_SOC_BIAS_ON:
  762. twl4030_power_up(codec);
  763. break;
  764. case SND_SOC_BIAS_PREPARE:
  765. /* TODO: develop a twl4030_prepare function */
  766. break;
  767. case SND_SOC_BIAS_STANDBY:
  768. /* TODO: develop a twl4030_standby function */
  769. twl4030_power_down(codec);
  770. break;
  771. case SND_SOC_BIAS_OFF:
  772. twl4030_power_down(codec);
  773. break;
  774. }
  775. codec->bias_level = level;
  776. return 0;
  777. }
  778. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  779. struct snd_pcm_hw_params *params,
  780. struct snd_soc_dai *dai)
  781. {
  782. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  783. struct snd_soc_device *socdev = rtd->socdev;
  784. struct snd_soc_codec *codec = socdev->codec;
  785. u8 mode, old_mode, format, old_format;
  786. /* bit rate */
  787. old_mode = twl4030_read_reg_cache(codec,
  788. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  789. mode = old_mode & ~TWL4030_APLL_RATE;
  790. switch (params_rate(params)) {
  791. case 8000:
  792. mode |= TWL4030_APLL_RATE_8000;
  793. break;
  794. case 11025:
  795. mode |= TWL4030_APLL_RATE_11025;
  796. break;
  797. case 12000:
  798. mode |= TWL4030_APLL_RATE_12000;
  799. break;
  800. case 16000:
  801. mode |= TWL4030_APLL_RATE_16000;
  802. break;
  803. case 22050:
  804. mode |= TWL4030_APLL_RATE_22050;
  805. break;
  806. case 24000:
  807. mode |= TWL4030_APLL_RATE_24000;
  808. break;
  809. case 32000:
  810. mode |= TWL4030_APLL_RATE_32000;
  811. break;
  812. case 44100:
  813. mode |= TWL4030_APLL_RATE_44100;
  814. break;
  815. case 48000:
  816. mode |= TWL4030_APLL_RATE_48000;
  817. break;
  818. default:
  819. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  820. params_rate(params));
  821. return -EINVAL;
  822. }
  823. if (mode != old_mode) {
  824. /* change rate and set CODECPDZ */
  825. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  826. twl4030_set_codecpdz(codec);
  827. }
  828. /* sample size */
  829. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  830. format = old_format;
  831. format &= ~TWL4030_DATA_WIDTH;
  832. switch (params_format(params)) {
  833. case SNDRV_PCM_FORMAT_S16_LE:
  834. format |= TWL4030_DATA_WIDTH_16S_16W;
  835. break;
  836. case SNDRV_PCM_FORMAT_S24_LE:
  837. format |= TWL4030_DATA_WIDTH_32S_24W;
  838. break;
  839. default:
  840. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  841. params_format(params));
  842. return -EINVAL;
  843. }
  844. if (format != old_format) {
  845. /* clear CODECPDZ before changing format (codec requirement) */
  846. twl4030_clear_codecpdz(codec);
  847. /* change format */
  848. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  849. /* set CODECPDZ afterwards */
  850. twl4030_set_codecpdz(codec);
  851. }
  852. return 0;
  853. }
  854. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  855. int clk_id, unsigned int freq, int dir)
  856. {
  857. struct snd_soc_codec *codec = codec_dai->codec;
  858. u8 infreq;
  859. switch (freq) {
  860. case 19200000:
  861. infreq = TWL4030_APLL_INFREQ_19200KHZ;
  862. break;
  863. case 26000000:
  864. infreq = TWL4030_APLL_INFREQ_26000KHZ;
  865. break;
  866. case 38400000:
  867. infreq = TWL4030_APLL_INFREQ_38400KHZ;
  868. break;
  869. default:
  870. printk(KERN_ERR "TWL4030 set sysclk: unknown rate %d\n",
  871. freq);
  872. return -EINVAL;
  873. }
  874. infreq |= TWL4030_APLL_EN;
  875. twl4030_write(codec, TWL4030_REG_APLL_CTL, infreq);
  876. return 0;
  877. }
  878. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  879. unsigned int fmt)
  880. {
  881. struct snd_soc_codec *codec = codec_dai->codec;
  882. u8 old_format, format;
  883. /* get format */
  884. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  885. format = old_format;
  886. /* set master/slave audio interface */
  887. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  888. case SND_SOC_DAIFMT_CBM_CFM:
  889. format &= ~(TWL4030_AIF_SLAVE_EN);
  890. format &= ~(TWL4030_CLK256FS_EN);
  891. break;
  892. case SND_SOC_DAIFMT_CBS_CFS:
  893. format |= TWL4030_AIF_SLAVE_EN;
  894. format |= TWL4030_CLK256FS_EN;
  895. break;
  896. default:
  897. return -EINVAL;
  898. }
  899. /* interface format */
  900. format &= ~TWL4030_AIF_FORMAT;
  901. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  902. case SND_SOC_DAIFMT_I2S:
  903. format |= TWL4030_AIF_FORMAT_CODEC;
  904. break;
  905. default:
  906. return -EINVAL;
  907. }
  908. if (format != old_format) {
  909. /* clear CODECPDZ before changing format (codec requirement) */
  910. twl4030_clear_codecpdz(codec);
  911. /* change format */
  912. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  913. /* set CODECPDZ afterwards */
  914. twl4030_set_codecpdz(codec);
  915. }
  916. return 0;
  917. }
  918. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  919. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  920. struct snd_soc_dai twl4030_dai = {
  921. .name = "twl4030",
  922. .playback = {
  923. .stream_name = "Playback",
  924. .channels_min = 2,
  925. .channels_max = 2,
  926. .rates = TWL4030_RATES,
  927. .formats = TWL4030_FORMATS,},
  928. .capture = {
  929. .stream_name = "Capture",
  930. .channels_min = 2,
  931. .channels_max = 2,
  932. .rates = TWL4030_RATES,
  933. .formats = TWL4030_FORMATS,},
  934. .ops = {
  935. .hw_params = twl4030_hw_params,
  936. .set_sysclk = twl4030_set_dai_sysclk,
  937. .set_fmt = twl4030_set_dai_fmt,
  938. }
  939. };
  940. EXPORT_SYMBOL_GPL(twl4030_dai);
  941. static int twl4030_suspend(struct platform_device *pdev, pm_message_t state)
  942. {
  943. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  944. struct snd_soc_codec *codec = socdev->codec;
  945. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  946. return 0;
  947. }
  948. static int twl4030_resume(struct platform_device *pdev)
  949. {
  950. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  951. struct snd_soc_codec *codec = socdev->codec;
  952. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  953. twl4030_set_bias_level(codec, codec->suspend_bias_level);
  954. return 0;
  955. }
  956. /*
  957. * initialize the driver
  958. * register the mixer and dsp interfaces with the kernel
  959. */
  960. static int twl4030_init(struct snd_soc_device *socdev)
  961. {
  962. struct snd_soc_codec *codec = socdev->codec;
  963. int ret = 0;
  964. printk(KERN_INFO "TWL4030 Audio Codec init \n");
  965. codec->name = "twl4030";
  966. codec->owner = THIS_MODULE;
  967. codec->read = twl4030_read_reg_cache;
  968. codec->write = twl4030_write;
  969. codec->set_bias_level = twl4030_set_bias_level;
  970. codec->dai = &twl4030_dai;
  971. codec->num_dai = 1;
  972. codec->reg_cache_size = sizeof(twl4030_reg);
  973. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  974. GFP_KERNEL);
  975. if (codec->reg_cache == NULL)
  976. return -ENOMEM;
  977. /* register pcms */
  978. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  979. if (ret < 0) {
  980. printk(KERN_ERR "twl4030: failed to create pcms\n");
  981. goto pcm_err;
  982. }
  983. twl4030_init_chip(codec);
  984. /* power on device */
  985. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  986. twl4030_add_controls(codec);
  987. twl4030_add_widgets(codec);
  988. ret = snd_soc_init_card(socdev);
  989. if (ret < 0) {
  990. printk(KERN_ERR "twl4030: failed to register card\n");
  991. goto card_err;
  992. }
  993. return ret;
  994. card_err:
  995. snd_soc_free_pcms(socdev);
  996. snd_soc_dapm_free(socdev);
  997. pcm_err:
  998. kfree(codec->reg_cache);
  999. return ret;
  1000. }
  1001. static struct snd_soc_device *twl4030_socdev;
  1002. static int twl4030_probe(struct platform_device *pdev)
  1003. {
  1004. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1005. struct snd_soc_codec *codec;
  1006. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1007. if (codec == NULL)
  1008. return -ENOMEM;
  1009. socdev->codec = codec;
  1010. mutex_init(&codec->mutex);
  1011. INIT_LIST_HEAD(&codec->dapm_widgets);
  1012. INIT_LIST_HEAD(&codec->dapm_paths);
  1013. twl4030_socdev = socdev;
  1014. twl4030_init(socdev);
  1015. return 0;
  1016. }
  1017. static int twl4030_remove(struct platform_device *pdev)
  1018. {
  1019. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1020. struct snd_soc_codec *codec = socdev->codec;
  1021. printk(KERN_INFO "TWL4030 Audio Codec remove\n");
  1022. kfree(codec);
  1023. return 0;
  1024. }
  1025. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  1026. .probe = twl4030_probe,
  1027. .remove = twl4030_remove,
  1028. .suspend = twl4030_suspend,
  1029. .resume = twl4030_resume,
  1030. };
  1031. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  1032. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  1033. MODULE_AUTHOR("Steve Sakoman");
  1034. MODULE_LICENSE("GPL");