tg3.c 413 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  96. /* length of time before we decide the hardware is borked,
  97. * and dev->tx_timeout() should be called to fix the problem
  98. */
  99. #define TG3_TX_TIMEOUT (5 * HZ)
  100. /* hardware minimum and maximum for a single frame's data payload */
  101. #define TG3_MIN_MTU 60
  102. #define TG3_MAX_MTU(tp) \
  103. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  104. /* These numbers seem to be hard coded in the NIC firmware somehow.
  105. * You can't change the ring sizes, but you can change where you place
  106. * them in the NIC onboard memory.
  107. */
  108. #define TG3_RX_STD_RING_SIZE(tp) \
  109. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  110. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  111. #define TG3_DEF_RX_RING_PENDING 200
  112. #define TG3_RX_JMB_RING_SIZE(tp) \
  113. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  114. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  115. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  116. #define TG3_RSS_INDIR_TBL_SIZE 128
  117. /* Do not place this n-ring entries value into the tp struct itself,
  118. * we really want to expose these constants to GCC so that modulo et
  119. * al. operations are done with shifts and masks instead of with
  120. * hw multiply/modulo instructions. Another solution would be to
  121. * replace things like '% foo' with '& (foo - 1)'.
  122. */
  123. #define TG3_TX_RING_SIZE 512
  124. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  125. #define TG3_RX_STD_RING_BYTES(tp) \
  126. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  127. #define TG3_RX_JMB_RING_BYTES(tp) \
  128. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  129. #define TG3_RX_RCB_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  131. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  132. TG3_TX_RING_SIZE)
  133. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  134. #define TG3_DMA_BYTE_ENAB 64
  135. #define TG3_RX_STD_DMA_SZ 1536
  136. #define TG3_RX_JMB_DMA_SZ 9046
  137. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  138. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  139. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  140. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  141. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  142. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  143. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  144. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  145. * that are at least dword aligned when used in PCIX mode. The driver
  146. * works around this bug by double copying the packet. This workaround
  147. * is built into the normal double copy length check for efficiency.
  148. *
  149. * However, the double copy is only necessary on those architectures
  150. * where unaligned memory accesses are inefficient. For those architectures
  151. * where unaligned memory accesses incur little penalty, we can reintegrate
  152. * the 5701 in the normal rx path. Doing so saves a device structure
  153. * dereference by hardcoding the double copy threshold in place.
  154. */
  155. #define TG3_RX_COPY_THRESHOLD 256
  156. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  157. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  158. #else
  159. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  160. #endif
  161. /* minimum number of free TX descriptors required to wake up TX process */
  162. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  163. #define TG3_RAW_IP_ALIGN 2
  164. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  165. #define FIRMWARE_TG3 "tigon/tg3.bin"
  166. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  167. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  168. static char version[] __devinitdata =
  169. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  170. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  171. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  172. MODULE_LICENSE("GPL");
  173. MODULE_VERSION(DRV_MODULE_VERSION);
  174. MODULE_FIRMWARE(FIRMWARE_TG3);
  175. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  176. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  177. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  178. module_param(tg3_debug, int, 0);
  179. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  180. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  261. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  262. {}
  263. };
  264. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  265. static const struct {
  266. const char string[ETH_GSTRING_LEN];
  267. } ethtool_stats_keys[] = {
  268. { "rx_octets" },
  269. { "rx_fragments" },
  270. { "rx_ucast_packets" },
  271. { "rx_mcast_packets" },
  272. { "rx_bcast_packets" },
  273. { "rx_fcs_errors" },
  274. { "rx_align_errors" },
  275. { "rx_xon_pause_rcvd" },
  276. { "rx_xoff_pause_rcvd" },
  277. { "rx_mac_ctrl_rcvd" },
  278. { "rx_xoff_entered" },
  279. { "rx_frame_too_long_errors" },
  280. { "rx_jabbers" },
  281. { "rx_undersize_packets" },
  282. { "rx_in_length_errors" },
  283. { "rx_out_length_errors" },
  284. { "rx_64_or_less_octet_packets" },
  285. { "rx_65_to_127_octet_packets" },
  286. { "rx_128_to_255_octet_packets" },
  287. { "rx_256_to_511_octet_packets" },
  288. { "rx_512_to_1023_octet_packets" },
  289. { "rx_1024_to_1522_octet_packets" },
  290. { "rx_1523_to_2047_octet_packets" },
  291. { "rx_2048_to_4095_octet_packets" },
  292. { "rx_4096_to_8191_octet_packets" },
  293. { "rx_8192_to_9022_octet_packets" },
  294. { "tx_octets" },
  295. { "tx_collisions" },
  296. { "tx_xon_sent" },
  297. { "tx_xoff_sent" },
  298. { "tx_flow_control" },
  299. { "tx_mac_errors" },
  300. { "tx_single_collisions" },
  301. { "tx_mult_collisions" },
  302. { "tx_deferred" },
  303. { "tx_excessive_collisions" },
  304. { "tx_late_collisions" },
  305. { "tx_collide_2times" },
  306. { "tx_collide_3times" },
  307. { "tx_collide_4times" },
  308. { "tx_collide_5times" },
  309. { "tx_collide_6times" },
  310. { "tx_collide_7times" },
  311. { "tx_collide_8times" },
  312. { "tx_collide_9times" },
  313. { "tx_collide_10times" },
  314. { "tx_collide_11times" },
  315. { "tx_collide_12times" },
  316. { "tx_collide_13times" },
  317. { "tx_collide_14times" },
  318. { "tx_collide_15times" },
  319. { "tx_ucast_packets" },
  320. { "tx_mcast_packets" },
  321. { "tx_bcast_packets" },
  322. { "tx_carrier_sense_errors" },
  323. { "tx_discards" },
  324. { "tx_errors" },
  325. { "dma_writeq_full" },
  326. { "dma_write_prioq_full" },
  327. { "rxbds_empty" },
  328. { "rx_discards" },
  329. { "rx_errors" },
  330. { "rx_threshold_hit" },
  331. { "dma_readq_full" },
  332. { "dma_read_prioq_full" },
  333. { "tx_comp_queue_full" },
  334. { "ring_set_send_prod_index" },
  335. { "ring_status_update" },
  336. { "nic_irqs" },
  337. { "nic_avoided_irqs" },
  338. { "nic_tx_threshold_hit" },
  339. { "mbuf_lwm_thresh_hit" },
  340. };
  341. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  342. static const struct {
  343. const char string[ETH_GSTRING_LEN];
  344. } ethtool_test_keys[] = {
  345. { "nvram test (online) " },
  346. { "link test (online) " },
  347. { "register test (offline)" },
  348. { "memory test (offline)" },
  349. { "loopback test (offline)" },
  350. { "interrupt test (offline)" },
  351. };
  352. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  353. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  354. {
  355. writel(val, tp->regs + off);
  356. }
  357. static u32 tg3_read32(struct tg3 *tp, u32 off)
  358. {
  359. return readl(tp->regs + off);
  360. }
  361. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  362. {
  363. writel(val, tp->aperegs + off);
  364. }
  365. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  366. {
  367. return readl(tp->aperegs + off);
  368. }
  369. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  370. {
  371. unsigned long flags;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  374. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. }
  377. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  378. {
  379. writel(val, tp->regs + off);
  380. readl(tp->regs + off);
  381. }
  382. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  383. {
  384. unsigned long flags;
  385. u32 val;
  386. spin_lock_irqsave(&tp->indirect_lock, flags);
  387. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  388. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  389. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  390. return val;
  391. }
  392. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  393. {
  394. unsigned long flags;
  395. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  396. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  397. TG3_64BIT_REG_LOW, val);
  398. return;
  399. }
  400. if (off == TG3_RX_STD_PROD_IDX_REG) {
  401. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  402. TG3_64BIT_REG_LOW, val);
  403. return;
  404. }
  405. spin_lock_irqsave(&tp->indirect_lock, flags);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  407. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  408. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  409. /* In indirect mode when disabling interrupts, we also need
  410. * to clear the interrupt bit in the GRC local ctrl register.
  411. */
  412. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  413. (val == 0x1)) {
  414. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  415. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  416. }
  417. }
  418. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  419. {
  420. unsigned long flags;
  421. u32 val;
  422. spin_lock_irqsave(&tp->indirect_lock, flags);
  423. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  424. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  425. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  426. return val;
  427. }
  428. /* usec_wait specifies the wait time in usec when writing to certain registers
  429. * where it is unsafe to read back the register without some delay.
  430. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  431. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  432. */
  433. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  434. {
  435. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  436. /* Non-posted methods */
  437. tp->write32(tp, off, val);
  438. else {
  439. /* Posted method */
  440. tg3_write32(tp, off, val);
  441. if (usec_wait)
  442. udelay(usec_wait);
  443. tp->read32(tp, off);
  444. }
  445. /* Wait again after the read for the posted method to guarantee that
  446. * the wait time is met.
  447. */
  448. if (usec_wait)
  449. udelay(usec_wait);
  450. }
  451. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  452. {
  453. tp->write32_mbox(tp, off, val);
  454. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  455. tp->read32_mbox(tp, off);
  456. }
  457. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  458. {
  459. void __iomem *mbox = tp->regs + off;
  460. writel(val, mbox);
  461. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  462. writel(val, mbox);
  463. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  464. readl(mbox);
  465. }
  466. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  467. {
  468. return readl(tp->regs + off + GRCMBOX_BASE);
  469. }
  470. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  471. {
  472. writel(val, tp->regs + off + GRCMBOX_BASE);
  473. }
  474. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  475. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  476. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  477. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  478. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  479. #define tw32(reg, val) tp->write32(tp, reg, val)
  480. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  481. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  482. #define tr32(reg) tp->read32(tp, reg)
  483. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  484. {
  485. unsigned long flags;
  486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  487. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  488. return;
  489. spin_lock_irqsave(&tp->indirect_lock, flags);
  490. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  492. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  493. /* Always leave this as zero. */
  494. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  495. } else {
  496. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  497. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  498. /* Always leave this as zero. */
  499. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  500. }
  501. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  502. }
  503. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  504. {
  505. unsigned long flags;
  506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  507. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  508. *val = 0;
  509. return;
  510. }
  511. spin_lock_irqsave(&tp->indirect_lock, flags);
  512. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  513. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  514. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  515. /* Always leave this as zero. */
  516. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  517. } else {
  518. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  519. *val = tr32(TG3PCI_MEM_WIN_DATA);
  520. /* Always leave this as zero. */
  521. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  522. }
  523. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  524. }
  525. static void tg3_ape_lock_init(struct tg3 *tp)
  526. {
  527. int i;
  528. u32 regbase, bit;
  529. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  530. regbase = TG3_APE_LOCK_GRANT;
  531. else
  532. regbase = TG3_APE_PER_LOCK_GRANT;
  533. /* Make sure the driver hasn't any stale locks. */
  534. for (i = 0; i < 8; i++) {
  535. if (i == TG3_APE_LOCK_GPIO)
  536. continue;
  537. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  538. }
  539. /* Clear the correct bit of the GPIO lock too. */
  540. if (!tp->pci_fn)
  541. bit = APE_LOCK_GRANT_DRIVER;
  542. else
  543. bit = 1 << tp->pci_fn;
  544. tg3_ape_write32(tp, regbase + 4 * TG3_APE_LOCK_GPIO, bit);
  545. }
  546. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  547. {
  548. int i, off;
  549. int ret = 0;
  550. u32 status, req, gnt, bit;
  551. if (!tg3_flag(tp, ENABLE_APE))
  552. return 0;
  553. switch (locknum) {
  554. case TG3_APE_LOCK_GPIO:
  555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  556. return 0;
  557. case TG3_APE_LOCK_GRC:
  558. case TG3_APE_LOCK_MEM:
  559. break;
  560. default:
  561. return -EINVAL;
  562. }
  563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  564. req = TG3_APE_LOCK_REQ;
  565. gnt = TG3_APE_LOCK_GRANT;
  566. } else {
  567. req = TG3_APE_PER_LOCK_REQ;
  568. gnt = TG3_APE_PER_LOCK_GRANT;
  569. }
  570. off = 4 * locknum;
  571. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  572. bit = APE_LOCK_REQ_DRIVER;
  573. else
  574. bit = 1 << tp->pci_fn;
  575. tg3_ape_write32(tp, req + off, bit);
  576. /* Wait for up to 1 millisecond to acquire lock. */
  577. for (i = 0; i < 100; i++) {
  578. status = tg3_ape_read32(tp, gnt + off);
  579. if (status == bit)
  580. break;
  581. udelay(10);
  582. }
  583. if (status != bit) {
  584. /* Revoke the lock request. */
  585. tg3_ape_write32(tp, gnt + off, bit);
  586. ret = -EBUSY;
  587. }
  588. return ret;
  589. }
  590. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  591. {
  592. u32 gnt, bit;
  593. if (!tg3_flag(tp, ENABLE_APE))
  594. return;
  595. switch (locknum) {
  596. case TG3_APE_LOCK_GPIO:
  597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  598. return;
  599. case TG3_APE_LOCK_GRC:
  600. case TG3_APE_LOCK_MEM:
  601. break;
  602. default:
  603. return;
  604. }
  605. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  606. gnt = TG3_APE_LOCK_GRANT;
  607. else
  608. gnt = TG3_APE_PER_LOCK_GRANT;
  609. if (locknum != TG3_APE_LOCK_GPIO || !tp->pci_fn)
  610. bit = APE_LOCK_GRANT_DRIVER;
  611. else
  612. bit = 1 << tp->pci_fn;
  613. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  614. }
  615. static void tg3_disable_ints(struct tg3 *tp)
  616. {
  617. int i;
  618. tw32(TG3PCI_MISC_HOST_CTRL,
  619. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  620. for (i = 0; i < tp->irq_max; i++)
  621. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  622. }
  623. static void tg3_enable_ints(struct tg3 *tp)
  624. {
  625. int i;
  626. tp->irq_sync = 0;
  627. wmb();
  628. tw32(TG3PCI_MISC_HOST_CTRL,
  629. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  630. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  631. for (i = 0; i < tp->irq_cnt; i++) {
  632. struct tg3_napi *tnapi = &tp->napi[i];
  633. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  634. if (tg3_flag(tp, 1SHOT_MSI))
  635. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  636. tp->coal_now |= tnapi->coal_now;
  637. }
  638. /* Force an initial interrupt */
  639. if (!tg3_flag(tp, TAGGED_STATUS) &&
  640. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  641. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  642. else
  643. tw32(HOSTCC_MODE, tp->coal_now);
  644. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  645. }
  646. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  647. {
  648. struct tg3 *tp = tnapi->tp;
  649. struct tg3_hw_status *sblk = tnapi->hw_status;
  650. unsigned int work_exists = 0;
  651. /* check for phy events */
  652. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  653. if (sblk->status & SD_STATUS_LINK_CHG)
  654. work_exists = 1;
  655. }
  656. /* check for RX/TX work to do */
  657. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  658. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  659. work_exists = 1;
  660. return work_exists;
  661. }
  662. /* tg3_int_reenable
  663. * similar to tg3_enable_ints, but it accurately determines whether there
  664. * is new work pending and can return without flushing the PIO write
  665. * which reenables interrupts
  666. */
  667. static void tg3_int_reenable(struct tg3_napi *tnapi)
  668. {
  669. struct tg3 *tp = tnapi->tp;
  670. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  671. mmiowb();
  672. /* When doing tagged status, this work check is unnecessary.
  673. * The last_tag we write above tells the chip which piece of
  674. * work we've completed.
  675. */
  676. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  677. tw32(HOSTCC_MODE, tp->coalesce_mode |
  678. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  679. }
  680. static void tg3_switch_clocks(struct tg3 *tp)
  681. {
  682. u32 clock_ctrl;
  683. u32 orig_clock_ctrl;
  684. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  685. return;
  686. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  687. orig_clock_ctrl = clock_ctrl;
  688. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  689. CLOCK_CTRL_CLKRUN_OENABLE |
  690. 0x1f);
  691. tp->pci_clock_ctrl = clock_ctrl;
  692. if (tg3_flag(tp, 5705_PLUS)) {
  693. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  694. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  695. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  696. }
  697. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  698. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  699. clock_ctrl |
  700. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  701. 40);
  702. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  703. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  704. 40);
  705. }
  706. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  707. }
  708. #define PHY_BUSY_LOOPS 5000
  709. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  710. {
  711. u32 frame_val;
  712. unsigned int loops;
  713. int ret;
  714. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  715. tw32_f(MAC_MI_MODE,
  716. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  717. udelay(80);
  718. }
  719. *val = 0x0;
  720. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  721. MI_COM_PHY_ADDR_MASK);
  722. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  723. MI_COM_REG_ADDR_MASK);
  724. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  725. tw32_f(MAC_MI_COM, frame_val);
  726. loops = PHY_BUSY_LOOPS;
  727. while (loops != 0) {
  728. udelay(10);
  729. frame_val = tr32(MAC_MI_COM);
  730. if ((frame_val & MI_COM_BUSY) == 0) {
  731. udelay(5);
  732. frame_val = tr32(MAC_MI_COM);
  733. break;
  734. }
  735. loops -= 1;
  736. }
  737. ret = -EBUSY;
  738. if (loops != 0) {
  739. *val = frame_val & MI_COM_DATA_MASK;
  740. ret = 0;
  741. }
  742. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  743. tw32_f(MAC_MI_MODE, tp->mi_mode);
  744. udelay(80);
  745. }
  746. return ret;
  747. }
  748. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  749. {
  750. u32 frame_val;
  751. unsigned int loops;
  752. int ret;
  753. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  754. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  755. return 0;
  756. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  757. tw32_f(MAC_MI_MODE,
  758. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  759. udelay(80);
  760. }
  761. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  762. MI_COM_PHY_ADDR_MASK);
  763. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  764. MI_COM_REG_ADDR_MASK);
  765. frame_val |= (val & MI_COM_DATA_MASK);
  766. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  767. tw32_f(MAC_MI_COM, frame_val);
  768. loops = PHY_BUSY_LOOPS;
  769. while (loops != 0) {
  770. udelay(10);
  771. frame_val = tr32(MAC_MI_COM);
  772. if ((frame_val & MI_COM_BUSY) == 0) {
  773. udelay(5);
  774. frame_val = tr32(MAC_MI_COM);
  775. break;
  776. }
  777. loops -= 1;
  778. }
  779. ret = -EBUSY;
  780. if (loops != 0)
  781. ret = 0;
  782. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  783. tw32_f(MAC_MI_MODE, tp->mi_mode);
  784. udelay(80);
  785. }
  786. return ret;
  787. }
  788. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  789. {
  790. int err;
  791. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  792. if (err)
  793. goto done;
  794. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  795. if (err)
  796. goto done;
  797. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  798. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  799. if (err)
  800. goto done;
  801. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  802. done:
  803. return err;
  804. }
  805. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  806. {
  807. int err;
  808. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  809. if (err)
  810. goto done;
  811. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  812. if (err)
  813. goto done;
  814. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  815. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  816. if (err)
  817. goto done;
  818. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  819. done:
  820. return err;
  821. }
  822. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  823. {
  824. int err;
  825. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  826. if (!err)
  827. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  828. return err;
  829. }
  830. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  831. {
  832. int err;
  833. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  834. if (!err)
  835. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  836. return err;
  837. }
  838. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  839. {
  840. int err;
  841. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  842. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  843. MII_TG3_AUXCTL_SHDWSEL_MISC);
  844. if (!err)
  845. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  846. return err;
  847. }
  848. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  849. {
  850. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  851. set |= MII_TG3_AUXCTL_MISC_WREN;
  852. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  853. }
  854. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  855. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  856. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  857. MII_TG3_AUXCTL_ACTL_TX_6DB)
  858. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  859. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  860. MII_TG3_AUXCTL_ACTL_TX_6DB);
  861. static int tg3_bmcr_reset(struct tg3 *tp)
  862. {
  863. u32 phy_control;
  864. int limit, err;
  865. /* OK, reset it, and poll the BMCR_RESET bit until it
  866. * clears or we time out.
  867. */
  868. phy_control = BMCR_RESET;
  869. err = tg3_writephy(tp, MII_BMCR, phy_control);
  870. if (err != 0)
  871. return -EBUSY;
  872. limit = 5000;
  873. while (limit--) {
  874. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  875. if (err != 0)
  876. return -EBUSY;
  877. if ((phy_control & BMCR_RESET) == 0) {
  878. udelay(40);
  879. break;
  880. }
  881. udelay(10);
  882. }
  883. if (limit < 0)
  884. return -EBUSY;
  885. return 0;
  886. }
  887. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  888. {
  889. struct tg3 *tp = bp->priv;
  890. u32 val;
  891. spin_lock_bh(&tp->lock);
  892. if (tg3_readphy(tp, reg, &val))
  893. val = -EIO;
  894. spin_unlock_bh(&tp->lock);
  895. return val;
  896. }
  897. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  898. {
  899. struct tg3 *tp = bp->priv;
  900. u32 ret = 0;
  901. spin_lock_bh(&tp->lock);
  902. if (tg3_writephy(tp, reg, val))
  903. ret = -EIO;
  904. spin_unlock_bh(&tp->lock);
  905. return ret;
  906. }
  907. static int tg3_mdio_reset(struct mii_bus *bp)
  908. {
  909. return 0;
  910. }
  911. static void tg3_mdio_config_5785(struct tg3 *tp)
  912. {
  913. u32 val;
  914. struct phy_device *phydev;
  915. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  916. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  917. case PHY_ID_BCM50610:
  918. case PHY_ID_BCM50610M:
  919. val = MAC_PHYCFG2_50610_LED_MODES;
  920. break;
  921. case PHY_ID_BCMAC131:
  922. val = MAC_PHYCFG2_AC131_LED_MODES;
  923. break;
  924. case PHY_ID_RTL8211C:
  925. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  926. break;
  927. case PHY_ID_RTL8201E:
  928. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  929. break;
  930. default:
  931. return;
  932. }
  933. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  934. tw32(MAC_PHYCFG2, val);
  935. val = tr32(MAC_PHYCFG1);
  936. val &= ~(MAC_PHYCFG1_RGMII_INT |
  937. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  938. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  939. tw32(MAC_PHYCFG1, val);
  940. return;
  941. }
  942. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  943. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  944. MAC_PHYCFG2_FMODE_MASK_MASK |
  945. MAC_PHYCFG2_GMODE_MASK_MASK |
  946. MAC_PHYCFG2_ACT_MASK_MASK |
  947. MAC_PHYCFG2_QUAL_MASK_MASK |
  948. MAC_PHYCFG2_INBAND_ENABLE;
  949. tw32(MAC_PHYCFG2, val);
  950. val = tr32(MAC_PHYCFG1);
  951. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  952. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  953. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  954. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  955. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  956. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  957. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  958. }
  959. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  960. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  961. tw32(MAC_PHYCFG1, val);
  962. val = tr32(MAC_EXT_RGMII_MODE);
  963. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  964. MAC_RGMII_MODE_RX_QUALITY |
  965. MAC_RGMII_MODE_RX_ACTIVITY |
  966. MAC_RGMII_MODE_RX_ENG_DET |
  967. MAC_RGMII_MODE_TX_ENABLE |
  968. MAC_RGMII_MODE_TX_LOWPWR |
  969. MAC_RGMII_MODE_TX_RESET);
  970. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  971. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  972. val |= MAC_RGMII_MODE_RX_INT_B |
  973. MAC_RGMII_MODE_RX_QUALITY |
  974. MAC_RGMII_MODE_RX_ACTIVITY |
  975. MAC_RGMII_MODE_RX_ENG_DET;
  976. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  977. val |= MAC_RGMII_MODE_TX_ENABLE |
  978. MAC_RGMII_MODE_TX_LOWPWR |
  979. MAC_RGMII_MODE_TX_RESET;
  980. }
  981. tw32(MAC_EXT_RGMII_MODE, val);
  982. }
  983. static void tg3_mdio_start(struct tg3 *tp)
  984. {
  985. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  986. tw32_f(MAC_MI_MODE, tp->mi_mode);
  987. udelay(80);
  988. if (tg3_flag(tp, MDIOBUS_INITED) &&
  989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  990. tg3_mdio_config_5785(tp);
  991. }
  992. static int tg3_mdio_init(struct tg3 *tp)
  993. {
  994. int i;
  995. u32 reg;
  996. struct phy_device *phydev;
  997. if (tg3_flag(tp, 5717_PLUS)) {
  998. u32 is_serdes;
  999. tp->phy_addr = tp->pci_fn + 1;
  1000. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1001. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1002. else
  1003. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1004. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1005. if (is_serdes)
  1006. tp->phy_addr += 7;
  1007. } else
  1008. tp->phy_addr = TG3_PHY_MII_ADDR;
  1009. tg3_mdio_start(tp);
  1010. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1011. return 0;
  1012. tp->mdio_bus = mdiobus_alloc();
  1013. if (tp->mdio_bus == NULL)
  1014. return -ENOMEM;
  1015. tp->mdio_bus->name = "tg3 mdio bus";
  1016. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1017. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1018. tp->mdio_bus->priv = tp;
  1019. tp->mdio_bus->parent = &tp->pdev->dev;
  1020. tp->mdio_bus->read = &tg3_mdio_read;
  1021. tp->mdio_bus->write = &tg3_mdio_write;
  1022. tp->mdio_bus->reset = &tg3_mdio_reset;
  1023. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1024. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1025. for (i = 0; i < PHY_MAX_ADDR; i++)
  1026. tp->mdio_bus->irq[i] = PHY_POLL;
  1027. /* The bus registration will look for all the PHYs on the mdio bus.
  1028. * Unfortunately, it does not ensure the PHY is powered up before
  1029. * accessing the PHY ID registers. A chip reset is the
  1030. * quickest way to bring the device back to an operational state..
  1031. */
  1032. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1033. tg3_bmcr_reset(tp);
  1034. i = mdiobus_register(tp->mdio_bus);
  1035. if (i) {
  1036. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1037. mdiobus_free(tp->mdio_bus);
  1038. return i;
  1039. }
  1040. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1041. if (!phydev || !phydev->drv) {
  1042. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1043. mdiobus_unregister(tp->mdio_bus);
  1044. mdiobus_free(tp->mdio_bus);
  1045. return -ENODEV;
  1046. }
  1047. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1048. case PHY_ID_BCM57780:
  1049. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1050. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1051. break;
  1052. case PHY_ID_BCM50610:
  1053. case PHY_ID_BCM50610M:
  1054. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1055. PHY_BRCM_RX_REFCLK_UNUSED |
  1056. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1057. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1058. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1059. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1060. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1061. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1062. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1063. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1064. /* fallthru */
  1065. case PHY_ID_RTL8211C:
  1066. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1067. break;
  1068. case PHY_ID_RTL8201E:
  1069. case PHY_ID_BCMAC131:
  1070. phydev->interface = PHY_INTERFACE_MODE_MII;
  1071. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1072. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1073. break;
  1074. }
  1075. tg3_flag_set(tp, MDIOBUS_INITED);
  1076. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1077. tg3_mdio_config_5785(tp);
  1078. return 0;
  1079. }
  1080. static void tg3_mdio_fini(struct tg3 *tp)
  1081. {
  1082. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1083. tg3_flag_clear(tp, MDIOBUS_INITED);
  1084. mdiobus_unregister(tp->mdio_bus);
  1085. mdiobus_free(tp->mdio_bus);
  1086. }
  1087. }
  1088. /* tp->lock is held. */
  1089. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1090. {
  1091. u32 val;
  1092. val = tr32(GRC_RX_CPU_EVENT);
  1093. val |= GRC_RX_CPU_DRIVER_EVENT;
  1094. tw32_f(GRC_RX_CPU_EVENT, val);
  1095. tp->last_event_jiffies = jiffies;
  1096. }
  1097. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1098. /* tp->lock is held. */
  1099. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1100. {
  1101. int i;
  1102. unsigned int delay_cnt;
  1103. long time_remain;
  1104. /* If enough time has passed, no wait is necessary. */
  1105. time_remain = (long)(tp->last_event_jiffies + 1 +
  1106. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1107. (long)jiffies;
  1108. if (time_remain < 0)
  1109. return;
  1110. /* Check if we can shorten the wait time. */
  1111. delay_cnt = jiffies_to_usecs(time_remain);
  1112. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1113. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1114. delay_cnt = (delay_cnt >> 3) + 1;
  1115. for (i = 0; i < delay_cnt; i++) {
  1116. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1117. break;
  1118. udelay(8);
  1119. }
  1120. }
  1121. /* tp->lock is held. */
  1122. static void tg3_ump_link_report(struct tg3 *tp)
  1123. {
  1124. u32 reg;
  1125. u32 val;
  1126. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1127. return;
  1128. tg3_wait_for_event_ack(tp);
  1129. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1130. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1131. val = 0;
  1132. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1133. val = reg << 16;
  1134. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1135. val |= (reg & 0xffff);
  1136. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1137. val = 0;
  1138. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1139. val = reg << 16;
  1140. if (!tg3_readphy(tp, MII_LPA, &reg))
  1141. val |= (reg & 0xffff);
  1142. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1143. val = 0;
  1144. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1145. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1146. val = reg << 16;
  1147. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1148. val |= (reg & 0xffff);
  1149. }
  1150. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1151. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1152. val = reg << 16;
  1153. else
  1154. val = 0;
  1155. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1156. tg3_generate_fw_event(tp);
  1157. }
  1158. static void tg3_link_report(struct tg3 *tp)
  1159. {
  1160. if (!netif_carrier_ok(tp->dev)) {
  1161. netif_info(tp, link, tp->dev, "Link is down\n");
  1162. tg3_ump_link_report(tp);
  1163. } else if (netif_msg_link(tp)) {
  1164. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1165. (tp->link_config.active_speed == SPEED_1000 ?
  1166. 1000 :
  1167. (tp->link_config.active_speed == SPEED_100 ?
  1168. 100 : 10)),
  1169. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1170. "full" : "half"));
  1171. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1172. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1173. "on" : "off",
  1174. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1175. "on" : "off");
  1176. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1177. netdev_info(tp->dev, "EEE is %s\n",
  1178. tp->setlpicnt ? "enabled" : "disabled");
  1179. tg3_ump_link_report(tp);
  1180. }
  1181. }
  1182. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1183. {
  1184. u16 miireg;
  1185. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1186. miireg = ADVERTISE_PAUSE_CAP;
  1187. else if (flow_ctrl & FLOW_CTRL_TX)
  1188. miireg = ADVERTISE_PAUSE_ASYM;
  1189. else if (flow_ctrl & FLOW_CTRL_RX)
  1190. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1191. else
  1192. miireg = 0;
  1193. return miireg;
  1194. }
  1195. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1196. {
  1197. u16 miireg;
  1198. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1199. miireg = ADVERTISE_1000XPAUSE;
  1200. else if (flow_ctrl & FLOW_CTRL_TX)
  1201. miireg = ADVERTISE_1000XPSE_ASYM;
  1202. else if (flow_ctrl & FLOW_CTRL_RX)
  1203. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1204. else
  1205. miireg = 0;
  1206. return miireg;
  1207. }
  1208. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1209. {
  1210. u8 cap = 0;
  1211. if (lcladv & ADVERTISE_1000XPAUSE) {
  1212. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1213. if (rmtadv & LPA_1000XPAUSE)
  1214. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1215. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1216. cap = FLOW_CTRL_RX;
  1217. } else {
  1218. if (rmtadv & LPA_1000XPAUSE)
  1219. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1220. }
  1221. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1222. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1223. cap = FLOW_CTRL_TX;
  1224. }
  1225. return cap;
  1226. }
  1227. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1228. {
  1229. u8 autoneg;
  1230. u8 flowctrl = 0;
  1231. u32 old_rx_mode = tp->rx_mode;
  1232. u32 old_tx_mode = tp->tx_mode;
  1233. if (tg3_flag(tp, USE_PHYLIB))
  1234. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1235. else
  1236. autoneg = tp->link_config.autoneg;
  1237. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1238. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1239. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1240. else
  1241. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1242. } else
  1243. flowctrl = tp->link_config.flowctrl;
  1244. tp->link_config.active_flowctrl = flowctrl;
  1245. if (flowctrl & FLOW_CTRL_RX)
  1246. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1247. else
  1248. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1249. if (old_rx_mode != tp->rx_mode)
  1250. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1251. if (flowctrl & FLOW_CTRL_TX)
  1252. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1253. else
  1254. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1255. if (old_tx_mode != tp->tx_mode)
  1256. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1257. }
  1258. static void tg3_adjust_link(struct net_device *dev)
  1259. {
  1260. u8 oldflowctrl, linkmesg = 0;
  1261. u32 mac_mode, lcl_adv, rmt_adv;
  1262. struct tg3 *tp = netdev_priv(dev);
  1263. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1264. spin_lock_bh(&tp->lock);
  1265. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1266. MAC_MODE_HALF_DUPLEX);
  1267. oldflowctrl = tp->link_config.active_flowctrl;
  1268. if (phydev->link) {
  1269. lcl_adv = 0;
  1270. rmt_adv = 0;
  1271. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1272. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1273. else if (phydev->speed == SPEED_1000 ||
  1274. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1275. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1276. else
  1277. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1278. if (phydev->duplex == DUPLEX_HALF)
  1279. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1280. else {
  1281. lcl_adv = tg3_advert_flowctrl_1000T(
  1282. tp->link_config.flowctrl);
  1283. if (phydev->pause)
  1284. rmt_adv = LPA_PAUSE_CAP;
  1285. if (phydev->asym_pause)
  1286. rmt_adv |= LPA_PAUSE_ASYM;
  1287. }
  1288. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1289. } else
  1290. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1291. if (mac_mode != tp->mac_mode) {
  1292. tp->mac_mode = mac_mode;
  1293. tw32_f(MAC_MODE, tp->mac_mode);
  1294. udelay(40);
  1295. }
  1296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1297. if (phydev->speed == SPEED_10)
  1298. tw32(MAC_MI_STAT,
  1299. MAC_MI_STAT_10MBPS_MODE |
  1300. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1301. else
  1302. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1303. }
  1304. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1305. tw32(MAC_TX_LENGTHS,
  1306. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1307. (6 << TX_LENGTHS_IPG_SHIFT) |
  1308. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1309. else
  1310. tw32(MAC_TX_LENGTHS,
  1311. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1312. (6 << TX_LENGTHS_IPG_SHIFT) |
  1313. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1314. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1315. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1316. phydev->speed != tp->link_config.active_speed ||
  1317. phydev->duplex != tp->link_config.active_duplex ||
  1318. oldflowctrl != tp->link_config.active_flowctrl)
  1319. linkmesg = 1;
  1320. tp->link_config.active_speed = phydev->speed;
  1321. tp->link_config.active_duplex = phydev->duplex;
  1322. spin_unlock_bh(&tp->lock);
  1323. if (linkmesg)
  1324. tg3_link_report(tp);
  1325. }
  1326. static int tg3_phy_init(struct tg3 *tp)
  1327. {
  1328. struct phy_device *phydev;
  1329. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1330. return 0;
  1331. /* Bring the PHY back to a known state. */
  1332. tg3_bmcr_reset(tp);
  1333. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1334. /* Attach the MAC to the PHY. */
  1335. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1336. phydev->dev_flags, phydev->interface);
  1337. if (IS_ERR(phydev)) {
  1338. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1339. return PTR_ERR(phydev);
  1340. }
  1341. /* Mask with MAC supported features. */
  1342. switch (phydev->interface) {
  1343. case PHY_INTERFACE_MODE_GMII:
  1344. case PHY_INTERFACE_MODE_RGMII:
  1345. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1346. phydev->supported &= (PHY_GBIT_FEATURES |
  1347. SUPPORTED_Pause |
  1348. SUPPORTED_Asym_Pause);
  1349. break;
  1350. }
  1351. /* fallthru */
  1352. case PHY_INTERFACE_MODE_MII:
  1353. phydev->supported &= (PHY_BASIC_FEATURES |
  1354. SUPPORTED_Pause |
  1355. SUPPORTED_Asym_Pause);
  1356. break;
  1357. default:
  1358. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1359. return -EINVAL;
  1360. }
  1361. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1362. phydev->advertising = phydev->supported;
  1363. return 0;
  1364. }
  1365. static void tg3_phy_start(struct tg3 *tp)
  1366. {
  1367. struct phy_device *phydev;
  1368. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1369. return;
  1370. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1371. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1372. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1373. phydev->speed = tp->link_config.orig_speed;
  1374. phydev->duplex = tp->link_config.orig_duplex;
  1375. phydev->autoneg = tp->link_config.orig_autoneg;
  1376. phydev->advertising = tp->link_config.orig_advertising;
  1377. }
  1378. phy_start(phydev);
  1379. phy_start_aneg(phydev);
  1380. }
  1381. static void tg3_phy_stop(struct tg3 *tp)
  1382. {
  1383. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1384. return;
  1385. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1386. }
  1387. static void tg3_phy_fini(struct tg3 *tp)
  1388. {
  1389. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1390. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1391. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1392. }
  1393. }
  1394. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1395. {
  1396. u32 phytest;
  1397. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1398. u32 phy;
  1399. tg3_writephy(tp, MII_TG3_FET_TEST,
  1400. phytest | MII_TG3_FET_SHADOW_EN);
  1401. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1402. if (enable)
  1403. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1404. else
  1405. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1406. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1407. }
  1408. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1409. }
  1410. }
  1411. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1412. {
  1413. u32 reg;
  1414. if (!tg3_flag(tp, 5705_PLUS) ||
  1415. (tg3_flag(tp, 5717_PLUS) &&
  1416. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1417. return;
  1418. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1419. tg3_phy_fet_toggle_apd(tp, enable);
  1420. return;
  1421. }
  1422. reg = MII_TG3_MISC_SHDW_WREN |
  1423. MII_TG3_MISC_SHDW_SCR5_SEL |
  1424. MII_TG3_MISC_SHDW_SCR5_LPED |
  1425. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1426. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1427. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1428. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1429. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1430. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1431. reg = MII_TG3_MISC_SHDW_WREN |
  1432. MII_TG3_MISC_SHDW_APD_SEL |
  1433. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1434. if (enable)
  1435. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1436. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1437. }
  1438. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1439. {
  1440. u32 phy;
  1441. if (!tg3_flag(tp, 5705_PLUS) ||
  1442. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1443. return;
  1444. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1445. u32 ephy;
  1446. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1447. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1448. tg3_writephy(tp, MII_TG3_FET_TEST,
  1449. ephy | MII_TG3_FET_SHADOW_EN);
  1450. if (!tg3_readphy(tp, reg, &phy)) {
  1451. if (enable)
  1452. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1453. else
  1454. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1455. tg3_writephy(tp, reg, phy);
  1456. }
  1457. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1458. }
  1459. } else {
  1460. int ret;
  1461. ret = tg3_phy_auxctl_read(tp,
  1462. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1463. if (!ret) {
  1464. if (enable)
  1465. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1466. else
  1467. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1468. tg3_phy_auxctl_write(tp,
  1469. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1470. }
  1471. }
  1472. }
  1473. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1474. {
  1475. int ret;
  1476. u32 val;
  1477. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1478. return;
  1479. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1480. if (!ret)
  1481. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1482. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1483. }
  1484. static void tg3_phy_apply_otp(struct tg3 *tp)
  1485. {
  1486. u32 otp, phy;
  1487. if (!tp->phy_otp)
  1488. return;
  1489. otp = tp->phy_otp;
  1490. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1491. return;
  1492. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1493. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1494. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1495. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1496. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1497. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1498. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1499. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1500. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1501. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1502. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1503. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1504. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1505. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1506. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1507. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1508. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1509. }
  1510. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1511. {
  1512. u32 val;
  1513. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1514. return;
  1515. tp->setlpicnt = 0;
  1516. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1517. current_link_up == 1 &&
  1518. tp->link_config.active_duplex == DUPLEX_FULL &&
  1519. (tp->link_config.active_speed == SPEED_100 ||
  1520. tp->link_config.active_speed == SPEED_1000)) {
  1521. u32 eeectl;
  1522. if (tp->link_config.active_speed == SPEED_1000)
  1523. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1524. else
  1525. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1526. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1527. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1528. TG3_CL45_D7_EEERES_STAT, &val);
  1529. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1530. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1531. tp->setlpicnt = 2;
  1532. }
  1533. if (!tp->setlpicnt) {
  1534. if (current_link_up == 1 &&
  1535. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1536. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1537. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1538. }
  1539. val = tr32(TG3_CPMU_EEE_MODE);
  1540. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1541. }
  1542. }
  1543. static void tg3_phy_eee_enable(struct tg3 *tp)
  1544. {
  1545. u32 val;
  1546. if (tp->link_config.active_speed == SPEED_1000 &&
  1547. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1549. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1550. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1551. val = MII_TG3_DSP_TAP26_ALNOKO |
  1552. MII_TG3_DSP_TAP26_RMRXSTO;
  1553. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1554. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1555. }
  1556. val = tr32(TG3_CPMU_EEE_MODE);
  1557. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1558. }
  1559. static int tg3_wait_macro_done(struct tg3 *tp)
  1560. {
  1561. int limit = 100;
  1562. while (limit--) {
  1563. u32 tmp32;
  1564. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1565. if ((tmp32 & 0x1000) == 0)
  1566. break;
  1567. }
  1568. }
  1569. if (limit < 0)
  1570. return -EBUSY;
  1571. return 0;
  1572. }
  1573. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1574. {
  1575. static const u32 test_pat[4][6] = {
  1576. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1577. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1578. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1579. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1580. };
  1581. int chan;
  1582. for (chan = 0; chan < 4; chan++) {
  1583. int i;
  1584. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1585. (chan * 0x2000) | 0x0200);
  1586. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1587. for (i = 0; i < 6; i++)
  1588. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1589. test_pat[chan][i]);
  1590. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1591. if (tg3_wait_macro_done(tp)) {
  1592. *resetp = 1;
  1593. return -EBUSY;
  1594. }
  1595. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1596. (chan * 0x2000) | 0x0200);
  1597. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1598. if (tg3_wait_macro_done(tp)) {
  1599. *resetp = 1;
  1600. return -EBUSY;
  1601. }
  1602. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1603. if (tg3_wait_macro_done(tp)) {
  1604. *resetp = 1;
  1605. return -EBUSY;
  1606. }
  1607. for (i = 0; i < 6; i += 2) {
  1608. u32 low, high;
  1609. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1610. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1611. tg3_wait_macro_done(tp)) {
  1612. *resetp = 1;
  1613. return -EBUSY;
  1614. }
  1615. low &= 0x7fff;
  1616. high &= 0x000f;
  1617. if (low != test_pat[chan][i] ||
  1618. high != test_pat[chan][i+1]) {
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1622. return -EBUSY;
  1623. }
  1624. }
  1625. }
  1626. return 0;
  1627. }
  1628. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1629. {
  1630. int chan;
  1631. for (chan = 0; chan < 4; chan++) {
  1632. int i;
  1633. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1634. (chan * 0x2000) | 0x0200);
  1635. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1636. for (i = 0; i < 6; i++)
  1637. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1638. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1639. if (tg3_wait_macro_done(tp))
  1640. return -EBUSY;
  1641. }
  1642. return 0;
  1643. }
  1644. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1645. {
  1646. u32 reg32, phy9_orig;
  1647. int retries, do_phy_reset, err;
  1648. retries = 10;
  1649. do_phy_reset = 1;
  1650. do {
  1651. if (do_phy_reset) {
  1652. err = tg3_bmcr_reset(tp);
  1653. if (err)
  1654. return err;
  1655. do_phy_reset = 0;
  1656. }
  1657. /* Disable transmitter and interrupt. */
  1658. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1659. continue;
  1660. reg32 |= 0x3000;
  1661. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1662. /* Set full-duplex, 1000 mbps. */
  1663. tg3_writephy(tp, MII_BMCR,
  1664. BMCR_FULLDPLX | BMCR_SPEED1000);
  1665. /* Set to master mode. */
  1666. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1667. continue;
  1668. tg3_writephy(tp, MII_CTRL1000,
  1669. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1670. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1671. if (err)
  1672. return err;
  1673. /* Block the PHY control access. */
  1674. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1675. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1676. if (!err)
  1677. break;
  1678. } while (--retries);
  1679. err = tg3_phy_reset_chanpat(tp);
  1680. if (err)
  1681. return err;
  1682. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1683. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1684. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1685. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1686. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1687. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1688. reg32 &= ~0x3000;
  1689. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1690. } else if (!err)
  1691. err = -EBUSY;
  1692. return err;
  1693. }
  1694. /* This will reset the tigon3 PHY if there is no valid
  1695. * link unless the FORCE argument is non-zero.
  1696. */
  1697. static int tg3_phy_reset(struct tg3 *tp)
  1698. {
  1699. u32 val, cpmuctrl;
  1700. int err;
  1701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1702. val = tr32(GRC_MISC_CFG);
  1703. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1704. udelay(40);
  1705. }
  1706. err = tg3_readphy(tp, MII_BMSR, &val);
  1707. err |= tg3_readphy(tp, MII_BMSR, &val);
  1708. if (err != 0)
  1709. return -EBUSY;
  1710. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1711. netif_carrier_off(tp->dev);
  1712. tg3_link_report(tp);
  1713. }
  1714. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1715. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1716. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1717. err = tg3_phy_reset_5703_4_5(tp);
  1718. if (err)
  1719. return err;
  1720. goto out;
  1721. }
  1722. cpmuctrl = 0;
  1723. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1724. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1725. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1726. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1727. tw32(TG3_CPMU_CTRL,
  1728. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1729. }
  1730. err = tg3_bmcr_reset(tp);
  1731. if (err)
  1732. return err;
  1733. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1734. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1735. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1736. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1737. }
  1738. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1739. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1740. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1741. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1742. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1743. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1744. udelay(40);
  1745. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1746. }
  1747. }
  1748. if (tg3_flag(tp, 5717_PLUS) &&
  1749. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1750. return 0;
  1751. tg3_phy_apply_otp(tp);
  1752. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1753. tg3_phy_toggle_apd(tp, true);
  1754. else
  1755. tg3_phy_toggle_apd(tp, false);
  1756. out:
  1757. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1758. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1759. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1760. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1761. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1762. }
  1763. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1764. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1765. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1766. }
  1767. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1768. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1769. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1770. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1771. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1772. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1773. }
  1774. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1775. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1776. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1777. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1778. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1779. tg3_writephy(tp, MII_TG3_TEST1,
  1780. MII_TG3_TEST1_TRIM_EN | 0x4);
  1781. } else
  1782. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1783. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1784. }
  1785. }
  1786. /* Set Extended packet length bit (bit 14) on all chips that */
  1787. /* support jumbo frames */
  1788. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1789. /* Cannot do read-modify-write on 5401 */
  1790. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1791. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1792. /* Set bit 14 with read-modify-write to preserve other bits */
  1793. err = tg3_phy_auxctl_read(tp,
  1794. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1795. if (!err)
  1796. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1797. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1798. }
  1799. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1800. * jumbo frames transmission.
  1801. */
  1802. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1803. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1804. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1805. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1806. }
  1807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1808. /* adjust output voltage */
  1809. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1810. }
  1811. tg3_phy_toggle_automdix(tp, 1);
  1812. tg3_phy_set_wirespeed(tp);
  1813. return 0;
  1814. }
  1815. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  1816. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  1817. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  1818. TG3_GPIO_MSG_NEED_VAUX)
  1819. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  1820. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  1821. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  1822. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  1823. (TG3_GPIO_MSG_DRVR_PRES << 12))
  1824. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  1825. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  1826. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  1827. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  1828. (TG3_GPIO_MSG_NEED_VAUX << 12))
  1829. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  1830. {
  1831. u32 status, shift;
  1832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1833. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1834. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  1835. else
  1836. status = tr32(TG3_CPMU_DRV_STATUS);
  1837. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  1838. status &= ~(TG3_GPIO_MSG_MASK << shift);
  1839. status |= (newstat << shift);
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1841. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  1842. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  1843. else
  1844. tw32(TG3_CPMU_DRV_STATUS, status);
  1845. return status >> TG3_APE_GPIO_MSG_SHIFT;
  1846. }
  1847. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  1848. {
  1849. if (!tg3_flag(tp, IS_NIC))
  1850. return 0;
  1851. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1853. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1854. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1855. return -EIO;
  1856. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  1857. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1858. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1859. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1860. } else {
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  1862. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1863. }
  1864. return 0;
  1865. }
  1866. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  1867. {
  1868. u32 grc_local_ctrl;
  1869. if (!tg3_flag(tp, IS_NIC) ||
  1870. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  1872. return;
  1873. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  1874. tw32_wait_f(GRC_LOCAL_CTRL,
  1875. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1876. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1877. tw32_wait_f(GRC_LOCAL_CTRL,
  1878. grc_local_ctrl,
  1879. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1880. tw32_wait_f(GRC_LOCAL_CTRL,
  1881. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  1882. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1883. }
  1884. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  1885. {
  1886. if (!tg3_flag(tp, IS_NIC))
  1887. return;
  1888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1889. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1890. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1891. (GRC_LCLCTRL_GPIO_OE0 |
  1892. GRC_LCLCTRL_GPIO_OE1 |
  1893. GRC_LCLCTRL_GPIO_OE2 |
  1894. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1895. GRC_LCLCTRL_GPIO_OUTPUT1),
  1896. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1897. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1898. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1899. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1900. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1901. GRC_LCLCTRL_GPIO_OE1 |
  1902. GRC_LCLCTRL_GPIO_OE2 |
  1903. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1904. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1905. tp->grc_local_ctrl;
  1906. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1907. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1908. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1909. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1910. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1911. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1912. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  1913. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1914. } else {
  1915. u32 no_gpio2;
  1916. u32 grc_local_ctrl = 0;
  1917. /* Workaround to prevent overdrawing Amps. */
  1918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  1919. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1920. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1921. grc_local_ctrl,
  1922. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1923. }
  1924. /* On 5753 and variants, GPIO2 cannot be used. */
  1925. no_gpio2 = tp->nic_sram_data_cfg &
  1926. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1927. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1928. GRC_LCLCTRL_GPIO_OE1 |
  1929. GRC_LCLCTRL_GPIO_OE2 |
  1930. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1931. GRC_LCLCTRL_GPIO_OUTPUT2;
  1932. if (no_gpio2) {
  1933. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1934. GRC_LCLCTRL_GPIO_OUTPUT2);
  1935. }
  1936. tw32_wait_f(GRC_LOCAL_CTRL,
  1937. tp->grc_local_ctrl | grc_local_ctrl,
  1938. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1939. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1940. tw32_wait_f(GRC_LOCAL_CTRL,
  1941. tp->grc_local_ctrl | grc_local_ctrl,
  1942. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1943. if (!no_gpio2) {
  1944. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1945. tw32_wait_f(GRC_LOCAL_CTRL,
  1946. tp->grc_local_ctrl | grc_local_ctrl,
  1947. TG3_GRC_LCLCTL_PWRSW_DELAY);
  1948. }
  1949. }
  1950. }
  1951. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  1952. {
  1953. u32 msg = 0;
  1954. /* Serialize power state transitions */
  1955. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  1956. return;
  1957. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  1958. msg = TG3_GPIO_MSG_NEED_VAUX;
  1959. msg = tg3_set_function_status(tp, msg);
  1960. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  1961. goto done;
  1962. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  1963. tg3_pwrsrc_switch_to_vaux(tp);
  1964. else
  1965. tg3_pwrsrc_die_with_vmain(tp);
  1966. done:
  1967. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  1968. }
  1969. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  1970. {
  1971. bool need_vaux = false;
  1972. /* The GPIOs do something completely different on 57765. */
  1973. if (!tg3_flag(tp, IS_NIC) ||
  1974. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1975. return;
  1976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  1979. tg3_frob_aux_power_5717(tp, include_wol ?
  1980. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  1981. return;
  1982. }
  1983. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  1984. struct net_device *dev_peer;
  1985. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1986. /* remove_one() may have been run on the peer. */
  1987. if (dev_peer) {
  1988. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1989. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1990. return;
  1991. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  1992. tg3_flag(tp_peer, ENABLE_ASF))
  1993. need_vaux = true;
  1994. }
  1995. }
  1996. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  1997. tg3_flag(tp, ENABLE_ASF))
  1998. need_vaux = true;
  1999. if (need_vaux)
  2000. tg3_pwrsrc_switch_to_vaux(tp);
  2001. else
  2002. tg3_pwrsrc_die_with_vmain(tp);
  2003. }
  2004. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2005. {
  2006. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2007. return 1;
  2008. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2009. if (speed != SPEED_10)
  2010. return 1;
  2011. } else if (speed == SPEED_10)
  2012. return 1;
  2013. return 0;
  2014. }
  2015. static int tg3_setup_phy(struct tg3 *, int);
  2016. #define RESET_KIND_SHUTDOWN 0
  2017. #define RESET_KIND_INIT 1
  2018. #define RESET_KIND_SUSPEND 2
  2019. static void tg3_write_sig_post_reset(struct tg3 *, int);
  2020. static int tg3_halt_cpu(struct tg3 *, u32);
  2021. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2022. {
  2023. u32 val;
  2024. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2025. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2026. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2027. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2028. sg_dig_ctrl |=
  2029. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2030. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2031. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2032. }
  2033. return;
  2034. }
  2035. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2036. tg3_bmcr_reset(tp);
  2037. val = tr32(GRC_MISC_CFG);
  2038. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2039. udelay(40);
  2040. return;
  2041. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2042. u32 phytest;
  2043. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2044. u32 phy;
  2045. tg3_writephy(tp, MII_ADVERTISE, 0);
  2046. tg3_writephy(tp, MII_BMCR,
  2047. BMCR_ANENABLE | BMCR_ANRESTART);
  2048. tg3_writephy(tp, MII_TG3_FET_TEST,
  2049. phytest | MII_TG3_FET_SHADOW_EN);
  2050. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2051. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2052. tg3_writephy(tp,
  2053. MII_TG3_FET_SHDW_AUXMODE4,
  2054. phy);
  2055. }
  2056. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2057. }
  2058. return;
  2059. } else if (do_low_power) {
  2060. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2061. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2062. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2063. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2064. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2065. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2066. }
  2067. /* The PHY should not be powered down on some chips because
  2068. * of bugs.
  2069. */
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2072. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2073. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  2074. return;
  2075. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2076. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2077. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2078. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2079. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2080. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2081. }
  2082. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2083. }
  2084. /* tp->lock is held. */
  2085. static int tg3_nvram_lock(struct tg3 *tp)
  2086. {
  2087. if (tg3_flag(tp, NVRAM)) {
  2088. int i;
  2089. if (tp->nvram_lock_cnt == 0) {
  2090. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2091. for (i = 0; i < 8000; i++) {
  2092. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2093. break;
  2094. udelay(20);
  2095. }
  2096. if (i == 8000) {
  2097. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2098. return -ENODEV;
  2099. }
  2100. }
  2101. tp->nvram_lock_cnt++;
  2102. }
  2103. return 0;
  2104. }
  2105. /* tp->lock is held. */
  2106. static void tg3_nvram_unlock(struct tg3 *tp)
  2107. {
  2108. if (tg3_flag(tp, NVRAM)) {
  2109. if (tp->nvram_lock_cnt > 0)
  2110. tp->nvram_lock_cnt--;
  2111. if (tp->nvram_lock_cnt == 0)
  2112. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2113. }
  2114. }
  2115. /* tp->lock is held. */
  2116. static void tg3_enable_nvram_access(struct tg3 *tp)
  2117. {
  2118. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2119. u32 nvaccess = tr32(NVRAM_ACCESS);
  2120. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2121. }
  2122. }
  2123. /* tp->lock is held. */
  2124. static void tg3_disable_nvram_access(struct tg3 *tp)
  2125. {
  2126. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2127. u32 nvaccess = tr32(NVRAM_ACCESS);
  2128. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2129. }
  2130. }
  2131. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2132. u32 offset, u32 *val)
  2133. {
  2134. u32 tmp;
  2135. int i;
  2136. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2137. return -EINVAL;
  2138. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2139. EEPROM_ADDR_DEVID_MASK |
  2140. EEPROM_ADDR_READ);
  2141. tw32(GRC_EEPROM_ADDR,
  2142. tmp |
  2143. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2144. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2145. EEPROM_ADDR_ADDR_MASK) |
  2146. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2147. for (i = 0; i < 1000; i++) {
  2148. tmp = tr32(GRC_EEPROM_ADDR);
  2149. if (tmp & EEPROM_ADDR_COMPLETE)
  2150. break;
  2151. msleep(1);
  2152. }
  2153. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2154. return -EBUSY;
  2155. tmp = tr32(GRC_EEPROM_DATA);
  2156. /*
  2157. * The data will always be opposite the native endian
  2158. * format. Perform a blind byteswap to compensate.
  2159. */
  2160. *val = swab32(tmp);
  2161. return 0;
  2162. }
  2163. #define NVRAM_CMD_TIMEOUT 10000
  2164. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2165. {
  2166. int i;
  2167. tw32(NVRAM_CMD, nvram_cmd);
  2168. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2169. udelay(10);
  2170. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2171. udelay(10);
  2172. break;
  2173. }
  2174. }
  2175. if (i == NVRAM_CMD_TIMEOUT)
  2176. return -EBUSY;
  2177. return 0;
  2178. }
  2179. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2180. {
  2181. if (tg3_flag(tp, NVRAM) &&
  2182. tg3_flag(tp, NVRAM_BUFFERED) &&
  2183. tg3_flag(tp, FLASH) &&
  2184. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2185. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2186. addr = ((addr / tp->nvram_pagesize) <<
  2187. ATMEL_AT45DB0X1B_PAGE_POS) +
  2188. (addr % tp->nvram_pagesize);
  2189. return addr;
  2190. }
  2191. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2192. {
  2193. if (tg3_flag(tp, NVRAM) &&
  2194. tg3_flag(tp, NVRAM_BUFFERED) &&
  2195. tg3_flag(tp, FLASH) &&
  2196. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2197. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2198. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2199. tp->nvram_pagesize) +
  2200. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2201. return addr;
  2202. }
  2203. /* NOTE: Data read in from NVRAM is byteswapped according to
  2204. * the byteswapping settings for all other register accesses.
  2205. * tg3 devices are BE devices, so on a BE machine, the data
  2206. * returned will be exactly as it is seen in NVRAM. On a LE
  2207. * machine, the 32-bit value will be byteswapped.
  2208. */
  2209. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2210. {
  2211. int ret;
  2212. if (!tg3_flag(tp, NVRAM))
  2213. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2214. offset = tg3_nvram_phys_addr(tp, offset);
  2215. if (offset > NVRAM_ADDR_MSK)
  2216. return -EINVAL;
  2217. ret = tg3_nvram_lock(tp);
  2218. if (ret)
  2219. return ret;
  2220. tg3_enable_nvram_access(tp);
  2221. tw32(NVRAM_ADDR, offset);
  2222. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2223. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2224. if (ret == 0)
  2225. *val = tr32(NVRAM_RDDATA);
  2226. tg3_disable_nvram_access(tp);
  2227. tg3_nvram_unlock(tp);
  2228. return ret;
  2229. }
  2230. /* Ensures NVRAM data is in bytestream format. */
  2231. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2232. {
  2233. u32 v;
  2234. int res = tg3_nvram_read(tp, offset, &v);
  2235. if (!res)
  2236. *val = cpu_to_be32(v);
  2237. return res;
  2238. }
  2239. /* tp->lock is held. */
  2240. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2241. {
  2242. u32 addr_high, addr_low;
  2243. int i;
  2244. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2245. tp->dev->dev_addr[1]);
  2246. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2247. (tp->dev->dev_addr[3] << 16) |
  2248. (tp->dev->dev_addr[4] << 8) |
  2249. (tp->dev->dev_addr[5] << 0));
  2250. for (i = 0; i < 4; i++) {
  2251. if (i == 1 && skip_mac_1)
  2252. continue;
  2253. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2254. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2255. }
  2256. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2258. for (i = 0; i < 12; i++) {
  2259. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2260. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2261. }
  2262. }
  2263. addr_high = (tp->dev->dev_addr[0] +
  2264. tp->dev->dev_addr[1] +
  2265. tp->dev->dev_addr[2] +
  2266. tp->dev->dev_addr[3] +
  2267. tp->dev->dev_addr[4] +
  2268. tp->dev->dev_addr[5]) &
  2269. TX_BACKOFF_SEED_MASK;
  2270. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2271. }
  2272. static void tg3_enable_register_access(struct tg3 *tp)
  2273. {
  2274. /*
  2275. * Make sure register accesses (indirect or otherwise) will function
  2276. * correctly.
  2277. */
  2278. pci_write_config_dword(tp->pdev,
  2279. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2280. }
  2281. static int tg3_power_up(struct tg3 *tp)
  2282. {
  2283. int err;
  2284. tg3_enable_register_access(tp);
  2285. err = pci_set_power_state(tp->pdev, PCI_D0);
  2286. if (!err) {
  2287. /* Switch out of Vaux if it is a NIC */
  2288. tg3_pwrsrc_switch_to_vmain(tp);
  2289. } else {
  2290. netdev_err(tp->dev, "Transition to D0 failed\n");
  2291. }
  2292. return err;
  2293. }
  2294. static int tg3_power_down_prepare(struct tg3 *tp)
  2295. {
  2296. u32 misc_host_ctrl;
  2297. bool device_should_wake, do_low_power;
  2298. tg3_enable_register_access(tp);
  2299. /* Restore the CLKREQ setting. */
  2300. if (tg3_flag(tp, CLKREQ_BUG)) {
  2301. u16 lnkctl;
  2302. pci_read_config_word(tp->pdev,
  2303. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2304. &lnkctl);
  2305. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2306. pci_write_config_word(tp->pdev,
  2307. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2308. lnkctl);
  2309. }
  2310. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2311. tw32(TG3PCI_MISC_HOST_CTRL,
  2312. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2313. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2314. tg3_flag(tp, WOL_ENABLE);
  2315. if (tg3_flag(tp, USE_PHYLIB)) {
  2316. do_low_power = false;
  2317. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2318. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2319. struct phy_device *phydev;
  2320. u32 phyid, advertising;
  2321. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2322. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2323. tp->link_config.orig_speed = phydev->speed;
  2324. tp->link_config.orig_duplex = phydev->duplex;
  2325. tp->link_config.orig_autoneg = phydev->autoneg;
  2326. tp->link_config.orig_advertising = phydev->advertising;
  2327. advertising = ADVERTISED_TP |
  2328. ADVERTISED_Pause |
  2329. ADVERTISED_Autoneg |
  2330. ADVERTISED_10baseT_Half;
  2331. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2332. if (tg3_flag(tp, WOL_SPEED_100MB))
  2333. advertising |=
  2334. ADVERTISED_100baseT_Half |
  2335. ADVERTISED_100baseT_Full |
  2336. ADVERTISED_10baseT_Full;
  2337. else
  2338. advertising |= ADVERTISED_10baseT_Full;
  2339. }
  2340. phydev->advertising = advertising;
  2341. phy_start_aneg(phydev);
  2342. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2343. if (phyid != PHY_ID_BCMAC131) {
  2344. phyid &= PHY_BCM_OUI_MASK;
  2345. if (phyid == PHY_BCM_OUI_1 ||
  2346. phyid == PHY_BCM_OUI_2 ||
  2347. phyid == PHY_BCM_OUI_3)
  2348. do_low_power = true;
  2349. }
  2350. }
  2351. } else {
  2352. do_low_power = true;
  2353. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2354. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2355. tp->link_config.orig_speed = tp->link_config.speed;
  2356. tp->link_config.orig_duplex = tp->link_config.duplex;
  2357. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2358. }
  2359. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2360. tp->link_config.speed = SPEED_10;
  2361. tp->link_config.duplex = DUPLEX_HALF;
  2362. tp->link_config.autoneg = AUTONEG_ENABLE;
  2363. tg3_setup_phy(tp, 0);
  2364. }
  2365. }
  2366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2367. u32 val;
  2368. val = tr32(GRC_VCPU_EXT_CTRL);
  2369. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2370. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2371. int i;
  2372. u32 val;
  2373. for (i = 0; i < 200; i++) {
  2374. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2375. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2376. break;
  2377. msleep(1);
  2378. }
  2379. }
  2380. if (tg3_flag(tp, WOL_CAP))
  2381. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2382. WOL_DRV_STATE_SHUTDOWN |
  2383. WOL_DRV_WOL |
  2384. WOL_SET_MAGIC_PKT);
  2385. if (device_should_wake) {
  2386. u32 mac_mode;
  2387. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2388. if (do_low_power &&
  2389. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2390. tg3_phy_auxctl_write(tp,
  2391. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2392. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2393. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2394. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2395. udelay(40);
  2396. }
  2397. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2398. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2399. else
  2400. mac_mode = MAC_MODE_PORT_MODE_MII;
  2401. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2402. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2403. ASIC_REV_5700) {
  2404. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2405. SPEED_100 : SPEED_10;
  2406. if (tg3_5700_link_polarity(tp, speed))
  2407. mac_mode |= MAC_MODE_LINK_POLARITY;
  2408. else
  2409. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2410. }
  2411. } else {
  2412. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2413. }
  2414. if (!tg3_flag(tp, 5750_PLUS))
  2415. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2416. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2417. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2418. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2419. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2420. if (tg3_flag(tp, ENABLE_APE))
  2421. mac_mode |= MAC_MODE_APE_TX_EN |
  2422. MAC_MODE_APE_RX_EN |
  2423. MAC_MODE_TDE_ENABLE;
  2424. tw32_f(MAC_MODE, mac_mode);
  2425. udelay(100);
  2426. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2427. udelay(10);
  2428. }
  2429. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2430. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2431. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2432. u32 base_val;
  2433. base_val = tp->pci_clock_ctrl;
  2434. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2435. CLOCK_CTRL_TXCLK_DISABLE);
  2436. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2437. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2438. } else if (tg3_flag(tp, 5780_CLASS) ||
  2439. tg3_flag(tp, CPMU_PRESENT) ||
  2440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2441. /* do nothing */
  2442. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2443. u32 newbits1, newbits2;
  2444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2445. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2446. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2447. CLOCK_CTRL_TXCLK_DISABLE |
  2448. CLOCK_CTRL_ALTCLK);
  2449. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2450. } else if (tg3_flag(tp, 5705_PLUS)) {
  2451. newbits1 = CLOCK_CTRL_625_CORE;
  2452. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2453. } else {
  2454. newbits1 = CLOCK_CTRL_ALTCLK;
  2455. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2456. }
  2457. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2458. 40);
  2459. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2460. 40);
  2461. if (!tg3_flag(tp, 5705_PLUS)) {
  2462. u32 newbits3;
  2463. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2464. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2465. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2466. CLOCK_CTRL_TXCLK_DISABLE |
  2467. CLOCK_CTRL_44MHZ_CORE);
  2468. } else {
  2469. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2470. }
  2471. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2472. tp->pci_clock_ctrl | newbits3, 40);
  2473. }
  2474. }
  2475. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2476. tg3_power_down_phy(tp, do_low_power);
  2477. tg3_frob_aux_power(tp, true);
  2478. /* Workaround for unstable PLL clock */
  2479. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2480. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2481. u32 val = tr32(0x7d00);
  2482. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2483. tw32(0x7d00, val);
  2484. if (!tg3_flag(tp, ENABLE_ASF)) {
  2485. int err;
  2486. err = tg3_nvram_lock(tp);
  2487. tg3_halt_cpu(tp, RX_CPU_BASE);
  2488. if (!err)
  2489. tg3_nvram_unlock(tp);
  2490. }
  2491. }
  2492. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2493. return 0;
  2494. }
  2495. static void tg3_power_down(struct tg3 *tp)
  2496. {
  2497. tg3_power_down_prepare(tp);
  2498. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2499. pci_set_power_state(tp->pdev, PCI_D3hot);
  2500. }
  2501. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2502. {
  2503. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2504. case MII_TG3_AUX_STAT_10HALF:
  2505. *speed = SPEED_10;
  2506. *duplex = DUPLEX_HALF;
  2507. break;
  2508. case MII_TG3_AUX_STAT_10FULL:
  2509. *speed = SPEED_10;
  2510. *duplex = DUPLEX_FULL;
  2511. break;
  2512. case MII_TG3_AUX_STAT_100HALF:
  2513. *speed = SPEED_100;
  2514. *duplex = DUPLEX_HALF;
  2515. break;
  2516. case MII_TG3_AUX_STAT_100FULL:
  2517. *speed = SPEED_100;
  2518. *duplex = DUPLEX_FULL;
  2519. break;
  2520. case MII_TG3_AUX_STAT_1000HALF:
  2521. *speed = SPEED_1000;
  2522. *duplex = DUPLEX_HALF;
  2523. break;
  2524. case MII_TG3_AUX_STAT_1000FULL:
  2525. *speed = SPEED_1000;
  2526. *duplex = DUPLEX_FULL;
  2527. break;
  2528. default:
  2529. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2530. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2531. SPEED_10;
  2532. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2533. DUPLEX_HALF;
  2534. break;
  2535. }
  2536. *speed = SPEED_INVALID;
  2537. *duplex = DUPLEX_INVALID;
  2538. break;
  2539. }
  2540. }
  2541. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2542. {
  2543. int err = 0;
  2544. u32 val, new_adv;
  2545. new_adv = ADVERTISE_CSMA;
  2546. if (advertise & ADVERTISED_10baseT_Half)
  2547. new_adv |= ADVERTISE_10HALF;
  2548. if (advertise & ADVERTISED_10baseT_Full)
  2549. new_adv |= ADVERTISE_10FULL;
  2550. if (advertise & ADVERTISED_100baseT_Half)
  2551. new_adv |= ADVERTISE_100HALF;
  2552. if (advertise & ADVERTISED_100baseT_Full)
  2553. new_adv |= ADVERTISE_100FULL;
  2554. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2555. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2556. if (err)
  2557. goto done;
  2558. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2559. goto done;
  2560. new_adv = 0;
  2561. if (advertise & ADVERTISED_1000baseT_Half)
  2562. new_adv |= ADVERTISE_1000HALF;
  2563. if (advertise & ADVERTISED_1000baseT_Full)
  2564. new_adv |= ADVERTISE_1000FULL;
  2565. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2566. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2567. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2568. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2569. if (err)
  2570. goto done;
  2571. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2572. goto done;
  2573. tw32(TG3_CPMU_EEE_MODE,
  2574. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2575. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2576. if (!err) {
  2577. u32 err2;
  2578. val = 0;
  2579. /* Advertise 100-BaseTX EEE ability */
  2580. if (advertise & ADVERTISED_100baseT_Full)
  2581. val |= MDIO_AN_EEE_ADV_100TX;
  2582. /* Advertise 1000-BaseT EEE ability */
  2583. if (advertise & ADVERTISED_1000baseT_Full)
  2584. val |= MDIO_AN_EEE_ADV_1000T;
  2585. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2586. if (err)
  2587. val = 0;
  2588. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2589. case ASIC_REV_5717:
  2590. case ASIC_REV_57765:
  2591. case ASIC_REV_5719:
  2592. /* If we advertised any eee advertisements above... */
  2593. if (val)
  2594. val = MII_TG3_DSP_TAP26_ALNOKO |
  2595. MII_TG3_DSP_TAP26_RMRXSTO |
  2596. MII_TG3_DSP_TAP26_OPCSINPT;
  2597. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2598. /* Fall through */
  2599. case ASIC_REV_5720:
  2600. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2601. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2602. MII_TG3_DSP_CH34TP2_HIBW01);
  2603. }
  2604. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2605. if (!err)
  2606. err = err2;
  2607. }
  2608. done:
  2609. return err;
  2610. }
  2611. static void tg3_phy_copper_begin(struct tg3 *tp)
  2612. {
  2613. u32 new_adv;
  2614. int i;
  2615. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2616. new_adv = ADVERTISED_10baseT_Half |
  2617. ADVERTISED_10baseT_Full;
  2618. if (tg3_flag(tp, WOL_SPEED_100MB))
  2619. new_adv |= ADVERTISED_100baseT_Half |
  2620. ADVERTISED_100baseT_Full;
  2621. tg3_phy_autoneg_cfg(tp, new_adv,
  2622. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2623. } else if (tp->link_config.speed == SPEED_INVALID) {
  2624. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2625. tp->link_config.advertising &=
  2626. ~(ADVERTISED_1000baseT_Half |
  2627. ADVERTISED_1000baseT_Full);
  2628. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2629. tp->link_config.flowctrl);
  2630. } else {
  2631. /* Asking for a specific link mode. */
  2632. if (tp->link_config.speed == SPEED_1000) {
  2633. if (tp->link_config.duplex == DUPLEX_FULL)
  2634. new_adv = ADVERTISED_1000baseT_Full;
  2635. else
  2636. new_adv = ADVERTISED_1000baseT_Half;
  2637. } else if (tp->link_config.speed == SPEED_100) {
  2638. if (tp->link_config.duplex == DUPLEX_FULL)
  2639. new_adv = ADVERTISED_100baseT_Full;
  2640. else
  2641. new_adv = ADVERTISED_100baseT_Half;
  2642. } else {
  2643. if (tp->link_config.duplex == DUPLEX_FULL)
  2644. new_adv = ADVERTISED_10baseT_Full;
  2645. else
  2646. new_adv = ADVERTISED_10baseT_Half;
  2647. }
  2648. tg3_phy_autoneg_cfg(tp, new_adv,
  2649. tp->link_config.flowctrl);
  2650. }
  2651. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2652. tp->link_config.speed != SPEED_INVALID) {
  2653. u32 bmcr, orig_bmcr;
  2654. tp->link_config.active_speed = tp->link_config.speed;
  2655. tp->link_config.active_duplex = tp->link_config.duplex;
  2656. bmcr = 0;
  2657. switch (tp->link_config.speed) {
  2658. default:
  2659. case SPEED_10:
  2660. break;
  2661. case SPEED_100:
  2662. bmcr |= BMCR_SPEED100;
  2663. break;
  2664. case SPEED_1000:
  2665. bmcr |= BMCR_SPEED1000;
  2666. break;
  2667. }
  2668. if (tp->link_config.duplex == DUPLEX_FULL)
  2669. bmcr |= BMCR_FULLDPLX;
  2670. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2671. (bmcr != orig_bmcr)) {
  2672. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2673. for (i = 0; i < 1500; i++) {
  2674. u32 tmp;
  2675. udelay(10);
  2676. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2677. tg3_readphy(tp, MII_BMSR, &tmp))
  2678. continue;
  2679. if (!(tmp & BMSR_LSTATUS)) {
  2680. udelay(40);
  2681. break;
  2682. }
  2683. }
  2684. tg3_writephy(tp, MII_BMCR, bmcr);
  2685. udelay(40);
  2686. }
  2687. } else {
  2688. tg3_writephy(tp, MII_BMCR,
  2689. BMCR_ANENABLE | BMCR_ANRESTART);
  2690. }
  2691. }
  2692. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2693. {
  2694. int err;
  2695. /* Turn off tap power management. */
  2696. /* Set Extended packet length bit */
  2697. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2698. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2699. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2700. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2701. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2702. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2703. udelay(40);
  2704. return err;
  2705. }
  2706. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2707. {
  2708. u32 adv_reg, all_mask = 0;
  2709. if (mask & ADVERTISED_10baseT_Half)
  2710. all_mask |= ADVERTISE_10HALF;
  2711. if (mask & ADVERTISED_10baseT_Full)
  2712. all_mask |= ADVERTISE_10FULL;
  2713. if (mask & ADVERTISED_100baseT_Half)
  2714. all_mask |= ADVERTISE_100HALF;
  2715. if (mask & ADVERTISED_100baseT_Full)
  2716. all_mask |= ADVERTISE_100FULL;
  2717. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2718. return 0;
  2719. if ((adv_reg & all_mask) != all_mask)
  2720. return 0;
  2721. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2722. u32 tg3_ctrl;
  2723. all_mask = 0;
  2724. if (mask & ADVERTISED_1000baseT_Half)
  2725. all_mask |= ADVERTISE_1000HALF;
  2726. if (mask & ADVERTISED_1000baseT_Full)
  2727. all_mask |= ADVERTISE_1000FULL;
  2728. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2729. return 0;
  2730. if ((tg3_ctrl & all_mask) != all_mask)
  2731. return 0;
  2732. }
  2733. return 1;
  2734. }
  2735. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2736. {
  2737. u32 curadv, reqadv;
  2738. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2739. return 1;
  2740. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2741. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2742. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2743. if (curadv != reqadv)
  2744. return 0;
  2745. if (tg3_flag(tp, PAUSE_AUTONEG))
  2746. tg3_readphy(tp, MII_LPA, rmtadv);
  2747. } else {
  2748. /* Reprogram the advertisement register, even if it
  2749. * does not affect the current link. If the link
  2750. * gets renegotiated in the future, we can save an
  2751. * additional renegotiation cycle by advertising
  2752. * it correctly in the first place.
  2753. */
  2754. if (curadv != reqadv) {
  2755. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2756. ADVERTISE_PAUSE_ASYM);
  2757. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2758. }
  2759. }
  2760. return 1;
  2761. }
  2762. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2763. {
  2764. int current_link_up;
  2765. u32 bmsr, val;
  2766. u32 lcl_adv, rmt_adv;
  2767. u16 current_speed;
  2768. u8 current_duplex;
  2769. int i, err;
  2770. tw32(MAC_EVENT, 0);
  2771. tw32_f(MAC_STATUS,
  2772. (MAC_STATUS_SYNC_CHANGED |
  2773. MAC_STATUS_CFG_CHANGED |
  2774. MAC_STATUS_MI_COMPLETION |
  2775. MAC_STATUS_LNKSTATE_CHANGED));
  2776. udelay(40);
  2777. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2778. tw32_f(MAC_MI_MODE,
  2779. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2780. udelay(80);
  2781. }
  2782. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2783. /* Some third-party PHYs need to be reset on link going
  2784. * down.
  2785. */
  2786. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2789. netif_carrier_ok(tp->dev)) {
  2790. tg3_readphy(tp, MII_BMSR, &bmsr);
  2791. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2792. !(bmsr & BMSR_LSTATUS))
  2793. force_reset = 1;
  2794. }
  2795. if (force_reset)
  2796. tg3_phy_reset(tp);
  2797. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2798. tg3_readphy(tp, MII_BMSR, &bmsr);
  2799. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2800. !tg3_flag(tp, INIT_COMPLETE))
  2801. bmsr = 0;
  2802. if (!(bmsr & BMSR_LSTATUS)) {
  2803. err = tg3_init_5401phy_dsp(tp);
  2804. if (err)
  2805. return err;
  2806. tg3_readphy(tp, MII_BMSR, &bmsr);
  2807. for (i = 0; i < 1000; i++) {
  2808. udelay(10);
  2809. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2810. (bmsr & BMSR_LSTATUS)) {
  2811. udelay(40);
  2812. break;
  2813. }
  2814. }
  2815. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2816. TG3_PHY_REV_BCM5401_B0 &&
  2817. !(bmsr & BMSR_LSTATUS) &&
  2818. tp->link_config.active_speed == SPEED_1000) {
  2819. err = tg3_phy_reset(tp);
  2820. if (!err)
  2821. err = tg3_init_5401phy_dsp(tp);
  2822. if (err)
  2823. return err;
  2824. }
  2825. }
  2826. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2827. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2828. /* 5701 {A0,B0} CRC bug workaround */
  2829. tg3_writephy(tp, 0x15, 0x0a75);
  2830. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2831. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2832. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2833. }
  2834. /* Clear pending interrupts... */
  2835. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2836. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2837. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2838. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2839. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2840. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2842. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2843. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2844. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2845. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2846. else
  2847. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2848. }
  2849. current_link_up = 0;
  2850. current_speed = SPEED_INVALID;
  2851. current_duplex = DUPLEX_INVALID;
  2852. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2853. err = tg3_phy_auxctl_read(tp,
  2854. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2855. &val);
  2856. if (!err && !(val & (1 << 10))) {
  2857. tg3_phy_auxctl_write(tp,
  2858. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2859. val | (1 << 10));
  2860. goto relink;
  2861. }
  2862. }
  2863. bmsr = 0;
  2864. for (i = 0; i < 100; i++) {
  2865. tg3_readphy(tp, MII_BMSR, &bmsr);
  2866. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2867. (bmsr & BMSR_LSTATUS))
  2868. break;
  2869. udelay(40);
  2870. }
  2871. if (bmsr & BMSR_LSTATUS) {
  2872. u32 aux_stat, bmcr;
  2873. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2874. for (i = 0; i < 2000; i++) {
  2875. udelay(10);
  2876. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2877. aux_stat)
  2878. break;
  2879. }
  2880. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2881. &current_speed,
  2882. &current_duplex);
  2883. bmcr = 0;
  2884. for (i = 0; i < 200; i++) {
  2885. tg3_readphy(tp, MII_BMCR, &bmcr);
  2886. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2887. continue;
  2888. if (bmcr && bmcr != 0x7fff)
  2889. break;
  2890. udelay(10);
  2891. }
  2892. lcl_adv = 0;
  2893. rmt_adv = 0;
  2894. tp->link_config.active_speed = current_speed;
  2895. tp->link_config.active_duplex = current_duplex;
  2896. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2897. if ((bmcr & BMCR_ANENABLE) &&
  2898. tg3_copper_is_advertising_all(tp,
  2899. tp->link_config.advertising)) {
  2900. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2901. &rmt_adv))
  2902. current_link_up = 1;
  2903. }
  2904. } else {
  2905. if (!(bmcr & BMCR_ANENABLE) &&
  2906. tp->link_config.speed == current_speed &&
  2907. tp->link_config.duplex == current_duplex &&
  2908. tp->link_config.flowctrl ==
  2909. tp->link_config.active_flowctrl) {
  2910. current_link_up = 1;
  2911. }
  2912. }
  2913. if (current_link_up == 1 &&
  2914. tp->link_config.active_duplex == DUPLEX_FULL)
  2915. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2916. }
  2917. relink:
  2918. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2919. tg3_phy_copper_begin(tp);
  2920. tg3_readphy(tp, MII_BMSR, &bmsr);
  2921. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2922. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2923. current_link_up = 1;
  2924. }
  2925. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2926. if (current_link_up == 1) {
  2927. if (tp->link_config.active_speed == SPEED_100 ||
  2928. tp->link_config.active_speed == SPEED_10)
  2929. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2930. else
  2931. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2932. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2933. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2934. else
  2935. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2936. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2937. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2938. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2939. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2940. if (current_link_up == 1 &&
  2941. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2942. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2943. else
  2944. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2945. }
  2946. /* ??? Without this setting Netgear GA302T PHY does not
  2947. * ??? send/receive packets...
  2948. */
  2949. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2950. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2951. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2952. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2953. udelay(80);
  2954. }
  2955. tw32_f(MAC_MODE, tp->mac_mode);
  2956. udelay(40);
  2957. tg3_phy_eee_adjust(tp, current_link_up);
  2958. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2959. /* Polled via timer. */
  2960. tw32_f(MAC_EVENT, 0);
  2961. } else {
  2962. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2963. }
  2964. udelay(40);
  2965. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2966. current_link_up == 1 &&
  2967. tp->link_config.active_speed == SPEED_1000 &&
  2968. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2969. udelay(120);
  2970. tw32_f(MAC_STATUS,
  2971. (MAC_STATUS_SYNC_CHANGED |
  2972. MAC_STATUS_CFG_CHANGED));
  2973. udelay(40);
  2974. tg3_write_mem(tp,
  2975. NIC_SRAM_FIRMWARE_MBOX,
  2976. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2977. }
  2978. /* Prevent send BD corruption. */
  2979. if (tg3_flag(tp, CLKREQ_BUG)) {
  2980. u16 oldlnkctl, newlnkctl;
  2981. pci_read_config_word(tp->pdev,
  2982. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2983. &oldlnkctl);
  2984. if (tp->link_config.active_speed == SPEED_100 ||
  2985. tp->link_config.active_speed == SPEED_10)
  2986. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2987. else
  2988. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2989. if (newlnkctl != oldlnkctl)
  2990. pci_write_config_word(tp->pdev,
  2991. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  2992. newlnkctl);
  2993. }
  2994. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2995. if (current_link_up)
  2996. netif_carrier_on(tp->dev);
  2997. else
  2998. netif_carrier_off(tp->dev);
  2999. tg3_link_report(tp);
  3000. }
  3001. return 0;
  3002. }
  3003. struct tg3_fiber_aneginfo {
  3004. int state;
  3005. #define ANEG_STATE_UNKNOWN 0
  3006. #define ANEG_STATE_AN_ENABLE 1
  3007. #define ANEG_STATE_RESTART_INIT 2
  3008. #define ANEG_STATE_RESTART 3
  3009. #define ANEG_STATE_DISABLE_LINK_OK 4
  3010. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3011. #define ANEG_STATE_ABILITY_DETECT 6
  3012. #define ANEG_STATE_ACK_DETECT_INIT 7
  3013. #define ANEG_STATE_ACK_DETECT 8
  3014. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3015. #define ANEG_STATE_COMPLETE_ACK 10
  3016. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3017. #define ANEG_STATE_IDLE_DETECT 12
  3018. #define ANEG_STATE_LINK_OK 13
  3019. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3020. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3021. u32 flags;
  3022. #define MR_AN_ENABLE 0x00000001
  3023. #define MR_RESTART_AN 0x00000002
  3024. #define MR_AN_COMPLETE 0x00000004
  3025. #define MR_PAGE_RX 0x00000008
  3026. #define MR_NP_LOADED 0x00000010
  3027. #define MR_TOGGLE_TX 0x00000020
  3028. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3029. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3030. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3031. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3032. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3033. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3034. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3035. #define MR_TOGGLE_RX 0x00002000
  3036. #define MR_NP_RX 0x00004000
  3037. #define MR_LINK_OK 0x80000000
  3038. unsigned long link_time, cur_time;
  3039. u32 ability_match_cfg;
  3040. int ability_match_count;
  3041. char ability_match, idle_match, ack_match;
  3042. u32 txconfig, rxconfig;
  3043. #define ANEG_CFG_NP 0x00000080
  3044. #define ANEG_CFG_ACK 0x00000040
  3045. #define ANEG_CFG_RF2 0x00000020
  3046. #define ANEG_CFG_RF1 0x00000010
  3047. #define ANEG_CFG_PS2 0x00000001
  3048. #define ANEG_CFG_PS1 0x00008000
  3049. #define ANEG_CFG_HD 0x00004000
  3050. #define ANEG_CFG_FD 0x00002000
  3051. #define ANEG_CFG_INVAL 0x00001f06
  3052. };
  3053. #define ANEG_OK 0
  3054. #define ANEG_DONE 1
  3055. #define ANEG_TIMER_ENAB 2
  3056. #define ANEG_FAILED -1
  3057. #define ANEG_STATE_SETTLE_TIME 10000
  3058. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3059. struct tg3_fiber_aneginfo *ap)
  3060. {
  3061. u16 flowctrl;
  3062. unsigned long delta;
  3063. u32 rx_cfg_reg;
  3064. int ret;
  3065. if (ap->state == ANEG_STATE_UNKNOWN) {
  3066. ap->rxconfig = 0;
  3067. ap->link_time = 0;
  3068. ap->cur_time = 0;
  3069. ap->ability_match_cfg = 0;
  3070. ap->ability_match_count = 0;
  3071. ap->ability_match = 0;
  3072. ap->idle_match = 0;
  3073. ap->ack_match = 0;
  3074. }
  3075. ap->cur_time++;
  3076. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3077. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3078. if (rx_cfg_reg != ap->ability_match_cfg) {
  3079. ap->ability_match_cfg = rx_cfg_reg;
  3080. ap->ability_match = 0;
  3081. ap->ability_match_count = 0;
  3082. } else {
  3083. if (++ap->ability_match_count > 1) {
  3084. ap->ability_match = 1;
  3085. ap->ability_match_cfg = rx_cfg_reg;
  3086. }
  3087. }
  3088. if (rx_cfg_reg & ANEG_CFG_ACK)
  3089. ap->ack_match = 1;
  3090. else
  3091. ap->ack_match = 0;
  3092. ap->idle_match = 0;
  3093. } else {
  3094. ap->idle_match = 1;
  3095. ap->ability_match_cfg = 0;
  3096. ap->ability_match_count = 0;
  3097. ap->ability_match = 0;
  3098. ap->ack_match = 0;
  3099. rx_cfg_reg = 0;
  3100. }
  3101. ap->rxconfig = rx_cfg_reg;
  3102. ret = ANEG_OK;
  3103. switch (ap->state) {
  3104. case ANEG_STATE_UNKNOWN:
  3105. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3106. ap->state = ANEG_STATE_AN_ENABLE;
  3107. /* fallthru */
  3108. case ANEG_STATE_AN_ENABLE:
  3109. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3110. if (ap->flags & MR_AN_ENABLE) {
  3111. ap->link_time = 0;
  3112. ap->cur_time = 0;
  3113. ap->ability_match_cfg = 0;
  3114. ap->ability_match_count = 0;
  3115. ap->ability_match = 0;
  3116. ap->idle_match = 0;
  3117. ap->ack_match = 0;
  3118. ap->state = ANEG_STATE_RESTART_INIT;
  3119. } else {
  3120. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3121. }
  3122. break;
  3123. case ANEG_STATE_RESTART_INIT:
  3124. ap->link_time = ap->cur_time;
  3125. ap->flags &= ~(MR_NP_LOADED);
  3126. ap->txconfig = 0;
  3127. tw32(MAC_TX_AUTO_NEG, 0);
  3128. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3129. tw32_f(MAC_MODE, tp->mac_mode);
  3130. udelay(40);
  3131. ret = ANEG_TIMER_ENAB;
  3132. ap->state = ANEG_STATE_RESTART;
  3133. /* fallthru */
  3134. case ANEG_STATE_RESTART:
  3135. delta = ap->cur_time - ap->link_time;
  3136. if (delta > ANEG_STATE_SETTLE_TIME)
  3137. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3138. else
  3139. ret = ANEG_TIMER_ENAB;
  3140. break;
  3141. case ANEG_STATE_DISABLE_LINK_OK:
  3142. ret = ANEG_DONE;
  3143. break;
  3144. case ANEG_STATE_ABILITY_DETECT_INIT:
  3145. ap->flags &= ~(MR_TOGGLE_TX);
  3146. ap->txconfig = ANEG_CFG_FD;
  3147. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3148. if (flowctrl & ADVERTISE_1000XPAUSE)
  3149. ap->txconfig |= ANEG_CFG_PS1;
  3150. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3151. ap->txconfig |= ANEG_CFG_PS2;
  3152. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3153. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3154. tw32_f(MAC_MODE, tp->mac_mode);
  3155. udelay(40);
  3156. ap->state = ANEG_STATE_ABILITY_DETECT;
  3157. break;
  3158. case ANEG_STATE_ABILITY_DETECT:
  3159. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3160. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3161. break;
  3162. case ANEG_STATE_ACK_DETECT_INIT:
  3163. ap->txconfig |= ANEG_CFG_ACK;
  3164. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3165. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3166. tw32_f(MAC_MODE, tp->mac_mode);
  3167. udelay(40);
  3168. ap->state = ANEG_STATE_ACK_DETECT;
  3169. /* fallthru */
  3170. case ANEG_STATE_ACK_DETECT:
  3171. if (ap->ack_match != 0) {
  3172. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3173. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3174. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3175. } else {
  3176. ap->state = ANEG_STATE_AN_ENABLE;
  3177. }
  3178. } else if (ap->ability_match != 0 &&
  3179. ap->rxconfig == 0) {
  3180. ap->state = ANEG_STATE_AN_ENABLE;
  3181. }
  3182. break;
  3183. case ANEG_STATE_COMPLETE_ACK_INIT:
  3184. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3185. ret = ANEG_FAILED;
  3186. break;
  3187. }
  3188. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3189. MR_LP_ADV_HALF_DUPLEX |
  3190. MR_LP_ADV_SYM_PAUSE |
  3191. MR_LP_ADV_ASYM_PAUSE |
  3192. MR_LP_ADV_REMOTE_FAULT1 |
  3193. MR_LP_ADV_REMOTE_FAULT2 |
  3194. MR_LP_ADV_NEXT_PAGE |
  3195. MR_TOGGLE_RX |
  3196. MR_NP_RX);
  3197. if (ap->rxconfig & ANEG_CFG_FD)
  3198. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3199. if (ap->rxconfig & ANEG_CFG_HD)
  3200. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3201. if (ap->rxconfig & ANEG_CFG_PS1)
  3202. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3203. if (ap->rxconfig & ANEG_CFG_PS2)
  3204. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3205. if (ap->rxconfig & ANEG_CFG_RF1)
  3206. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3207. if (ap->rxconfig & ANEG_CFG_RF2)
  3208. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3209. if (ap->rxconfig & ANEG_CFG_NP)
  3210. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3211. ap->link_time = ap->cur_time;
  3212. ap->flags ^= (MR_TOGGLE_TX);
  3213. if (ap->rxconfig & 0x0008)
  3214. ap->flags |= MR_TOGGLE_RX;
  3215. if (ap->rxconfig & ANEG_CFG_NP)
  3216. ap->flags |= MR_NP_RX;
  3217. ap->flags |= MR_PAGE_RX;
  3218. ap->state = ANEG_STATE_COMPLETE_ACK;
  3219. ret = ANEG_TIMER_ENAB;
  3220. break;
  3221. case ANEG_STATE_COMPLETE_ACK:
  3222. if (ap->ability_match != 0 &&
  3223. ap->rxconfig == 0) {
  3224. ap->state = ANEG_STATE_AN_ENABLE;
  3225. break;
  3226. }
  3227. delta = ap->cur_time - ap->link_time;
  3228. if (delta > ANEG_STATE_SETTLE_TIME) {
  3229. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3230. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3231. } else {
  3232. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3233. !(ap->flags & MR_NP_RX)) {
  3234. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3235. } else {
  3236. ret = ANEG_FAILED;
  3237. }
  3238. }
  3239. }
  3240. break;
  3241. case ANEG_STATE_IDLE_DETECT_INIT:
  3242. ap->link_time = ap->cur_time;
  3243. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3244. tw32_f(MAC_MODE, tp->mac_mode);
  3245. udelay(40);
  3246. ap->state = ANEG_STATE_IDLE_DETECT;
  3247. ret = ANEG_TIMER_ENAB;
  3248. break;
  3249. case ANEG_STATE_IDLE_DETECT:
  3250. if (ap->ability_match != 0 &&
  3251. ap->rxconfig == 0) {
  3252. ap->state = ANEG_STATE_AN_ENABLE;
  3253. break;
  3254. }
  3255. delta = ap->cur_time - ap->link_time;
  3256. if (delta > ANEG_STATE_SETTLE_TIME) {
  3257. /* XXX another gem from the Broadcom driver :( */
  3258. ap->state = ANEG_STATE_LINK_OK;
  3259. }
  3260. break;
  3261. case ANEG_STATE_LINK_OK:
  3262. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3263. ret = ANEG_DONE;
  3264. break;
  3265. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3266. /* ??? unimplemented */
  3267. break;
  3268. case ANEG_STATE_NEXT_PAGE_WAIT:
  3269. /* ??? unimplemented */
  3270. break;
  3271. default:
  3272. ret = ANEG_FAILED;
  3273. break;
  3274. }
  3275. return ret;
  3276. }
  3277. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3278. {
  3279. int res = 0;
  3280. struct tg3_fiber_aneginfo aninfo;
  3281. int status = ANEG_FAILED;
  3282. unsigned int tick;
  3283. u32 tmp;
  3284. tw32_f(MAC_TX_AUTO_NEG, 0);
  3285. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3286. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3287. udelay(40);
  3288. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3289. udelay(40);
  3290. memset(&aninfo, 0, sizeof(aninfo));
  3291. aninfo.flags |= MR_AN_ENABLE;
  3292. aninfo.state = ANEG_STATE_UNKNOWN;
  3293. aninfo.cur_time = 0;
  3294. tick = 0;
  3295. while (++tick < 195000) {
  3296. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3297. if (status == ANEG_DONE || status == ANEG_FAILED)
  3298. break;
  3299. udelay(1);
  3300. }
  3301. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3302. tw32_f(MAC_MODE, tp->mac_mode);
  3303. udelay(40);
  3304. *txflags = aninfo.txconfig;
  3305. *rxflags = aninfo.flags;
  3306. if (status == ANEG_DONE &&
  3307. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3308. MR_LP_ADV_FULL_DUPLEX)))
  3309. res = 1;
  3310. return res;
  3311. }
  3312. static void tg3_init_bcm8002(struct tg3 *tp)
  3313. {
  3314. u32 mac_status = tr32(MAC_STATUS);
  3315. int i;
  3316. /* Reset when initting first time or we have a link. */
  3317. if (tg3_flag(tp, INIT_COMPLETE) &&
  3318. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3319. return;
  3320. /* Set PLL lock range. */
  3321. tg3_writephy(tp, 0x16, 0x8007);
  3322. /* SW reset */
  3323. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3324. /* Wait for reset to complete. */
  3325. /* XXX schedule_timeout() ... */
  3326. for (i = 0; i < 500; i++)
  3327. udelay(10);
  3328. /* Config mode; select PMA/Ch 1 regs. */
  3329. tg3_writephy(tp, 0x10, 0x8411);
  3330. /* Enable auto-lock and comdet, select txclk for tx. */
  3331. tg3_writephy(tp, 0x11, 0x0a10);
  3332. tg3_writephy(tp, 0x18, 0x00a0);
  3333. tg3_writephy(tp, 0x16, 0x41ff);
  3334. /* Assert and deassert POR. */
  3335. tg3_writephy(tp, 0x13, 0x0400);
  3336. udelay(40);
  3337. tg3_writephy(tp, 0x13, 0x0000);
  3338. tg3_writephy(tp, 0x11, 0x0a50);
  3339. udelay(40);
  3340. tg3_writephy(tp, 0x11, 0x0a10);
  3341. /* Wait for signal to stabilize */
  3342. /* XXX schedule_timeout() ... */
  3343. for (i = 0; i < 15000; i++)
  3344. udelay(10);
  3345. /* Deselect the channel register so we can read the PHYID
  3346. * later.
  3347. */
  3348. tg3_writephy(tp, 0x10, 0x8011);
  3349. }
  3350. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3351. {
  3352. u16 flowctrl;
  3353. u32 sg_dig_ctrl, sg_dig_status;
  3354. u32 serdes_cfg, expected_sg_dig_ctrl;
  3355. int workaround, port_a;
  3356. int current_link_up;
  3357. serdes_cfg = 0;
  3358. expected_sg_dig_ctrl = 0;
  3359. workaround = 0;
  3360. port_a = 1;
  3361. current_link_up = 0;
  3362. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3363. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3364. workaround = 1;
  3365. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3366. port_a = 0;
  3367. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3368. /* preserve bits 20-23 for voltage regulator */
  3369. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3370. }
  3371. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3372. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3373. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3374. if (workaround) {
  3375. u32 val = serdes_cfg;
  3376. if (port_a)
  3377. val |= 0xc010000;
  3378. else
  3379. val |= 0x4010000;
  3380. tw32_f(MAC_SERDES_CFG, val);
  3381. }
  3382. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3383. }
  3384. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3385. tg3_setup_flow_control(tp, 0, 0);
  3386. current_link_up = 1;
  3387. }
  3388. goto out;
  3389. }
  3390. /* Want auto-negotiation. */
  3391. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3392. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3393. if (flowctrl & ADVERTISE_1000XPAUSE)
  3394. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3395. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3396. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3397. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3398. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3399. tp->serdes_counter &&
  3400. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3401. MAC_STATUS_RCVD_CFG)) ==
  3402. MAC_STATUS_PCS_SYNCED)) {
  3403. tp->serdes_counter--;
  3404. current_link_up = 1;
  3405. goto out;
  3406. }
  3407. restart_autoneg:
  3408. if (workaround)
  3409. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3410. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3411. udelay(5);
  3412. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3413. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3414. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3415. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3416. MAC_STATUS_SIGNAL_DET)) {
  3417. sg_dig_status = tr32(SG_DIG_STATUS);
  3418. mac_status = tr32(MAC_STATUS);
  3419. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3420. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3421. u32 local_adv = 0, remote_adv = 0;
  3422. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3423. local_adv |= ADVERTISE_1000XPAUSE;
  3424. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3425. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3426. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3427. remote_adv |= LPA_1000XPAUSE;
  3428. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3429. remote_adv |= LPA_1000XPAUSE_ASYM;
  3430. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3431. current_link_up = 1;
  3432. tp->serdes_counter = 0;
  3433. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3434. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3435. if (tp->serdes_counter)
  3436. tp->serdes_counter--;
  3437. else {
  3438. if (workaround) {
  3439. u32 val = serdes_cfg;
  3440. if (port_a)
  3441. val |= 0xc010000;
  3442. else
  3443. val |= 0x4010000;
  3444. tw32_f(MAC_SERDES_CFG, val);
  3445. }
  3446. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3447. udelay(40);
  3448. /* Link parallel detection - link is up */
  3449. /* only if we have PCS_SYNC and not */
  3450. /* receiving config code words */
  3451. mac_status = tr32(MAC_STATUS);
  3452. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3453. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3454. tg3_setup_flow_control(tp, 0, 0);
  3455. current_link_up = 1;
  3456. tp->phy_flags |=
  3457. TG3_PHYFLG_PARALLEL_DETECT;
  3458. tp->serdes_counter =
  3459. SERDES_PARALLEL_DET_TIMEOUT;
  3460. } else
  3461. goto restart_autoneg;
  3462. }
  3463. }
  3464. } else {
  3465. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3466. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3467. }
  3468. out:
  3469. return current_link_up;
  3470. }
  3471. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3472. {
  3473. int current_link_up = 0;
  3474. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3475. goto out;
  3476. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3477. u32 txflags, rxflags;
  3478. int i;
  3479. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3480. u32 local_adv = 0, remote_adv = 0;
  3481. if (txflags & ANEG_CFG_PS1)
  3482. local_adv |= ADVERTISE_1000XPAUSE;
  3483. if (txflags & ANEG_CFG_PS2)
  3484. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3485. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3486. remote_adv |= LPA_1000XPAUSE;
  3487. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3488. remote_adv |= LPA_1000XPAUSE_ASYM;
  3489. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3490. current_link_up = 1;
  3491. }
  3492. for (i = 0; i < 30; i++) {
  3493. udelay(20);
  3494. tw32_f(MAC_STATUS,
  3495. (MAC_STATUS_SYNC_CHANGED |
  3496. MAC_STATUS_CFG_CHANGED));
  3497. udelay(40);
  3498. if ((tr32(MAC_STATUS) &
  3499. (MAC_STATUS_SYNC_CHANGED |
  3500. MAC_STATUS_CFG_CHANGED)) == 0)
  3501. break;
  3502. }
  3503. mac_status = tr32(MAC_STATUS);
  3504. if (current_link_up == 0 &&
  3505. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3506. !(mac_status & MAC_STATUS_RCVD_CFG))
  3507. current_link_up = 1;
  3508. } else {
  3509. tg3_setup_flow_control(tp, 0, 0);
  3510. /* Forcing 1000FD link up. */
  3511. current_link_up = 1;
  3512. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3513. udelay(40);
  3514. tw32_f(MAC_MODE, tp->mac_mode);
  3515. udelay(40);
  3516. }
  3517. out:
  3518. return current_link_up;
  3519. }
  3520. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3521. {
  3522. u32 orig_pause_cfg;
  3523. u16 orig_active_speed;
  3524. u8 orig_active_duplex;
  3525. u32 mac_status;
  3526. int current_link_up;
  3527. int i;
  3528. orig_pause_cfg = tp->link_config.active_flowctrl;
  3529. orig_active_speed = tp->link_config.active_speed;
  3530. orig_active_duplex = tp->link_config.active_duplex;
  3531. if (!tg3_flag(tp, HW_AUTONEG) &&
  3532. netif_carrier_ok(tp->dev) &&
  3533. tg3_flag(tp, INIT_COMPLETE)) {
  3534. mac_status = tr32(MAC_STATUS);
  3535. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3536. MAC_STATUS_SIGNAL_DET |
  3537. MAC_STATUS_CFG_CHANGED |
  3538. MAC_STATUS_RCVD_CFG);
  3539. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3540. MAC_STATUS_SIGNAL_DET)) {
  3541. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3542. MAC_STATUS_CFG_CHANGED));
  3543. return 0;
  3544. }
  3545. }
  3546. tw32_f(MAC_TX_AUTO_NEG, 0);
  3547. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3548. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3549. tw32_f(MAC_MODE, tp->mac_mode);
  3550. udelay(40);
  3551. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3552. tg3_init_bcm8002(tp);
  3553. /* Enable link change event even when serdes polling. */
  3554. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3555. udelay(40);
  3556. current_link_up = 0;
  3557. mac_status = tr32(MAC_STATUS);
  3558. if (tg3_flag(tp, HW_AUTONEG))
  3559. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3560. else
  3561. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3562. tp->napi[0].hw_status->status =
  3563. (SD_STATUS_UPDATED |
  3564. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3565. for (i = 0; i < 100; i++) {
  3566. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3567. MAC_STATUS_CFG_CHANGED));
  3568. udelay(5);
  3569. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3570. MAC_STATUS_CFG_CHANGED |
  3571. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3572. break;
  3573. }
  3574. mac_status = tr32(MAC_STATUS);
  3575. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3576. current_link_up = 0;
  3577. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3578. tp->serdes_counter == 0) {
  3579. tw32_f(MAC_MODE, (tp->mac_mode |
  3580. MAC_MODE_SEND_CONFIGS));
  3581. udelay(1);
  3582. tw32_f(MAC_MODE, tp->mac_mode);
  3583. }
  3584. }
  3585. if (current_link_up == 1) {
  3586. tp->link_config.active_speed = SPEED_1000;
  3587. tp->link_config.active_duplex = DUPLEX_FULL;
  3588. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3589. LED_CTRL_LNKLED_OVERRIDE |
  3590. LED_CTRL_1000MBPS_ON));
  3591. } else {
  3592. tp->link_config.active_speed = SPEED_INVALID;
  3593. tp->link_config.active_duplex = DUPLEX_INVALID;
  3594. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3595. LED_CTRL_LNKLED_OVERRIDE |
  3596. LED_CTRL_TRAFFIC_OVERRIDE));
  3597. }
  3598. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3599. if (current_link_up)
  3600. netif_carrier_on(tp->dev);
  3601. else
  3602. netif_carrier_off(tp->dev);
  3603. tg3_link_report(tp);
  3604. } else {
  3605. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3606. if (orig_pause_cfg != now_pause_cfg ||
  3607. orig_active_speed != tp->link_config.active_speed ||
  3608. orig_active_duplex != tp->link_config.active_duplex)
  3609. tg3_link_report(tp);
  3610. }
  3611. return 0;
  3612. }
  3613. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3614. {
  3615. int current_link_up, err = 0;
  3616. u32 bmsr, bmcr;
  3617. u16 current_speed;
  3618. u8 current_duplex;
  3619. u32 local_adv, remote_adv;
  3620. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3621. tw32_f(MAC_MODE, tp->mac_mode);
  3622. udelay(40);
  3623. tw32(MAC_EVENT, 0);
  3624. tw32_f(MAC_STATUS,
  3625. (MAC_STATUS_SYNC_CHANGED |
  3626. MAC_STATUS_CFG_CHANGED |
  3627. MAC_STATUS_MI_COMPLETION |
  3628. MAC_STATUS_LNKSTATE_CHANGED));
  3629. udelay(40);
  3630. if (force_reset)
  3631. tg3_phy_reset(tp);
  3632. current_link_up = 0;
  3633. current_speed = SPEED_INVALID;
  3634. current_duplex = DUPLEX_INVALID;
  3635. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3636. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3637. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3638. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3639. bmsr |= BMSR_LSTATUS;
  3640. else
  3641. bmsr &= ~BMSR_LSTATUS;
  3642. }
  3643. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3644. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3645. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3646. /* do nothing, just check for link up at the end */
  3647. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3648. u32 adv, new_adv;
  3649. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3650. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3651. ADVERTISE_1000XPAUSE |
  3652. ADVERTISE_1000XPSE_ASYM |
  3653. ADVERTISE_SLCT);
  3654. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3655. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3656. new_adv |= ADVERTISE_1000XHALF;
  3657. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3658. new_adv |= ADVERTISE_1000XFULL;
  3659. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3660. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3661. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3662. tg3_writephy(tp, MII_BMCR, bmcr);
  3663. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3664. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3665. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3666. return err;
  3667. }
  3668. } else {
  3669. u32 new_bmcr;
  3670. bmcr &= ~BMCR_SPEED1000;
  3671. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3672. if (tp->link_config.duplex == DUPLEX_FULL)
  3673. new_bmcr |= BMCR_FULLDPLX;
  3674. if (new_bmcr != bmcr) {
  3675. /* BMCR_SPEED1000 is a reserved bit that needs
  3676. * to be set on write.
  3677. */
  3678. new_bmcr |= BMCR_SPEED1000;
  3679. /* Force a linkdown */
  3680. if (netif_carrier_ok(tp->dev)) {
  3681. u32 adv;
  3682. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3683. adv &= ~(ADVERTISE_1000XFULL |
  3684. ADVERTISE_1000XHALF |
  3685. ADVERTISE_SLCT);
  3686. tg3_writephy(tp, MII_ADVERTISE, adv);
  3687. tg3_writephy(tp, MII_BMCR, bmcr |
  3688. BMCR_ANRESTART |
  3689. BMCR_ANENABLE);
  3690. udelay(10);
  3691. netif_carrier_off(tp->dev);
  3692. }
  3693. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3694. bmcr = new_bmcr;
  3695. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3696. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3697. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3698. ASIC_REV_5714) {
  3699. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3700. bmsr |= BMSR_LSTATUS;
  3701. else
  3702. bmsr &= ~BMSR_LSTATUS;
  3703. }
  3704. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3705. }
  3706. }
  3707. if (bmsr & BMSR_LSTATUS) {
  3708. current_speed = SPEED_1000;
  3709. current_link_up = 1;
  3710. if (bmcr & BMCR_FULLDPLX)
  3711. current_duplex = DUPLEX_FULL;
  3712. else
  3713. current_duplex = DUPLEX_HALF;
  3714. local_adv = 0;
  3715. remote_adv = 0;
  3716. if (bmcr & BMCR_ANENABLE) {
  3717. u32 common;
  3718. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3719. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3720. common = local_adv & remote_adv;
  3721. if (common & (ADVERTISE_1000XHALF |
  3722. ADVERTISE_1000XFULL)) {
  3723. if (common & ADVERTISE_1000XFULL)
  3724. current_duplex = DUPLEX_FULL;
  3725. else
  3726. current_duplex = DUPLEX_HALF;
  3727. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3728. /* Link is up via parallel detect */
  3729. } else {
  3730. current_link_up = 0;
  3731. }
  3732. }
  3733. }
  3734. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3735. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3736. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3737. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3738. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3739. tw32_f(MAC_MODE, tp->mac_mode);
  3740. udelay(40);
  3741. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3742. tp->link_config.active_speed = current_speed;
  3743. tp->link_config.active_duplex = current_duplex;
  3744. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3745. if (current_link_up)
  3746. netif_carrier_on(tp->dev);
  3747. else {
  3748. netif_carrier_off(tp->dev);
  3749. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3750. }
  3751. tg3_link_report(tp);
  3752. }
  3753. return err;
  3754. }
  3755. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3756. {
  3757. if (tp->serdes_counter) {
  3758. /* Give autoneg time to complete. */
  3759. tp->serdes_counter--;
  3760. return;
  3761. }
  3762. if (!netif_carrier_ok(tp->dev) &&
  3763. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3764. u32 bmcr;
  3765. tg3_readphy(tp, MII_BMCR, &bmcr);
  3766. if (bmcr & BMCR_ANENABLE) {
  3767. u32 phy1, phy2;
  3768. /* Select shadow register 0x1f */
  3769. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3770. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3771. /* Select expansion interrupt status register */
  3772. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3773. MII_TG3_DSP_EXP1_INT_STAT);
  3774. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3775. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3776. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3777. /* We have signal detect and not receiving
  3778. * config code words, link is up by parallel
  3779. * detection.
  3780. */
  3781. bmcr &= ~BMCR_ANENABLE;
  3782. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3783. tg3_writephy(tp, MII_BMCR, bmcr);
  3784. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3785. }
  3786. }
  3787. } else if (netif_carrier_ok(tp->dev) &&
  3788. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3789. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3790. u32 phy2;
  3791. /* Select expansion interrupt status register */
  3792. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3793. MII_TG3_DSP_EXP1_INT_STAT);
  3794. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3795. if (phy2 & 0x20) {
  3796. u32 bmcr;
  3797. /* Config code words received, turn on autoneg. */
  3798. tg3_readphy(tp, MII_BMCR, &bmcr);
  3799. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3800. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3801. }
  3802. }
  3803. }
  3804. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3805. {
  3806. u32 val;
  3807. int err;
  3808. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3809. err = tg3_setup_fiber_phy(tp, force_reset);
  3810. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3811. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3812. else
  3813. err = tg3_setup_copper_phy(tp, force_reset);
  3814. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3815. u32 scale;
  3816. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3817. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3818. scale = 65;
  3819. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3820. scale = 6;
  3821. else
  3822. scale = 12;
  3823. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3824. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3825. tw32(GRC_MISC_CFG, val);
  3826. }
  3827. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3828. (6 << TX_LENGTHS_IPG_SHIFT);
  3829. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3830. val |= tr32(MAC_TX_LENGTHS) &
  3831. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3832. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3833. if (tp->link_config.active_speed == SPEED_1000 &&
  3834. tp->link_config.active_duplex == DUPLEX_HALF)
  3835. tw32(MAC_TX_LENGTHS, val |
  3836. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3837. else
  3838. tw32(MAC_TX_LENGTHS, val |
  3839. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3840. if (!tg3_flag(tp, 5705_PLUS)) {
  3841. if (netif_carrier_ok(tp->dev)) {
  3842. tw32(HOSTCC_STAT_COAL_TICKS,
  3843. tp->coal.stats_block_coalesce_usecs);
  3844. } else {
  3845. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3846. }
  3847. }
  3848. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3849. val = tr32(PCIE_PWR_MGMT_THRESH);
  3850. if (!netif_carrier_ok(tp->dev))
  3851. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3852. tp->pwrmgmt_thresh;
  3853. else
  3854. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3855. tw32(PCIE_PWR_MGMT_THRESH, val);
  3856. }
  3857. return err;
  3858. }
  3859. static inline int tg3_irq_sync(struct tg3 *tp)
  3860. {
  3861. return tp->irq_sync;
  3862. }
  3863. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3864. {
  3865. int i;
  3866. dst = (u32 *)((u8 *)dst + off);
  3867. for (i = 0; i < len; i += sizeof(u32))
  3868. *dst++ = tr32(off + i);
  3869. }
  3870. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3871. {
  3872. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3873. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3874. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3875. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3876. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3877. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3878. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3879. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3880. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3881. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3882. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3883. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3884. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3885. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3886. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3887. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3888. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3889. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3890. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3891. if (tg3_flag(tp, SUPPORT_MSIX))
  3892. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3893. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3894. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3895. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3896. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3897. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3898. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3899. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3900. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3901. if (!tg3_flag(tp, 5705_PLUS)) {
  3902. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3903. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3904. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3905. }
  3906. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3907. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3908. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3909. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3910. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3911. if (tg3_flag(tp, NVRAM))
  3912. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3913. }
  3914. static void tg3_dump_state(struct tg3 *tp)
  3915. {
  3916. int i;
  3917. u32 *regs;
  3918. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3919. if (!regs) {
  3920. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3921. return;
  3922. }
  3923. if (tg3_flag(tp, PCI_EXPRESS)) {
  3924. /* Read up to but not including private PCI registers */
  3925. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3926. regs[i / sizeof(u32)] = tr32(i);
  3927. } else
  3928. tg3_dump_legacy_regs(tp, regs);
  3929. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3930. if (!regs[i + 0] && !regs[i + 1] &&
  3931. !regs[i + 2] && !regs[i + 3])
  3932. continue;
  3933. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3934. i * 4,
  3935. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3936. }
  3937. kfree(regs);
  3938. for (i = 0; i < tp->irq_cnt; i++) {
  3939. struct tg3_napi *tnapi = &tp->napi[i];
  3940. /* SW status block */
  3941. netdev_err(tp->dev,
  3942. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3943. i,
  3944. tnapi->hw_status->status,
  3945. tnapi->hw_status->status_tag,
  3946. tnapi->hw_status->rx_jumbo_consumer,
  3947. tnapi->hw_status->rx_consumer,
  3948. tnapi->hw_status->rx_mini_consumer,
  3949. tnapi->hw_status->idx[0].rx_producer,
  3950. tnapi->hw_status->idx[0].tx_consumer);
  3951. netdev_err(tp->dev,
  3952. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3953. i,
  3954. tnapi->last_tag, tnapi->last_irq_tag,
  3955. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3956. tnapi->rx_rcb_ptr,
  3957. tnapi->prodring.rx_std_prod_idx,
  3958. tnapi->prodring.rx_std_cons_idx,
  3959. tnapi->prodring.rx_jmb_prod_idx,
  3960. tnapi->prodring.rx_jmb_cons_idx);
  3961. }
  3962. }
  3963. /* This is called whenever we suspect that the system chipset is re-
  3964. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3965. * is bogus tx completions. We try to recover by setting the
  3966. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3967. * in the workqueue.
  3968. */
  3969. static void tg3_tx_recover(struct tg3 *tp)
  3970. {
  3971. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3972. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3973. netdev_warn(tp->dev,
  3974. "The system may be re-ordering memory-mapped I/O "
  3975. "cycles to the network device, attempting to recover. "
  3976. "Please report the problem to the driver maintainer "
  3977. "and include system chipset information.\n");
  3978. spin_lock(&tp->lock);
  3979. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3980. spin_unlock(&tp->lock);
  3981. }
  3982. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3983. {
  3984. /* Tell compiler to fetch tx indices from memory. */
  3985. barrier();
  3986. return tnapi->tx_pending -
  3987. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3988. }
  3989. /* Tigon3 never reports partial packet sends. So we do not
  3990. * need special logic to handle SKBs that have not had all
  3991. * of their frags sent yet, like SunGEM does.
  3992. */
  3993. static void tg3_tx(struct tg3_napi *tnapi)
  3994. {
  3995. struct tg3 *tp = tnapi->tp;
  3996. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3997. u32 sw_idx = tnapi->tx_cons;
  3998. struct netdev_queue *txq;
  3999. int index = tnapi - tp->napi;
  4000. if (tg3_flag(tp, ENABLE_TSS))
  4001. index--;
  4002. txq = netdev_get_tx_queue(tp->dev, index);
  4003. while (sw_idx != hw_idx) {
  4004. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4005. struct sk_buff *skb = ri->skb;
  4006. int i, tx_bug = 0;
  4007. if (unlikely(skb == NULL)) {
  4008. tg3_tx_recover(tp);
  4009. return;
  4010. }
  4011. pci_unmap_single(tp->pdev,
  4012. dma_unmap_addr(ri, mapping),
  4013. skb_headlen(skb),
  4014. PCI_DMA_TODEVICE);
  4015. ri->skb = NULL;
  4016. sw_idx = NEXT_TX(sw_idx);
  4017. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4018. ri = &tnapi->tx_buffers[sw_idx];
  4019. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4020. tx_bug = 1;
  4021. pci_unmap_page(tp->pdev,
  4022. dma_unmap_addr(ri, mapping),
  4023. skb_shinfo(skb)->frags[i].size,
  4024. PCI_DMA_TODEVICE);
  4025. sw_idx = NEXT_TX(sw_idx);
  4026. }
  4027. dev_kfree_skb(skb);
  4028. if (unlikely(tx_bug)) {
  4029. tg3_tx_recover(tp);
  4030. return;
  4031. }
  4032. }
  4033. tnapi->tx_cons = sw_idx;
  4034. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4035. * before checking for netif_queue_stopped(). Without the
  4036. * memory barrier, there is a small possibility that tg3_start_xmit()
  4037. * will miss it and cause the queue to be stopped forever.
  4038. */
  4039. smp_mb();
  4040. if (unlikely(netif_tx_queue_stopped(txq) &&
  4041. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4042. __netif_tx_lock(txq, smp_processor_id());
  4043. if (netif_tx_queue_stopped(txq) &&
  4044. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4045. netif_tx_wake_queue(txq);
  4046. __netif_tx_unlock(txq);
  4047. }
  4048. }
  4049. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4050. {
  4051. if (!ri->skb)
  4052. return;
  4053. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4054. map_sz, PCI_DMA_FROMDEVICE);
  4055. dev_kfree_skb_any(ri->skb);
  4056. ri->skb = NULL;
  4057. }
  4058. /* Returns size of skb allocated or < 0 on error.
  4059. *
  4060. * We only need to fill in the address because the other members
  4061. * of the RX descriptor are invariant, see tg3_init_rings.
  4062. *
  4063. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4064. * posting buffers we only dirty the first cache line of the RX
  4065. * descriptor (containing the address). Whereas for the RX status
  4066. * buffers the cpu only reads the last cacheline of the RX descriptor
  4067. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4068. */
  4069. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4070. u32 opaque_key, u32 dest_idx_unmasked)
  4071. {
  4072. struct tg3_rx_buffer_desc *desc;
  4073. struct ring_info *map;
  4074. struct sk_buff *skb;
  4075. dma_addr_t mapping;
  4076. int skb_size, dest_idx;
  4077. switch (opaque_key) {
  4078. case RXD_OPAQUE_RING_STD:
  4079. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4080. desc = &tpr->rx_std[dest_idx];
  4081. map = &tpr->rx_std_buffers[dest_idx];
  4082. skb_size = tp->rx_pkt_map_sz;
  4083. break;
  4084. case RXD_OPAQUE_RING_JUMBO:
  4085. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4086. desc = &tpr->rx_jmb[dest_idx].std;
  4087. map = &tpr->rx_jmb_buffers[dest_idx];
  4088. skb_size = TG3_RX_JMB_MAP_SZ;
  4089. break;
  4090. default:
  4091. return -EINVAL;
  4092. }
  4093. /* Do not overwrite any of the map or rp information
  4094. * until we are sure we can commit to a new buffer.
  4095. *
  4096. * Callers depend upon this behavior and assume that
  4097. * we leave everything unchanged if we fail.
  4098. */
  4099. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  4100. if (skb == NULL)
  4101. return -ENOMEM;
  4102. skb_reserve(skb, tp->rx_offset);
  4103. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  4104. PCI_DMA_FROMDEVICE);
  4105. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4106. dev_kfree_skb(skb);
  4107. return -EIO;
  4108. }
  4109. map->skb = skb;
  4110. dma_unmap_addr_set(map, mapping, mapping);
  4111. desc->addr_hi = ((u64)mapping >> 32);
  4112. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4113. return skb_size;
  4114. }
  4115. /* We only need to move over in the address because the other
  4116. * members of the RX descriptor are invariant. See notes above
  4117. * tg3_alloc_rx_skb for full details.
  4118. */
  4119. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4120. struct tg3_rx_prodring_set *dpr,
  4121. u32 opaque_key, int src_idx,
  4122. u32 dest_idx_unmasked)
  4123. {
  4124. struct tg3 *tp = tnapi->tp;
  4125. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4126. struct ring_info *src_map, *dest_map;
  4127. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4128. int dest_idx;
  4129. switch (opaque_key) {
  4130. case RXD_OPAQUE_RING_STD:
  4131. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4132. dest_desc = &dpr->rx_std[dest_idx];
  4133. dest_map = &dpr->rx_std_buffers[dest_idx];
  4134. src_desc = &spr->rx_std[src_idx];
  4135. src_map = &spr->rx_std_buffers[src_idx];
  4136. break;
  4137. case RXD_OPAQUE_RING_JUMBO:
  4138. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4139. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4140. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4141. src_desc = &spr->rx_jmb[src_idx].std;
  4142. src_map = &spr->rx_jmb_buffers[src_idx];
  4143. break;
  4144. default:
  4145. return;
  4146. }
  4147. dest_map->skb = src_map->skb;
  4148. dma_unmap_addr_set(dest_map, mapping,
  4149. dma_unmap_addr(src_map, mapping));
  4150. dest_desc->addr_hi = src_desc->addr_hi;
  4151. dest_desc->addr_lo = src_desc->addr_lo;
  4152. /* Ensure that the update to the skb happens after the physical
  4153. * addresses have been transferred to the new BD location.
  4154. */
  4155. smp_wmb();
  4156. src_map->skb = NULL;
  4157. }
  4158. /* The RX ring scheme is composed of multiple rings which post fresh
  4159. * buffers to the chip, and one special ring the chip uses to report
  4160. * status back to the host.
  4161. *
  4162. * The special ring reports the status of received packets to the
  4163. * host. The chip does not write into the original descriptor the
  4164. * RX buffer was obtained from. The chip simply takes the original
  4165. * descriptor as provided by the host, updates the status and length
  4166. * field, then writes this into the next status ring entry.
  4167. *
  4168. * Each ring the host uses to post buffers to the chip is described
  4169. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4170. * it is first placed into the on-chip ram. When the packet's length
  4171. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4172. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4173. * which is within the range of the new packet's length is chosen.
  4174. *
  4175. * The "separate ring for rx status" scheme may sound queer, but it makes
  4176. * sense from a cache coherency perspective. If only the host writes
  4177. * to the buffer post rings, and only the chip writes to the rx status
  4178. * rings, then cache lines never move beyond shared-modified state.
  4179. * If both the host and chip were to write into the same ring, cache line
  4180. * eviction could occur since both entities want it in an exclusive state.
  4181. */
  4182. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4183. {
  4184. struct tg3 *tp = tnapi->tp;
  4185. u32 work_mask, rx_std_posted = 0;
  4186. u32 std_prod_idx, jmb_prod_idx;
  4187. u32 sw_idx = tnapi->rx_rcb_ptr;
  4188. u16 hw_idx;
  4189. int received;
  4190. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4191. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4192. /*
  4193. * We need to order the read of hw_idx and the read of
  4194. * the opaque cookie.
  4195. */
  4196. rmb();
  4197. work_mask = 0;
  4198. received = 0;
  4199. std_prod_idx = tpr->rx_std_prod_idx;
  4200. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4201. while (sw_idx != hw_idx && budget > 0) {
  4202. struct ring_info *ri;
  4203. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4204. unsigned int len;
  4205. struct sk_buff *skb;
  4206. dma_addr_t dma_addr;
  4207. u32 opaque_key, desc_idx, *post_ptr;
  4208. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4209. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4210. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4211. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4212. dma_addr = dma_unmap_addr(ri, mapping);
  4213. skb = ri->skb;
  4214. post_ptr = &std_prod_idx;
  4215. rx_std_posted++;
  4216. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4217. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4218. dma_addr = dma_unmap_addr(ri, mapping);
  4219. skb = ri->skb;
  4220. post_ptr = &jmb_prod_idx;
  4221. } else
  4222. goto next_pkt_nopost;
  4223. work_mask |= opaque_key;
  4224. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4225. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4226. drop_it:
  4227. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4228. desc_idx, *post_ptr);
  4229. drop_it_no_recycle:
  4230. /* Other statistics kept track of by card. */
  4231. tp->rx_dropped++;
  4232. goto next_pkt;
  4233. }
  4234. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4235. ETH_FCS_LEN;
  4236. if (len > TG3_RX_COPY_THRESH(tp)) {
  4237. int skb_size;
  4238. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4239. *post_ptr);
  4240. if (skb_size < 0)
  4241. goto drop_it;
  4242. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4243. PCI_DMA_FROMDEVICE);
  4244. /* Ensure that the update to the skb happens
  4245. * after the usage of the old DMA mapping.
  4246. */
  4247. smp_wmb();
  4248. ri->skb = NULL;
  4249. skb_put(skb, len);
  4250. } else {
  4251. struct sk_buff *copy_skb;
  4252. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4253. desc_idx, *post_ptr);
  4254. copy_skb = netdev_alloc_skb(tp->dev, len +
  4255. TG3_RAW_IP_ALIGN);
  4256. if (copy_skb == NULL)
  4257. goto drop_it_no_recycle;
  4258. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4259. skb_put(copy_skb, len);
  4260. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4261. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4262. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4263. /* We'll reuse the original ring buffer. */
  4264. skb = copy_skb;
  4265. }
  4266. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4267. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4268. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4269. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4270. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4271. else
  4272. skb_checksum_none_assert(skb);
  4273. skb->protocol = eth_type_trans(skb, tp->dev);
  4274. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4275. skb->protocol != htons(ETH_P_8021Q)) {
  4276. dev_kfree_skb(skb);
  4277. goto drop_it_no_recycle;
  4278. }
  4279. if (desc->type_flags & RXD_FLAG_VLAN &&
  4280. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4281. __vlan_hwaccel_put_tag(skb,
  4282. desc->err_vlan & RXD_VLAN_MASK);
  4283. napi_gro_receive(&tnapi->napi, skb);
  4284. received++;
  4285. budget--;
  4286. next_pkt:
  4287. (*post_ptr)++;
  4288. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4289. tpr->rx_std_prod_idx = std_prod_idx &
  4290. tp->rx_std_ring_mask;
  4291. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4292. tpr->rx_std_prod_idx);
  4293. work_mask &= ~RXD_OPAQUE_RING_STD;
  4294. rx_std_posted = 0;
  4295. }
  4296. next_pkt_nopost:
  4297. sw_idx++;
  4298. sw_idx &= tp->rx_ret_ring_mask;
  4299. /* Refresh hw_idx to see if there is new work */
  4300. if (sw_idx == hw_idx) {
  4301. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4302. rmb();
  4303. }
  4304. }
  4305. /* ACK the status ring. */
  4306. tnapi->rx_rcb_ptr = sw_idx;
  4307. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4308. /* Refill RX ring(s). */
  4309. if (!tg3_flag(tp, ENABLE_RSS)) {
  4310. if (work_mask & RXD_OPAQUE_RING_STD) {
  4311. tpr->rx_std_prod_idx = std_prod_idx &
  4312. tp->rx_std_ring_mask;
  4313. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4314. tpr->rx_std_prod_idx);
  4315. }
  4316. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4317. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4318. tp->rx_jmb_ring_mask;
  4319. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4320. tpr->rx_jmb_prod_idx);
  4321. }
  4322. mmiowb();
  4323. } else if (work_mask) {
  4324. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4325. * updated before the producer indices can be updated.
  4326. */
  4327. smp_wmb();
  4328. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4329. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4330. if (tnapi != &tp->napi[1])
  4331. napi_schedule(&tp->napi[1].napi);
  4332. }
  4333. return received;
  4334. }
  4335. static void tg3_poll_link(struct tg3 *tp)
  4336. {
  4337. /* handle link change and other phy events */
  4338. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4339. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4340. if (sblk->status & SD_STATUS_LINK_CHG) {
  4341. sblk->status = SD_STATUS_UPDATED |
  4342. (sblk->status & ~SD_STATUS_LINK_CHG);
  4343. spin_lock(&tp->lock);
  4344. if (tg3_flag(tp, USE_PHYLIB)) {
  4345. tw32_f(MAC_STATUS,
  4346. (MAC_STATUS_SYNC_CHANGED |
  4347. MAC_STATUS_CFG_CHANGED |
  4348. MAC_STATUS_MI_COMPLETION |
  4349. MAC_STATUS_LNKSTATE_CHANGED));
  4350. udelay(40);
  4351. } else
  4352. tg3_setup_phy(tp, 0);
  4353. spin_unlock(&tp->lock);
  4354. }
  4355. }
  4356. }
  4357. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4358. struct tg3_rx_prodring_set *dpr,
  4359. struct tg3_rx_prodring_set *spr)
  4360. {
  4361. u32 si, di, cpycnt, src_prod_idx;
  4362. int i, err = 0;
  4363. while (1) {
  4364. src_prod_idx = spr->rx_std_prod_idx;
  4365. /* Make sure updates to the rx_std_buffers[] entries and the
  4366. * standard producer index are seen in the correct order.
  4367. */
  4368. smp_rmb();
  4369. if (spr->rx_std_cons_idx == src_prod_idx)
  4370. break;
  4371. if (spr->rx_std_cons_idx < src_prod_idx)
  4372. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4373. else
  4374. cpycnt = tp->rx_std_ring_mask + 1 -
  4375. spr->rx_std_cons_idx;
  4376. cpycnt = min(cpycnt,
  4377. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4378. si = spr->rx_std_cons_idx;
  4379. di = dpr->rx_std_prod_idx;
  4380. for (i = di; i < di + cpycnt; i++) {
  4381. if (dpr->rx_std_buffers[i].skb) {
  4382. cpycnt = i - di;
  4383. err = -ENOSPC;
  4384. break;
  4385. }
  4386. }
  4387. if (!cpycnt)
  4388. break;
  4389. /* Ensure that updates to the rx_std_buffers ring and the
  4390. * shadowed hardware producer ring from tg3_recycle_skb() are
  4391. * ordered correctly WRT the skb check above.
  4392. */
  4393. smp_rmb();
  4394. memcpy(&dpr->rx_std_buffers[di],
  4395. &spr->rx_std_buffers[si],
  4396. cpycnt * sizeof(struct ring_info));
  4397. for (i = 0; i < cpycnt; i++, di++, si++) {
  4398. struct tg3_rx_buffer_desc *sbd, *dbd;
  4399. sbd = &spr->rx_std[si];
  4400. dbd = &dpr->rx_std[di];
  4401. dbd->addr_hi = sbd->addr_hi;
  4402. dbd->addr_lo = sbd->addr_lo;
  4403. }
  4404. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4405. tp->rx_std_ring_mask;
  4406. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4407. tp->rx_std_ring_mask;
  4408. }
  4409. while (1) {
  4410. src_prod_idx = spr->rx_jmb_prod_idx;
  4411. /* Make sure updates to the rx_jmb_buffers[] entries and
  4412. * the jumbo producer index are seen in the correct order.
  4413. */
  4414. smp_rmb();
  4415. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4416. break;
  4417. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4418. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4419. else
  4420. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4421. spr->rx_jmb_cons_idx;
  4422. cpycnt = min(cpycnt,
  4423. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4424. si = spr->rx_jmb_cons_idx;
  4425. di = dpr->rx_jmb_prod_idx;
  4426. for (i = di; i < di + cpycnt; i++) {
  4427. if (dpr->rx_jmb_buffers[i].skb) {
  4428. cpycnt = i - di;
  4429. err = -ENOSPC;
  4430. break;
  4431. }
  4432. }
  4433. if (!cpycnt)
  4434. break;
  4435. /* Ensure that updates to the rx_jmb_buffers ring and the
  4436. * shadowed hardware producer ring from tg3_recycle_skb() are
  4437. * ordered correctly WRT the skb check above.
  4438. */
  4439. smp_rmb();
  4440. memcpy(&dpr->rx_jmb_buffers[di],
  4441. &spr->rx_jmb_buffers[si],
  4442. cpycnt * sizeof(struct ring_info));
  4443. for (i = 0; i < cpycnt; i++, di++, si++) {
  4444. struct tg3_rx_buffer_desc *sbd, *dbd;
  4445. sbd = &spr->rx_jmb[si].std;
  4446. dbd = &dpr->rx_jmb[di].std;
  4447. dbd->addr_hi = sbd->addr_hi;
  4448. dbd->addr_lo = sbd->addr_lo;
  4449. }
  4450. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4451. tp->rx_jmb_ring_mask;
  4452. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4453. tp->rx_jmb_ring_mask;
  4454. }
  4455. return err;
  4456. }
  4457. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4458. {
  4459. struct tg3 *tp = tnapi->tp;
  4460. /* run TX completion thread */
  4461. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4462. tg3_tx(tnapi);
  4463. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4464. return work_done;
  4465. }
  4466. /* run RX thread, within the bounds set by NAPI.
  4467. * All RX "locking" is done by ensuring outside
  4468. * code synchronizes with tg3->napi.poll()
  4469. */
  4470. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4471. work_done += tg3_rx(tnapi, budget - work_done);
  4472. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4473. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4474. int i, err = 0;
  4475. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4476. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4477. for (i = 1; i < tp->irq_cnt; i++)
  4478. err |= tg3_rx_prodring_xfer(tp, dpr,
  4479. &tp->napi[i].prodring);
  4480. wmb();
  4481. if (std_prod_idx != dpr->rx_std_prod_idx)
  4482. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4483. dpr->rx_std_prod_idx);
  4484. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4485. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4486. dpr->rx_jmb_prod_idx);
  4487. mmiowb();
  4488. if (err)
  4489. tw32_f(HOSTCC_MODE, tp->coal_now);
  4490. }
  4491. return work_done;
  4492. }
  4493. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4494. {
  4495. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4496. struct tg3 *tp = tnapi->tp;
  4497. int work_done = 0;
  4498. struct tg3_hw_status *sblk = tnapi->hw_status;
  4499. while (1) {
  4500. work_done = tg3_poll_work(tnapi, work_done, budget);
  4501. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4502. goto tx_recovery;
  4503. if (unlikely(work_done >= budget))
  4504. break;
  4505. /* tp->last_tag is used in tg3_int_reenable() below
  4506. * to tell the hw how much work has been processed,
  4507. * so we must read it before checking for more work.
  4508. */
  4509. tnapi->last_tag = sblk->status_tag;
  4510. tnapi->last_irq_tag = tnapi->last_tag;
  4511. rmb();
  4512. /* check for RX/TX work to do */
  4513. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4514. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4515. napi_complete(napi);
  4516. /* Reenable interrupts. */
  4517. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4518. mmiowb();
  4519. break;
  4520. }
  4521. }
  4522. return work_done;
  4523. tx_recovery:
  4524. /* work_done is guaranteed to be less than budget. */
  4525. napi_complete(napi);
  4526. schedule_work(&tp->reset_task);
  4527. return work_done;
  4528. }
  4529. static void tg3_process_error(struct tg3 *tp)
  4530. {
  4531. u32 val;
  4532. bool real_error = false;
  4533. if (tg3_flag(tp, ERROR_PROCESSED))
  4534. return;
  4535. /* Check Flow Attention register */
  4536. val = tr32(HOSTCC_FLOW_ATTN);
  4537. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4538. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4539. real_error = true;
  4540. }
  4541. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4542. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4543. real_error = true;
  4544. }
  4545. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4546. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4547. real_error = true;
  4548. }
  4549. if (!real_error)
  4550. return;
  4551. tg3_dump_state(tp);
  4552. tg3_flag_set(tp, ERROR_PROCESSED);
  4553. schedule_work(&tp->reset_task);
  4554. }
  4555. static int tg3_poll(struct napi_struct *napi, int budget)
  4556. {
  4557. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4558. struct tg3 *tp = tnapi->tp;
  4559. int work_done = 0;
  4560. struct tg3_hw_status *sblk = tnapi->hw_status;
  4561. while (1) {
  4562. if (sblk->status & SD_STATUS_ERROR)
  4563. tg3_process_error(tp);
  4564. tg3_poll_link(tp);
  4565. work_done = tg3_poll_work(tnapi, work_done, budget);
  4566. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4567. goto tx_recovery;
  4568. if (unlikely(work_done >= budget))
  4569. break;
  4570. if (tg3_flag(tp, TAGGED_STATUS)) {
  4571. /* tp->last_tag is used in tg3_int_reenable() below
  4572. * to tell the hw how much work has been processed,
  4573. * so we must read it before checking for more work.
  4574. */
  4575. tnapi->last_tag = sblk->status_tag;
  4576. tnapi->last_irq_tag = tnapi->last_tag;
  4577. rmb();
  4578. } else
  4579. sblk->status &= ~SD_STATUS_UPDATED;
  4580. if (likely(!tg3_has_work(tnapi))) {
  4581. napi_complete(napi);
  4582. tg3_int_reenable(tnapi);
  4583. break;
  4584. }
  4585. }
  4586. return work_done;
  4587. tx_recovery:
  4588. /* work_done is guaranteed to be less than budget. */
  4589. napi_complete(napi);
  4590. schedule_work(&tp->reset_task);
  4591. return work_done;
  4592. }
  4593. static void tg3_napi_disable(struct tg3 *tp)
  4594. {
  4595. int i;
  4596. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4597. napi_disable(&tp->napi[i].napi);
  4598. }
  4599. static void tg3_napi_enable(struct tg3 *tp)
  4600. {
  4601. int i;
  4602. for (i = 0; i < tp->irq_cnt; i++)
  4603. napi_enable(&tp->napi[i].napi);
  4604. }
  4605. static void tg3_napi_init(struct tg3 *tp)
  4606. {
  4607. int i;
  4608. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4609. for (i = 1; i < tp->irq_cnt; i++)
  4610. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4611. }
  4612. static void tg3_napi_fini(struct tg3 *tp)
  4613. {
  4614. int i;
  4615. for (i = 0; i < tp->irq_cnt; i++)
  4616. netif_napi_del(&tp->napi[i].napi);
  4617. }
  4618. static inline void tg3_netif_stop(struct tg3 *tp)
  4619. {
  4620. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4621. tg3_napi_disable(tp);
  4622. netif_tx_disable(tp->dev);
  4623. }
  4624. static inline void tg3_netif_start(struct tg3 *tp)
  4625. {
  4626. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4627. * appropriate so long as all callers are assured to
  4628. * have free tx slots (such as after tg3_init_hw)
  4629. */
  4630. netif_tx_wake_all_queues(tp->dev);
  4631. tg3_napi_enable(tp);
  4632. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4633. tg3_enable_ints(tp);
  4634. }
  4635. static void tg3_irq_quiesce(struct tg3 *tp)
  4636. {
  4637. int i;
  4638. BUG_ON(tp->irq_sync);
  4639. tp->irq_sync = 1;
  4640. smp_mb();
  4641. for (i = 0; i < tp->irq_cnt; i++)
  4642. synchronize_irq(tp->napi[i].irq_vec);
  4643. }
  4644. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4645. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4646. * with as well. Most of the time, this is not necessary except when
  4647. * shutting down the device.
  4648. */
  4649. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4650. {
  4651. spin_lock_bh(&tp->lock);
  4652. if (irq_sync)
  4653. tg3_irq_quiesce(tp);
  4654. }
  4655. static inline void tg3_full_unlock(struct tg3 *tp)
  4656. {
  4657. spin_unlock_bh(&tp->lock);
  4658. }
  4659. /* One-shot MSI handler - Chip automatically disables interrupt
  4660. * after sending MSI so driver doesn't have to do it.
  4661. */
  4662. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4663. {
  4664. struct tg3_napi *tnapi = dev_id;
  4665. struct tg3 *tp = tnapi->tp;
  4666. prefetch(tnapi->hw_status);
  4667. if (tnapi->rx_rcb)
  4668. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4669. if (likely(!tg3_irq_sync(tp)))
  4670. napi_schedule(&tnapi->napi);
  4671. return IRQ_HANDLED;
  4672. }
  4673. /* MSI ISR - No need to check for interrupt sharing and no need to
  4674. * flush status block and interrupt mailbox. PCI ordering rules
  4675. * guarantee that MSI will arrive after the status block.
  4676. */
  4677. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4678. {
  4679. struct tg3_napi *tnapi = dev_id;
  4680. struct tg3 *tp = tnapi->tp;
  4681. prefetch(tnapi->hw_status);
  4682. if (tnapi->rx_rcb)
  4683. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4684. /*
  4685. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4686. * chip-internal interrupt pending events.
  4687. * Writing non-zero to intr-mbox-0 additional tells the
  4688. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4689. * event coalescing.
  4690. */
  4691. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4692. if (likely(!tg3_irq_sync(tp)))
  4693. napi_schedule(&tnapi->napi);
  4694. return IRQ_RETVAL(1);
  4695. }
  4696. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4697. {
  4698. struct tg3_napi *tnapi = dev_id;
  4699. struct tg3 *tp = tnapi->tp;
  4700. struct tg3_hw_status *sblk = tnapi->hw_status;
  4701. unsigned int handled = 1;
  4702. /* In INTx mode, it is possible for the interrupt to arrive at
  4703. * the CPU before the status block posted prior to the interrupt.
  4704. * Reading the PCI State register will confirm whether the
  4705. * interrupt is ours and will flush the status block.
  4706. */
  4707. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4708. if (tg3_flag(tp, CHIP_RESETTING) ||
  4709. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4710. handled = 0;
  4711. goto out;
  4712. }
  4713. }
  4714. /*
  4715. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4716. * chip-internal interrupt pending events.
  4717. * Writing non-zero to intr-mbox-0 additional tells the
  4718. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4719. * event coalescing.
  4720. *
  4721. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4722. * spurious interrupts. The flush impacts performance but
  4723. * excessive spurious interrupts can be worse in some cases.
  4724. */
  4725. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4726. if (tg3_irq_sync(tp))
  4727. goto out;
  4728. sblk->status &= ~SD_STATUS_UPDATED;
  4729. if (likely(tg3_has_work(tnapi))) {
  4730. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4731. napi_schedule(&tnapi->napi);
  4732. } else {
  4733. /* No work, shared interrupt perhaps? re-enable
  4734. * interrupts, and flush that PCI write
  4735. */
  4736. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4737. 0x00000000);
  4738. }
  4739. out:
  4740. return IRQ_RETVAL(handled);
  4741. }
  4742. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4743. {
  4744. struct tg3_napi *tnapi = dev_id;
  4745. struct tg3 *tp = tnapi->tp;
  4746. struct tg3_hw_status *sblk = tnapi->hw_status;
  4747. unsigned int handled = 1;
  4748. /* In INTx mode, it is possible for the interrupt to arrive at
  4749. * the CPU before the status block posted prior to the interrupt.
  4750. * Reading the PCI State register will confirm whether the
  4751. * interrupt is ours and will flush the status block.
  4752. */
  4753. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4754. if (tg3_flag(tp, CHIP_RESETTING) ||
  4755. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4756. handled = 0;
  4757. goto out;
  4758. }
  4759. }
  4760. /*
  4761. * writing any value to intr-mbox-0 clears PCI INTA# and
  4762. * chip-internal interrupt pending events.
  4763. * writing non-zero to intr-mbox-0 additional tells the
  4764. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4765. * event coalescing.
  4766. *
  4767. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4768. * spurious interrupts. The flush impacts performance but
  4769. * excessive spurious interrupts can be worse in some cases.
  4770. */
  4771. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4772. /*
  4773. * In a shared interrupt configuration, sometimes other devices'
  4774. * interrupts will scream. We record the current status tag here
  4775. * so that the above check can report that the screaming interrupts
  4776. * are unhandled. Eventually they will be silenced.
  4777. */
  4778. tnapi->last_irq_tag = sblk->status_tag;
  4779. if (tg3_irq_sync(tp))
  4780. goto out;
  4781. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4782. napi_schedule(&tnapi->napi);
  4783. out:
  4784. return IRQ_RETVAL(handled);
  4785. }
  4786. /* ISR for interrupt test */
  4787. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4788. {
  4789. struct tg3_napi *tnapi = dev_id;
  4790. struct tg3 *tp = tnapi->tp;
  4791. struct tg3_hw_status *sblk = tnapi->hw_status;
  4792. if ((sblk->status & SD_STATUS_UPDATED) ||
  4793. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4794. tg3_disable_ints(tp);
  4795. return IRQ_RETVAL(1);
  4796. }
  4797. return IRQ_RETVAL(0);
  4798. }
  4799. static int tg3_init_hw(struct tg3 *, int);
  4800. static int tg3_halt(struct tg3 *, int, int);
  4801. /* Restart hardware after configuration changes, self-test, etc.
  4802. * Invoked with tp->lock held.
  4803. */
  4804. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4805. __releases(tp->lock)
  4806. __acquires(tp->lock)
  4807. {
  4808. int err;
  4809. err = tg3_init_hw(tp, reset_phy);
  4810. if (err) {
  4811. netdev_err(tp->dev,
  4812. "Failed to re-initialize device, aborting\n");
  4813. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4814. tg3_full_unlock(tp);
  4815. del_timer_sync(&tp->timer);
  4816. tp->irq_sync = 0;
  4817. tg3_napi_enable(tp);
  4818. dev_close(tp->dev);
  4819. tg3_full_lock(tp, 0);
  4820. }
  4821. return err;
  4822. }
  4823. #ifdef CONFIG_NET_POLL_CONTROLLER
  4824. static void tg3_poll_controller(struct net_device *dev)
  4825. {
  4826. int i;
  4827. struct tg3 *tp = netdev_priv(dev);
  4828. for (i = 0; i < tp->irq_cnt; i++)
  4829. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4830. }
  4831. #endif
  4832. static void tg3_reset_task(struct work_struct *work)
  4833. {
  4834. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4835. int err;
  4836. unsigned int restart_timer;
  4837. tg3_full_lock(tp, 0);
  4838. if (!netif_running(tp->dev)) {
  4839. tg3_full_unlock(tp);
  4840. return;
  4841. }
  4842. tg3_full_unlock(tp);
  4843. tg3_phy_stop(tp);
  4844. tg3_netif_stop(tp);
  4845. tg3_full_lock(tp, 1);
  4846. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4847. tg3_flag_clear(tp, RESTART_TIMER);
  4848. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4849. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4850. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4851. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4852. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4853. }
  4854. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4855. err = tg3_init_hw(tp, 1);
  4856. if (err)
  4857. goto out;
  4858. tg3_netif_start(tp);
  4859. if (restart_timer)
  4860. mod_timer(&tp->timer, jiffies + 1);
  4861. out:
  4862. tg3_full_unlock(tp);
  4863. if (!err)
  4864. tg3_phy_start(tp);
  4865. }
  4866. static void tg3_tx_timeout(struct net_device *dev)
  4867. {
  4868. struct tg3 *tp = netdev_priv(dev);
  4869. if (netif_msg_tx_err(tp)) {
  4870. netdev_err(dev, "transmit timed out, resetting\n");
  4871. tg3_dump_state(tp);
  4872. }
  4873. schedule_work(&tp->reset_task);
  4874. }
  4875. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4876. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4877. {
  4878. u32 base = (u32) mapping & 0xffffffff;
  4879. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4880. }
  4881. /* Test for DMA addresses > 40-bit */
  4882. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4883. int len)
  4884. {
  4885. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4886. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4887. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4888. return 0;
  4889. #else
  4890. return 0;
  4891. #endif
  4892. }
  4893. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4894. dma_addr_t mapping, int len, u32 flags,
  4895. u32 mss_and_is_end)
  4896. {
  4897. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4898. int is_end = (mss_and_is_end & 0x1);
  4899. u32 mss = (mss_and_is_end >> 1);
  4900. u32 vlan_tag = 0;
  4901. if (is_end)
  4902. flags |= TXD_FLAG_END;
  4903. if (flags & TXD_FLAG_VLAN) {
  4904. vlan_tag = flags >> 16;
  4905. flags &= 0xffff;
  4906. }
  4907. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4908. txd->addr_hi = ((u64) mapping >> 32);
  4909. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4910. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4911. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4912. }
  4913. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4914. struct sk_buff *skb, int last)
  4915. {
  4916. int i;
  4917. u32 entry = tnapi->tx_prod;
  4918. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  4919. pci_unmap_single(tnapi->tp->pdev,
  4920. dma_unmap_addr(txb, mapping),
  4921. skb_headlen(skb),
  4922. PCI_DMA_TODEVICE);
  4923. for (i = 0; i < last; i++) {
  4924. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4925. entry = NEXT_TX(entry);
  4926. txb = &tnapi->tx_buffers[entry];
  4927. pci_unmap_page(tnapi->tp->pdev,
  4928. dma_unmap_addr(txb, mapping),
  4929. frag->size, PCI_DMA_TODEVICE);
  4930. }
  4931. }
  4932. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4933. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4934. struct sk_buff *skb,
  4935. u32 base_flags, u32 mss)
  4936. {
  4937. struct tg3 *tp = tnapi->tp;
  4938. struct sk_buff *new_skb;
  4939. dma_addr_t new_addr = 0;
  4940. u32 entry = tnapi->tx_prod;
  4941. int ret = 0;
  4942. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4943. new_skb = skb_copy(skb, GFP_ATOMIC);
  4944. else {
  4945. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4946. new_skb = skb_copy_expand(skb,
  4947. skb_headroom(skb) + more_headroom,
  4948. skb_tailroom(skb), GFP_ATOMIC);
  4949. }
  4950. if (!new_skb) {
  4951. ret = -1;
  4952. } else {
  4953. /* New SKB is guaranteed to be linear. */
  4954. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4955. PCI_DMA_TODEVICE);
  4956. /* Make sure the mapping succeeded */
  4957. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4958. ret = -1;
  4959. dev_kfree_skb(new_skb);
  4960. /* Make sure new skb does not cross any 4G boundaries.
  4961. * Drop the packet if it does.
  4962. */
  4963. } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4964. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4965. PCI_DMA_TODEVICE);
  4966. ret = -1;
  4967. dev_kfree_skb(new_skb);
  4968. } else {
  4969. tnapi->tx_buffers[entry].skb = new_skb;
  4970. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4971. mapping, new_addr);
  4972. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4973. base_flags, 1 | (mss << 1));
  4974. }
  4975. }
  4976. dev_kfree_skb(skb);
  4977. return ret;
  4978. }
  4979. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4980. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4981. * TSO header is greater than 80 bytes.
  4982. */
  4983. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4984. {
  4985. struct sk_buff *segs, *nskb;
  4986. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4987. /* Estimate the number of fragments in the worst case */
  4988. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4989. netif_stop_queue(tp->dev);
  4990. /* netif_tx_stop_queue() must be done before checking
  4991. * checking tx index in tg3_tx_avail() below, because in
  4992. * tg3_tx(), we update tx index before checking for
  4993. * netif_tx_queue_stopped().
  4994. */
  4995. smp_mb();
  4996. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4997. return NETDEV_TX_BUSY;
  4998. netif_wake_queue(tp->dev);
  4999. }
  5000. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5001. if (IS_ERR(segs))
  5002. goto tg3_tso_bug_end;
  5003. do {
  5004. nskb = segs;
  5005. segs = segs->next;
  5006. nskb->next = NULL;
  5007. tg3_start_xmit(nskb, tp->dev);
  5008. } while (segs);
  5009. tg3_tso_bug_end:
  5010. dev_kfree_skb(skb);
  5011. return NETDEV_TX_OK;
  5012. }
  5013. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5014. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5015. */
  5016. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5017. {
  5018. struct tg3 *tp = netdev_priv(dev);
  5019. u32 len, entry, base_flags, mss;
  5020. int i = -1, would_hit_hwbug;
  5021. dma_addr_t mapping;
  5022. struct tg3_napi *tnapi;
  5023. struct netdev_queue *txq;
  5024. unsigned int last;
  5025. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5026. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5027. if (tg3_flag(tp, ENABLE_TSS))
  5028. tnapi++;
  5029. /* We are running in BH disabled context with netif_tx_lock
  5030. * and TX reclaim runs via tp->napi.poll inside of a software
  5031. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5032. * no IRQ context deadlocks to worry about either. Rejoice!
  5033. */
  5034. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  5035. if (!netif_tx_queue_stopped(txq)) {
  5036. netif_tx_stop_queue(txq);
  5037. /* This is a hard error, log it. */
  5038. netdev_err(dev,
  5039. "BUG! Tx Ring full when queue awake!\n");
  5040. }
  5041. return NETDEV_TX_BUSY;
  5042. }
  5043. entry = tnapi->tx_prod;
  5044. base_flags = 0;
  5045. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5046. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5047. mss = skb_shinfo(skb)->gso_size;
  5048. if (mss) {
  5049. struct iphdr *iph;
  5050. u32 tcp_opt_len, hdr_len;
  5051. if (skb_header_cloned(skb) &&
  5052. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  5053. dev_kfree_skb(skb);
  5054. goto out_unlock;
  5055. }
  5056. iph = ip_hdr(skb);
  5057. tcp_opt_len = tcp_optlen(skb);
  5058. if (skb_is_gso_v6(skb)) {
  5059. hdr_len = skb_headlen(skb) - ETH_HLEN;
  5060. } else {
  5061. u32 ip_tcp_len;
  5062. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  5063. hdr_len = ip_tcp_len + tcp_opt_len;
  5064. iph->check = 0;
  5065. iph->tot_len = htons(mss + hdr_len);
  5066. }
  5067. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5068. tg3_flag(tp, TSO_BUG))
  5069. return tg3_tso_bug(tp, skb);
  5070. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5071. TXD_FLAG_CPU_POST_DMA);
  5072. if (tg3_flag(tp, HW_TSO_1) ||
  5073. tg3_flag(tp, HW_TSO_2) ||
  5074. tg3_flag(tp, HW_TSO_3)) {
  5075. tcp_hdr(skb)->check = 0;
  5076. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5077. } else
  5078. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5079. iph->daddr, 0,
  5080. IPPROTO_TCP,
  5081. 0);
  5082. if (tg3_flag(tp, HW_TSO_3)) {
  5083. mss |= (hdr_len & 0xc) << 12;
  5084. if (hdr_len & 0x10)
  5085. base_flags |= 0x00000010;
  5086. base_flags |= (hdr_len & 0x3e0) << 5;
  5087. } else if (tg3_flag(tp, HW_TSO_2))
  5088. mss |= hdr_len << 9;
  5089. else if (tg3_flag(tp, HW_TSO_1) ||
  5090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5091. if (tcp_opt_len || iph->ihl > 5) {
  5092. int tsflags;
  5093. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5094. mss |= (tsflags << 11);
  5095. }
  5096. } else {
  5097. if (tcp_opt_len || iph->ihl > 5) {
  5098. int tsflags;
  5099. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5100. base_flags |= tsflags << 12;
  5101. }
  5102. }
  5103. }
  5104. if (vlan_tx_tag_present(skb))
  5105. base_flags |= (TXD_FLAG_VLAN |
  5106. (vlan_tx_tag_get(skb) << 16));
  5107. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5108. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5109. base_flags |= TXD_FLAG_JMB_PKT;
  5110. len = skb_headlen(skb);
  5111. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  5112. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  5113. dev_kfree_skb(skb);
  5114. goto out_unlock;
  5115. }
  5116. tnapi->tx_buffers[entry].skb = skb;
  5117. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  5118. would_hit_hwbug = 0;
  5119. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5120. would_hit_hwbug = 1;
  5121. if (tg3_4g_overflow_test(mapping, len))
  5122. would_hit_hwbug = 1;
  5123. if (tg3_40bit_overflow_test(tp, mapping, len))
  5124. would_hit_hwbug = 1;
  5125. if (tg3_flag(tp, 5701_DMA_BUG))
  5126. would_hit_hwbug = 1;
  5127. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  5128. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  5129. entry = NEXT_TX(entry);
  5130. /* Now loop through additional data fragments, and queue them. */
  5131. if (skb_shinfo(skb)->nr_frags > 0) {
  5132. last = skb_shinfo(skb)->nr_frags - 1;
  5133. for (i = 0; i <= last; i++) {
  5134. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5135. len = frag->size;
  5136. mapping = pci_map_page(tp->pdev,
  5137. frag->page,
  5138. frag->page_offset,
  5139. len, PCI_DMA_TODEVICE);
  5140. tnapi->tx_buffers[entry].skb = NULL;
  5141. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5142. mapping);
  5143. if (pci_dma_mapping_error(tp->pdev, mapping))
  5144. goto dma_error;
  5145. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5146. len <= 8)
  5147. would_hit_hwbug = 1;
  5148. if (tg3_4g_overflow_test(mapping, len))
  5149. would_hit_hwbug = 1;
  5150. if (tg3_40bit_overflow_test(tp, mapping, len))
  5151. would_hit_hwbug = 1;
  5152. if (tg3_flag(tp, HW_TSO_1) ||
  5153. tg3_flag(tp, HW_TSO_2) ||
  5154. tg3_flag(tp, HW_TSO_3))
  5155. tg3_set_txd(tnapi, entry, mapping, len,
  5156. base_flags, (i == last)|(mss << 1));
  5157. else
  5158. tg3_set_txd(tnapi, entry, mapping, len,
  5159. base_flags, (i == last));
  5160. entry = NEXT_TX(entry);
  5161. }
  5162. }
  5163. if (would_hit_hwbug) {
  5164. tg3_skb_error_unmap(tnapi, skb, i);
  5165. /* If the workaround fails due to memory/mapping
  5166. * failure, silently drop this packet.
  5167. */
  5168. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5169. goto out_unlock;
  5170. entry = NEXT_TX(tnapi->tx_prod);
  5171. }
  5172. skb_tx_timestamp(skb);
  5173. /* Packets are ready, update Tx producer idx local and on card. */
  5174. tw32_tx_mbox(tnapi->prodmbox, entry);
  5175. tnapi->tx_prod = entry;
  5176. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5177. netif_tx_stop_queue(txq);
  5178. /* netif_tx_stop_queue() must be done before checking
  5179. * checking tx index in tg3_tx_avail() below, because in
  5180. * tg3_tx(), we update tx index before checking for
  5181. * netif_tx_queue_stopped().
  5182. */
  5183. smp_mb();
  5184. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5185. netif_tx_wake_queue(txq);
  5186. }
  5187. out_unlock:
  5188. mmiowb();
  5189. return NETDEV_TX_OK;
  5190. dma_error:
  5191. tg3_skb_error_unmap(tnapi, skb, i);
  5192. dev_kfree_skb(skb);
  5193. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5194. return NETDEV_TX_OK;
  5195. }
  5196. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5197. {
  5198. struct tg3 *tp = netdev_priv(dev);
  5199. if (features & NETIF_F_LOOPBACK) {
  5200. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5201. return;
  5202. /*
  5203. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5204. * loopback mode if Half-Duplex mode was negotiated earlier.
  5205. */
  5206. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5207. /* Enable internal MAC loopback mode */
  5208. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5209. spin_lock_bh(&tp->lock);
  5210. tw32(MAC_MODE, tp->mac_mode);
  5211. netif_carrier_on(tp->dev);
  5212. spin_unlock_bh(&tp->lock);
  5213. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5214. } else {
  5215. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5216. return;
  5217. /* Disable internal MAC loopback mode */
  5218. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5219. spin_lock_bh(&tp->lock);
  5220. tw32(MAC_MODE, tp->mac_mode);
  5221. /* Force link status check */
  5222. tg3_setup_phy(tp, 1);
  5223. spin_unlock_bh(&tp->lock);
  5224. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5225. }
  5226. }
  5227. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5228. {
  5229. struct tg3 *tp = netdev_priv(dev);
  5230. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5231. features &= ~NETIF_F_ALL_TSO;
  5232. return features;
  5233. }
  5234. static int tg3_set_features(struct net_device *dev, u32 features)
  5235. {
  5236. u32 changed = dev->features ^ features;
  5237. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5238. tg3_set_loopback(dev, features);
  5239. return 0;
  5240. }
  5241. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5242. int new_mtu)
  5243. {
  5244. dev->mtu = new_mtu;
  5245. if (new_mtu > ETH_DATA_LEN) {
  5246. if (tg3_flag(tp, 5780_CLASS)) {
  5247. netdev_update_features(dev);
  5248. tg3_flag_clear(tp, TSO_CAPABLE);
  5249. } else {
  5250. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5251. }
  5252. } else {
  5253. if (tg3_flag(tp, 5780_CLASS)) {
  5254. tg3_flag_set(tp, TSO_CAPABLE);
  5255. netdev_update_features(dev);
  5256. }
  5257. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5258. }
  5259. }
  5260. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5261. {
  5262. struct tg3 *tp = netdev_priv(dev);
  5263. int err;
  5264. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5265. return -EINVAL;
  5266. if (!netif_running(dev)) {
  5267. /* We'll just catch it later when the
  5268. * device is up'd.
  5269. */
  5270. tg3_set_mtu(dev, tp, new_mtu);
  5271. return 0;
  5272. }
  5273. tg3_phy_stop(tp);
  5274. tg3_netif_stop(tp);
  5275. tg3_full_lock(tp, 1);
  5276. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5277. tg3_set_mtu(dev, tp, new_mtu);
  5278. err = tg3_restart_hw(tp, 0);
  5279. if (!err)
  5280. tg3_netif_start(tp);
  5281. tg3_full_unlock(tp);
  5282. if (!err)
  5283. tg3_phy_start(tp);
  5284. return err;
  5285. }
  5286. static void tg3_rx_prodring_free(struct tg3 *tp,
  5287. struct tg3_rx_prodring_set *tpr)
  5288. {
  5289. int i;
  5290. if (tpr != &tp->napi[0].prodring) {
  5291. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5292. i = (i + 1) & tp->rx_std_ring_mask)
  5293. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5294. tp->rx_pkt_map_sz);
  5295. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5296. for (i = tpr->rx_jmb_cons_idx;
  5297. i != tpr->rx_jmb_prod_idx;
  5298. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5299. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5300. TG3_RX_JMB_MAP_SZ);
  5301. }
  5302. }
  5303. return;
  5304. }
  5305. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5306. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5307. tp->rx_pkt_map_sz);
  5308. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5309. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5310. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5311. TG3_RX_JMB_MAP_SZ);
  5312. }
  5313. }
  5314. /* Initialize rx rings for packet processing.
  5315. *
  5316. * The chip has been shut down and the driver detached from
  5317. * the networking, so no interrupts or new tx packets will
  5318. * end up in the driver. tp->{tx,}lock are held and thus
  5319. * we may not sleep.
  5320. */
  5321. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5322. struct tg3_rx_prodring_set *tpr)
  5323. {
  5324. u32 i, rx_pkt_dma_sz;
  5325. tpr->rx_std_cons_idx = 0;
  5326. tpr->rx_std_prod_idx = 0;
  5327. tpr->rx_jmb_cons_idx = 0;
  5328. tpr->rx_jmb_prod_idx = 0;
  5329. if (tpr != &tp->napi[0].prodring) {
  5330. memset(&tpr->rx_std_buffers[0], 0,
  5331. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5332. if (tpr->rx_jmb_buffers)
  5333. memset(&tpr->rx_jmb_buffers[0], 0,
  5334. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5335. goto done;
  5336. }
  5337. /* Zero out all descriptors. */
  5338. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5339. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5340. if (tg3_flag(tp, 5780_CLASS) &&
  5341. tp->dev->mtu > ETH_DATA_LEN)
  5342. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5343. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5344. /* Initialize invariants of the rings, we only set this
  5345. * stuff once. This works because the card does not
  5346. * write into the rx buffer posting rings.
  5347. */
  5348. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5349. struct tg3_rx_buffer_desc *rxd;
  5350. rxd = &tpr->rx_std[i];
  5351. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5352. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5353. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5354. (i << RXD_OPAQUE_INDEX_SHIFT));
  5355. }
  5356. /* Now allocate fresh SKBs for each rx ring. */
  5357. for (i = 0; i < tp->rx_pending; i++) {
  5358. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5359. netdev_warn(tp->dev,
  5360. "Using a smaller RX standard ring. Only "
  5361. "%d out of %d buffers were allocated "
  5362. "successfully\n", i, tp->rx_pending);
  5363. if (i == 0)
  5364. goto initfail;
  5365. tp->rx_pending = i;
  5366. break;
  5367. }
  5368. }
  5369. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5370. goto done;
  5371. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5372. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5373. goto done;
  5374. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5375. struct tg3_rx_buffer_desc *rxd;
  5376. rxd = &tpr->rx_jmb[i].std;
  5377. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5378. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5379. RXD_FLAG_JUMBO;
  5380. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5381. (i << RXD_OPAQUE_INDEX_SHIFT));
  5382. }
  5383. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5384. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5385. netdev_warn(tp->dev,
  5386. "Using a smaller RX jumbo ring. Only %d "
  5387. "out of %d buffers were allocated "
  5388. "successfully\n", i, tp->rx_jumbo_pending);
  5389. if (i == 0)
  5390. goto initfail;
  5391. tp->rx_jumbo_pending = i;
  5392. break;
  5393. }
  5394. }
  5395. done:
  5396. return 0;
  5397. initfail:
  5398. tg3_rx_prodring_free(tp, tpr);
  5399. return -ENOMEM;
  5400. }
  5401. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5402. struct tg3_rx_prodring_set *tpr)
  5403. {
  5404. kfree(tpr->rx_std_buffers);
  5405. tpr->rx_std_buffers = NULL;
  5406. kfree(tpr->rx_jmb_buffers);
  5407. tpr->rx_jmb_buffers = NULL;
  5408. if (tpr->rx_std) {
  5409. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5410. tpr->rx_std, tpr->rx_std_mapping);
  5411. tpr->rx_std = NULL;
  5412. }
  5413. if (tpr->rx_jmb) {
  5414. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5415. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5416. tpr->rx_jmb = NULL;
  5417. }
  5418. }
  5419. static int tg3_rx_prodring_init(struct tg3 *tp,
  5420. struct tg3_rx_prodring_set *tpr)
  5421. {
  5422. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5423. GFP_KERNEL);
  5424. if (!tpr->rx_std_buffers)
  5425. return -ENOMEM;
  5426. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5427. TG3_RX_STD_RING_BYTES(tp),
  5428. &tpr->rx_std_mapping,
  5429. GFP_KERNEL);
  5430. if (!tpr->rx_std)
  5431. goto err_out;
  5432. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5433. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5434. GFP_KERNEL);
  5435. if (!tpr->rx_jmb_buffers)
  5436. goto err_out;
  5437. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5438. TG3_RX_JMB_RING_BYTES(tp),
  5439. &tpr->rx_jmb_mapping,
  5440. GFP_KERNEL);
  5441. if (!tpr->rx_jmb)
  5442. goto err_out;
  5443. }
  5444. return 0;
  5445. err_out:
  5446. tg3_rx_prodring_fini(tp, tpr);
  5447. return -ENOMEM;
  5448. }
  5449. /* Free up pending packets in all rx/tx rings.
  5450. *
  5451. * The chip has been shut down and the driver detached from
  5452. * the networking, so no interrupts or new tx packets will
  5453. * end up in the driver. tp->{tx,}lock is not held and we are not
  5454. * in an interrupt context and thus may sleep.
  5455. */
  5456. static void tg3_free_rings(struct tg3 *tp)
  5457. {
  5458. int i, j;
  5459. for (j = 0; j < tp->irq_cnt; j++) {
  5460. struct tg3_napi *tnapi = &tp->napi[j];
  5461. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5462. if (!tnapi->tx_buffers)
  5463. continue;
  5464. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5465. struct tg3_tx_ring_info *txp;
  5466. struct sk_buff *skb;
  5467. unsigned int k;
  5468. txp = &tnapi->tx_buffers[i];
  5469. skb = txp->skb;
  5470. if (skb == NULL) {
  5471. i++;
  5472. continue;
  5473. }
  5474. pci_unmap_single(tp->pdev,
  5475. dma_unmap_addr(txp, mapping),
  5476. skb_headlen(skb),
  5477. PCI_DMA_TODEVICE);
  5478. txp->skb = NULL;
  5479. i++;
  5480. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5481. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5482. pci_unmap_page(tp->pdev,
  5483. dma_unmap_addr(txp, mapping),
  5484. skb_shinfo(skb)->frags[k].size,
  5485. PCI_DMA_TODEVICE);
  5486. i++;
  5487. }
  5488. dev_kfree_skb_any(skb);
  5489. }
  5490. }
  5491. }
  5492. /* Initialize tx/rx rings for packet processing.
  5493. *
  5494. * The chip has been shut down and the driver detached from
  5495. * the networking, so no interrupts or new tx packets will
  5496. * end up in the driver. tp->{tx,}lock are held and thus
  5497. * we may not sleep.
  5498. */
  5499. static int tg3_init_rings(struct tg3 *tp)
  5500. {
  5501. int i;
  5502. /* Free up all the SKBs. */
  5503. tg3_free_rings(tp);
  5504. for (i = 0; i < tp->irq_cnt; i++) {
  5505. struct tg3_napi *tnapi = &tp->napi[i];
  5506. tnapi->last_tag = 0;
  5507. tnapi->last_irq_tag = 0;
  5508. tnapi->hw_status->status = 0;
  5509. tnapi->hw_status->status_tag = 0;
  5510. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5511. tnapi->tx_prod = 0;
  5512. tnapi->tx_cons = 0;
  5513. if (tnapi->tx_ring)
  5514. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5515. tnapi->rx_rcb_ptr = 0;
  5516. if (tnapi->rx_rcb)
  5517. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5518. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5519. tg3_free_rings(tp);
  5520. return -ENOMEM;
  5521. }
  5522. }
  5523. return 0;
  5524. }
  5525. /*
  5526. * Must not be invoked with interrupt sources disabled and
  5527. * the hardware shutdown down.
  5528. */
  5529. static void tg3_free_consistent(struct tg3 *tp)
  5530. {
  5531. int i;
  5532. for (i = 0; i < tp->irq_cnt; i++) {
  5533. struct tg3_napi *tnapi = &tp->napi[i];
  5534. if (tnapi->tx_ring) {
  5535. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5536. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5537. tnapi->tx_ring = NULL;
  5538. }
  5539. kfree(tnapi->tx_buffers);
  5540. tnapi->tx_buffers = NULL;
  5541. if (tnapi->rx_rcb) {
  5542. dma_free_coherent(&tp->pdev->dev,
  5543. TG3_RX_RCB_RING_BYTES(tp),
  5544. tnapi->rx_rcb,
  5545. tnapi->rx_rcb_mapping);
  5546. tnapi->rx_rcb = NULL;
  5547. }
  5548. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5549. if (tnapi->hw_status) {
  5550. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5551. tnapi->hw_status,
  5552. tnapi->status_mapping);
  5553. tnapi->hw_status = NULL;
  5554. }
  5555. }
  5556. if (tp->hw_stats) {
  5557. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5558. tp->hw_stats, tp->stats_mapping);
  5559. tp->hw_stats = NULL;
  5560. }
  5561. }
  5562. /*
  5563. * Must not be invoked with interrupt sources disabled and
  5564. * the hardware shutdown down. Can sleep.
  5565. */
  5566. static int tg3_alloc_consistent(struct tg3 *tp)
  5567. {
  5568. int i;
  5569. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5570. sizeof(struct tg3_hw_stats),
  5571. &tp->stats_mapping,
  5572. GFP_KERNEL);
  5573. if (!tp->hw_stats)
  5574. goto err_out;
  5575. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5576. for (i = 0; i < tp->irq_cnt; i++) {
  5577. struct tg3_napi *tnapi = &tp->napi[i];
  5578. struct tg3_hw_status *sblk;
  5579. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5580. TG3_HW_STATUS_SIZE,
  5581. &tnapi->status_mapping,
  5582. GFP_KERNEL);
  5583. if (!tnapi->hw_status)
  5584. goto err_out;
  5585. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5586. sblk = tnapi->hw_status;
  5587. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5588. goto err_out;
  5589. /* If multivector TSS is enabled, vector 0 does not handle
  5590. * tx interrupts. Don't allocate any resources for it.
  5591. */
  5592. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5593. (i && tg3_flag(tp, ENABLE_TSS))) {
  5594. tnapi->tx_buffers = kzalloc(
  5595. sizeof(struct tg3_tx_ring_info) *
  5596. TG3_TX_RING_SIZE, GFP_KERNEL);
  5597. if (!tnapi->tx_buffers)
  5598. goto err_out;
  5599. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5600. TG3_TX_RING_BYTES,
  5601. &tnapi->tx_desc_mapping,
  5602. GFP_KERNEL);
  5603. if (!tnapi->tx_ring)
  5604. goto err_out;
  5605. }
  5606. /*
  5607. * When RSS is enabled, the status block format changes
  5608. * slightly. The "rx_jumbo_consumer", "reserved",
  5609. * and "rx_mini_consumer" members get mapped to the
  5610. * other three rx return ring producer indexes.
  5611. */
  5612. switch (i) {
  5613. default:
  5614. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5615. break;
  5616. case 2:
  5617. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5618. break;
  5619. case 3:
  5620. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5621. break;
  5622. case 4:
  5623. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5624. break;
  5625. }
  5626. /*
  5627. * If multivector RSS is enabled, vector 0 does not handle
  5628. * rx or tx interrupts. Don't allocate any resources for it.
  5629. */
  5630. if (!i && tg3_flag(tp, ENABLE_RSS))
  5631. continue;
  5632. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5633. TG3_RX_RCB_RING_BYTES(tp),
  5634. &tnapi->rx_rcb_mapping,
  5635. GFP_KERNEL);
  5636. if (!tnapi->rx_rcb)
  5637. goto err_out;
  5638. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5639. }
  5640. return 0;
  5641. err_out:
  5642. tg3_free_consistent(tp);
  5643. return -ENOMEM;
  5644. }
  5645. #define MAX_WAIT_CNT 1000
  5646. /* To stop a block, clear the enable bit and poll till it
  5647. * clears. tp->lock is held.
  5648. */
  5649. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5650. {
  5651. unsigned int i;
  5652. u32 val;
  5653. if (tg3_flag(tp, 5705_PLUS)) {
  5654. switch (ofs) {
  5655. case RCVLSC_MODE:
  5656. case DMAC_MODE:
  5657. case MBFREE_MODE:
  5658. case BUFMGR_MODE:
  5659. case MEMARB_MODE:
  5660. /* We can't enable/disable these bits of the
  5661. * 5705/5750, just say success.
  5662. */
  5663. return 0;
  5664. default:
  5665. break;
  5666. }
  5667. }
  5668. val = tr32(ofs);
  5669. val &= ~enable_bit;
  5670. tw32_f(ofs, val);
  5671. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5672. udelay(100);
  5673. val = tr32(ofs);
  5674. if ((val & enable_bit) == 0)
  5675. break;
  5676. }
  5677. if (i == MAX_WAIT_CNT && !silent) {
  5678. dev_err(&tp->pdev->dev,
  5679. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5680. ofs, enable_bit);
  5681. return -ENODEV;
  5682. }
  5683. return 0;
  5684. }
  5685. /* tp->lock is held. */
  5686. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5687. {
  5688. int i, err;
  5689. tg3_disable_ints(tp);
  5690. tp->rx_mode &= ~RX_MODE_ENABLE;
  5691. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5692. udelay(10);
  5693. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5694. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5695. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5696. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5697. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5698. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5699. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5700. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5701. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5702. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5703. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5704. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5705. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5706. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5707. tw32_f(MAC_MODE, tp->mac_mode);
  5708. udelay(40);
  5709. tp->tx_mode &= ~TX_MODE_ENABLE;
  5710. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5711. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5712. udelay(100);
  5713. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5714. break;
  5715. }
  5716. if (i >= MAX_WAIT_CNT) {
  5717. dev_err(&tp->pdev->dev,
  5718. "%s timed out, TX_MODE_ENABLE will not clear "
  5719. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5720. err |= -ENODEV;
  5721. }
  5722. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5723. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5724. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5725. tw32(FTQ_RESET, 0xffffffff);
  5726. tw32(FTQ_RESET, 0x00000000);
  5727. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5728. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5729. for (i = 0; i < tp->irq_cnt; i++) {
  5730. struct tg3_napi *tnapi = &tp->napi[i];
  5731. if (tnapi->hw_status)
  5732. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5733. }
  5734. if (tp->hw_stats)
  5735. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5736. return err;
  5737. }
  5738. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5739. {
  5740. int i;
  5741. u32 apedata;
  5742. /* NCSI does not support APE events */
  5743. if (tg3_flag(tp, APE_HAS_NCSI))
  5744. return;
  5745. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5746. if (apedata != APE_SEG_SIG_MAGIC)
  5747. return;
  5748. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5749. if (!(apedata & APE_FW_STATUS_READY))
  5750. return;
  5751. /* Wait for up to 1 millisecond for APE to service previous event. */
  5752. for (i = 0; i < 10; i++) {
  5753. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5754. return;
  5755. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5756. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5757. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5758. event | APE_EVENT_STATUS_EVENT_PENDING);
  5759. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5760. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5761. break;
  5762. udelay(100);
  5763. }
  5764. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5765. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5766. }
  5767. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5768. {
  5769. u32 event;
  5770. u32 apedata;
  5771. if (!tg3_flag(tp, ENABLE_APE))
  5772. return;
  5773. switch (kind) {
  5774. case RESET_KIND_INIT:
  5775. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5776. APE_HOST_SEG_SIG_MAGIC);
  5777. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5778. APE_HOST_SEG_LEN_MAGIC);
  5779. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5780. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5781. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5782. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5783. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5784. APE_HOST_BEHAV_NO_PHYLOCK);
  5785. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5786. TG3_APE_HOST_DRVR_STATE_START);
  5787. event = APE_EVENT_STATUS_STATE_START;
  5788. break;
  5789. case RESET_KIND_SHUTDOWN:
  5790. /* With the interface we are currently using,
  5791. * APE does not track driver state. Wiping
  5792. * out the HOST SEGMENT SIGNATURE forces
  5793. * the APE to assume OS absent status.
  5794. */
  5795. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5796. if (device_may_wakeup(&tp->pdev->dev) &&
  5797. tg3_flag(tp, WOL_ENABLE)) {
  5798. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5799. TG3_APE_HOST_WOL_SPEED_AUTO);
  5800. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5801. } else
  5802. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5803. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5804. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5805. break;
  5806. case RESET_KIND_SUSPEND:
  5807. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5808. break;
  5809. default:
  5810. return;
  5811. }
  5812. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5813. tg3_ape_send_event(tp, event);
  5814. }
  5815. /* tp->lock is held. */
  5816. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5817. {
  5818. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5819. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5820. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5821. switch (kind) {
  5822. case RESET_KIND_INIT:
  5823. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5824. DRV_STATE_START);
  5825. break;
  5826. case RESET_KIND_SHUTDOWN:
  5827. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5828. DRV_STATE_UNLOAD);
  5829. break;
  5830. case RESET_KIND_SUSPEND:
  5831. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5832. DRV_STATE_SUSPEND);
  5833. break;
  5834. default:
  5835. break;
  5836. }
  5837. }
  5838. if (kind == RESET_KIND_INIT ||
  5839. kind == RESET_KIND_SUSPEND)
  5840. tg3_ape_driver_state_change(tp, kind);
  5841. }
  5842. /* tp->lock is held. */
  5843. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5844. {
  5845. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5846. switch (kind) {
  5847. case RESET_KIND_INIT:
  5848. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5849. DRV_STATE_START_DONE);
  5850. break;
  5851. case RESET_KIND_SHUTDOWN:
  5852. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5853. DRV_STATE_UNLOAD_DONE);
  5854. break;
  5855. default:
  5856. break;
  5857. }
  5858. }
  5859. if (kind == RESET_KIND_SHUTDOWN)
  5860. tg3_ape_driver_state_change(tp, kind);
  5861. }
  5862. /* tp->lock is held. */
  5863. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5864. {
  5865. if (tg3_flag(tp, ENABLE_ASF)) {
  5866. switch (kind) {
  5867. case RESET_KIND_INIT:
  5868. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5869. DRV_STATE_START);
  5870. break;
  5871. case RESET_KIND_SHUTDOWN:
  5872. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5873. DRV_STATE_UNLOAD);
  5874. break;
  5875. case RESET_KIND_SUSPEND:
  5876. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5877. DRV_STATE_SUSPEND);
  5878. break;
  5879. default:
  5880. break;
  5881. }
  5882. }
  5883. }
  5884. static int tg3_poll_fw(struct tg3 *tp)
  5885. {
  5886. int i;
  5887. u32 val;
  5888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5889. /* Wait up to 20ms for init done. */
  5890. for (i = 0; i < 200; i++) {
  5891. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5892. return 0;
  5893. udelay(100);
  5894. }
  5895. return -ENODEV;
  5896. }
  5897. /* Wait for firmware initialization to complete. */
  5898. for (i = 0; i < 100000; i++) {
  5899. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5900. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5901. break;
  5902. udelay(10);
  5903. }
  5904. /* Chip might not be fitted with firmware. Some Sun onboard
  5905. * parts are configured like that. So don't signal the timeout
  5906. * of the above loop as an error, but do report the lack of
  5907. * running firmware once.
  5908. */
  5909. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5910. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5911. netdev_info(tp->dev, "No firmware running\n");
  5912. }
  5913. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5914. /* The 57765 A0 needs a little more
  5915. * time to do some important work.
  5916. */
  5917. mdelay(10);
  5918. }
  5919. return 0;
  5920. }
  5921. /* Save PCI command register before chip reset */
  5922. static void tg3_save_pci_state(struct tg3 *tp)
  5923. {
  5924. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5925. }
  5926. /* Restore PCI state after chip reset */
  5927. static void tg3_restore_pci_state(struct tg3 *tp)
  5928. {
  5929. u32 val;
  5930. /* Re-enable indirect register accesses. */
  5931. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5932. tp->misc_host_ctrl);
  5933. /* Set MAX PCI retry to zero. */
  5934. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5935. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5936. tg3_flag(tp, PCIX_MODE))
  5937. val |= PCISTATE_RETRY_SAME_DMA;
  5938. /* Allow reads and writes to the APE register and memory space. */
  5939. if (tg3_flag(tp, ENABLE_APE))
  5940. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5941. PCISTATE_ALLOW_APE_SHMEM_WR |
  5942. PCISTATE_ALLOW_APE_PSPACE_WR;
  5943. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5944. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5945. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5946. if (tg3_flag(tp, PCI_EXPRESS))
  5947. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5948. else {
  5949. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5950. tp->pci_cacheline_sz);
  5951. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5952. tp->pci_lat_timer);
  5953. }
  5954. }
  5955. /* Make sure PCI-X relaxed ordering bit is clear. */
  5956. if (tg3_flag(tp, PCIX_MODE)) {
  5957. u16 pcix_cmd;
  5958. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5959. &pcix_cmd);
  5960. pcix_cmd &= ~PCI_X_CMD_ERO;
  5961. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5962. pcix_cmd);
  5963. }
  5964. if (tg3_flag(tp, 5780_CLASS)) {
  5965. /* Chip reset on 5780 will reset MSI enable bit,
  5966. * so need to restore it.
  5967. */
  5968. if (tg3_flag(tp, USING_MSI)) {
  5969. u16 ctrl;
  5970. pci_read_config_word(tp->pdev,
  5971. tp->msi_cap + PCI_MSI_FLAGS,
  5972. &ctrl);
  5973. pci_write_config_word(tp->pdev,
  5974. tp->msi_cap + PCI_MSI_FLAGS,
  5975. ctrl | PCI_MSI_FLAGS_ENABLE);
  5976. val = tr32(MSGINT_MODE);
  5977. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5978. }
  5979. }
  5980. }
  5981. static void tg3_stop_fw(struct tg3 *);
  5982. /* tp->lock is held. */
  5983. static int tg3_chip_reset(struct tg3 *tp)
  5984. {
  5985. u32 val;
  5986. void (*write_op)(struct tg3 *, u32, u32);
  5987. int i, err;
  5988. tg3_nvram_lock(tp);
  5989. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5990. /* No matching tg3_nvram_unlock() after this because
  5991. * chip reset below will undo the nvram lock.
  5992. */
  5993. tp->nvram_lock_cnt = 0;
  5994. /* GRC_MISC_CFG core clock reset will clear the memory
  5995. * enable bit in PCI register 4 and the MSI enable bit
  5996. * on some chips, so we save relevant registers here.
  5997. */
  5998. tg3_save_pci_state(tp);
  5999. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6000. tg3_flag(tp, 5755_PLUS))
  6001. tw32(GRC_FASTBOOT_PC, 0);
  6002. /*
  6003. * We must avoid the readl() that normally takes place.
  6004. * It locks machines, causes machine checks, and other
  6005. * fun things. So, temporarily disable the 5701
  6006. * hardware workaround, while we do the reset.
  6007. */
  6008. write_op = tp->write32;
  6009. if (write_op == tg3_write_flush_reg32)
  6010. tp->write32 = tg3_write32;
  6011. /* Prevent the irq handler from reading or writing PCI registers
  6012. * during chip reset when the memory enable bit in the PCI command
  6013. * register may be cleared. The chip does not generate interrupt
  6014. * at this time, but the irq handler may still be called due to irq
  6015. * sharing or irqpoll.
  6016. */
  6017. tg3_flag_set(tp, CHIP_RESETTING);
  6018. for (i = 0; i < tp->irq_cnt; i++) {
  6019. struct tg3_napi *tnapi = &tp->napi[i];
  6020. if (tnapi->hw_status) {
  6021. tnapi->hw_status->status = 0;
  6022. tnapi->hw_status->status_tag = 0;
  6023. }
  6024. tnapi->last_tag = 0;
  6025. tnapi->last_irq_tag = 0;
  6026. }
  6027. smp_mb();
  6028. for (i = 0; i < tp->irq_cnt; i++)
  6029. synchronize_irq(tp->napi[i].irq_vec);
  6030. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6031. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6032. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6033. }
  6034. /* do the reset */
  6035. val = GRC_MISC_CFG_CORECLK_RESET;
  6036. if (tg3_flag(tp, PCI_EXPRESS)) {
  6037. /* Force PCIe 1.0a mode */
  6038. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6039. !tg3_flag(tp, 57765_PLUS) &&
  6040. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6041. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6042. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6043. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6044. tw32(GRC_MISC_CFG, (1 << 29));
  6045. val |= (1 << 29);
  6046. }
  6047. }
  6048. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6049. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6050. tw32(GRC_VCPU_EXT_CTRL,
  6051. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6052. }
  6053. /* Manage gphy power for all CPMU absent PCIe devices. */
  6054. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6055. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6056. tw32(GRC_MISC_CFG, val);
  6057. /* restore 5701 hardware bug workaround write method */
  6058. tp->write32 = write_op;
  6059. /* Unfortunately, we have to delay before the PCI read back.
  6060. * Some 575X chips even will not respond to a PCI cfg access
  6061. * when the reset command is given to the chip.
  6062. *
  6063. * How do these hardware designers expect things to work
  6064. * properly if the PCI write is posted for a long period
  6065. * of time? It is always necessary to have some method by
  6066. * which a register read back can occur to push the write
  6067. * out which does the reset.
  6068. *
  6069. * For most tg3 variants the trick below was working.
  6070. * Ho hum...
  6071. */
  6072. udelay(120);
  6073. /* Flush PCI posted writes. The normal MMIO registers
  6074. * are inaccessible at this time so this is the only
  6075. * way to make this reliably (actually, this is no longer
  6076. * the case, see above). I tried to use indirect
  6077. * register read/write but this upset some 5701 variants.
  6078. */
  6079. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6080. udelay(120);
  6081. if (tg3_flag(tp, PCI_EXPRESS) && pci_pcie_cap(tp->pdev)) {
  6082. u16 val16;
  6083. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6084. int i;
  6085. u32 cfg_val;
  6086. /* Wait for link training to complete. */
  6087. for (i = 0; i < 5000; i++)
  6088. udelay(100);
  6089. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6090. pci_write_config_dword(tp->pdev, 0xc4,
  6091. cfg_val | (1 << 15));
  6092. }
  6093. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6094. pci_read_config_word(tp->pdev,
  6095. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6096. &val16);
  6097. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  6098. PCI_EXP_DEVCTL_NOSNOOP_EN);
  6099. /*
  6100. * Older PCIe devices only support the 128 byte
  6101. * MPS setting. Enforce the restriction.
  6102. */
  6103. if (!tg3_flag(tp, CPMU_PRESENT))
  6104. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  6105. pci_write_config_word(tp->pdev,
  6106. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVCTL,
  6107. val16);
  6108. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  6109. /* Clear error status */
  6110. pci_write_config_word(tp->pdev,
  6111. pci_pcie_cap(tp->pdev) + PCI_EXP_DEVSTA,
  6112. PCI_EXP_DEVSTA_CED |
  6113. PCI_EXP_DEVSTA_NFED |
  6114. PCI_EXP_DEVSTA_FED |
  6115. PCI_EXP_DEVSTA_URD);
  6116. }
  6117. tg3_restore_pci_state(tp);
  6118. tg3_flag_clear(tp, CHIP_RESETTING);
  6119. tg3_flag_clear(tp, ERROR_PROCESSED);
  6120. val = 0;
  6121. if (tg3_flag(tp, 5780_CLASS))
  6122. val = tr32(MEMARB_MODE);
  6123. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6125. tg3_stop_fw(tp);
  6126. tw32(0x5000, 0x400);
  6127. }
  6128. tw32(GRC_MODE, tp->grc_mode);
  6129. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6130. val = tr32(0xc4);
  6131. tw32(0xc4, val | (1 << 15));
  6132. }
  6133. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6135. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6136. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6137. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6138. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6139. }
  6140. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6141. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6142. val = tp->mac_mode;
  6143. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6144. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6145. val = tp->mac_mode;
  6146. } else
  6147. val = 0;
  6148. tw32_f(MAC_MODE, val);
  6149. udelay(40);
  6150. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6151. err = tg3_poll_fw(tp);
  6152. if (err)
  6153. return err;
  6154. tg3_mdio_start(tp);
  6155. if (tg3_flag(tp, PCI_EXPRESS) &&
  6156. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6157. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6158. !tg3_flag(tp, 57765_PLUS)) {
  6159. val = tr32(0x7c00);
  6160. tw32(0x7c00, val | (1 << 25));
  6161. }
  6162. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6163. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6164. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6165. }
  6166. /* Reprobe ASF enable state. */
  6167. tg3_flag_clear(tp, ENABLE_ASF);
  6168. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6169. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6170. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6171. u32 nic_cfg;
  6172. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6173. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6174. tg3_flag_set(tp, ENABLE_ASF);
  6175. tp->last_event_jiffies = jiffies;
  6176. if (tg3_flag(tp, 5750_PLUS))
  6177. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6178. }
  6179. }
  6180. return 0;
  6181. }
  6182. /* tp->lock is held. */
  6183. static void tg3_stop_fw(struct tg3 *tp)
  6184. {
  6185. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6186. /* Wait for RX cpu to ACK the previous event. */
  6187. tg3_wait_for_event_ack(tp);
  6188. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6189. tg3_generate_fw_event(tp);
  6190. /* Wait for RX cpu to ACK this event. */
  6191. tg3_wait_for_event_ack(tp);
  6192. }
  6193. }
  6194. /* tp->lock is held. */
  6195. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6196. {
  6197. int err;
  6198. tg3_stop_fw(tp);
  6199. tg3_write_sig_pre_reset(tp, kind);
  6200. tg3_abort_hw(tp, silent);
  6201. err = tg3_chip_reset(tp);
  6202. __tg3_set_mac_addr(tp, 0);
  6203. tg3_write_sig_legacy(tp, kind);
  6204. tg3_write_sig_post_reset(tp, kind);
  6205. if (err)
  6206. return err;
  6207. return 0;
  6208. }
  6209. #define RX_CPU_SCRATCH_BASE 0x30000
  6210. #define RX_CPU_SCRATCH_SIZE 0x04000
  6211. #define TX_CPU_SCRATCH_BASE 0x34000
  6212. #define TX_CPU_SCRATCH_SIZE 0x04000
  6213. /* tp->lock is held. */
  6214. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6215. {
  6216. int i;
  6217. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6218. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6219. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6220. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6221. return 0;
  6222. }
  6223. if (offset == RX_CPU_BASE) {
  6224. for (i = 0; i < 10000; i++) {
  6225. tw32(offset + CPU_STATE, 0xffffffff);
  6226. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6227. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6228. break;
  6229. }
  6230. tw32(offset + CPU_STATE, 0xffffffff);
  6231. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6232. udelay(10);
  6233. } else {
  6234. for (i = 0; i < 10000; i++) {
  6235. tw32(offset + CPU_STATE, 0xffffffff);
  6236. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6237. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6238. break;
  6239. }
  6240. }
  6241. if (i >= 10000) {
  6242. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6243. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6244. return -ENODEV;
  6245. }
  6246. /* Clear firmware's nvram arbitration. */
  6247. if (tg3_flag(tp, NVRAM))
  6248. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6249. return 0;
  6250. }
  6251. struct fw_info {
  6252. unsigned int fw_base;
  6253. unsigned int fw_len;
  6254. const __be32 *fw_data;
  6255. };
  6256. /* tp->lock is held. */
  6257. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6258. int cpu_scratch_size, struct fw_info *info)
  6259. {
  6260. int err, lock_err, i;
  6261. void (*write_op)(struct tg3 *, u32, u32);
  6262. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6263. netdev_err(tp->dev,
  6264. "%s: Trying to load TX cpu firmware which is 5705\n",
  6265. __func__);
  6266. return -EINVAL;
  6267. }
  6268. if (tg3_flag(tp, 5705_PLUS))
  6269. write_op = tg3_write_mem;
  6270. else
  6271. write_op = tg3_write_indirect_reg32;
  6272. /* It is possible that bootcode is still loading at this point.
  6273. * Get the nvram lock first before halting the cpu.
  6274. */
  6275. lock_err = tg3_nvram_lock(tp);
  6276. err = tg3_halt_cpu(tp, cpu_base);
  6277. if (!lock_err)
  6278. tg3_nvram_unlock(tp);
  6279. if (err)
  6280. goto out;
  6281. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6282. write_op(tp, cpu_scratch_base + i, 0);
  6283. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6284. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6285. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6286. write_op(tp, (cpu_scratch_base +
  6287. (info->fw_base & 0xffff) +
  6288. (i * sizeof(u32))),
  6289. be32_to_cpu(info->fw_data[i]));
  6290. err = 0;
  6291. out:
  6292. return err;
  6293. }
  6294. /* tp->lock is held. */
  6295. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6296. {
  6297. struct fw_info info;
  6298. const __be32 *fw_data;
  6299. int err, i;
  6300. fw_data = (void *)tp->fw->data;
  6301. /* Firmware blob starts with version numbers, followed by
  6302. start address and length. We are setting complete length.
  6303. length = end_address_of_bss - start_address_of_text.
  6304. Remainder is the blob to be loaded contiguously
  6305. from start address. */
  6306. info.fw_base = be32_to_cpu(fw_data[1]);
  6307. info.fw_len = tp->fw->size - 12;
  6308. info.fw_data = &fw_data[3];
  6309. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6310. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6311. &info);
  6312. if (err)
  6313. return err;
  6314. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6315. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6316. &info);
  6317. if (err)
  6318. return err;
  6319. /* Now startup only the RX cpu. */
  6320. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6321. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6322. for (i = 0; i < 5; i++) {
  6323. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6324. break;
  6325. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6326. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6327. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6328. udelay(1000);
  6329. }
  6330. if (i >= 5) {
  6331. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6332. "should be %08x\n", __func__,
  6333. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6334. return -ENODEV;
  6335. }
  6336. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6337. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6338. return 0;
  6339. }
  6340. /* tp->lock is held. */
  6341. static int tg3_load_tso_firmware(struct tg3 *tp)
  6342. {
  6343. struct fw_info info;
  6344. const __be32 *fw_data;
  6345. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6346. int err, i;
  6347. if (tg3_flag(tp, HW_TSO_1) ||
  6348. tg3_flag(tp, HW_TSO_2) ||
  6349. tg3_flag(tp, HW_TSO_3))
  6350. return 0;
  6351. fw_data = (void *)tp->fw->data;
  6352. /* Firmware blob starts with version numbers, followed by
  6353. start address and length. We are setting complete length.
  6354. length = end_address_of_bss - start_address_of_text.
  6355. Remainder is the blob to be loaded contiguously
  6356. from start address. */
  6357. info.fw_base = be32_to_cpu(fw_data[1]);
  6358. cpu_scratch_size = tp->fw_len;
  6359. info.fw_len = tp->fw->size - 12;
  6360. info.fw_data = &fw_data[3];
  6361. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6362. cpu_base = RX_CPU_BASE;
  6363. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6364. } else {
  6365. cpu_base = TX_CPU_BASE;
  6366. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6367. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6368. }
  6369. err = tg3_load_firmware_cpu(tp, cpu_base,
  6370. cpu_scratch_base, cpu_scratch_size,
  6371. &info);
  6372. if (err)
  6373. return err;
  6374. /* Now startup the cpu. */
  6375. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6376. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6377. for (i = 0; i < 5; i++) {
  6378. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6379. break;
  6380. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6381. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6382. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6383. udelay(1000);
  6384. }
  6385. if (i >= 5) {
  6386. netdev_err(tp->dev,
  6387. "%s fails to set CPU PC, is %08x should be %08x\n",
  6388. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6389. return -ENODEV;
  6390. }
  6391. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6392. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6393. return 0;
  6394. }
  6395. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6396. {
  6397. struct tg3 *tp = netdev_priv(dev);
  6398. struct sockaddr *addr = p;
  6399. int err = 0, skip_mac_1 = 0;
  6400. if (!is_valid_ether_addr(addr->sa_data))
  6401. return -EINVAL;
  6402. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6403. if (!netif_running(dev))
  6404. return 0;
  6405. if (tg3_flag(tp, ENABLE_ASF)) {
  6406. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6407. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6408. addr0_low = tr32(MAC_ADDR_0_LOW);
  6409. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6410. addr1_low = tr32(MAC_ADDR_1_LOW);
  6411. /* Skip MAC addr 1 if ASF is using it. */
  6412. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6413. !(addr1_high == 0 && addr1_low == 0))
  6414. skip_mac_1 = 1;
  6415. }
  6416. spin_lock_bh(&tp->lock);
  6417. __tg3_set_mac_addr(tp, skip_mac_1);
  6418. spin_unlock_bh(&tp->lock);
  6419. return err;
  6420. }
  6421. /* tp->lock is held. */
  6422. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6423. dma_addr_t mapping, u32 maxlen_flags,
  6424. u32 nic_addr)
  6425. {
  6426. tg3_write_mem(tp,
  6427. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6428. ((u64) mapping >> 32));
  6429. tg3_write_mem(tp,
  6430. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6431. ((u64) mapping & 0xffffffff));
  6432. tg3_write_mem(tp,
  6433. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6434. maxlen_flags);
  6435. if (!tg3_flag(tp, 5705_PLUS))
  6436. tg3_write_mem(tp,
  6437. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6438. nic_addr);
  6439. }
  6440. static void __tg3_set_rx_mode(struct net_device *);
  6441. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6442. {
  6443. int i;
  6444. if (!tg3_flag(tp, ENABLE_TSS)) {
  6445. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6446. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6447. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6448. } else {
  6449. tw32(HOSTCC_TXCOL_TICKS, 0);
  6450. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6451. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6452. }
  6453. if (!tg3_flag(tp, ENABLE_RSS)) {
  6454. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6455. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6456. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6457. } else {
  6458. tw32(HOSTCC_RXCOL_TICKS, 0);
  6459. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6460. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6461. }
  6462. if (!tg3_flag(tp, 5705_PLUS)) {
  6463. u32 val = ec->stats_block_coalesce_usecs;
  6464. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6465. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6466. if (!netif_carrier_ok(tp->dev))
  6467. val = 0;
  6468. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6469. }
  6470. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6471. u32 reg;
  6472. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6473. tw32(reg, ec->rx_coalesce_usecs);
  6474. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6475. tw32(reg, ec->rx_max_coalesced_frames);
  6476. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6477. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6478. if (tg3_flag(tp, ENABLE_TSS)) {
  6479. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6480. tw32(reg, ec->tx_coalesce_usecs);
  6481. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6482. tw32(reg, ec->tx_max_coalesced_frames);
  6483. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6484. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6485. }
  6486. }
  6487. for (; i < tp->irq_max - 1; i++) {
  6488. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6489. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6490. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6491. if (tg3_flag(tp, ENABLE_TSS)) {
  6492. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6493. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6494. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6495. }
  6496. }
  6497. }
  6498. /* tp->lock is held. */
  6499. static void tg3_rings_reset(struct tg3 *tp)
  6500. {
  6501. int i;
  6502. u32 stblk, txrcb, rxrcb, limit;
  6503. struct tg3_napi *tnapi = &tp->napi[0];
  6504. /* Disable all transmit rings but the first. */
  6505. if (!tg3_flag(tp, 5705_PLUS))
  6506. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6507. else if (tg3_flag(tp, 5717_PLUS))
  6508. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6509. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6510. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6511. else
  6512. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6513. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6514. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6515. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6516. BDINFO_FLAGS_DISABLED);
  6517. /* Disable all receive return rings but the first. */
  6518. if (tg3_flag(tp, 5717_PLUS))
  6519. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6520. else if (!tg3_flag(tp, 5705_PLUS))
  6521. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6522. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6524. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6525. else
  6526. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6527. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6528. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6529. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6530. BDINFO_FLAGS_DISABLED);
  6531. /* Disable interrupts */
  6532. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6533. tp->napi[0].chk_msi_cnt = 0;
  6534. tp->napi[0].last_rx_cons = 0;
  6535. tp->napi[0].last_tx_cons = 0;
  6536. /* Zero mailbox registers. */
  6537. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6538. for (i = 1; i < tp->irq_max; i++) {
  6539. tp->napi[i].tx_prod = 0;
  6540. tp->napi[i].tx_cons = 0;
  6541. if (tg3_flag(tp, ENABLE_TSS))
  6542. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6543. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6544. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6545. tp->napi[0].chk_msi_cnt = 0;
  6546. tp->napi[i].last_rx_cons = 0;
  6547. tp->napi[i].last_tx_cons = 0;
  6548. }
  6549. if (!tg3_flag(tp, ENABLE_TSS))
  6550. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6551. } else {
  6552. tp->napi[0].tx_prod = 0;
  6553. tp->napi[0].tx_cons = 0;
  6554. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6555. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6556. }
  6557. /* Make sure the NIC-based send BD rings are disabled. */
  6558. if (!tg3_flag(tp, 5705_PLUS)) {
  6559. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6560. for (i = 0; i < 16; i++)
  6561. tw32_tx_mbox(mbox + i * 8, 0);
  6562. }
  6563. txrcb = NIC_SRAM_SEND_RCB;
  6564. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6565. /* Clear status block in ram. */
  6566. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6567. /* Set status block DMA address */
  6568. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6569. ((u64) tnapi->status_mapping >> 32));
  6570. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6571. ((u64) tnapi->status_mapping & 0xffffffff));
  6572. if (tnapi->tx_ring) {
  6573. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6574. (TG3_TX_RING_SIZE <<
  6575. BDINFO_FLAGS_MAXLEN_SHIFT),
  6576. NIC_SRAM_TX_BUFFER_DESC);
  6577. txrcb += TG3_BDINFO_SIZE;
  6578. }
  6579. if (tnapi->rx_rcb) {
  6580. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6581. (tp->rx_ret_ring_mask + 1) <<
  6582. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6583. rxrcb += TG3_BDINFO_SIZE;
  6584. }
  6585. stblk = HOSTCC_STATBLCK_RING1;
  6586. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6587. u64 mapping = (u64)tnapi->status_mapping;
  6588. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6589. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6590. /* Clear status block in ram. */
  6591. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6592. if (tnapi->tx_ring) {
  6593. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6594. (TG3_TX_RING_SIZE <<
  6595. BDINFO_FLAGS_MAXLEN_SHIFT),
  6596. NIC_SRAM_TX_BUFFER_DESC);
  6597. txrcb += TG3_BDINFO_SIZE;
  6598. }
  6599. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6600. ((tp->rx_ret_ring_mask + 1) <<
  6601. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6602. stblk += 8;
  6603. rxrcb += TG3_BDINFO_SIZE;
  6604. }
  6605. }
  6606. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6607. {
  6608. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6609. if (!tg3_flag(tp, 5750_PLUS) ||
  6610. tg3_flag(tp, 5780_CLASS) ||
  6611. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6612. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6613. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6614. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6616. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6617. else
  6618. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6619. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6620. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6621. val = min(nic_rep_thresh, host_rep_thresh);
  6622. tw32(RCVBDI_STD_THRESH, val);
  6623. if (tg3_flag(tp, 57765_PLUS))
  6624. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6625. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6626. return;
  6627. if (!tg3_flag(tp, 5705_PLUS))
  6628. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6629. else
  6630. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6631. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6632. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6633. tw32(RCVBDI_JUMBO_THRESH, val);
  6634. if (tg3_flag(tp, 57765_PLUS))
  6635. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6636. }
  6637. /* tp->lock is held. */
  6638. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6639. {
  6640. u32 val, rdmac_mode;
  6641. int i, err, limit;
  6642. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6643. tg3_disable_ints(tp);
  6644. tg3_stop_fw(tp);
  6645. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6646. if (tg3_flag(tp, INIT_COMPLETE))
  6647. tg3_abort_hw(tp, 1);
  6648. /* Enable MAC control of LPI */
  6649. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6650. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6651. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6652. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6653. tw32_f(TG3_CPMU_EEE_CTRL,
  6654. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6655. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6656. TG3_CPMU_EEEMD_LPI_IN_TX |
  6657. TG3_CPMU_EEEMD_LPI_IN_RX |
  6658. TG3_CPMU_EEEMD_EEE_ENABLE;
  6659. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6660. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6661. if (tg3_flag(tp, ENABLE_APE))
  6662. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6663. tw32_f(TG3_CPMU_EEE_MODE, val);
  6664. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6665. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6666. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6667. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6668. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6669. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6670. }
  6671. if (reset_phy)
  6672. tg3_phy_reset(tp);
  6673. err = tg3_chip_reset(tp);
  6674. if (err)
  6675. return err;
  6676. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6677. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6678. val = tr32(TG3_CPMU_CTRL);
  6679. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6680. tw32(TG3_CPMU_CTRL, val);
  6681. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6682. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6683. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6684. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6685. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6686. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6687. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6688. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6689. val = tr32(TG3_CPMU_HST_ACC);
  6690. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6691. val |= CPMU_HST_ACC_MACCLK_6_25;
  6692. tw32(TG3_CPMU_HST_ACC, val);
  6693. }
  6694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6695. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6696. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6697. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6698. tw32(PCIE_PWR_MGMT_THRESH, val);
  6699. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6700. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6701. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6702. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6703. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6704. }
  6705. if (tg3_flag(tp, L1PLLPD_EN)) {
  6706. u32 grc_mode = tr32(GRC_MODE);
  6707. /* Access the lower 1K of PL PCIE block registers. */
  6708. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6709. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6710. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6711. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6712. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6713. tw32(GRC_MODE, grc_mode);
  6714. }
  6715. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6716. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6717. u32 grc_mode = tr32(GRC_MODE);
  6718. /* Access the lower 1K of PL PCIE block registers. */
  6719. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6720. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6721. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6722. TG3_PCIE_PL_LO_PHYCTL5);
  6723. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6724. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6725. tw32(GRC_MODE, grc_mode);
  6726. }
  6727. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6728. u32 grc_mode = tr32(GRC_MODE);
  6729. /* Access the lower 1K of DL PCIE block registers. */
  6730. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6731. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6732. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6733. TG3_PCIE_DL_LO_FTSMAX);
  6734. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6735. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6736. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6737. tw32(GRC_MODE, grc_mode);
  6738. }
  6739. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6740. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6741. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6742. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6743. }
  6744. /* This works around an issue with Athlon chipsets on
  6745. * B3 tigon3 silicon. This bit has no effect on any
  6746. * other revision. But do not set this on PCI Express
  6747. * chips and don't even touch the clocks if the CPMU is present.
  6748. */
  6749. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6750. if (!tg3_flag(tp, PCI_EXPRESS))
  6751. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6752. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6753. }
  6754. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6755. tg3_flag(tp, PCIX_MODE)) {
  6756. val = tr32(TG3PCI_PCISTATE);
  6757. val |= PCISTATE_RETRY_SAME_DMA;
  6758. tw32(TG3PCI_PCISTATE, val);
  6759. }
  6760. if (tg3_flag(tp, ENABLE_APE)) {
  6761. /* Allow reads and writes to the
  6762. * APE register and memory space.
  6763. */
  6764. val = tr32(TG3PCI_PCISTATE);
  6765. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6766. PCISTATE_ALLOW_APE_SHMEM_WR |
  6767. PCISTATE_ALLOW_APE_PSPACE_WR;
  6768. tw32(TG3PCI_PCISTATE, val);
  6769. }
  6770. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6771. /* Enable some hw fixes. */
  6772. val = tr32(TG3PCI_MSI_DATA);
  6773. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6774. tw32(TG3PCI_MSI_DATA, val);
  6775. }
  6776. /* Descriptor ring init may make accesses to the
  6777. * NIC SRAM area to setup the TX descriptors, so we
  6778. * can only do this after the hardware has been
  6779. * successfully reset.
  6780. */
  6781. err = tg3_init_rings(tp);
  6782. if (err)
  6783. return err;
  6784. if (tg3_flag(tp, 57765_PLUS)) {
  6785. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6786. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6787. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6788. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6789. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6790. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6791. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6792. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6793. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6794. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6795. /* This value is determined during the probe time DMA
  6796. * engine test, tg3_test_dma.
  6797. */
  6798. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6799. }
  6800. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6801. GRC_MODE_4X_NIC_SEND_RINGS |
  6802. GRC_MODE_NO_TX_PHDR_CSUM |
  6803. GRC_MODE_NO_RX_PHDR_CSUM);
  6804. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6805. /* Pseudo-header checksum is done by hardware logic and not
  6806. * the offload processers, so make the chip do the pseudo-
  6807. * header checksums on receive. For transmit it is more
  6808. * convenient to do the pseudo-header checksum in software
  6809. * as Linux does that on transmit for us in all cases.
  6810. */
  6811. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6812. tw32(GRC_MODE,
  6813. tp->grc_mode |
  6814. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6815. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6816. val = tr32(GRC_MISC_CFG);
  6817. val &= ~0xff;
  6818. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6819. tw32(GRC_MISC_CFG, val);
  6820. /* Initialize MBUF/DESC pool. */
  6821. if (tg3_flag(tp, 5750_PLUS)) {
  6822. /* Do nothing. */
  6823. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6824. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6825. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6826. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6827. else
  6828. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6829. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6830. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6831. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6832. int fw_len;
  6833. fw_len = tp->fw_len;
  6834. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6835. tw32(BUFMGR_MB_POOL_ADDR,
  6836. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6837. tw32(BUFMGR_MB_POOL_SIZE,
  6838. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6839. }
  6840. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6841. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6842. tp->bufmgr_config.mbuf_read_dma_low_water);
  6843. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6844. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6845. tw32(BUFMGR_MB_HIGH_WATER,
  6846. tp->bufmgr_config.mbuf_high_water);
  6847. } else {
  6848. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6849. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6850. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6851. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6852. tw32(BUFMGR_MB_HIGH_WATER,
  6853. tp->bufmgr_config.mbuf_high_water_jumbo);
  6854. }
  6855. tw32(BUFMGR_DMA_LOW_WATER,
  6856. tp->bufmgr_config.dma_low_water);
  6857. tw32(BUFMGR_DMA_HIGH_WATER,
  6858. tp->bufmgr_config.dma_high_water);
  6859. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6860. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6861. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6862. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6863. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6864. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6865. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6866. tw32(BUFMGR_MODE, val);
  6867. for (i = 0; i < 2000; i++) {
  6868. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6869. break;
  6870. udelay(10);
  6871. }
  6872. if (i >= 2000) {
  6873. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6874. return -ENODEV;
  6875. }
  6876. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6877. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6878. tg3_setup_rxbd_thresholds(tp);
  6879. /* Initialize TG3_BDINFO's at:
  6880. * RCVDBDI_STD_BD: standard eth size rx ring
  6881. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6882. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6883. *
  6884. * like so:
  6885. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6886. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6887. * ring attribute flags
  6888. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6889. *
  6890. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6891. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6892. *
  6893. * The size of each ring is fixed in the firmware, but the location is
  6894. * configurable.
  6895. */
  6896. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6897. ((u64) tpr->rx_std_mapping >> 32));
  6898. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6899. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6900. if (!tg3_flag(tp, 5717_PLUS))
  6901. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6902. NIC_SRAM_RX_BUFFER_DESC);
  6903. /* Disable the mini ring */
  6904. if (!tg3_flag(tp, 5705_PLUS))
  6905. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6906. BDINFO_FLAGS_DISABLED);
  6907. /* Program the jumbo buffer descriptor ring control
  6908. * blocks on those devices that have them.
  6909. */
  6910. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6911. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6912. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6913. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6914. ((u64) tpr->rx_jmb_mapping >> 32));
  6915. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6916. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6917. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6918. BDINFO_FLAGS_MAXLEN_SHIFT;
  6919. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6920. val | BDINFO_FLAGS_USE_EXT_RECV);
  6921. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6923. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6924. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6925. } else {
  6926. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6927. BDINFO_FLAGS_DISABLED);
  6928. }
  6929. if (tg3_flag(tp, 57765_PLUS)) {
  6930. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6931. val = TG3_RX_STD_MAX_SIZE_5700;
  6932. else
  6933. val = TG3_RX_STD_MAX_SIZE_5717;
  6934. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6935. val |= (TG3_RX_STD_DMA_SZ << 2);
  6936. } else
  6937. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6938. } else
  6939. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6940. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6941. tpr->rx_std_prod_idx = tp->rx_pending;
  6942. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6943. tpr->rx_jmb_prod_idx =
  6944. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6945. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6946. tg3_rings_reset(tp);
  6947. /* Initialize MAC address and backoff seed. */
  6948. __tg3_set_mac_addr(tp, 0);
  6949. /* MTU + ethernet header + FCS + optional VLAN tag */
  6950. tw32(MAC_RX_MTU_SIZE,
  6951. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6952. /* The slot time is changed by tg3_setup_phy if we
  6953. * run at gigabit with half duplex.
  6954. */
  6955. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6956. (6 << TX_LENGTHS_IPG_SHIFT) |
  6957. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6958. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6959. val |= tr32(MAC_TX_LENGTHS) &
  6960. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6961. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6962. tw32(MAC_TX_LENGTHS, val);
  6963. /* Receive rules. */
  6964. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6965. tw32(RCVLPC_CONFIG, 0x0181);
  6966. /* Calculate RDMAC_MODE setting early, we need it to determine
  6967. * the RCVLPC_STATE_ENABLE mask.
  6968. */
  6969. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6970. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6971. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6972. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6973. RDMAC_MODE_LNGREAD_ENAB);
  6974. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6975. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6976. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6977. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6979. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6980. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6981. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6983. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6984. if (tg3_flag(tp, TSO_CAPABLE) &&
  6985. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6986. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6987. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6988. !tg3_flag(tp, IS_5788)) {
  6989. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6990. }
  6991. }
  6992. if (tg3_flag(tp, PCI_EXPRESS))
  6993. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6994. if (tg3_flag(tp, HW_TSO_1) ||
  6995. tg3_flag(tp, HW_TSO_2) ||
  6996. tg3_flag(tp, HW_TSO_3))
  6997. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6998. if (tg3_flag(tp, 57765_PLUS) ||
  6999. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7000. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7001. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7002. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7003. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7008. tg3_flag(tp, 57765_PLUS)) {
  7009. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7011. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7012. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7013. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7014. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7015. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7016. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7017. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7018. }
  7019. tw32(TG3_RDMA_RSRVCTRL_REG,
  7020. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7021. }
  7022. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7023. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7024. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7025. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7026. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7027. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7028. }
  7029. /* Receive/send statistics. */
  7030. if (tg3_flag(tp, 5750_PLUS)) {
  7031. val = tr32(RCVLPC_STATS_ENABLE);
  7032. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7033. tw32(RCVLPC_STATS_ENABLE, val);
  7034. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7035. tg3_flag(tp, TSO_CAPABLE)) {
  7036. val = tr32(RCVLPC_STATS_ENABLE);
  7037. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7038. tw32(RCVLPC_STATS_ENABLE, val);
  7039. } else {
  7040. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7041. }
  7042. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7043. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7044. tw32(SNDDATAI_STATSCTRL,
  7045. (SNDDATAI_SCTRL_ENABLE |
  7046. SNDDATAI_SCTRL_FASTUPD));
  7047. /* Setup host coalescing engine. */
  7048. tw32(HOSTCC_MODE, 0);
  7049. for (i = 0; i < 2000; i++) {
  7050. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7051. break;
  7052. udelay(10);
  7053. }
  7054. __tg3_set_coalesce(tp, &tp->coal);
  7055. if (!tg3_flag(tp, 5705_PLUS)) {
  7056. /* Status/statistics block address. See tg3_timer,
  7057. * the tg3_periodic_fetch_stats call there, and
  7058. * tg3_get_stats to see how this works for 5705/5750 chips.
  7059. */
  7060. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7061. ((u64) tp->stats_mapping >> 32));
  7062. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7063. ((u64) tp->stats_mapping & 0xffffffff));
  7064. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7065. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7066. /* Clear statistics and status block memory areas */
  7067. for (i = NIC_SRAM_STATS_BLK;
  7068. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7069. i += sizeof(u32)) {
  7070. tg3_write_mem(tp, i, 0);
  7071. udelay(40);
  7072. }
  7073. }
  7074. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7075. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7076. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7077. if (!tg3_flag(tp, 5705_PLUS))
  7078. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7079. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7080. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7081. /* reset to prevent losing 1st rx packet intermittently */
  7082. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7083. udelay(10);
  7084. }
  7085. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7086. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7087. MAC_MODE_FHDE_ENABLE;
  7088. if (tg3_flag(tp, ENABLE_APE))
  7089. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7090. if (!tg3_flag(tp, 5705_PLUS) &&
  7091. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7092. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7093. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7094. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7095. udelay(40);
  7096. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7097. * If TG3_FLAG_IS_NIC is zero, we should read the
  7098. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7099. * whether used as inputs or outputs, are set by boot code after
  7100. * reset.
  7101. */
  7102. if (!tg3_flag(tp, IS_NIC)) {
  7103. u32 gpio_mask;
  7104. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7105. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7106. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7107. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7108. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7109. GRC_LCLCTRL_GPIO_OUTPUT3;
  7110. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7111. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7112. tp->grc_local_ctrl &= ~gpio_mask;
  7113. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7114. /* GPIO1 must be driven high for eeprom write protect */
  7115. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7116. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7117. GRC_LCLCTRL_GPIO_OUTPUT1);
  7118. }
  7119. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7120. udelay(100);
  7121. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  7122. val = tr32(MSGINT_MODE);
  7123. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  7124. tw32(MSGINT_MODE, val);
  7125. }
  7126. if (!tg3_flag(tp, 5705_PLUS)) {
  7127. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7128. udelay(40);
  7129. }
  7130. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7131. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7132. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7133. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7134. WDMAC_MODE_LNGREAD_ENAB);
  7135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7136. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7137. if (tg3_flag(tp, TSO_CAPABLE) &&
  7138. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7139. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7140. /* nothing */
  7141. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7142. !tg3_flag(tp, IS_5788)) {
  7143. val |= WDMAC_MODE_RX_ACCEL;
  7144. }
  7145. }
  7146. /* Enable host coalescing bug fix */
  7147. if (tg3_flag(tp, 5755_PLUS))
  7148. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7150. val |= WDMAC_MODE_BURST_ALL_DATA;
  7151. tw32_f(WDMAC_MODE, val);
  7152. udelay(40);
  7153. if (tg3_flag(tp, PCIX_MODE)) {
  7154. u16 pcix_cmd;
  7155. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7156. &pcix_cmd);
  7157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7158. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7159. pcix_cmd |= PCI_X_CMD_READ_2K;
  7160. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7161. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7162. pcix_cmd |= PCI_X_CMD_READ_2K;
  7163. }
  7164. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7165. pcix_cmd);
  7166. }
  7167. tw32_f(RDMAC_MODE, rdmac_mode);
  7168. udelay(40);
  7169. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7170. if (!tg3_flag(tp, 5705_PLUS))
  7171. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7173. tw32(SNDDATAC_MODE,
  7174. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7175. else
  7176. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7177. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7178. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7179. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7180. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7181. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7182. tw32(RCVDBDI_MODE, val);
  7183. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7184. if (tg3_flag(tp, HW_TSO_1) ||
  7185. tg3_flag(tp, HW_TSO_2) ||
  7186. tg3_flag(tp, HW_TSO_3))
  7187. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7188. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7189. if (tg3_flag(tp, ENABLE_TSS))
  7190. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7191. tw32(SNDBDI_MODE, val);
  7192. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7193. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7194. err = tg3_load_5701_a0_firmware_fix(tp);
  7195. if (err)
  7196. return err;
  7197. }
  7198. if (tg3_flag(tp, TSO_CAPABLE)) {
  7199. err = tg3_load_tso_firmware(tp);
  7200. if (err)
  7201. return err;
  7202. }
  7203. tp->tx_mode = TX_MODE_ENABLE;
  7204. if (tg3_flag(tp, 5755_PLUS) ||
  7205. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7206. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7208. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7209. tp->tx_mode &= ~val;
  7210. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7211. }
  7212. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7213. udelay(100);
  7214. if (tg3_flag(tp, ENABLE_RSS)) {
  7215. int i = 0;
  7216. u32 reg = MAC_RSS_INDIR_TBL_0;
  7217. if (tp->irq_cnt == 2) {
  7218. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i += 8) {
  7219. tw32(reg, 0x0);
  7220. reg += 4;
  7221. }
  7222. } else {
  7223. u32 val;
  7224. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7225. val = i % (tp->irq_cnt - 1);
  7226. i++;
  7227. for (; i % 8; i++) {
  7228. val <<= 4;
  7229. val |= (i % (tp->irq_cnt - 1));
  7230. }
  7231. tw32(reg, val);
  7232. reg += 4;
  7233. }
  7234. }
  7235. /* Setup the "secret" hash key. */
  7236. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7237. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7238. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7239. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7240. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7241. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7242. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7243. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7244. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7245. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7246. }
  7247. tp->rx_mode = RX_MODE_ENABLE;
  7248. if (tg3_flag(tp, 5755_PLUS))
  7249. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7250. if (tg3_flag(tp, ENABLE_RSS))
  7251. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7252. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7253. RX_MODE_RSS_IPV6_HASH_EN |
  7254. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7255. RX_MODE_RSS_IPV4_HASH_EN |
  7256. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7257. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7258. udelay(10);
  7259. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7260. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7261. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7262. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7263. udelay(10);
  7264. }
  7265. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7266. udelay(10);
  7267. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7268. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7269. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7270. /* Set drive transmission level to 1.2V */
  7271. /* only if the signal pre-emphasis bit is not set */
  7272. val = tr32(MAC_SERDES_CFG);
  7273. val &= 0xfffff000;
  7274. val |= 0x880;
  7275. tw32(MAC_SERDES_CFG, val);
  7276. }
  7277. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7278. tw32(MAC_SERDES_CFG, 0x616000);
  7279. }
  7280. /* Prevent chip from dropping frames when flow control
  7281. * is enabled.
  7282. */
  7283. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7284. val = 1;
  7285. else
  7286. val = 2;
  7287. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7289. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7290. /* Use hardware link auto-negotiation */
  7291. tg3_flag_set(tp, HW_AUTONEG);
  7292. }
  7293. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7294. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7295. u32 tmp;
  7296. tmp = tr32(SERDES_RX_CTRL);
  7297. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7298. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7299. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7300. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7301. }
  7302. if (!tg3_flag(tp, USE_PHYLIB)) {
  7303. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7304. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7305. tp->link_config.speed = tp->link_config.orig_speed;
  7306. tp->link_config.duplex = tp->link_config.orig_duplex;
  7307. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7308. }
  7309. err = tg3_setup_phy(tp, 0);
  7310. if (err)
  7311. return err;
  7312. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7313. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7314. u32 tmp;
  7315. /* Clear CRC stats. */
  7316. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7317. tg3_writephy(tp, MII_TG3_TEST1,
  7318. tmp | MII_TG3_TEST1_CRC_EN);
  7319. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7320. }
  7321. }
  7322. }
  7323. __tg3_set_rx_mode(tp->dev);
  7324. /* Initialize receive rules. */
  7325. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7326. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7327. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7328. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7329. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7330. limit = 8;
  7331. else
  7332. limit = 16;
  7333. if (tg3_flag(tp, ENABLE_ASF))
  7334. limit -= 4;
  7335. switch (limit) {
  7336. case 16:
  7337. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7338. case 15:
  7339. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7340. case 14:
  7341. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7342. case 13:
  7343. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7344. case 12:
  7345. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7346. case 11:
  7347. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7348. case 10:
  7349. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7350. case 9:
  7351. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7352. case 8:
  7353. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7354. case 7:
  7355. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7356. case 6:
  7357. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7358. case 5:
  7359. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7360. case 4:
  7361. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7362. case 3:
  7363. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7364. case 2:
  7365. case 1:
  7366. default:
  7367. break;
  7368. }
  7369. if (tg3_flag(tp, ENABLE_APE))
  7370. /* Write our heartbeat update interval to APE. */
  7371. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7372. APE_HOST_HEARTBEAT_INT_DISABLE);
  7373. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7374. return 0;
  7375. }
  7376. /* Called at device open time to get the chip ready for
  7377. * packet processing. Invoked with tp->lock held.
  7378. */
  7379. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7380. {
  7381. tg3_switch_clocks(tp);
  7382. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7383. return tg3_reset_hw(tp, reset_phy);
  7384. }
  7385. #define TG3_STAT_ADD32(PSTAT, REG) \
  7386. do { u32 __val = tr32(REG); \
  7387. (PSTAT)->low += __val; \
  7388. if ((PSTAT)->low < __val) \
  7389. (PSTAT)->high += 1; \
  7390. } while (0)
  7391. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7392. {
  7393. struct tg3_hw_stats *sp = tp->hw_stats;
  7394. if (!netif_carrier_ok(tp->dev))
  7395. return;
  7396. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7397. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7398. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7399. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7400. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7401. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7402. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7403. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7404. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7405. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7406. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7407. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7408. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7409. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7410. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7411. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7412. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7413. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7414. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7415. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7416. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7417. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7418. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7419. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7420. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7421. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7422. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7423. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7424. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7425. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7426. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7427. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7428. } else {
  7429. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7430. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7431. if (val) {
  7432. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7433. sp->rx_discards.low += val;
  7434. if (sp->rx_discards.low < val)
  7435. sp->rx_discards.high += 1;
  7436. }
  7437. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7438. }
  7439. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7440. }
  7441. static void tg3_chk_missed_msi(struct tg3 *tp)
  7442. {
  7443. u32 i;
  7444. for (i = 0; i < tp->irq_cnt; i++) {
  7445. struct tg3_napi *tnapi = &tp->napi[i];
  7446. if (tg3_has_work(tnapi)) {
  7447. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7448. tnapi->last_tx_cons == tnapi->tx_cons) {
  7449. if (tnapi->chk_msi_cnt < 1) {
  7450. tnapi->chk_msi_cnt++;
  7451. return;
  7452. }
  7453. tw32_mailbox(tnapi->int_mbox,
  7454. tnapi->last_tag << 24);
  7455. }
  7456. }
  7457. tnapi->chk_msi_cnt = 0;
  7458. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7459. tnapi->last_tx_cons = tnapi->tx_cons;
  7460. }
  7461. }
  7462. static void tg3_timer(unsigned long __opaque)
  7463. {
  7464. struct tg3 *tp = (struct tg3 *) __opaque;
  7465. if (tp->irq_sync)
  7466. goto restart_timer;
  7467. spin_lock(&tp->lock);
  7468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7470. tg3_chk_missed_msi(tp);
  7471. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7472. /* All of this garbage is because when using non-tagged
  7473. * IRQ status the mailbox/status_block protocol the chip
  7474. * uses with the cpu is race prone.
  7475. */
  7476. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7477. tw32(GRC_LOCAL_CTRL,
  7478. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7479. } else {
  7480. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7481. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7482. }
  7483. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7484. tg3_flag_set(tp, RESTART_TIMER);
  7485. spin_unlock(&tp->lock);
  7486. schedule_work(&tp->reset_task);
  7487. return;
  7488. }
  7489. }
  7490. /* This part only runs once per second. */
  7491. if (!--tp->timer_counter) {
  7492. if (tg3_flag(tp, 5705_PLUS))
  7493. tg3_periodic_fetch_stats(tp);
  7494. if (tp->setlpicnt && !--tp->setlpicnt)
  7495. tg3_phy_eee_enable(tp);
  7496. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7497. u32 mac_stat;
  7498. int phy_event;
  7499. mac_stat = tr32(MAC_STATUS);
  7500. phy_event = 0;
  7501. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7502. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7503. phy_event = 1;
  7504. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7505. phy_event = 1;
  7506. if (phy_event)
  7507. tg3_setup_phy(tp, 0);
  7508. } else if (tg3_flag(tp, POLL_SERDES)) {
  7509. u32 mac_stat = tr32(MAC_STATUS);
  7510. int need_setup = 0;
  7511. if (netif_carrier_ok(tp->dev) &&
  7512. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7513. need_setup = 1;
  7514. }
  7515. if (!netif_carrier_ok(tp->dev) &&
  7516. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7517. MAC_STATUS_SIGNAL_DET))) {
  7518. need_setup = 1;
  7519. }
  7520. if (need_setup) {
  7521. if (!tp->serdes_counter) {
  7522. tw32_f(MAC_MODE,
  7523. (tp->mac_mode &
  7524. ~MAC_MODE_PORT_MODE_MASK));
  7525. udelay(40);
  7526. tw32_f(MAC_MODE, tp->mac_mode);
  7527. udelay(40);
  7528. }
  7529. tg3_setup_phy(tp, 0);
  7530. }
  7531. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7532. tg3_flag(tp, 5780_CLASS)) {
  7533. tg3_serdes_parallel_detect(tp);
  7534. }
  7535. tp->timer_counter = tp->timer_multiplier;
  7536. }
  7537. /* Heartbeat is only sent once every 2 seconds.
  7538. *
  7539. * The heartbeat is to tell the ASF firmware that the host
  7540. * driver is still alive. In the event that the OS crashes,
  7541. * ASF needs to reset the hardware to free up the FIFO space
  7542. * that may be filled with rx packets destined for the host.
  7543. * If the FIFO is full, ASF will no longer function properly.
  7544. *
  7545. * Unintended resets have been reported on real time kernels
  7546. * where the timer doesn't run on time. Netpoll will also have
  7547. * same problem.
  7548. *
  7549. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7550. * to check the ring condition when the heartbeat is expiring
  7551. * before doing the reset. This will prevent most unintended
  7552. * resets.
  7553. */
  7554. if (!--tp->asf_counter) {
  7555. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7556. tg3_wait_for_event_ack(tp);
  7557. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7558. FWCMD_NICDRV_ALIVE3);
  7559. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7560. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7561. TG3_FW_UPDATE_TIMEOUT_SEC);
  7562. tg3_generate_fw_event(tp);
  7563. }
  7564. tp->asf_counter = tp->asf_multiplier;
  7565. }
  7566. spin_unlock(&tp->lock);
  7567. restart_timer:
  7568. tp->timer.expires = jiffies + tp->timer_offset;
  7569. add_timer(&tp->timer);
  7570. }
  7571. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7572. {
  7573. irq_handler_t fn;
  7574. unsigned long flags;
  7575. char *name;
  7576. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7577. if (tp->irq_cnt == 1)
  7578. name = tp->dev->name;
  7579. else {
  7580. name = &tnapi->irq_lbl[0];
  7581. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7582. name[IFNAMSIZ-1] = 0;
  7583. }
  7584. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7585. fn = tg3_msi;
  7586. if (tg3_flag(tp, 1SHOT_MSI))
  7587. fn = tg3_msi_1shot;
  7588. flags = 0;
  7589. } else {
  7590. fn = tg3_interrupt;
  7591. if (tg3_flag(tp, TAGGED_STATUS))
  7592. fn = tg3_interrupt_tagged;
  7593. flags = IRQF_SHARED;
  7594. }
  7595. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7596. }
  7597. static int tg3_test_interrupt(struct tg3 *tp)
  7598. {
  7599. struct tg3_napi *tnapi = &tp->napi[0];
  7600. struct net_device *dev = tp->dev;
  7601. int err, i, intr_ok = 0;
  7602. u32 val;
  7603. if (!netif_running(dev))
  7604. return -ENODEV;
  7605. tg3_disable_ints(tp);
  7606. free_irq(tnapi->irq_vec, tnapi);
  7607. /*
  7608. * Turn off MSI one shot mode. Otherwise this test has no
  7609. * observable way to know whether the interrupt was delivered.
  7610. */
  7611. if (tg3_flag(tp, 57765_PLUS)) {
  7612. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7613. tw32(MSGINT_MODE, val);
  7614. }
  7615. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7616. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7617. if (err)
  7618. return err;
  7619. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7620. tg3_enable_ints(tp);
  7621. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7622. tnapi->coal_now);
  7623. for (i = 0; i < 5; i++) {
  7624. u32 int_mbox, misc_host_ctrl;
  7625. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7626. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7627. if ((int_mbox != 0) ||
  7628. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7629. intr_ok = 1;
  7630. break;
  7631. }
  7632. if (tg3_flag(tp, 57765_PLUS) &&
  7633. tnapi->hw_status->status_tag != tnapi->last_tag)
  7634. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  7635. msleep(10);
  7636. }
  7637. tg3_disable_ints(tp);
  7638. free_irq(tnapi->irq_vec, tnapi);
  7639. err = tg3_request_irq(tp, 0);
  7640. if (err)
  7641. return err;
  7642. if (intr_ok) {
  7643. /* Reenable MSI one shot mode. */
  7644. if (tg3_flag(tp, 57765_PLUS)) {
  7645. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7646. tw32(MSGINT_MODE, val);
  7647. }
  7648. return 0;
  7649. }
  7650. return -EIO;
  7651. }
  7652. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7653. * successfully restored
  7654. */
  7655. static int tg3_test_msi(struct tg3 *tp)
  7656. {
  7657. int err;
  7658. u16 pci_cmd;
  7659. if (!tg3_flag(tp, USING_MSI))
  7660. return 0;
  7661. /* Turn off SERR reporting in case MSI terminates with Master
  7662. * Abort.
  7663. */
  7664. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7665. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7666. pci_cmd & ~PCI_COMMAND_SERR);
  7667. err = tg3_test_interrupt(tp);
  7668. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7669. if (!err)
  7670. return 0;
  7671. /* other failures */
  7672. if (err != -EIO)
  7673. return err;
  7674. /* MSI test failed, go back to INTx mode */
  7675. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7676. "to INTx mode. Please report this failure to the PCI "
  7677. "maintainer and include system chipset information\n");
  7678. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7679. pci_disable_msi(tp->pdev);
  7680. tg3_flag_clear(tp, USING_MSI);
  7681. tp->napi[0].irq_vec = tp->pdev->irq;
  7682. err = tg3_request_irq(tp, 0);
  7683. if (err)
  7684. return err;
  7685. /* Need to reset the chip because the MSI cycle may have terminated
  7686. * with Master Abort.
  7687. */
  7688. tg3_full_lock(tp, 1);
  7689. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7690. err = tg3_init_hw(tp, 1);
  7691. tg3_full_unlock(tp);
  7692. if (err)
  7693. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7694. return err;
  7695. }
  7696. static int tg3_request_firmware(struct tg3 *tp)
  7697. {
  7698. const __be32 *fw_data;
  7699. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7700. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7701. tp->fw_needed);
  7702. return -ENOENT;
  7703. }
  7704. fw_data = (void *)tp->fw->data;
  7705. /* Firmware blob starts with version numbers, followed by
  7706. * start address and _full_ length including BSS sections
  7707. * (which must be longer than the actual data, of course
  7708. */
  7709. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7710. if (tp->fw_len < (tp->fw->size - 12)) {
  7711. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7712. tp->fw_len, tp->fw_needed);
  7713. release_firmware(tp->fw);
  7714. tp->fw = NULL;
  7715. return -EINVAL;
  7716. }
  7717. /* We no longer need firmware; we have it. */
  7718. tp->fw_needed = NULL;
  7719. return 0;
  7720. }
  7721. static bool tg3_enable_msix(struct tg3 *tp)
  7722. {
  7723. int i, rc, cpus = num_online_cpus();
  7724. struct msix_entry msix_ent[tp->irq_max];
  7725. if (cpus == 1)
  7726. /* Just fallback to the simpler MSI mode. */
  7727. return false;
  7728. /*
  7729. * We want as many rx rings enabled as there are cpus.
  7730. * The first MSIX vector only deals with link interrupts, etc,
  7731. * so we add one to the number of vectors we are requesting.
  7732. */
  7733. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7734. for (i = 0; i < tp->irq_max; i++) {
  7735. msix_ent[i].entry = i;
  7736. msix_ent[i].vector = 0;
  7737. }
  7738. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7739. if (rc < 0) {
  7740. return false;
  7741. } else if (rc != 0) {
  7742. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7743. return false;
  7744. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7745. tp->irq_cnt, rc);
  7746. tp->irq_cnt = rc;
  7747. }
  7748. for (i = 0; i < tp->irq_max; i++)
  7749. tp->napi[i].irq_vec = msix_ent[i].vector;
  7750. netif_set_real_num_tx_queues(tp->dev, 1);
  7751. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7752. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7753. pci_disable_msix(tp->pdev);
  7754. return false;
  7755. }
  7756. if (tp->irq_cnt > 1) {
  7757. tg3_flag_set(tp, ENABLE_RSS);
  7758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7759. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7760. tg3_flag_set(tp, ENABLE_TSS);
  7761. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7762. }
  7763. }
  7764. return true;
  7765. }
  7766. static void tg3_ints_init(struct tg3 *tp)
  7767. {
  7768. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7769. !tg3_flag(tp, TAGGED_STATUS)) {
  7770. /* All MSI supporting chips should support tagged
  7771. * status. Assert that this is the case.
  7772. */
  7773. netdev_warn(tp->dev,
  7774. "MSI without TAGGED_STATUS? Not using MSI\n");
  7775. goto defcfg;
  7776. }
  7777. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7778. tg3_flag_set(tp, USING_MSIX);
  7779. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7780. tg3_flag_set(tp, USING_MSI);
  7781. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7782. u32 msi_mode = tr32(MSGINT_MODE);
  7783. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7784. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7785. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7786. }
  7787. defcfg:
  7788. if (!tg3_flag(tp, USING_MSIX)) {
  7789. tp->irq_cnt = 1;
  7790. tp->napi[0].irq_vec = tp->pdev->irq;
  7791. netif_set_real_num_tx_queues(tp->dev, 1);
  7792. netif_set_real_num_rx_queues(tp->dev, 1);
  7793. }
  7794. }
  7795. static void tg3_ints_fini(struct tg3 *tp)
  7796. {
  7797. if (tg3_flag(tp, USING_MSIX))
  7798. pci_disable_msix(tp->pdev);
  7799. else if (tg3_flag(tp, USING_MSI))
  7800. pci_disable_msi(tp->pdev);
  7801. tg3_flag_clear(tp, USING_MSI);
  7802. tg3_flag_clear(tp, USING_MSIX);
  7803. tg3_flag_clear(tp, ENABLE_RSS);
  7804. tg3_flag_clear(tp, ENABLE_TSS);
  7805. }
  7806. static int tg3_open(struct net_device *dev)
  7807. {
  7808. struct tg3 *tp = netdev_priv(dev);
  7809. int i, err;
  7810. if (tp->fw_needed) {
  7811. err = tg3_request_firmware(tp);
  7812. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7813. if (err)
  7814. return err;
  7815. } else if (err) {
  7816. netdev_warn(tp->dev, "TSO capability disabled\n");
  7817. tg3_flag_clear(tp, TSO_CAPABLE);
  7818. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7819. netdev_notice(tp->dev, "TSO capability restored\n");
  7820. tg3_flag_set(tp, TSO_CAPABLE);
  7821. }
  7822. }
  7823. netif_carrier_off(tp->dev);
  7824. err = tg3_power_up(tp);
  7825. if (err)
  7826. return err;
  7827. tg3_full_lock(tp, 0);
  7828. tg3_disable_ints(tp);
  7829. tg3_flag_clear(tp, INIT_COMPLETE);
  7830. tg3_full_unlock(tp);
  7831. /*
  7832. * Setup interrupts first so we know how
  7833. * many NAPI resources to allocate
  7834. */
  7835. tg3_ints_init(tp);
  7836. /* The placement of this call is tied
  7837. * to the setup and use of Host TX descriptors.
  7838. */
  7839. err = tg3_alloc_consistent(tp);
  7840. if (err)
  7841. goto err_out1;
  7842. tg3_napi_init(tp);
  7843. tg3_napi_enable(tp);
  7844. for (i = 0; i < tp->irq_cnt; i++) {
  7845. struct tg3_napi *tnapi = &tp->napi[i];
  7846. err = tg3_request_irq(tp, i);
  7847. if (err) {
  7848. for (i--; i >= 0; i--)
  7849. free_irq(tnapi->irq_vec, tnapi);
  7850. break;
  7851. }
  7852. }
  7853. if (err)
  7854. goto err_out2;
  7855. tg3_full_lock(tp, 0);
  7856. err = tg3_init_hw(tp, 1);
  7857. if (err) {
  7858. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7859. tg3_free_rings(tp);
  7860. } else {
  7861. if (tg3_flag(tp, TAGGED_STATUS) &&
  7862. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7863. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7864. tp->timer_offset = HZ;
  7865. else
  7866. tp->timer_offset = HZ / 10;
  7867. BUG_ON(tp->timer_offset > HZ);
  7868. tp->timer_counter = tp->timer_multiplier =
  7869. (HZ / tp->timer_offset);
  7870. tp->asf_counter = tp->asf_multiplier =
  7871. ((HZ / tp->timer_offset) * 2);
  7872. init_timer(&tp->timer);
  7873. tp->timer.expires = jiffies + tp->timer_offset;
  7874. tp->timer.data = (unsigned long) tp;
  7875. tp->timer.function = tg3_timer;
  7876. }
  7877. tg3_full_unlock(tp);
  7878. if (err)
  7879. goto err_out3;
  7880. if (tg3_flag(tp, USING_MSI)) {
  7881. err = tg3_test_msi(tp);
  7882. if (err) {
  7883. tg3_full_lock(tp, 0);
  7884. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7885. tg3_free_rings(tp);
  7886. tg3_full_unlock(tp);
  7887. goto err_out2;
  7888. }
  7889. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7890. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7891. tw32(PCIE_TRANSACTION_CFG,
  7892. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7893. }
  7894. }
  7895. tg3_phy_start(tp);
  7896. tg3_full_lock(tp, 0);
  7897. add_timer(&tp->timer);
  7898. tg3_flag_set(tp, INIT_COMPLETE);
  7899. tg3_enable_ints(tp);
  7900. tg3_full_unlock(tp);
  7901. netif_tx_start_all_queues(dev);
  7902. /*
  7903. * Reset loopback feature if it was turned on while the device was down
  7904. * make sure that it's installed properly now.
  7905. */
  7906. if (dev->features & NETIF_F_LOOPBACK)
  7907. tg3_set_loopback(dev, dev->features);
  7908. return 0;
  7909. err_out3:
  7910. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7911. struct tg3_napi *tnapi = &tp->napi[i];
  7912. free_irq(tnapi->irq_vec, tnapi);
  7913. }
  7914. err_out2:
  7915. tg3_napi_disable(tp);
  7916. tg3_napi_fini(tp);
  7917. tg3_free_consistent(tp);
  7918. err_out1:
  7919. tg3_ints_fini(tp);
  7920. tg3_frob_aux_power(tp, false);
  7921. pci_set_power_state(tp->pdev, PCI_D3hot);
  7922. return err;
  7923. }
  7924. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7925. struct rtnl_link_stats64 *);
  7926. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7927. static int tg3_close(struct net_device *dev)
  7928. {
  7929. int i;
  7930. struct tg3 *tp = netdev_priv(dev);
  7931. tg3_napi_disable(tp);
  7932. cancel_work_sync(&tp->reset_task);
  7933. netif_tx_stop_all_queues(dev);
  7934. del_timer_sync(&tp->timer);
  7935. tg3_phy_stop(tp);
  7936. tg3_full_lock(tp, 1);
  7937. tg3_disable_ints(tp);
  7938. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7939. tg3_free_rings(tp);
  7940. tg3_flag_clear(tp, INIT_COMPLETE);
  7941. tg3_full_unlock(tp);
  7942. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7943. struct tg3_napi *tnapi = &tp->napi[i];
  7944. free_irq(tnapi->irq_vec, tnapi);
  7945. }
  7946. tg3_ints_fini(tp);
  7947. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7948. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7949. sizeof(tp->estats_prev));
  7950. tg3_napi_fini(tp);
  7951. tg3_free_consistent(tp);
  7952. tg3_power_down(tp);
  7953. netif_carrier_off(tp->dev);
  7954. return 0;
  7955. }
  7956. static inline u64 get_stat64(tg3_stat64_t *val)
  7957. {
  7958. return ((u64)val->high << 32) | ((u64)val->low);
  7959. }
  7960. static u64 calc_crc_errors(struct tg3 *tp)
  7961. {
  7962. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7963. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7964. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7965. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7966. u32 val;
  7967. spin_lock_bh(&tp->lock);
  7968. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7969. tg3_writephy(tp, MII_TG3_TEST1,
  7970. val | MII_TG3_TEST1_CRC_EN);
  7971. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7972. } else
  7973. val = 0;
  7974. spin_unlock_bh(&tp->lock);
  7975. tp->phy_crc_errors += val;
  7976. return tp->phy_crc_errors;
  7977. }
  7978. return get_stat64(&hw_stats->rx_fcs_errors);
  7979. }
  7980. #define ESTAT_ADD(member) \
  7981. estats->member = old_estats->member + \
  7982. get_stat64(&hw_stats->member)
  7983. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7984. {
  7985. struct tg3_ethtool_stats *estats = &tp->estats;
  7986. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7987. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7988. if (!hw_stats)
  7989. return old_estats;
  7990. ESTAT_ADD(rx_octets);
  7991. ESTAT_ADD(rx_fragments);
  7992. ESTAT_ADD(rx_ucast_packets);
  7993. ESTAT_ADD(rx_mcast_packets);
  7994. ESTAT_ADD(rx_bcast_packets);
  7995. ESTAT_ADD(rx_fcs_errors);
  7996. ESTAT_ADD(rx_align_errors);
  7997. ESTAT_ADD(rx_xon_pause_rcvd);
  7998. ESTAT_ADD(rx_xoff_pause_rcvd);
  7999. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8000. ESTAT_ADD(rx_xoff_entered);
  8001. ESTAT_ADD(rx_frame_too_long_errors);
  8002. ESTAT_ADD(rx_jabbers);
  8003. ESTAT_ADD(rx_undersize_packets);
  8004. ESTAT_ADD(rx_in_length_errors);
  8005. ESTAT_ADD(rx_out_length_errors);
  8006. ESTAT_ADD(rx_64_or_less_octet_packets);
  8007. ESTAT_ADD(rx_65_to_127_octet_packets);
  8008. ESTAT_ADD(rx_128_to_255_octet_packets);
  8009. ESTAT_ADD(rx_256_to_511_octet_packets);
  8010. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8011. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8012. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8013. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8014. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8015. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8016. ESTAT_ADD(tx_octets);
  8017. ESTAT_ADD(tx_collisions);
  8018. ESTAT_ADD(tx_xon_sent);
  8019. ESTAT_ADD(tx_xoff_sent);
  8020. ESTAT_ADD(tx_flow_control);
  8021. ESTAT_ADD(tx_mac_errors);
  8022. ESTAT_ADD(tx_single_collisions);
  8023. ESTAT_ADD(tx_mult_collisions);
  8024. ESTAT_ADD(tx_deferred);
  8025. ESTAT_ADD(tx_excessive_collisions);
  8026. ESTAT_ADD(tx_late_collisions);
  8027. ESTAT_ADD(tx_collide_2times);
  8028. ESTAT_ADD(tx_collide_3times);
  8029. ESTAT_ADD(tx_collide_4times);
  8030. ESTAT_ADD(tx_collide_5times);
  8031. ESTAT_ADD(tx_collide_6times);
  8032. ESTAT_ADD(tx_collide_7times);
  8033. ESTAT_ADD(tx_collide_8times);
  8034. ESTAT_ADD(tx_collide_9times);
  8035. ESTAT_ADD(tx_collide_10times);
  8036. ESTAT_ADD(tx_collide_11times);
  8037. ESTAT_ADD(tx_collide_12times);
  8038. ESTAT_ADD(tx_collide_13times);
  8039. ESTAT_ADD(tx_collide_14times);
  8040. ESTAT_ADD(tx_collide_15times);
  8041. ESTAT_ADD(tx_ucast_packets);
  8042. ESTAT_ADD(tx_mcast_packets);
  8043. ESTAT_ADD(tx_bcast_packets);
  8044. ESTAT_ADD(tx_carrier_sense_errors);
  8045. ESTAT_ADD(tx_discards);
  8046. ESTAT_ADD(tx_errors);
  8047. ESTAT_ADD(dma_writeq_full);
  8048. ESTAT_ADD(dma_write_prioq_full);
  8049. ESTAT_ADD(rxbds_empty);
  8050. ESTAT_ADD(rx_discards);
  8051. ESTAT_ADD(rx_errors);
  8052. ESTAT_ADD(rx_threshold_hit);
  8053. ESTAT_ADD(dma_readq_full);
  8054. ESTAT_ADD(dma_read_prioq_full);
  8055. ESTAT_ADD(tx_comp_queue_full);
  8056. ESTAT_ADD(ring_set_send_prod_index);
  8057. ESTAT_ADD(ring_status_update);
  8058. ESTAT_ADD(nic_irqs);
  8059. ESTAT_ADD(nic_avoided_irqs);
  8060. ESTAT_ADD(nic_tx_threshold_hit);
  8061. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8062. return estats;
  8063. }
  8064. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  8065. struct rtnl_link_stats64 *stats)
  8066. {
  8067. struct tg3 *tp = netdev_priv(dev);
  8068. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8069. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8070. if (!hw_stats)
  8071. return old_stats;
  8072. stats->rx_packets = old_stats->rx_packets +
  8073. get_stat64(&hw_stats->rx_ucast_packets) +
  8074. get_stat64(&hw_stats->rx_mcast_packets) +
  8075. get_stat64(&hw_stats->rx_bcast_packets);
  8076. stats->tx_packets = old_stats->tx_packets +
  8077. get_stat64(&hw_stats->tx_ucast_packets) +
  8078. get_stat64(&hw_stats->tx_mcast_packets) +
  8079. get_stat64(&hw_stats->tx_bcast_packets);
  8080. stats->rx_bytes = old_stats->rx_bytes +
  8081. get_stat64(&hw_stats->rx_octets);
  8082. stats->tx_bytes = old_stats->tx_bytes +
  8083. get_stat64(&hw_stats->tx_octets);
  8084. stats->rx_errors = old_stats->rx_errors +
  8085. get_stat64(&hw_stats->rx_errors);
  8086. stats->tx_errors = old_stats->tx_errors +
  8087. get_stat64(&hw_stats->tx_errors) +
  8088. get_stat64(&hw_stats->tx_mac_errors) +
  8089. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8090. get_stat64(&hw_stats->tx_discards);
  8091. stats->multicast = old_stats->multicast +
  8092. get_stat64(&hw_stats->rx_mcast_packets);
  8093. stats->collisions = old_stats->collisions +
  8094. get_stat64(&hw_stats->tx_collisions);
  8095. stats->rx_length_errors = old_stats->rx_length_errors +
  8096. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8097. get_stat64(&hw_stats->rx_undersize_packets);
  8098. stats->rx_over_errors = old_stats->rx_over_errors +
  8099. get_stat64(&hw_stats->rxbds_empty);
  8100. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8101. get_stat64(&hw_stats->rx_align_errors);
  8102. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8103. get_stat64(&hw_stats->tx_discards);
  8104. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8105. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8106. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8107. calc_crc_errors(tp);
  8108. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8109. get_stat64(&hw_stats->rx_discards);
  8110. stats->rx_dropped = tp->rx_dropped;
  8111. return stats;
  8112. }
  8113. static inline u32 calc_crc(unsigned char *buf, int len)
  8114. {
  8115. u32 reg;
  8116. u32 tmp;
  8117. int j, k;
  8118. reg = 0xffffffff;
  8119. for (j = 0; j < len; j++) {
  8120. reg ^= buf[j];
  8121. for (k = 0; k < 8; k++) {
  8122. tmp = reg & 0x01;
  8123. reg >>= 1;
  8124. if (tmp)
  8125. reg ^= 0xedb88320;
  8126. }
  8127. }
  8128. return ~reg;
  8129. }
  8130. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  8131. {
  8132. /* accept or reject all multicast frames */
  8133. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  8134. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  8135. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  8136. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  8137. }
  8138. static void __tg3_set_rx_mode(struct net_device *dev)
  8139. {
  8140. struct tg3 *tp = netdev_priv(dev);
  8141. u32 rx_mode;
  8142. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8143. RX_MODE_KEEP_VLAN_TAG);
  8144. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8145. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8146. * flag clear.
  8147. */
  8148. if (!tg3_flag(tp, ENABLE_ASF))
  8149. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8150. #endif
  8151. if (dev->flags & IFF_PROMISC) {
  8152. /* Promiscuous mode. */
  8153. rx_mode |= RX_MODE_PROMISC;
  8154. } else if (dev->flags & IFF_ALLMULTI) {
  8155. /* Accept all multicast. */
  8156. tg3_set_multi(tp, 1);
  8157. } else if (netdev_mc_empty(dev)) {
  8158. /* Reject all multicast. */
  8159. tg3_set_multi(tp, 0);
  8160. } else {
  8161. /* Accept one or more multicast(s). */
  8162. struct netdev_hw_addr *ha;
  8163. u32 mc_filter[4] = { 0, };
  8164. u32 regidx;
  8165. u32 bit;
  8166. u32 crc;
  8167. netdev_for_each_mc_addr(ha, dev) {
  8168. crc = calc_crc(ha->addr, ETH_ALEN);
  8169. bit = ~crc & 0x7f;
  8170. regidx = (bit & 0x60) >> 5;
  8171. bit &= 0x1f;
  8172. mc_filter[regidx] |= (1 << bit);
  8173. }
  8174. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8175. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8176. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8177. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8178. }
  8179. if (rx_mode != tp->rx_mode) {
  8180. tp->rx_mode = rx_mode;
  8181. tw32_f(MAC_RX_MODE, rx_mode);
  8182. udelay(10);
  8183. }
  8184. }
  8185. static void tg3_set_rx_mode(struct net_device *dev)
  8186. {
  8187. struct tg3 *tp = netdev_priv(dev);
  8188. if (!netif_running(dev))
  8189. return;
  8190. tg3_full_lock(tp, 0);
  8191. __tg3_set_rx_mode(dev);
  8192. tg3_full_unlock(tp);
  8193. }
  8194. static int tg3_get_regs_len(struct net_device *dev)
  8195. {
  8196. return TG3_REG_BLK_SIZE;
  8197. }
  8198. static void tg3_get_regs(struct net_device *dev,
  8199. struct ethtool_regs *regs, void *_p)
  8200. {
  8201. struct tg3 *tp = netdev_priv(dev);
  8202. regs->version = 0;
  8203. memset(_p, 0, TG3_REG_BLK_SIZE);
  8204. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8205. return;
  8206. tg3_full_lock(tp, 0);
  8207. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8208. tg3_full_unlock(tp);
  8209. }
  8210. static int tg3_get_eeprom_len(struct net_device *dev)
  8211. {
  8212. struct tg3 *tp = netdev_priv(dev);
  8213. return tp->nvram_size;
  8214. }
  8215. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8216. {
  8217. struct tg3 *tp = netdev_priv(dev);
  8218. int ret;
  8219. u8 *pd;
  8220. u32 i, offset, len, b_offset, b_count;
  8221. __be32 val;
  8222. if (tg3_flag(tp, NO_NVRAM))
  8223. return -EINVAL;
  8224. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8225. return -EAGAIN;
  8226. offset = eeprom->offset;
  8227. len = eeprom->len;
  8228. eeprom->len = 0;
  8229. eeprom->magic = TG3_EEPROM_MAGIC;
  8230. if (offset & 3) {
  8231. /* adjustments to start on required 4 byte boundary */
  8232. b_offset = offset & 3;
  8233. b_count = 4 - b_offset;
  8234. if (b_count > len) {
  8235. /* i.e. offset=1 len=2 */
  8236. b_count = len;
  8237. }
  8238. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8239. if (ret)
  8240. return ret;
  8241. memcpy(data, ((char *)&val) + b_offset, b_count);
  8242. len -= b_count;
  8243. offset += b_count;
  8244. eeprom->len += b_count;
  8245. }
  8246. /* read bytes up to the last 4 byte boundary */
  8247. pd = &data[eeprom->len];
  8248. for (i = 0; i < (len - (len & 3)); i += 4) {
  8249. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8250. if (ret) {
  8251. eeprom->len += i;
  8252. return ret;
  8253. }
  8254. memcpy(pd + i, &val, 4);
  8255. }
  8256. eeprom->len += i;
  8257. if (len & 3) {
  8258. /* read last bytes not ending on 4 byte boundary */
  8259. pd = &data[eeprom->len];
  8260. b_count = len & 3;
  8261. b_offset = offset + len - b_count;
  8262. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8263. if (ret)
  8264. return ret;
  8265. memcpy(pd, &val, b_count);
  8266. eeprom->len += b_count;
  8267. }
  8268. return 0;
  8269. }
  8270. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8271. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8272. {
  8273. struct tg3 *tp = netdev_priv(dev);
  8274. int ret;
  8275. u32 offset, len, b_offset, odd_len;
  8276. u8 *buf;
  8277. __be32 start, end;
  8278. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8279. return -EAGAIN;
  8280. if (tg3_flag(tp, NO_NVRAM) ||
  8281. eeprom->magic != TG3_EEPROM_MAGIC)
  8282. return -EINVAL;
  8283. offset = eeprom->offset;
  8284. len = eeprom->len;
  8285. if ((b_offset = (offset & 3))) {
  8286. /* adjustments to start on required 4 byte boundary */
  8287. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8288. if (ret)
  8289. return ret;
  8290. len += b_offset;
  8291. offset &= ~3;
  8292. if (len < 4)
  8293. len = 4;
  8294. }
  8295. odd_len = 0;
  8296. if (len & 3) {
  8297. /* adjustments to end on required 4 byte boundary */
  8298. odd_len = 1;
  8299. len = (len + 3) & ~3;
  8300. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8301. if (ret)
  8302. return ret;
  8303. }
  8304. buf = data;
  8305. if (b_offset || odd_len) {
  8306. buf = kmalloc(len, GFP_KERNEL);
  8307. if (!buf)
  8308. return -ENOMEM;
  8309. if (b_offset)
  8310. memcpy(buf, &start, 4);
  8311. if (odd_len)
  8312. memcpy(buf+len-4, &end, 4);
  8313. memcpy(buf + b_offset, data, eeprom->len);
  8314. }
  8315. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8316. if (buf != data)
  8317. kfree(buf);
  8318. return ret;
  8319. }
  8320. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8321. {
  8322. struct tg3 *tp = netdev_priv(dev);
  8323. if (tg3_flag(tp, USE_PHYLIB)) {
  8324. struct phy_device *phydev;
  8325. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8326. return -EAGAIN;
  8327. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8328. return phy_ethtool_gset(phydev, cmd);
  8329. }
  8330. cmd->supported = (SUPPORTED_Autoneg);
  8331. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8332. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8333. SUPPORTED_1000baseT_Full);
  8334. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8335. cmd->supported |= (SUPPORTED_100baseT_Half |
  8336. SUPPORTED_100baseT_Full |
  8337. SUPPORTED_10baseT_Half |
  8338. SUPPORTED_10baseT_Full |
  8339. SUPPORTED_TP);
  8340. cmd->port = PORT_TP;
  8341. } else {
  8342. cmd->supported |= SUPPORTED_FIBRE;
  8343. cmd->port = PORT_FIBRE;
  8344. }
  8345. cmd->advertising = tp->link_config.advertising;
  8346. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8347. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8348. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8349. cmd->advertising |= ADVERTISED_Pause;
  8350. } else {
  8351. cmd->advertising |= ADVERTISED_Pause |
  8352. ADVERTISED_Asym_Pause;
  8353. }
  8354. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8355. cmd->advertising |= ADVERTISED_Asym_Pause;
  8356. }
  8357. }
  8358. if (netif_running(dev)) {
  8359. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8360. cmd->duplex = tp->link_config.active_duplex;
  8361. } else {
  8362. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8363. cmd->duplex = DUPLEX_INVALID;
  8364. }
  8365. cmd->phy_address = tp->phy_addr;
  8366. cmd->transceiver = XCVR_INTERNAL;
  8367. cmd->autoneg = tp->link_config.autoneg;
  8368. cmd->maxtxpkt = 0;
  8369. cmd->maxrxpkt = 0;
  8370. return 0;
  8371. }
  8372. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8373. {
  8374. struct tg3 *tp = netdev_priv(dev);
  8375. u32 speed = ethtool_cmd_speed(cmd);
  8376. if (tg3_flag(tp, USE_PHYLIB)) {
  8377. struct phy_device *phydev;
  8378. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8379. return -EAGAIN;
  8380. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8381. return phy_ethtool_sset(phydev, cmd);
  8382. }
  8383. if (cmd->autoneg != AUTONEG_ENABLE &&
  8384. cmd->autoneg != AUTONEG_DISABLE)
  8385. return -EINVAL;
  8386. if (cmd->autoneg == AUTONEG_DISABLE &&
  8387. cmd->duplex != DUPLEX_FULL &&
  8388. cmd->duplex != DUPLEX_HALF)
  8389. return -EINVAL;
  8390. if (cmd->autoneg == AUTONEG_ENABLE) {
  8391. u32 mask = ADVERTISED_Autoneg |
  8392. ADVERTISED_Pause |
  8393. ADVERTISED_Asym_Pause;
  8394. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8395. mask |= ADVERTISED_1000baseT_Half |
  8396. ADVERTISED_1000baseT_Full;
  8397. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8398. mask |= ADVERTISED_100baseT_Half |
  8399. ADVERTISED_100baseT_Full |
  8400. ADVERTISED_10baseT_Half |
  8401. ADVERTISED_10baseT_Full |
  8402. ADVERTISED_TP;
  8403. else
  8404. mask |= ADVERTISED_FIBRE;
  8405. if (cmd->advertising & ~mask)
  8406. return -EINVAL;
  8407. mask &= (ADVERTISED_1000baseT_Half |
  8408. ADVERTISED_1000baseT_Full |
  8409. ADVERTISED_100baseT_Half |
  8410. ADVERTISED_100baseT_Full |
  8411. ADVERTISED_10baseT_Half |
  8412. ADVERTISED_10baseT_Full);
  8413. cmd->advertising &= mask;
  8414. } else {
  8415. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8416. if (speed != SPEED_1000)
  8417. return -EINVAL;
  8418. if (cmd->duplex != DUPLEX_FULL)
  8419. return -EINVAL;
  8420. } else {
  8421. if (speed != SPEED_100 &&
  8422. speed != SPEED_10)
  8423. return -EINVAL;
  8424. }
  8425. }
  8426. tg3_full_lock(tp, 0);
  8427. tp->link_config.autoneg = cmd->autoneg;
  8428. if (cmd->autoneg == AUTONEG_ENABLE) {
  8429. tp->link_config.advertising = (cmd->advertising |
  8430. ADVERTISED_Autoneg);
  8431. tp->link_config.speed = SPEED_INVALID;
  8432. tp->link_config.duplex = DUPLEX_INVALID;
  8433. } else {
  8434. tp->link_config.advertising = 0;
  8435. tp->link_config.speed = speed;
  8436. tp->link_config.duplex = cmd->duplex;
  8437. }
  8438. tp->link_config.orig_speed = tp->link_config.speed;
  8439. tp->link_config.orig_duplex = tp->link_config.duplex;
  8440. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8441. if (netif_running(dev))
  8442. tg3_setup_phy(tp, 1);
  8443. tg3_full_unlock(tp);
  8444. return 0;
  8445. }
  8446. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8447. {
  8448. struct tg3 *tp = netdev_priv(dev);
  8449. strcpy(info->driver, DRV_MODULE_NAME);
  8450. strcpy(info->version, DRV_MODULE_VERSION);
  8451. strcpy(info->fw_version, tp->fw_ver);
  8452. strcpy(info->bus_info, pci_name(tp->pdev));
  8453. }
  8454. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8455. {
  8456. struct tg3 *tp = netdev_priv(dev);
  8457. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8458. wol->supported = WAKE_MAGIC;
  8459. else
  8460. wol->supported = 0;
  8461. wol->wolopts = 0;
  8462. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8463. wol->wolopts = WAKE_MAGIC;
  8464. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8465. }
  8466. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8467. {
  8468. struct tg3 *tp = netdev_priv(dev);
  8469. struct device *dp = &tp->pdev->dev;
  8470. if (wol->wolopts & ~WAKE_MAGIC)
  8471. return -EINVAL;
  8472. if ((wol->wolopts & WAKE_MAGIC) &&
  8473. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8474. return -EINVAL;
  8475. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8476. spin_lock_bh(&tp->lock);
  8477. if (device_may_wakeup(dp))
  8478. tg3_flag_set(tp, WOL_ENABLE);
  8479. else
  8480. tg3_flag_clear(tp, WOL_ENABLE);
  8481. spin_unlock_bh(&tp->lock);
  8482. return 0;
  8483. }
  8484. static u32 tg3_get_msglevel(struct net_device *dev)
  8485. {
  8486. struct tg3 *tp = netdev_priv(dev);
  8487. return tp->msg_enable;
  8488. }
  8489. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8490. {
  8491. struct tg3 *tp = netdev_priv(dev);
  8492. tp->msg_enable = value;
  8493. }
  8494. static int tg3_nway_reset(struct net_device *dev)
  8495. {
  8496. struct tg3 *tp = netdev_priv(dev);
  8497. int r;
  8498. if (!netif_running(dev))
  8499. return -EAGAIN;
  8500. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8501. return -EINVAL;
  8502. if (tg3_flag(tp, USE_PHYLIB)) {
  8503. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8504. return -EAGAIN;
  8505. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8506. } else {
  8507. u32 bmcr;
  8508. spin_lock_bh(&tp->lock);
  8509. r = -EINVAL;
  8510. tg3_readphy(tp, MII_BMCR, &bmcr);
  8511. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8512. ((bmcr & BMCR_ANENABLE) ||
  8513. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8514. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8515. BMCR_ANENABLE);
  8516. r = 0;
  8517. }
  8518. spin_unlock_bh(&tp->lock);
  8519. }
  8520. return r;
  8521. }
  8522. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8523. {
  8524. struct tg3 *tp = netdev_priv(dev);
  8525. ering->rx_max_pending = tp->rx_std_ring_mask;
  8526. ering->rx_mini_max_pending = 0;
  8527. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8528. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8529. else
  8530. ering->rx_jumbo_max_pending = 0;
  8531. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8532. ering->rx_pending = tp->rx_pending;
  8533. ering->rx_mini_pending = 0;
  8534. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8535. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8536. else
  8537. ering->rx_jumbo_pending = 0;
  8538. ering->tx_pending = tp->napi[0].tx_pending;
  8539. }
  8540. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8541. {
  8542. struct tg3 *tp = netdev_priv(dev);
  8543. int i, irq_sync = 0, err = 0;
  8544. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8545. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8546. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8547. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8548. (tg3_flag(tp, TSO_BUG) &&
  8549. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8550. return -EINVAL;
  8551. if (netif_running(dev)) {
  8552. tg3_phy_stop(tp);
  8553. tg3_netif_stop(tp);
  8554. irq_sync = 1;
  8555. }
  8556. tg3_full_lock(tp, irq_sync);
  8557. tp->rx_pending = ering->rx_pending;
  8558. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8559. tp->rx_pending > 63)
  8560. tp->rx_pending = 63;
  8561. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8562. for (i = 0; i < tp->irq_max; i++)
  8563. tp->napi[i].tx_pending = ering->tx_pending;
  8564. if (netif_running(dev)) {
  8565. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8566. err = tg3_restart_hw(tp, 1);
  8567. if (!err)
  8568. tg3_netif_start(tp);
  8569. }
  8570. tg3_full_unlock(tp);
  8571. if (irq_sync && !err)
  8572. tg3_phy_start(tp);
  8573. return err;
  8574. }
  8575. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8576. {
  8577. struct tg3 *tp = netdev_priv(dev);
  8578. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8579. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8580. epause->rx_pause = 1;
  8581. else
  8582. epause->rx_pause = 0;
  8583. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8584. epause->tx_pause = 1;
  8585. else
  8586. epause->tx_pause = 0;
  8587. }
  8588. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8589. {
  8590. struct tg3 *tp = netdev_priv(dev);
  8591. int err = 0;
  8592. if (tg3_flag(tp, USE_PHYLIB)) {
  8593. u32 newadv;
  8594. struct phy_device *phydev;
  8595. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8596. if (!(phydev->supported & SUPPORTED_Pause) ||
  8597. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8598. (epause->rx_pause != epause->tx_pause)))
  8599. return -EINVAL;
  8600. tp->link_config.flowctrl = 0;
  8601. if (epause->rx_pause) {
  8602. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8603. if (epause->tx_pause) {
  8604. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8605. newadv = ADVERTISED_Pause;
  8606. } else
  8607. newadv = ADVERTISED_Pause |
  8608. ADVERTISED_Asym_Pause;
  8609. } else if (epause->tx_pause) {
  8610. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8611. newadv = ADVERTISED_Asym_Pause;
  8612. } else
  8613. newadv = 0;
  8614. if (epause->autoneg)
  8615. tg3_flag_set(tp, PAUSE_AUTONEG);
  8616. else
  8617. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8618. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8619. u32 oldadv = phydev->advertising &
  8620. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8621. if (oldadv != newadv) {
  8622. phydev->advertising &=
  8623. ~(ADVERTISED_Pause |
  8624. ADVERTISED_Asym_Pause);
  8625. phydev->advertising |= newadv;
  8626. if (phydev->autoneg) {
  8627. /*
  8628. * Always renegotiate the link to
  8629. * inform our link partner of our
  8630. * flow control settings, even if the
  8631. * flow control is forced. Let
  8632. * tg3_adjust_link() do the final
  8633. * flow control setup.
  8634. */
  8635. return phy_start_aneg(phydev);
  8636. }
  8637. }
  8638. if (!epause->autoneg)
  8639. tg3_setup_flow_control(tp, 0, 0);
  8640. } else {
  8641. tp->link_config.orig_advertising &=
  8642. ~(ADVERTISED_Pause |
  8643. ADVERTISED_Asym_Pause);
  8644. tp->link_config.orig_advertising |= newadv;
  8645. }
  8646. } else {
  8647. int irq_sync = 0;
  8648. if (netif_running(dev)) {
  8649. tg3_netif_stop(tp);
  8650. irq_sync = 1;
  8651. }
  8652. tg3_full_lock(tp, irq_sync);
  8653. if (epause->autoneg)
  8654. tg3_flag_set(tp, PAUSE_AUTONEG);
  8655. else
  8656. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8657. if (epause->rx_pause)
  8658. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8659. else
  8660. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8661. if (epause->tx_pause)
  8662. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8663. else
  8664. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8665. if (netif_running(dev)) {
  8666. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8667. err = tg3_restart_hw(tp, 1);
  8668. if (!err)
  8669. tg3_netif_start(tp);
  8670. }
  8671. tg3_full_unlock(tp);
  8672. }
  8673. return err;
  8674. }
  8675. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8676. {
  8677. switch (sset) {
  8678. case ETH_SS_TEST:
  8679. return TG3_NUM_TEST;
  8680. case ETH_SS_STATS:
  8681. return TG3_NUM_STATS;
  8682. default:
  8683. return -EOPNOTSUPP;
  8684. }
  8685. }
  8686. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8687. {
  8688. switch (stringset) {
  8689. case ETH_SS_STATS:
  8690. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8691. break;
  8692. case ETH_SS_TEST:
  8693. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8694. break;
  8695. default:
  8696. WARN_ON(1); /* we need a WARN() */
  8697. break;
  8698. }
  8699. }
  8700. static int tg3_set_phys_id(struct net_device *dev,
  8701. enum ethtool_phys_id_state state)
  8702. {
  8703. struct tg3 *tp = netdev_priv(dev);
  8704. if (!netif_running(tp->dev))
  8705. return -EAGAIN;
  8706. switch (state) {
  8707. case ETHTOOL_ID_ACTIVE:
  8708. return 1; /* cycle on/off once per second */
  8709. case ETHTOOL_ID_ON:
  8710. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8711. LED_CTRL_1000MBPS_ON |
  8712. LED_CTRL_100MBPS_ON |
  8713. LED_CTRL_10MBPS_ON |
  8714. LED_CTRL_TRAFFIC_OVERRIDE |
  8715. LED_CTRL_TRAFFIC_BLINK |
  8716. LED_CTRL_TRAFFIC_LED);
  8717. break;
  8718. case ETHTOOL_ID_OFF:
  8719. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8720. LED_CTRL_TRAFFIC_OVERRIDE);
  8721. break;
  8722. case ETHTOOL_ID_INACTIVE:
  8723. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8724. break;
  8725. }
  8726. return 0;
  8727. }
  8728. static void tg3_get_ethtool_stats(struct net_device *dev,
  8729. struct ethtool_stats *estats, u64 *tmp_stats)
  8730. {
  8731. struct tg3 *tp = netdev_priv(dev);
  8732. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8733. }
  8734. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  8735. {
  8736. int i;
  8737. __be32 *buf;
  8738. u32 offset = 0, len = 0;
  8739. u32 magic, val;
  8740. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8741. return NULL;
  8742. if (magic == TG3_EEPROM_MAGIC) {
  8743. for (offset = TG3_NVM_DIR_START;
  8744. offset < TG3_NVM_DIR_END;
  8745. offset += TG3_NVM_DIRENT_SIZE) {
  8746. if (tg3_nvram_read(tp, offset, &val))
  8747. return NULL;
  8748. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8749. TG3_NVM_DIRTYPE_EXTVPD)
  8750. break;
  8751. }
  8752. if (offset != TG3_NVM_DIR_END) {
  8753. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8754. if (tg3_nvram_read(tp, offset + 4, &offset))
  8755. return NULL;
  8756. offset = tg3_nvram_logical_addr(tp, offset);
  8757. }
  8758. }
  8759. if (!offset || !len) {
  8760. offset = TG3_NVM_VPD_OFF;
  8761. len = TG3_NVM_VPD_LEN;
  8762. }
  8763. buf = kmalloc(len, GFP_KERNEL);
  8764. if (buf == NULL)
  8765. return NULL;
  8766. if (magic == TG3_EEPROM_MAGIC) {
  8767. for (i = 0; i < len; i += 4) {
  8768. /* The data is in little-endian format in NVRAM.
  8769. * Use the big-endian read routines to preserve
  8770. * the byte order as it exists in NVRAM.
  8771. */
  8772. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8773. goto error;
  8774. }
  8775. } else {
  8776. u8 *ptr;
  8777. ssize_t cnt;
  8778. unsigned int pos = 0;
  8779. ptr = (u8 *)&buf[0];
  8780. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8781. cnt = pci_read_vpd(tp->pdev, pos,
  8782. len - pos, ptr);
  8783. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8784. cnt = 0;
  8785. else if (cnt < 0)
  8786. goto error;
  8787. }
  8788. if (pos != len)
  8789. goto error;
  8790. }
  8791. *vpdlen = len;
  8792. return buf;
  8793. error:
  8794. kfree(buf);
  8795. return NULL;
  8796. }
  8797. #define NVRAM_TEST_SIZE 0x100
  8798. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8799. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8800. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8801. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8802. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8803. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  8804. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8805. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8806. static int tg3_test_nvram(struct tg3 *tp)
  8807. {
  8808. u32 csum, magic, len;
  8809. __be32 *buf;
  8810. int i, j, k, err = 0, size;
  8811. if (tg3_flag(tp, NO_NVRAM))
  8812. return 0;
  8813. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8814. return -EIO;
  8815. if (magic == TG3_EEPROM_MAGIC)
  8816. size = NVRAM_TEST_SIZE;
  8817. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8818. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8819. TG3_EEPROM_SB_FORMAT_1) {
  8820. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8821. case TG3_EEPROM_SB_REVISION_0:
  8822. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8823. break;
  8824. case TG3_EEPROM_SB_REVISION_2:
  8825. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8826. break;
  8827. case TG3_EEPROM_SB_REVISION_3:
  8828. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8829. break;
  8830. case TG3_EEPROM_SB_REVISION_4:
  8831. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8832. break;
  8833. case TG3_EEPROM_SB_REVISION_5:
  8834. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8835. break;
  8836. case TG3_EEPROM_SB_REVISION_6:
  8837. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8838. break;
  8839. default:
  8840. return -EIO;
  8841. }
  8842. } else
  8843. return 0;
  8844. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8845. size = NVRAM_SELFBOOT_HW_SIZE;
  8846. else
  8847. return -EIO;
  8848. buf = kmalloc(size, GFP_KERNEL);
  8849. if (buf == NULL)
  8850. return -ENOMEM;
  8851. err = -EIO;
  8852. for (i = 0, j = 0; i < size; i += 4, j++) {
  8853. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8854. if (err)
  8855. break;
  8856. }
  8857. if (i < size)
  8858. goto out;
  8859. /* Selfboot format */
  8860. magic = be32_to_cpu(buf[0]);
  8861. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8862. TG3_EEPROM_MAGIC_FW) {
  8863. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8864. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8865. TG3_EEPROM_SB_REVISION_2) {
  8866. /* For rev 2, the csum doesn't include the MBA. */
  8867. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8868. csum8 += buf8[i];
  8869. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8870. csum8 += buf8[i];
  8871. } else {
  8872. for (i = 0; i < size; i++)
  8873. csum8 += buf8[i];
  8874. }
  8875. if (csum8 == 0) {
  8876. err = 0;
  8877. goto out;
  8878. }
  8879. err = -EIO;
  8880. goto out;
  8881. }
  8882. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8883. TG3_EEPROM_MAGIC_HW) {
  8884. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8885. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8886. u8 *buf8 = (u8 *) buf;
  8887. /* Separate the parity bits and the data bytes. */
  8888. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8889. if ((i == 0) || (i == 8)) {
  8890. int l;
  8891. u8 msk;
  8892. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8893. parity[k++] = buf8[i] & msk;
  8894. i++;
  8895. } else if (i == 16) {
  8896. int l;
  8897. u8 msk;
  8898. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8899. parity[k++] = buf8[i] & msk;
  8900. i++;
  8901. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8902. parity[k++] = buf8[i] & msk;
  8903. i++;
  8904. }
  8905. data[j++] = buf8[i];
  8906. }
  8907. err = -EIO;
  8908. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8909. u8 hw8 = hweight8(data[i]);
  8910. if ((hw8 & 0x1) && parity[i])
  8911. goto out;
  8912. else if (!(hw8 & 0x1) && !parity[i])
  8913. goto out;
  8914. }
  8915. err = 0;
  8916. goto out;
  8917. }
  8918. err = -EIO;
  8919. /* Bootstrap checksum at offset 0x10 */
  8920. csum = calc_crc((unsigned char *) buf, 0x10);
  8921. if (csum != le32_to_cpu(buf[0x10/4]))
  8922. goto out;
  8923. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8924. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8925. if (csum != le32_to_cpu(buf[0xfc/4]))
  8926. goto out;
  8927. kfree(buf);
  8928. buf = tg3_vpd_readblock(tp, &len);
  8929. if (!buf)
  8930. return -ENOMEM;
  8931. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  8932. if (i > 0) {
  8933. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8934. if (j < 0)
  8935. goto out;
  8936. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  8937. goto out;
  8938. i += PCI_VPD_LRDT_TAG_SIZE;
  8939. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8940. PCI_VPD_RO_KEYWORD_CHKSUM);
  8941. if (j > 0) {
  8942. u8 csum8 = 0;
  8943. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8944. for (i = 0; i <= j; i++)
  8945. csum8 += ((u8 *)buf)[i];
  8946. if (csum8)
  8947. goto out;
  8948. }
  8949. }
  8950. err = 0;
  8951. out:
  8952. kfree(buf);
  8953. return err;
  8954. }
  8955. #define TG3_SERDES_TIMEOUT_SEC 2
  8956. #define TG3_COPPER_TIMEOUT_SEC 6
  8957. static int tg3_test_link(struct tg3 *tp)
  8958. {
  8959. int i, max;
  8960. if (!netif_running(tp->dev))
  8961. return -ENODEV;
  8962. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8963. max = TG3_SERDES_TIMEOUT_SEC;
  8964. else
  8965. max = TG3_COPPER_TIMEOUT_SEC;
  8966. for (i = 0; i < max; i++) {
  8967. if (netif_carrier_ok(tp->dev))
  8968. return 0;
  8969. if (msleep_interruptible(1000))
  8970. break;
  8971. }
  8972. return -EIO;
  8973. }
  8974. /* Only test the commonly used registers */
  8975. static int tg3_test_registers(struct tg3 *tp)
  8976. {
  8977. int i, is_5705, is_5750;
  8978. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8979. static struct {
  8980. u16 offset;
  8981. u16 flags;
  8982. #define TG3_FL_5705 0x1
  8983. #define TG3_FL_NOT_5705 0x2
  8984. #define TG3_FL_NOT_5788 0x4
  8985. #define TG3_FL_NOT_5750 0x8
  8986. u32 read_mask;
  8987. u32 write_mask;
  8988. } reg_tbl[] = {
  8989. /* MAC Control Registers */
  8990. { MAC_MODE, TG3_FL_NOT_5705,
  8991. 0x00000000, 0x00ef6f8c },
  8992. { MAC_MODE, TG3_FL_5705,
  8993. 0x00000000, 0x01ef6b8c },
  8994. { MAC_STATUS, TG3_FL_NOT_5705,
  8995. 0x03800107, 0x00000000 },
  8996. { MAC_STATUS, TG3_FL_5705,
  8997. 0x03800100, 0x00000000 },
  8998. { MAC_ADDR_0_HIGH, 0x0000,
  8999. 0x00000000, 0x0000ffff },
  9000. { MAC_ADDR_0_LOW, 0x0000,
  9001. 0x00000000, 0xffffffff },
  9002. { MAC_RX_MTU_SIZE, 0x0000,
  9003. 0x00000000, 0x0000ffff },
  9004. { MAC_TX_MODE, 0x0000,
  9005. 0x00000000, 0x00000070 },
  9006. { MAC_TX_LENGTHS, 0x0000,
  9007. 0x00000000, 0x00003fff },
  9008. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9009. 0x00000000, 0x000007fc },
  9010. { MAC_RX_MODE, TG3_FL_5705,
  9011. 0x00000000, 0x000007dc },
  9012. { MAC_HASH_REG_0, 0x0000,
  9013. 0x00000000, 0xffffffff },
  9014. { MAC_HASH_REG_1, 0x0000,
  9015. 0x00000000, 0xffffffff },
  9016. { MAC_HASH_REG_2, 0x0000,
  9017. 0x00000000, 0xffffffff },
  9018. { MAC_HASH_REG_3, 0x0000,
  9019. 0x00000000, 0xffffffff },
  9020. /* Receive Data and Receive BD Initiator Control Registers. */
  9021. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9022. 0x00000000, 0xffffffff },
  9023. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9024. 0x00000000, 0xffffffff },
  9025. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9026. 0x00000000, 0x00000003 },
  9027. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9028. 0x00000000, 0xffffffff },
  9029. { RCVDBDI_STD_BD+0, 0x0000,
  9030. 0x00000000, 0xffffffff },
  9031. { RCVDBDI_STD_BD+4, 0x0000,
  9032. 0x00000000, 0xffffffff },
  9033. { RCVDBDI_STD_BD+8, 0x0000,
  9034. 0x00000000, 0xffff0002 },
  9035. { RCVDBDI_STD_BD+0xc, 0x0000,
  9036. 0x00000000, 0xffffffff },
  9037. /* Receive BD Initiator Control Registers. */
  9038. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9039. 0x00000000, 0xffffffff },
  9040. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9041. 0x00000000, 0x000003ff },
  9042. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9043. 0x00000000, 0xffffffff },
  9044. /* Host Coalescing Control Registers. */
  9045. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9046. 0x00000000, 0x00000004 },
  9047. { HOSTCC_MODE, TG3_FL_5705,
  9048. 0x00000000, 0x000000f6 },
  9049. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9050. 0x00000000, 0xffffffff },
  9051. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9052. 0x00000000, 0x000003ff },
  9053. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9054. 0x00000000, 0xffffffff },
  9055. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9056. 0x00000000, 0x000003ff },
  9057. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9058. 0x00000000, 0xffffffff },
  9059. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9060. 0x00000000, 0x000000ff },
  9061. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9062. 0x00000000, 0xffffffff },
  9063. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9064. 0x00000000, 0x000000ff },
  9065. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9066. 0x00000000, 0xffffffff },
  9067. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9068. 0x00000000, 0xffffffff },
  9069. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9070. 0x00000000, 0xffffffff },
  9071. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9072. 0x00000000, 0x000000ff },
  9073. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9074. 0x00000000, 0xffffffff },
  9075. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9076. 0x00000000, 0x000000ff },
  9077. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9078. 0x00000000, 0xffffffff },
  9079. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9080. 0x00000000, 0xffffffff },
  9081. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9082. 0x00000000, 0xffffffff },
  9083. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9084. 0x00000000, 0xffffffff },
  9085. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9086. 0x00000000, 0xffffffff },
  9087. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9088. 0xffffffff, 0x00000000 },
  9089. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9090. 0xffffffff, 0x00000000 },
  9091. /* Buffer Manager Control Registers. */
  9092. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9093. 0x00000000, 0x007fff80 },
  9094. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9095. 0x00000000, 0x007fffff },
  9096. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9097. 0x00000000, 0x0000003f },
  9098. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9099. 0x00000000, 0x000001ff },
  9100. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9101. 0x00000000, 0x000001ff },
  9102. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9103. 0xffffffff, 0x00000000 },
  9104. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9105. 0xffffffff, 0x00000000 },
  9106. /* Mailbox Registers */
  9107. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  9108. 0x00000000, 0x000001ff },
  9109. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  9110. 0x00000000, 0x000001ff },
  9111. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  9112. 0x00000000, 0x000007ff },
  9113. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  9114. 0x00000000, 0x000001ff },
  9115. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  9116. };
  9117. is_5705 = is_5750 = 0;
  9118. if (tg3_flag(tp, 5705_PLUS)) {
  9119. is_5705 = 1;
  9120. if (tg3_flag(tp, 5750_PLUS))
  9121. is_5750 = 1;
  9122. }
  9123. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  9124. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  9125. continue;
  9126. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  9127. continue;
  9128. if (tg3_flag(tp, IS_5788) &&
  9129. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  9130. continue;
  9131. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  9132. continue;
  9133. offset = (u32) reg_tbl[i].offset;
  9134. read_mask = reg_tbl[i].read_mask;
  9135. write_mask = reg_tbl[i].write_mask;
  9136. /* Save the original register content */
  9137. save_val = tr32(offset);
  9138. /* Determine the read-only value. */
  9139. read_val = save_val & read_mask;
  9140. /* Write zero to the register, then make sure the read-only bits
  9141. * are not changed and the read/write bits are all zeros.
  9142. */
  9143. tw32(offset, 0);
  9144. val = tr32(offset);
  9145. /* Test the read-only and read/write bits. */
  9146. if (((val & read_mask) != read_val) || (val & write_mask))
  9147. goto out;
  9148. /* Write ones to all the bits defined by RdMask and WrMask, then
  9149. * make sure the read-only bits are not changed and the
  9150. * read/write bits are all ones.
  9151. */
  9152. tw32(offset, read_mask | write_mask);
  9153. val = tr32(offset);
  9154. /* Test the read-only bits. */
  9155. if ((val & read_mask) != read_val)
  9156. goto out;
  9157. /* Test the read/write bits. */
  9158. if ((val & write_mask) != write_mask)
  9159. goto out;
  9160. tw32(offset, save_val);
  9161. }
  9162. return 0;
  9163. out:
  9164. if (netif_msg_hw(tp))
  9165. netdev_err(tp->dev,
  9166. "Register test failed at offset %x\n", offset);
  9167. tw32(offset, save_val);
  9168. return -EIO;
  9169. }
  9170. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9171. {
  9172. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9173. int i;
  9174. u32 j;
  9175. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9176. for (j = 0; j < len; j += 4) {
  9177. u32 val;
  9178. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9179. tg3_read_mem(tp, offset + j, &val);
  9180. if (val != test_pattern[i])
  9181. return -EIO;
  9182. }
  9183. }
  9184. return 0;
  9185. }
  9186. static int tg3_test_memory(struct tg3 *tp)
  9187. {
  9188. static struct mem_entry {
  9189. u32 offset;
  9190. u32 len;
  9191. } mem_tbl_570x[] = {
  9192. { 0x00000000, 0x00b50},
  9193. { 0x00002000, 0x1c000},
  9194. { 0xffffffff, 0x00000}
  9195. }, mem_tbl_5705[] = {
  9196. { 0x00000100, 0x0000c},
  9197. { 0x00000200, 0x00008},
  9198. { 0x00004000, 0x00800},
  9199. { 0x00006000, 0x01000},
  9200. { 0x00008000, 0x02000},
  9201. { 0x00010000, 0x0e000},
  9202. { 0xffffffff, 0x00000}
  9203. }, mem_tbl_5755[] = {
  9204. { 0x00000200, 0x00008},
  9205. { 0x00004000, 0x00800},
  9206. { 0x00006000, 0x00800},
  9207. { 0x00008000, 0x02000},
  9208. { 0x00010000, 0x0c000},
  9209. { 0xffffffff, 0x00000}
  9210. }, mem_tbl_5906[] = {
  9211. { 0x00000200, 0x00008},
  9212. { 0x00004000, 0x00400},
  9213. { 0x00006000, 0x00400},
  9214. { 0x00008000, 0x01000},
  9215. { 0x00010000, 0x01000},
  9216. { 0xffffffff, 0x00000}
  9217. }, mem_tbl_5717[] = {
  9218. { 0x00000200, 0x00008},
  9219. { 0x00010000, 0x0a000},
  9220. { 0x00020000, 0x13c00},
  9221. { 0xffffffff, 0x00000}
  9222. }, mem_tbl_57765[] = {
  9223. { 0x00000200, 0x00008},
  9224. { 0x00004000, 0x00800},
  9225. { 0x00006000, 0x09800},
  9226. { 0x00010000, 0x0a000},
  9227. { 0xffffffff, 0x00000}
  9228. };
  9229. struct mem_entry *mem_tbl;
  9230. int err = 0;
  9231. int i;
  9232. if (tg3_flag(tp, 5717_PLUS))
  9233. mem_tbl = mem_tbl_5717;
  9234. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9235. mem_tbl = mem_tbl_57765;
  9236. else if (tg3_flag(tp, 5755_PLUS))
  9237. mem_tbl = mem_tbl_5755;
  9238. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9239. mem_tbl = mem_tbl_5906;
  9240. else if (tg3_flag(tp, 5705_PLUS))
  9241. mem_tbl = mem_tbl_5705;
  9242. else
  9243. mem_tbl = mem_tbl_570x;
  9244. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9245. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9246. if (err)
  9247. break;
  9248. }
  9249. return err;
  9250. }
  9251. #define TG3_MAC_LOOPBACK 0
  9252. #define TG3_PHY_LOOPBACK 1
  9253. #define TG3_TSO_LOOPBACK 2
  9254. #define TG3_TSO_MSS 500
  9255. #define TG3_TSO_IP_HDR_LEN 20
  9256. #define TG3_TSO_TCP_HDR_LEN 20
  9257. #define TG3_TSO_TCP_OPT_LEN 12
  9258. static const u8 tg3_tso_header[] = {
  9259. 0x08, 0x00,
  9260. 0x45, 0x00, 0x00, 0x00,
  9261. 0x00, 0x00, 0x40, 0x00,
  9262. 0x40, 0x06, 0x00, 0x00,
  9263. 0x0a, 0x00, 0x00, 0x01,
  9264. 0x0a, 0x00, 0x00, 0x02,
  9265. 0x0d, 0x00, 0xe0, 0x00,
  9266. 0x00, 0x00, 0x01, 0x00,
  9267. 0x00, 0x00, 0x02, 0x00,
  9268. 0x80, 0x10, 0x10, 0x00,
  9269. 0x14, 0x09, 0x00, 0x00,
  9270. 0x01, 0x01, 0x08, 0x0a,
  9271. 0x11, 0x11, 0x11, 0x11,
  9272. 0x11, 0x11, 0x11, 0x11,
  9273. };
  9274. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9275. {
  9276. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9277. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9278. struct sk_buff *skb, *rx_skb;
  9279. u8 *tx_data;
  9280. dma_addr_t map;
  9281. int num_pkts, tx_len, rx_len, i, err;
  9282. struct tg3_rx_buffer_desc *desc;
  9283. struct tg3_napi *tnapi, *rnapi;
  9284. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9285. tnapi = &tp->napi[0];
  9286. rnapi = &tp->napi[0];
  9287. if (tp->irq_cnt > 1) {
  9288. if (tg3_flag(tp, ENABLE_RSS))
  9289. rnapi = &tp->napi[1];
  9290. if (tg3_flag(tp, ENABLE_TSS))
  9291. tnapi = &tp->napi[1];
  9292. }
  9293. coal_now = tnapi->coal_now | rnapi->coal_now;
  9294. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9295. /* HW errata - mac loopback fails in some cases on 5780.
  9296. * Normal traffic and PHY loopback are not affected by
  9297. * errata. Also, the MAC loopback test is deprecated for
  9298. * all newer ASIC revisions.
  9299. */
  9300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9301. tg3_flag(tp, CPMU_PRESENT))
  9302. return 0;
  9303. mac_mode = tp->mac_mode &
  9304. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9305. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9306. if (!tg3_flag(tp, 5705_PLUS))
  9307. mac_mode |= MAC_MODE_LINK_POLARITY;
  9308. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9309. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9310. else
  9311. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9312. tw32(MAC_MODE, mac_mode);
  9313. } else {
  9314. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9315. tg3_phy_fet_toggle_apd(tp, false);
  9316. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9317. } else
  9318. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9319. tg3_phy_toggle_automdix(tp, 0);
  9320. tg3_writephy(tp, MII_BMCR, val);
  9321. udelay(40);
  9322. mac_mode = tp->mac_mode &
  9323. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9324. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9325. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9326. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9327. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9328. /* The write needs to be flushed for the AC131 */
  9329. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9330. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9331. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9332. } else
  9333. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9334. /* reset to prevent losing 1st rx packet intermittently */
  9335. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9336. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9337. udelay(10);
  9338. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9339. }
  9340. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9341. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9342. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9343. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9344. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9345. mac_mode |= MAC_MODE_LINK_POLARITY;
  9346. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9347. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9348. }
  9349. tw32(MAC_MODE, mac_mode);
  9350. /* Wait for link */
  9351. for (i = 0; i < 100; i++) {
  9352. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9353. break;
  9354. mdelay(1);
  9355. }
  9356. }
  9357. err = -EIO;
  9358. tx_len = pktsz;
  9359. skb = netdev_alloc_skb(tp->dev, tx_len);
  9360. if (!skb)
  9361. return -ENOMEM;
  9362. tx_data = skb_put(skb, tx_len);
  9363. memcpy(tx_data, tp->dev->dev_addr, 6);
  9364. memset(tx_data + 6, 0x0, 8);
  9365. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9366. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9367. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9368. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9369. TG3_TSO_TCP_OPT_LEN;
  9370. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9371. sizeof(tg3_tso_header));
  9372. mss = TG3_TSO_MSS;
  9373. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9374. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9375. /* Set the total length field in the IP header */
  9376. iph->tot_len = htons((u16)(mss + hdr_len));
  9377. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9378. TXD_FLAG_CPU_POST_DMA);
  9379. if (tg3_flag(tp, HW_TSO_1) ||
  9380. tg3_flag(tp, HW_TSO_2) ||
  9381. tg3_flag(tp, HW_TSO_3)) {
  9382. struct tcphdr *th;
  9383. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9384. th = (struct tcphdr *)&tx_data[val];
  9385. th->check = 0;
  9386. } else
  9387. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9388. if (tg3_flag(tp, HW_TSO_3)) {
  9389. mss |= (hdr_len & 0xc) << 12;
  9390. if (hdr_len & 0x10)
  9391. base_flags |= 0x00000010;
  9392. base_flags |= (hdr_len & 0x3e0) << 5;
  9393. } else if (tg3_flag(tp, HW_TSO_2))
  9394. mss |= hdr_len << 9;
  9395. else if (tg3_flag(tp, HW_TSO_1) ||
  9396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9397. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9398. } else {
  9399. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9400. }
  9401. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9402. } else {
  9403. num_pkts = 1;
  9404. data_off = ETH_HLEN;
  9405. }
  9406. for (i = data_off; i < tx_len; i++)
  9407. tx_data[i] = (u8) (i & 0xff);
  9408. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9409. if (pci_dma_mapping_error(tp->pdev, map)) {
  9410. dev_kfree_skb(skb);
  9411. return -EIO;
  9412. }
  9413. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9414. rnapi->coal_now);
  9415. udelay(10);
  9416. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9417. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9418. base_flags, (mss << 1) | 1);
  9419. tnapi->tx_prod++;
  9420. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9421. tr32_mailbox(tnapi->prodmbox);
  9422. udelay(10);
  9423. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9424. for (i = 0; i < 35; i++) {
  9425. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9426. coal_now);
  9427. udelay(10);
  9428. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9429. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9430. if ((tx_idx == tnapi->tx_prod) &&
  9431. (rx_idx == (rx_start_idx + num_pkts)))
  9432. break;
  9433. }
  9434. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9435. dev_kfree_skb(skb);
  9436. if (tx_idx != tnapi->tx_prod)
  9437. goto out;
  9438. if (rx_idx != rx_start_idx + num_pkts)
  9439. goto out;
  9440. val = data_off;
  9441. while (rx_idx != rx_start_idx) {
  9442. desc = &rnapi->rx_rcb[rx_start_idx++];
  9443. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9444. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9445. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9446. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9447. goto out;
  9448. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9449. - ETH_FCS_LEN;
  9450. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9451. if (rx_len != tx_len)
  9452. goto out;
  9453. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9454. if (opaque_key != RXD_OPAQUE_RING_STD)
  9455. goto out;
  9456. } else {
  9457. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9458. goto out;
  9459. }
  9460. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9461. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9462. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9463. goto out;
  9464. }
  9465. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9466. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9467. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9468. mapping);
  9469. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9470. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9471. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9472. mapping);
  9473. } else
  9474. goto out;
  9475. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9476. PCI_DMA_FROMDEVICE);
  9477. for (i = data_off; i < rx_len; i++, val++) {
  9478. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9479. goto out;
  9480. }
  9481. }
  9482. err = 0;
  9483. /* tg3_free_rings will unmap and free the rx_skb */
  9484. out:
  9485. return err;
  9486. }
  9487. #define TG3_STD_LOOPBACK_FAILED 1
  9488. #define TG3_JMB_LOOPBACK_FAILED 2
  9489. #define TG3_TSO_LOOPBACK_FAILED 4
  9490. #define TG3_MAC_LOOPBACK_SHIFT 0
  9491. #define TG3_PHY_LOOPBACK_SHIFT 4
  9492. #define TG3_LOOPBACK_FAILED 0x00000077
  9493. static int tg3_test_loopback(struct tg3 *tp)
  9494. {
  9495. int err = 0;
  9496. u32 eee_cap, cpmuctrl = 0;
  9497. if (!netif_running(tp->dev))
  9498. return TG3_LOOPBACK_FAILED;
  9499. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9500. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9501. err = tg3_reset_hw(tp, 1);
  9502. if (err) {
  9503. err = TG3_LOOPBACK_FAILED;
  9504. goto done;
  9505. }
  9506. if (tg3_flag(tp, ENABLE_RSS)) {
  9507. int i;
  9508. /* Reroute all rx packets to the 1st queue */
  9509. for (i = MAC_RSS_INDIR_TBL_0;
  9510. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9511. tw32(i, 0x0);
  9512. }
  9513. /* Turn off gphy autopowerdown. */
  9514. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9515. tg3_phy_toggle_apd(tp, false);
  9516. if (tg3_flag(tp, CPMU_PRESENT)) {
  9517. int i;
  9518. u32 status;
  9519. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9520. /* Wait for up to 40 microseconds to acquire lock. */
  9521. for (i = 0; i < 4; i++) {
  9522. status = tr32(TG3_CPMU_MUTEX_GNT);
  9523. if (status == CPMU_MUTEX_GNT_DRIVER)
  9524. break;
  9525. udelay(10);
  9526. }
  9527. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9528. err = TG3_LOOPBACK_FAILED;
  9529. goto done;
  9530. }
  9531. /* Turn off link-based power management. */
  9532. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9533. tw32(TG3_CPMU_CTRL,
  9534. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9535. CPMU_CTRL_LINK_AWARE_MODE));
  9536. }
  9537. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9538. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9539. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9540. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9541. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9542. if (tg3_flag(tp, CPMU_PRESENT)) {
  9543. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9544. /* Release the mutex */
  9545. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9546. }
  9547. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9548. !tg3_flag(tp, USE_PHYLIB)) {
  9549. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9550. err |= TG3_STD_LOOPBACK_FAILED <<
  9551. TG3_PHY_LOOPBACK_SHIFT;
  9552. if (tg3_flag(tp, TSO_CAPABLE) &&
  9553. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9554. err |= TG3_TSO_LOOPBACK_FAILED <<
  9555. TG3_PHY_LOOPBACK_SHIFT;
  9556. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9557. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9558. err |= TG3_JMB_LOOPBACK_FAILED <<
  9559. TG3_PHY_LOOPBACK_SHIFT;
  9560. }
  9561. /* Re-enable gphy autopowerdown. */
  9562. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9563. tg3_phy_toggle_apd(tp, true);
  9564. done:
  9565. tp->phy_flags |= eee_cap;
  9566. return err;
  9567. }
  9568. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9569. u64 *data)
  9570. {
  9571. struct tg3 *tp = netdev_priv(dev);
  9572. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  9573. tg3_power_up(tp)) {
  9574. etest->flags |= ETH_TEST_FL_FAILED;
  9575. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  9576. return;
  9577. }
  9578. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9579. if (tg3_test_nvram(tp) != 0) {
  9580. etest->flags |= ETH_TEST_FL_FAILED;
  9581. data[0] = 1;
  9582. }
  9583. if (tg3_test_link(tp) != 0) {
  9584. etest->flags |= ETH_TEST_FL_FAILED;
  9585. data[1] = 1;
  9586. }
  9587. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9588. int err, err2 = 0, irq_sync = 0;
  9589. if (netif_running(dev)) {
  9590. tg3_phy_stop(tp);
  9591. tg3_netif_stop(tp);
  9592. irq_sync = 1;
  9593. }
  9594. tg3_full_lock(tp, irq_sync);
  9595. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9596. err = tg3_nvram_lock(tp);
  9597. tg3_halt_cpu(tp, RX_CPU_BASE);
  9598. if (!tg3_flag(tp, 5705_PLUS))
  9599. tg3_halt_cpu(tp, TX_CPU_BASE);
  9600. if (!err)
  9601. tg3_nvram_unlock(tp);
  9602. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9603. tg3_phy_reset(tp);
  9604. if (tg3_test_registers(tp) != 0) {
  9605. etest->flags |= ETH_TEST_FL_FAILED;
  9606. data[2] = 1;
  9607. }
  9608. if (tg3_test_memory(tp) != 0) {
  9609. etest->flags |= ETH_TEST_FL_FAILED;
  9610. data[3] = 1;
  9611. }
  9612. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9613. etest->flags |= ETH_TEST_FL_FAILED;
  9614. tg3_full_unlock(tp);
  9615. if (tg3_test_interrupt(tp) != 0) {
  9616. etest->flags |= ETH_TEST_FL_FAILED;
  9617. data[5] = 1;
  9618. }
  9619. tg3_full_lock(tp, 0);
  9620. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9621. if (netif_running(dev)) {
  9622. tg3_flag_set(tp, INIT_COMPLETE);
  9623. err2 = tg3_restart_hw(tp, 1);
  9624. if (!err2)
  9625. tg3_netif_start(tp);
  9626. }
  9627. tg3_full_unlock(tp);
  9628. if (irq_sync && !err2)
  9629. tg3_phy_start(tp);
  9630. }
  9631. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9632. tg3_power_down(tp);
  9633. }
  9634. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9635. {
  9636. struct mii_ioctl_data *data = if_mii(ifr);
  9637. struct tg3 *tp = netdev_priv(dev);
  9638. int err;
  9639. if (tg3_flag(tp, USE_PHYLIB)) {
  9640. struct phy_device *phydev;
  9641. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9642. return -EAGAIN;
  9643. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9644. return phy_mii_ioctl(phydev, ifr, cmd);
  9645. }
  9646. switch (cmd) {
  9647. case SIOCGMIIPHY:
  9648. data->phy_id = tp->phy_addr;
  9649. /* fallthru */
  9650. case SIOCGMIIREG: {
  9651. u32 mii_regval;
  9652. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9653. break; /* We have no PHY */
  9654. if (!netif_running(dev))
  9655. return -EAGAIN;
  9656. spin_lock_bh(&tp->lock);
  9657. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9658. spin_unlock_bh(&tp->lock);
  9659. data->val_out = mii_regval;
  9660. return err;
  9661. }
  9662. case SIOCSMIIREG:
  9663. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9664. break; /* We have no PHY */
  9665. if (!netif_running(dev))
  9666. return -EAGAIN;
  9667. spin_lock_bh(&tp->lock);
  9668. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9669. spin_unlock_bh(&tp->lock);
  9670. return err;
  9671. default:
  9672. /* do nothing */
  9673. break;
  9674. }
  9675. return -EOPNOTSUPP;
  9676. }
  9677. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9678. {
  9679. struct tg3 *tp = netdev_priv(dev);
  9680. memcpy(ec, &tp->coal, sizeof(*ec));
  9681. return 0;
  9682. }
  9683. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9684. {
  9685. struct tg3 *tp = netdev_priv(dev);
  9686. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9687. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9688. if (!tg3_flag(tp, 5705_PLUS)) {
  9689. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9690. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9691. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9692. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9693. }
  9694. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9695. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9696. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9697. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9698. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9699. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9700. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9701. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9702. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9703. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9704. return -EINVAL;
  9705. /* No rx interrupts will be generated if both are zero */
  9706. if ((ec->rx_coalesce_usecs == 0) &&
  9707. (ec->rx_max_coalesced_frames == 0))
  9708. return -EINVAL;
  9709. /* No tx interrupts will be generated if both are zero */
  9710. if ((ec->tx_coalesce_usecs == 0) &&
  9711. (ec->tx_max_coalesced_frames == 0))
  9712. return -EINVAL;
  9713. /* Only copy relevant parameters, ignore all others. */
  9714. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9715. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9716. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9717. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9718. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9719. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9720. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9721. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9722. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9723. if (netif_running(dev)) {
  9724. tg3_full_lock(tp, 0);
  9725. __tg3_set_coalesce(tp, &tp->coal);
  9726. tg3_full_unlock(tp);
  9727. }
  9728. return 0;
  9729. }
  9730. static const struct ethtool_ops tg3_ethtool_ops = {
  9731. .get_settings = tg3_get_settings,
  9732. .set_settings = tg3_set_settings,
  9733. .get_drvinfo = tg3_get_drvinfo,
  9734. .get_regs_len = tg3_get_regs_len,
  9735. .get_regs = tg3_get_regs,
  9736. .get_wol = tg3_get_wol,
  9737. .set_wol = tg3_set_wol,
  9738. .get_msglevel = tg3_get_msglevel,
  9739. .set_msglevel = tg3_set_msglevel,
  9740. .nway_reset = tg3_nway_reset,
  9741. .get_link = ethtool_op_get_link,
  9742. .get_eeprom_len = tg3_get_eeprom_len,
  9743. .get_eeprom = tg3_get_eeprom,
  9744. .set_eeprom = tg3_set_eeprom,
  9745. .get_ringparam = tg3_get_ringparam,
  9746. .set_ringparam = tg3_set_ringparam,
  9747. .get_pauseparam = tg3_get_pauseparam,
  9748. .set_pauseparam = tg3_set_pauseparam,
  9749. .self_test = tg3_self_test,
  9750. .get_strings = tg3_get_strings,
  9751. .set_phys_id = tg3_set_phys_id,
  9752. .get_ethtool_stats = tg3_get_ethtool_stats,
  9753. .get_coalesce = tg3_get_coalesce,
  9754. .set_coalesce = tg3_set_coalesce,
  9755. .get_sset_count = tg3_get_sset_count,
  9756. };
  9757. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9758. {
  9759. u32 cursize, val, magic;
  9760. tp->nvram_size = EEPROM_CHIP_SIZE;
  9761. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9762. return;
  9763. if ((magic != TG3_EEPROM_MAGIC) &&
  9764. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9765. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9766. return;
  9767. /*
  9768. * Size the chip by reading offsets at increasing powers of two.
  9769. * When we encounter our validation signature, we know the addressing
  9770. * has wrapped around, and thus have our chip size.
  9771. */
  9772. cursize = 0x10;
  9773. while (cursize < tp->nvram_size) {
  9774. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9775. return;
  9776. if (val == magic)
  9777. break;
  9778. cursize <<= 1;
  9779. }
  9780. tp->nvram_size = cursize;
  9781. }
  9782. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9783. {
  9784. u32 val;
  9785. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9786. return;
  9787. /* Selfboot format */
  9788. if (val != TG3_EEPROM_MAGIC) {
  9789. tg3_get_eeprom_size(tp);
  9790. return;
  9791. }
  9792. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9793. if (val != 0) {
  9794. /* This is confusing. We want to operate on the
  9795. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9796. * call will read from NVRAM and byteswap the data
  9797. * according to the byteswapping settings for all
  9798. * other register accesses. This ensures the data we
  9799. * want will always reside in the lower 16-bits.
  9800. * However, the data in NVRAM is in LE format, which
  9801. * means the data from the NVRAM read will always be
  9802. * opposite the endianness of the CPU. The 16-bit
  9803. * byteswap then brings the data to CPU endianness.
  9804. */
  9805. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9806. return;
  9807. }
  9808. }
  9809. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9810. }
  9811. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9812. {
  9813. u32 nvcfg1;
  9814. nvcfg1 = tr32(NVRAM_CFG1);
  9815. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9816. tg3_flag_set(tp, FLASH);
  9817. } else {
  9818. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9819. tw32(NVRAM_CFG1, nvcfg1);
  9820. }
  9821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9822. tg3_flag(tp, 5780_CLASS)) {
  9823. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9824. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9825. tp->nvram_jedecnum = JEDEC_ATMEL;
  9826. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9827. tg3_flag_set(tp, NVRAM_BUFFERED);
  9828. break;
  9829. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9830. tp->nvram_jedecnum = JEDEC_ATMEL;
  9831. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9832. break;
  9833. case FLASH_VENDOR_ATMEL_EEPROM:
  9834. tp->nvram_jedecnum = JEDEC_ATMEL;
  9835. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9836. tg3_flag_set(tp, NVRAM_BUFFERED);
  9837. break;
  9838. case FLASH_VENDOR_ST:
  9839. tp->nvram_jedecnum = JEDEC_ST;
  9840. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9841. tg3_flag_set(tp, NVRAM_BUFFERED);
  9842. break;
  9843. case FLASH_VENDOR_SAIFUN:
  9844. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9845. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9846. break;
  9847. case FLASH_VENDOR_SST_SMALL:
  9848. case FLASH_VENDOR_SST_LARGE:
  9849. tp->nvram_jedecnum = JEDEC_SST;
  9850. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9851. break;
  9852. }
  9853. } else {
  9854. tp->nvram_jedecnum = JEDEC_ATMEL;
  9855. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9856. tg3_flag_set(tp, NVRAM_BUFFERED);
  9857. }
  9858. }
  9859. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9860. {
  9861. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9862. case FLASH_5752PAGE_SIZE_256:
  9863. tp->nvram_pagesize = 256;
  9864. break;
  9865. case FLASH_5752PAGE_SIZE_512:
  9866. tp->nvram_pagesize = 512;
  9867. break;
  9868. case FLASH_5752PAGE_SIZE_1K:
  9869. tp->nvram_pagesize = 1024;
  9870. break;
  9871. case FLASH_5752PAGE_SIZE_2K:
  9872. tp->nvram_pagesize = 2048;
  9873. break;
  9874. case FLASH_5752PAGE_SIZE_4K:
  9875. tp->nvram_pagesize = 4096;
  9876. break;
  9877. case FLASH_5752PAGE_SIZE_264:
  9878. tp->nvram_pagesize = 264;
  9879. break;
  9880. case FLASH_5752PAGE_SIZE_528:
  9881. tp->nvram_pagesize = 528;
  9882. break;
  9883. }
  9884. }
  9885. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9886. {
  9887. u32 nvcfg1;
  9888. nvcfg1 = tr32(NVRAM_CFG1);
  9889. /* NVRAM protection for TPM */
  9890. if (nvcfg1 & (1 << 27))
  9891. tg3_flag_set(tp, PROTECTED_NVRAM);
  9892. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9893. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9894. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9895. tp->nvram_jedecnum = JEDEC_ATMEL;
  9896. tg3_flag_set(tp, NVRAM_BUFFERED);
  9897. break;
  9898. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9899. tp->nvram_jedecnum = JEDEC_ATMEL;
  9900. tg3_flag_set(tp, NVRAM_BUFFERED);
  9901. tg3_flag_set(tp, FLASH);
  9902. break;
  9903. case FLASH_5752VENDOR_ST_M45PE10:
  9904. case FLASH_5752VENDOR_ST_M45PE20:
  9905. case FLASH_5752VENDOR_ST_M45PE40:
  9906. tp->nvram_jedecnum = JEDEC_ST;
  9907. tg3_flag_set(tp, NVRAM_BUFFERED);
  9908. tg3_flag_set(tp, FLASH);
  9909. break;
  9910. }
  9911. if (tg3_flag(tp, FLASH)) {
  9912. tg3_nvram_get_pagesize(tp, nvcfg1);
  9913. } else {
  9914. /* For eeprom, set pagesize to maximum eeprom size */
  9915. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9916. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9917. tw32(NVRAM_CFG1, nvcfg1);
  9918. }
  9919. }
  9920. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9921. {
  9922. u32 nvcfg1, protect = 0;
  9923. nvcfg1 = tr32(NVRAM_CFG1);
  9924. /* NVRAM protection for TPM */
  9925. if (nvcfg1 & (1 << 27)) {
  9926. tg3_flag_set(tp, PROTECTED_NVRAM);
  9927. protect = 1;
  9928. }
  9929. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9930. switch (nvcfg1) {
  9931. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9932. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9933. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9934. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9935. tp->nvram_jedecnum = JEDEC_ATMEL;
  9936. tg3_flag_set(tp, NVRAM_BUFFERED);
  9937. tg3_flag_set(tp, FLASH);
  9938. tp->nvram_pagesize = 264;
  9939. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9940. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9941. tp->nvram_size = (protect ? 0x3e200 :
  9942. TG3_NVRAM_SIZE_512KB);
  9943. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9944. tp->nvram_size = (protect ? 0x1f200 :
  9945. TG3_NVRAM_SIZE_256KB);
  9946. else
  9947. tp->nvram_size = (protect ? 0x1f200 :
  9948. TG3_NVRAM_SIZE_128KB);
  9949. break;
  9950. case FLASH_5752VENDOR_ST_M45PE10:
  9951. case FLASH_5752VENDOR_ST_M45PE20:
  9952. case FLASH_5752VENDOR_ST_M45PE40:
  9953. tp->nvram_jedecnum = JEDEC_ST;
  9954. tg3_flag_set(tp, NVRAM_BUFFERED);
  9955. tg3_flag_set(tp, FLASH);
  9956. tp->nvram_pagesize = 256;
  9957. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9958. tp->nvram_size = (protect ?
  9959. TG3_NVRAM_SIZE_64KB :
  9960. TG3_NVRAM_SIZE_128KB);
  9961. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9962. tp->nvram_size = (protect ?
  9963. TG3_NVRAM_SIZE_64KB :
  9964. TG3_NVRAM_SIZE_256KB);
  9965. else
  9966. tp->nvram_size = (protect ?
  9967. TG3_NVRAM_SIZE_128KB :
  9968. TG3_NVRAM_SIZE_512KB);
  9969. break;
  9970. }
  9971. }
  9972. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9973. {
  9974. u32 nvcfg1;
  9975. nvcfg1 = tr32(NVRAM_CFG1);
  9976. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9977. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9978. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9979. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9980. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9981. tp->nvram_jedecnum = JEDEC_ATMEL;
  9982. tg3_flag_set(tp, NVRAM_BUFFERED);
  9983. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9984. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9985. tw32(NVRAM_CFG1, nvcfg1);
  9986. break;
  9987. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9988. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9989. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9990. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9991. tp->nvram_jedecnum = JEDEC_ATMEL;
  9992. tg3_flag_set(tp, NVRAM_BUFFERED);
  9993. tg3_flag_set(tp, FLASH);
  9994. tp->nvram_pagesize = 264;
  9995. break;
  9996. case FLASH_5752VENDOR_ST_M45PE10:
  9997. case FLASH_5752VENDOR_ST_M45PE20:
  9998. case FLASH_5752VENDOR_ST_M45PE40:
  9999. tp->nvram_jedecnum = JEDEC_ST;
  10000. tg3_flag_set(tp, NVRAM_BUFFERED);
  10001. tg3_flag_set(tp, FLASH);
  10002. tp->nvram_pagesize = 256;
  10003. break;
  10004. }
  10005. }
  10006. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  10007. {
  10008. u32 nvcfg1, protect = 0;
  10009. nvcfg1 = tr32(NVRAM_CFG1);
  10010. /* NVRAM protection for TPM */
  10011. if (nvcfg1 & (1 << 27)) {
  10012. tg3_flag_set(tp, PROTECTED_NVRAM);
  10013. protect = 1;
  10014. }
  10015. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10016. switch (nvcfg1) {
  10017. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10018. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10019. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10020. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10021. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10022. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10023. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10024. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10025. tp->nvram_jedecnum = JEDEC_ATMEL;
  10026. tg3_flag_set(tp, NVRAM_BUFFERED);
  10027. tg3_flag_set(tp, FLASH);
  10028. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10029. tp->nvram_pagesize = 256;
  10030. break;
  10031. case FLASH_5761VENDOR_ST_A_M45PE20:
  10032. case FLASH_5761VENDOR_ST_A_M45PE40:
  10033. case FLASH_5761VENDOR_ST_A_M45PE80:
  10034. case FLASH_5761VENDOR_ST_A_M45PE16:
  10035. case FLASH_5761VENDOR_ST_M_M45PE20:
  10036. case FLASH_5761VENDOR_ST_M_M45PE40:
  10037. case FLASH_5761VENDOR_ST_M_M45PE80:
  10038. case FLASH_5761VENDOR_ST_M_M45PE16:
  10039. tp->nvram_jedecnum = JEDEC_ST;
  10040. tg3_flag_set(tp, NVRAM_BUFFERED);
  10041. tg3_flag_set(tp, FLASH);
  10042. tp->nvram_pagesize = 256;
  10043. break;
  10044. }
  10045. if (protect) {
  10046. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  10047. } else {
  10048. switch (nvcfg1) {
  10049. case FLASH_5761VENDOR_ATMEL_ADB161D:
  10050. case FLASH_5761VENDOR_ATMEL_MDB161D:
  10051. case FLASH_5761VENDOR_ST_A_M45PE16:
  10052. case FLASH_5761VENDOR_ST_M_M45PE16:
  10053. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  10054. break;
  10055. case FLASH_5761VENDOR_ATMEL_ADB081D:
  10056. case FLASH_5761VENDOR_ATMEL_MDB081D:
  10057. case FLASH_5761VENDOR_ST_A_M45PE80:
  10058. case FLASH_5761VENDOR_ST_M_M45PE80:
  10059. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10060. break;
  10061. case FLASH_5761VENDOR_ATMEL_ADB041D:
  10062. case FLASH_5761VENDOR_ATMEL_MDB041D:
  10063. case FLASH_5761VENDOR_ST_A_M45PE40:
  10064. case FLASH_5761VENDOR_ST_M_M45PE40:
  10065. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10066. break;
  10067. case FLASH_5761VENDOR_ATMEL_ADB021D:
  10068. case FLASH_5761VENDOR_ATMEL_MDB021D:
  10069. case FLASH_5761VENDOR_ST_A_M45PE20:
  10070. case FLASH_5761VENDOR_ST_M_M45PE20:
  10071. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10072. break;
  10073. }
  10074. }
  10075. }
  10076. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  10077. {
  10078. tp->nvram_jedecnum = JEDEC_ATMEL;
  10079. tg3_flag_set(tp, NVRAM_BUFFERED);
  10080. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10081. }
  10082. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  10083. {
  10084. u32 nvcfg1;
  10085. nvcfg1 = tr32(NVRAM_CFG1);
  10086. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10087. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  10088. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  10089. tp->nvram_jedecnum = JEDEC_ATMEL;
  10090. tg3_flag_set(tp, NVRAM_BUFFERED);
  10091. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10092. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10093. tw32(NVRAM_CFG1, nvcfg1);
  10094. return;
  10095. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10096. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10097. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10098. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10099. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10100. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10101. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10102. tp->nvram_jedecnum = JEDEC_ATMEL;
  10103. tg3_flag_set(tp, NVRAM_BUFFERED);
  10104. tg3_flag_set(tp, FLASH);
  10105. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10106. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10107. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  10108. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  10109. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10110. break;
  10111. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  10112. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  10113. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10114. break;
  10115. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  10116. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  10117. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10118. break;
  10119. }
  10120. break;
  10121. case FLASH_5752VENDOR_ST_M45PE10:
  10122. case FLASH_5752VENDOR_ST_M45PE20:
  10123. case FLASH_5752VENDOR_ST_M45PE40:
  10124. tp->nvram_jedecnum = JEDEC_ST;
  10125. tg3_flag_set(tp, NVRAM_BUFFERED);
  10126. tg3_flag_set(tp, FLASH);
  10127. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10128. case FLASH_5752VENDOR_ST_M45PE10:
  10129. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10130. break;
  10131. case FLASH_5752VENDOR_ST_M45PE20:
  10132. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10133. break;
  10134. case FLASH_5752VENDOR_ST_M45PE40:
  10135. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10136. break;
  10137. }
  10138. break;
  10139. default:
  10140. tg3_flag_set(tp, NO_NVRAM);
  10141. return;
  10142. }
  10143. tg3_nvram_get_pagesize(tp, nvcfg1);
  10144. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10145. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10146. }
  10147. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10148. {
  10149. u32 nvcfg1;
  10150. nvcfg1 = tr32(NVRAM_CFG1);
  10151. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10152. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10153. case FLASH_5717VENDOR_MICRO_EEPROM:
  10154. tp->nvram_jedecnum = JEDEC_ATMEL;
  10155. tg3_flag_set(tp, NVRAM_BUFFERED);
  10156. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10157. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10158. tw32(NVRAM_CFG1, nvcfg1);
  10159. return;
  10160. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10161. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10162. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10163. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10164. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10165. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10166. case FLASH_5717VENDOR_ATMEL_45USPT:
  10167. tp->nvram_jedecnum = JEDEC_ATMEL;
  10168. tg3_flag_set(tp, NVRAM_BUFFERED);
  10169. tg3_flag_set(tp, FLASH);
  10170. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10171. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10172. /* Detect size with tg3_nvram_get_size() */
  10173. break;
  10174. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10175. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10176. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10177. break;
  10178. default:
  10179. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10180. break;
  10181. }
  10182. break;
  10183. case FLASH_5717VENDOR_ST_M_M25PE10:
  10184. case FLASH_5717VENDOR_ST_A_M25PE10:
  10185. case FLASH_5717VENDOR_ST_M_M45PE10:
  10186. case FLASH_5717VENDOR_ST_A_M45PE10:
  10187. case FLASH_5717VENDOR_ST_M_M25PE20:
  10188. case FLASH_5717VENDOR_ST_A_M25PE20:
  10189. case FLASH_5717VENDOR_ST_M_M45PE20:
  10190. case FLASH_5717VENDOR_ST_A_M45PE20:
  10191. case FLASH_5717VENDOR_ST_25USPT:
  10192. case FLASH_5717VENDOR_ST_45USPT:
  10193. tp->nvram_jedecnum = JEDEC_ST;
  10194. tg3_flag_set(tp, NVRAM_BUFFERED);
  10195. tg3_flag_set(tp, FLASH);
  10196. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10197. case FLASH_5717VENDOR_ST_M_M25PE20:
  10198. case FLASH_5717VENDOR_ST_M_M45PE20:
  10199. /* Detect size with tg3_nvram_get_size() */
  10200. break;
  10201. case FLASH_5717VENDOR_ST_A_M25PE20:
  10202. case FLASH_5717VENDOR_ST_A_M45PE20:
  10203. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10204. break;
  10205. default:
  10206. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10207. break;
  10208. }
  10209. break;
  10210. default:
  10211. tg3_flag_set(tp, NO_NVRAM);
  10212. return;
  10213. }
  10214. tg3_nvram_get_pagesize(tp, nvcfg1);
  10215. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10216. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10217. }
  10218. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10219. {
  10220. u32 nvcfg1, nvmpinstrp;
  10221. nvcfg1 = tr32(NVRAM_CFG1);
  10222. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10223. switch (nvmpinstrp) {
  10224. case FLASH_5720_EEPROM_HD:
  10225. case FLASH_5720_EEPROM_LD:
  10226. tp->nvram_jedecnum = JEDEC_ATMEL;
  10227. tg3_flag_set(tp, NVRAM_BUFFERED);
  10228. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10229. tw32(NVRAM_CFG1, nvcfg1);
  10230. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10231. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10232. else
  10233. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10234. return;
  10235. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10236. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10237. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10238. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10239. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10240. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10241. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10242. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10243. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10244. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10245. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10246. case FLASH_5720VENDOR_ATMEL_45USPT:
  10247. tp->nvram_jedecnum = JEDEC_ATMEL;
  10248. tg3_flag_set(tp, NVRAM_BUFFERED);
  10249. tg3_flag_set(tp, FLASH);
  10250. switch (nvmpinstrp) {
  10251. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10252. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10253. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10254. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10255. break;
  10256. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10257. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10258. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10259. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10260. break;
  10261. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10262. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10263. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10264. break;
  10265. default:
  10266. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10267. break;
  10268. }
  10269. break;
  10270. case FLASH_5720VENDOR_M_ST_M25PE10:
  10271. case FLASH_5720VENDOR_M_ST_M45PE10:
  10272. case FLASH_5720VENDOR_A_ST_M25PE10:
  10273. case FLASH_5720VENDOR_A_ST_M45PE10:
  10274. case FLASH_5720VENDOR_M_ST_M25PE20:
  10275. case FLASH_5720VENDOR_M_ST_M45PE20:
  10276. case FLASH_5720VENDOR_A_ST_M25PE20:
  10277. case FLASH_5720VENDOR_A_ST_M45PE20:
  10278. case FLASH_5720VENDOR_M_ST_M25PE40:
  10279. case FLASH_5720VENDOR_M_ST_M45PE40:
  10280. case FLASH_5720VENDOR_A_ST_M25PE40:
  10281. case FLASH_5720VENDOR_A_ST_M45PE40:
  10282. case FLASH_5720VENDOR_M_ST_M25PE80:
  10283. case FLASH_5720VENDOR_M_ST_M45PE80:
  10284. case FLASH_5720VENDOR_A_ST_M25PE80:
  10285. case FLASH_5720VENDOR_A_ST_M45PE80:
  10286. case FLASH_5720VENDOR_ST_25USPT:
  10287. case FLASH_5720VENDOR_ST_45USPT:
  10288. tp->nvram_jedecnum = JEDEC_ST;
  10289. tg3_flag_set(tp, NVRAM_BUFFERED);
  10290. tg3_flag_set(tp, FLASH);
  10291. switch (nvmpinstrp) {
  10292. case FLASH_5720VENDOR_M_ST_M25PE20:
  10293. case FLASH_5720VENDOR_M_ST_M45PE20:
  10294. case FLASH_5720VENDOR_A_ST_M25PE20:
  10295. case FLASH_5720VENDOR_A_ST_M45PE20:
  10296. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10297. break;
  10298. case FLASH_5720VENDOR_M_ST_M25PE40:
  10299. case FLASH_5720VENDOR_M_ST_M45PE40:
  10300. case FLASH_5720VENDOR_A_ST_M25PE40:
  10301. case FLASH_5720VENDOR_A_ST_M45PE40:
  10302. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10303. break;
  10304. case FLASH_5720VENDOR_M_ST_M25PE80:
  10305. case FLASH_5720VENDOR_M_ST_M45PE80:
  10306. case FLASH_5720VENDOR_A_ST_M25PE80:
  10307. case FLASH_5720VENDOR_A_ST_M45PE80:
  10308. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10309. break;
  10310. default:
  10311. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10312. break;
  10313. }
  10314. break;
  10315. default:
  10316. tg3_flag_set(tp, NO_NVRAM);
  10317. return;
  10318. }
  10319. tg3_nvram_get_pagesize(tp, nvcfg1);
  10320. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10321. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10322. }
  10323. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10324. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10325. {
  10326. tw32_f(GRC_EEPROM_ADDR,
  10327. (EEPROM_ADDR_FSM_RESET |
  10328. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10329. EEPROM_ADDR_CLKPERD_SHIFT)));
  10330. msleep(1);
  10331. /* Enable seeprom accesses. */
  10332. tw32_f(GRC_LOCAL_CTRL,
  10333. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10334. udelay(100);
  10335. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10336. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10337. tg3_flag_set(tp, NVRAM);
  10338. if (tg3_nvram_lock(tp)) {
  10339. netdev_warn(tp->dev,
  10340. "Cannot get nvram lock, %s failed\n",
  10341. __func__);
  10342. return;
  10343. }
  10344. tg3_enable_nvram_access(tp);
  10345. tp->nvram_size = 0;
  10346. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10347. tg3_get_5752_nvram_info(tp);
  10348. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10349. tg3_get_5755_nvram_info(tp);
  10350. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10351. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10353. tg3_get_5787_nvram_info(tp);
  10354. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10355. tg3_get_5761_nvram_info(tp);
  10356. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10357. tg3_get_5906_nvram_info(tp);
  10358. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10360. tg3_get_57780_nvram_info(tp);
  10361. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10362. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10363. tg3_get_5717_nvram_info(tp);
  10364. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10365. tg3_get_5720_nvram_info(tp);
  10366. else
  10367. tg3_get_nvram_info(tp);
  10368. if (tp->nvram_size == 0)
  10369. tg3_get_nvram_size(tp);
  10370. tg3_disable_nvram_access(tp);
  10371. tg3_nvram_unlock(tp);
  10372. } else {
  10373. tg3_flag_clear(tp, NVRAM);
  10374. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10375. tg3_get_eeprom_size(tp);
  10376. }
  10377. }
  10378. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10379. u32 offset, u32 len, u8 *buf)
  10380. {
  10381. int i, j, rc = 0;
  10382. u32 val;
  10383. for (i = 0; i < len; i += 4) {
  10384. u32 addr;
  10385. __be32 data;
  10386. addr = offset + i;
  10387. memcpy(&data, buf + i, 4);
  10388. /*
  10389. * The SEEPROM interface expects the data to always be opposite
  10390. * the native endian format. We accomplish this by reversing
  10391. * all the operations that would have been performed on the
  10392. * data from a call to tg3_nvram_read_be32().
  10393. */
  10394. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10395. val = tr32(GRC_EEPROM_ADDR);
  10396. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10397. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10398. EEPROM_ADDR_READ);
  10399. tw32(GRC_EEPROM_ADDR, val |
  10400. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10401. (addr & EEPROM_ADDR_ADDR_MASK) |
  10402. EEPROM_ADDR_START |
  10403. EEPROM_ADDR_WRITE);
  10404. for (j = 0; j < 1000; j++) {
  10405. val = tr32(GRC_EEPROM_ADDR);
  10406. if (val & EEPROM_ADDR_COMPLETE)
  10407. break;
  10408. msleep(1);
  10409. }
  10410. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10411. rc = -EBUSY;
  10412. break;
  10413. }
  10414. }
  10415. return rc;
  10416. }
  10417. /* offset and length are dword aligned */
  10418. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10419. u8 *buf)
  10420. {
  10421. int ret = 0;
  10422. u32 pagesize = tp->nvram_pagesize;
  10423. u32 pagemask = pagesize - 1;
  10424. u32 nvram_cmd;
  10425. u8 *tmp;
  10426. tmp = kmalloc(pagesize, GFP_KERNEL);
  10427. if (tmp == NULL)
  10428. return -ENOMEM;
  10429. while (len) {
  10430. int j;
  10431. u32 phy_addr, page_off, size;
  10432. phy_addr = offset & ~pagemask;
  10433. for (j = 0; j < pagesize; j += 4) {
  10434. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10435. (__be32 *) (tmp + j));
  10436. if (ret)
  10437. break;
  10438. }
  10439. if (ret)
  10440. break;
  10441. page_off = offset & pagemask;
  10442. size = pagesize;
  10443. if (len < size)
  10444. size = len;
  10445. len -= size;
  10446. memcpy(tmp + page_off, buf, size);
  10447. offset = offset + (pagesize - page_off);
  10448. tg3_enable_nvram_access(tp);
  10449. /*
  10450. * Before we can erase the flash page, we need
  10451. * to issue a special "write enable" command.
  10452. */
  10453. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10454. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10455. break;
  10456. /* Erase the target page */
  10457. tw32(NVRAM_ADDR, phy_addr);
  10458. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10459. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10460. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10461. break;
  10462. /* Issue another write enable to start the write. */
  10463. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10464. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10465. break;
  10466. for (j = 0; j < pagesize; j += 4) {
  10467. __be32 data;
  10468. data = *((__be32 *) (tmp + j));
  10469. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10470. tw32(NVRAM_ADDR, phy_addr + j);
  10471. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10472. NVRAM_CMD_WR;
  10473. if (j == 0)
  10474. nvram_cmd |= NVRAM_CMD_FIRST;
  10475. else if (j == (pagesize - 4))
  10476. nvram_cmd |= NVRAM_CMD_LAST;
  10477. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10478. break;
  10479. }
  10480. if (ret)
  10481. break;
  10482. }
  10483. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10484. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10485. kfree(tmp);
  10486. return ret;
  10487. }
  10488. /* offset and length are dword aligned */
  10489. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10490. u8 *buf)
  10491. {
  10492. int i, ret = 0;
  10493. for (i = 0; i < len; i += 4, offset += 4) {
  10494. u32 page_off, phy_addr, nvram_cmd;
  10495. __be32 data;
  10496. memcpy(&data, buf + i, 4);
  10497. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10498. page_off = offset % tp->nvram_pagesize;
  10499. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10500. tw32(NVRAM_ADDR, phy_addr);
  10501. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10502. if (page_off == 0 || i == 0)
  10503. nvram_cmd |= NVRAM_CMD_FIRST;
  10504. if (page_off == (tp->nvram_pagesize - 4))
  10505. nvram_cmd |= NVRAM_CMD_LAST;
  10506. if (i == (len - 4))
  10507. nvram_cmd |= NVRAM_CMD_LAST;
  10508. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10509. !tg3_flag(tp, 5755_PLUS) &&
  10510. (tp->nvram_jedecnum == JEDEC_ST) &&
  10511. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10512. if ((ret = tg3_nvram_exec_cmd(tp,
  10513. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10514. NVRAM_CMD_DONE)))
  10515. break;
  10516. }
  10517. if (!tg3_flag(tp, FLASH)) {
  10518. /* We always do complete word writes to eeprom. */
  10519. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10520. }
  10521. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10522. break;
  10523. }
  10524. return ret;
  10525. }
  10526. /* offset and length are dword aligned */
  10527. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10528. {
  10529. int ret;
  10530. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10531. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10532. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10533. udelay(40);
  10534. }
  10535. if (!tg3_flag(tp, NVRAM)) {
  10536. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10537. } else {
  10538. u32 grc_mode;
  10539. ret = tg3_nvram_lock(tp);
  10540. if (ret)
  10541. return ret;
  10542. tg3_enable_nvram_access(tp);
  10543. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10544. tw32(NVRAM_WRITE1, 0x406);
  10545. grc_mode = tr32(GRC_MODE);
  10546. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10547. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10548. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10549. buf);
  10550. } else {
  10551. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10552. buf);
  10553. }
  10554. grc_mode = tr32(GRC_MODE);
  10555. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10556. tg3_disable_nvram_access(tp);
  10557. tg3_nvram_unlock(tp);
  10558. }
  10559. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10560. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10561. udelay(40);
  10562. }
  10563. return ret;
  10564. }
  10565. struct subsys_tbl_ent {
  10566. u16 subsys_vendor, subsys_devid;
  10567. u32 phy_id;
  10568. };
  10569. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10570. /* Broadcom boards. */
  10571. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10572. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10573. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10574. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10575. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10576. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10577. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10578. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10579. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10580. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10581. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10582. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10583. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10584. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10585. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10586. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10587. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10588. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10589. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10590. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10591. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10592. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10593. /* 3com boards. */
  10594. { TG3PCI_SUBVENDOR_ID_3COM,
  10595. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10596. { TG3PCI_SUBVENDOR_ID_3COM,
  10597. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10598. { TG3PCI_SUBVENDOR_ID_3COM,
  10599. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10600. { TG3PCI_SUBVENDOR_ID_3COM,
  10601. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10602. { TG3PCI_SUBVENDOR_ID_3COM,
  10603. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10604. /* DELL boards. */
  10605. { TG3PCI_SUBVENDOR_ID_DELL,
  10606. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10607. { TG3PCI_SUBVENDOR_ID_DELL,
  10608. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10609. { TG3PCI_SUBVENDOR_ID_DELL,
  10610. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10611. { TG3PCI_SUBVENDOR_ID_DELL,
  10612. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10613. /* Compaq boards. */
  10614. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10615. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10616. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10617. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10618. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10619. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10620. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10621. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10622. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10623. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10624. /* IBM boards. */
  10625. { TG3PCI_SUBVENDOR_ID_IBM,
  10626. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10627. };
  10628. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10629. {
  10630. int i;
  10631. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10632. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10633. tp->pdev->subsystem_vendor) &&
  10634. (subsys_id_to_phy_id[i].subsys_devid ==
  10635. tp->pdev->subsystem_device))
  10636. return &subsys_id_to_phy_id[i];
  10637. }
  10638. return NULL;
  10639. }
  10640. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10641. {
  10642. u32 val;
  10643. tp->phy_id = TG3_PHY_ID_INVALID;
  10644. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10645. /* Assume an onboard device and WOL capable by default. */
  10646. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10647. tg3_flag_set(tp, WOL_CAP);
  10648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10649. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10650. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10651. tg3_flag_set(tp, IS_NIC);
  10652. }
  10653. val = tr32(VCPU_CFGSHDW);
  10654. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10655. tg3_flag_set(tp, ASPM_WORKAROUND);
  10656. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10657. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10658. tg3_flag_set(tp, WOL_ENABLE);
  10659. device_set_wakeup_enable(&tp->pdev->dev, true);
  10660. }
  10661. goto done;
  10662. }
  10663. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10664. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10665. u32 nic_cfg, led_cfg;
  10666. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10667. int eeprom_phy_serdes = 0;
  10668. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10669. tp->nic_sram_data_cfg = nic_cfg;
  10670. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10671. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10672. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10673. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10674. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10675. (ver > 0) && (ver < 0x100))
  10676. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10678. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10679. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10680. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10681. eeprom_phy_serdes = 1;
  10682. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10683. if (nic_phy_id != 0) {
  10684. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10685. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10686. eeprom_phy_id = (id1 >> 16) << 10;
  10687. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10688. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10689. } else
  10690. eeprom_phy_id = 0;
  10691. tp->phy_id = eeprom_phy_id;
  10692. if (eeprom_phy_serdes) {
  10693. if (!tg3_flag(tp, 5705_PLUS))
  10694. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10695. else
  10696. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10697. }
  10698. if (tg3_flag(tp, 5750_PLUS))
  10699. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10700. SHASTA_EXT_LED_MODE_MASK);
  10701. else
  10702. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10703. switch (led_cfg) {
  10704. default:
  10705. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10706. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10707. break;
  10708. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10709. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10710. break;
  10711. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10712. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10713. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10714. * read on some older 5700/5701 bootcode.
  10715. */
  10716. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10717. ASIC_REV_5700 ||
  10718. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10719. ASIC_REV_5701)
  10720. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10721. break;
  10722. case SHASTA_EXT_LED_SHARED:
  10723. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10724. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10725. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10726. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10727. LED_CTRL_MODE_PHY_2);
  10728. break;
  10729. case SHASTA_EXT_LED_MAC:
  10730. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10731. break;
  10732. case SHASTA_EXT_LED_COMBO:
  10733. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10734. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10735. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10736. LED_CTRL_MODE_PHY_2);
  10737. break;
  10738. }
  10739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10740. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10741. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10742. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10743. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10744. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10745. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10746. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10747. if ((tp->pdev->subsystem_vendor ==
  10748. PCI_VENDOR_ID_ARIMA) &&
  10749. (tp->pdev->subsystem_device == 0x205a ||
  10750. tp->pdev->subsystem_device == 0x2063))
  10751. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10752. } else {
  10753. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10754. tg3_flag_set(tp, IS_NIC);
  10755. }
  10756. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10757. tg3_flag_set(tp, ENABLE_ASF);
  10758. if (tg3_flag(tp, 5750_PLUS))
  10759. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10760. }
  10761. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10762. tg3_flag(tp, 5750_PLUS))
  10763. tg3_flag_set(tp, ENABLE_APE);
  10764. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10765. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10766. tg3_flag_clear(tp, WOL_CAP);
  10767. if (tg3_flag(tp, WOL_CAP) &&
  10768. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10769. tg3_flag_set(tp, WOL_ENABLE);
  10770. device_set_wakeup_enable(&tp->pdev->dev, true);
  10771. }
  10772. if (cfg2 & (1 << 17))
  10773. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10774. /* serdes signal pre-emphasis in register 0x590 set by */
  10775. /* bootcode if bit 18 is set */
  10776. if (cfg2 & (1 << 18))
  10777. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10778. if ((tg3_flag(tp, 57765_PLUS) ||
  10779. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10780. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10781. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10782. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10783. if (tg3_flag(tp, PCI_EXPRESS) &&
  10784. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10785. !tg3_flag(tp, 57765_PLUS)) {
  10786. u32 cfg3;
  10787. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10788. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10789. tg3_flag_set(tp, ASPM_WORKAROUND);
  10790. }
  10791. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10792. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10793. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10794. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10795. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10796. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10797. }
  10798. done:
  10799. if (tg3_flag(tp, WOL_CAP))
  10800. device_set_wakeup_enable(&tp->pdev->dev,
  10801. tg3_flag(tp, WOL_ENABLE));
  10802. else
  10803. device_set_wakeup_capable(&tp->pdev->dev, false);
  10804. }
  10805. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10806. {
  10807. int i;
  10808. u32 val;
  10809. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10810. tw32(OTP_CTRL, cmd);
  10811. /* Wait for up to 1 ms for command to execute. */
  10812. for (i = 0; i < 100; i++) {
  10813. val = tr32(OTP_STATUS);
  10814. if (val & OTP_STATUS_CMD_DONE)
  10815. break;
  10816. udelay(10);
  10817. }
  10818. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10819. }
  10820. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10821. * configuration is a 32-bit value that straddles the alignment boundary.
  10822. * We do two 32-bit reads and then shift and merge the results.
  10823. */
  10824. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10825. {
  10826. u32 bhalf_otp, thalf_otp;
  10827. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10828. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10829. return 0;
  10830. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10831. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10832. return 0;
  10833. thalf_otp = tr32(OTP_READ_DATA);
  10834. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10835. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10836. return 0;
  10837. bhalf_otp = tr32(OTP_READ_DATA);
  10838. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10839. }
  10840. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10841. {
  10842. u32 adv = ADVERTISED_Autoneg |
  10843. ADVERTISED_Pause;
  10844. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10845. adv |= ADVERTISED_1000baseT_Half |
  10846. ADVERTISED_1000baseT_Full;
  10847. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10848. adv |= ADVERTISED_100baseT_Half |
  10849. ADVERTISED_100baseT_Full |
  10850. ADVERTISED_10baseT_Half |
  10851. ADVERTISED_10baseT_Full |
  10852. ADVERTISED_TP;
  10853. else
  10854. adv |= ADVERTISED_FIBRE;
  10855. tp->link_config.advertising = adv;
  10856. tp->link_config.speed = SPEED_INVALID;
  10857. tp->link_config.duplex = DUPLEX_INVALID;
  10858. tp->link_config.autoneg = AUTONEG_ENABLE;
  10859. tp->link_config.active_speed = SPEED_INVALID;
  10860. tp->link_config.active_duplex = DUPLEX_INVALID;
  10861. tp->link_config.orig_speed = SPEED_INVALID;
  10862. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10863. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10864. }
  10865. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10866. {
  10867. u32 hw_phy_id_1, hw_phy_id_2;
  10868. u32 hw_phy_id, hw_phy_id_masked;
  10869. int err;
  10870. /* flow control autonegotiation is default behavior */
  10871. tg3_flag_set(tp, PAUSE_AUTONEG);
  10872. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10873. if (tg3_flag(tp, USE_PHYLIB))
  10874. return tg3_phy_init(tp);
  10875. /* Reading the PHY ID register can conflict with ASF
  10876. * firmware access to the PHY hardware.
  10877. */
  10878. err = 0;
  10879. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10880. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10881. } else {
  10882. /* Now read the physical PHY_ID from the chip and verify
  10883. * that it is sane. If it doesn't look good, we fall back
  10884. * to either the hard-coded table based PHY_ID and failing
  10885. * that the value found in the eeprom area.
  10886. */
  10887. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10888. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10889. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10890. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10891. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10892. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10893. }
  10894. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10895. tp->phy_id = hw_phy_id;
  10896. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10897. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10898. else
  10899. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10900. } else {
  10901. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10902. /* Do nothing, phy ID already set up in
  10903. * tg3_get_eeprom_hw_cfg().
  10904. */
  10905. } else {
  10906. struct subsys_tbl_ent *p;
  10907. /* No eeprom signature? Try the hardcoded
  10908. * subsys device table.
  10909. */
  10910. p = tg3_lookup_by_subsys(tp);
  10911. if (!p)
  10912. return -ENODEV;
  10913. tp->phy_id = p->phy_id;
  10914. if (!tp->phy_id ||
  10915. tp->phy_id == TG3_PHY_ID_BCM8002)
  10916. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10917. }
  10918. }
  10919. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10920. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  10921. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  10922. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10923. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10924. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10925. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10926. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10927. tg3_phy_init_link_config(tp);
  10928. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10929. !tg3_flag(tp, ENABLE_APE) &&
  10930. !tg3_flag(tp, ENABLE_ASF)) {
  10931. u32 bmsr, mask;
  10932. tg3_readphy(tp, MII_BMSR, &bmsr);
  10933. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10934. (bmsr & BMSR_LSTATUS))
  10935. goto skip_phy_reset;
  10936. err = tg3_phy_reset(tp);
  10937. if (err)
  10938. return err;
  10939. tg3_phy_set_wirespeed(tp);
  10940. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10941. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10942. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10943. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10944. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10945. tp->link_config.flowctrl);
  10946. tg3_writephy(tp, MII_BMCR,
  10947. BMCR_ANENABLE | BMCR_ANRESTART);
  10948. }
  10949. }
  10950. skip_phy_reset:
  10951. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10952. err = tg3_init_5401phy_dsp(tp);
  10953. if (err)
  10954. return err;
  10955. err = tg3_init_5401phy_dsp(tp);
  10956. }
  10957. return err;
  10958. }
  10959. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10960. {
  10961. u8 *vpd_data;
  10962. unsigned int block_end, rosize, len;
  10963. u32 vpdlen;
  10964. int j, i = 0;
  10965. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  10966. if (!vpd_data)
  10967. goto out_no_vpd;
  10968. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  10969. if (i < 0)
  10970. goto out_not_found;
  10971. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10972. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10973. i += PCI_VPD_LRDT_TAG_SIZE;
  10974. if (block_end > vpdlen)
  10975. goto out_not_found;
  10976. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10977. PCI_VPD_RO_KEYWORD_MFR_ID);
  10978. if (j > 0) {
  10979. len = pci_vpd_info_field_size(&vpd_data[j]);
  10980. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10981. if (j + len > block_end || len != 4 ||
  10982. memcmp(&vpd_data[j], "1028", 4))
  10983. goto partno;
  10984. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10985. PCI_VPD_RO_KEYWORD_VENDOR0);
  10986. if (j < 0)
  10987. goto partno;
  10988. len = pci_vpd_info_field_size(&vpd_data[j]);
  10989. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10990. if (j + len > block_end)
  10991. goto partno;
  10992. memcpy(tp->fw_ver, &vpd_data[j], len);
  10993. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  10994. }
  10995. partno:
  10996. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10997. PCI_VPD_RO_KEYWORD_PARTNO);
  10998. if (i < 0)
  10999. goto out_not_found;
  11000. len = pci_vpd_info_field_size(&vpd_data[i]);
  11001. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11002. if (len > TG3_BPN_SIZE ||
  11003. (len + i) > vpdlen)
  11004. goto out_not_found;
  11005. memcpy(tp->board_part_number, &vpd_data[i], len);
  11006. out_not_found:
  11007. kfree(vpd_data);
  11008. if (tp->board_part_number[0])
  11009. return;
  11010. out_no_vpd:
  11011. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11012. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  11013. strcpy(tp->board_part_number, "BCM5717");
  11014. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11015. strcpy(tp->board_part_number, "BCM5718");
  11016. else
  11017. goto nomatch;
  11018. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11019. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11020. strcpy(tp->board_part_number, "BCM57780");
  11021. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11022. strcpy(tp->board_part_number, "BCM57760");
  11023. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11024. strcpy(tp->board_part_number, "BCM57790");
  11025. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11026. strcpy(tp->board_part_number, "BCM57788");
  11027. else
  11028. goto nomatch;
  11029. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11030. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11031. strcpy(tp->board_part_number, "BCM57761");
  11032. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11033. strcpy(tp->board_part_number, "BCM57765");
  11034. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11035. strcpy(tp->board_part_number, "BCM57781");
  11036. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11037. strcpy(tp->board_part_number, "BCM57785");
  11038. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11039. strcpy(tp->board_part_number, "BCM57791");
  11040. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11041. strcpy(tp->board_part_number, "BCM57795");
  11042. else
  11043. goto nomatch;
  11044. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11045. strcpy(tp->board_part_number, "BCM95906");
  11046. } else {
  11047. nomatch:
  11048. strcpy(tp->board_part_number, "none");
  11049. }
  11050. }
  11051. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11052. {
  11053. u32 val;
  11054. if (tg3_nvram_read(tp, offset, &val) ||
  11055. (val & 0xfc000000) != 0x0c000000 ||
  11056. tg3_nvram_read(tp, offset + 4, &val) ||
  11057. val != 0)
  11058. return 0;
  11059. return 1;
  11060. }
  11061. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  11062. {
  11063. u32 val, offset, start, ver_offset;
  11064. int i, dst_off;
  11065. bool newver = false;
  11066. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11067. tg3_nvram_read(tp, 0x4, &start))
  11068. return;
  11069. offset = tg3_nvram_logical_addr(tp, offset);
  11070. if (tg3_nvram_read(tp, offset, &val))
  11071. return;
  11072. if ((val & 0xfc000000) == 0x0c000000) {
  11073. if (tg3_nvram_read(tp, offset + 4, &val))
  11074. return;
  11075. if (val == 0)
  11076. newver = true;
  11077. }
  11078. dst_off = strlen(tp->fw_ver);
  11079. if (newver) {
  11080. if (TG3_VER_SIZE - dst_off < 16 ||
  11081. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11082. return;
  11083. offset = offset + ver_offset - start;
  11084. for (i = 0; i < 16; i += 4) {
  11085. __be32 v;
  11086. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11087. return;
  11088. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11089. }
  11090. } else {
  11091. u32 major, minor;
  11092. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11093. return;
  11094. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11095. TG3_NVM_BCVER_MAJSFT;
  11096. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11097. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11098. "v%d.%02d", major, minor);
  11099. }
  11100. }
  11101. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  11102. {
  11103. u32 val, major, minor;
  11104. /* Use native endian representation */
  11105. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11106. return;
  11107. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11108. TG3_NVM_HWSB_CFG1_MAJSFT;
  11109. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11110. TG3_NVM_HWSB_CFG1_MINSFT;
  11111. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11112. }
  11113. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11114. {
  11115. u32 offset, major, minor, build;
  11116. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11117. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11118. return;
  11119. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11120. case TG3_EEPROM_SB_REVISION_0:
  11121. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  11122. break;
  11123. case TG3_EEPROM_SB_REVISION_2:
  11124. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11125. break;
  11126. case TG3_EEPROM_SB_REVISION_3:
  11127. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11128. break;
  11129. case TG3_EEPROM_SB_REVISION_4:
  11130. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11131. break;
  11132. case TG3_EEPROM_SB_REVISION_5:
  11133. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11134. break;
  11135. case TG3_EEPROM_SB_REVISION_6:
  11136. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11137. break;
  11138. default:
  11139. return;
  11140. }
  11141. if (tg3_nvram_read(tp, offset, &val))
  11142. return;
  11143. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11144. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11145. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11146. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11147. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11148. if (minor > 99 || build > 26)
  11149. return;
  11150. offset = strlen(tp->fw_ver);
  11151. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11152. " v%d.%02d", major, minor);
  11153. if (build > 0) {
  11154. offset = strlen(tp->fw_ver);
  11155. if (offset < TG3_VER_SIZE - 1)
  11156. tp->fw_ver[offset] = 'a' + build - 1;
  11157. }
  11158. }
  11159. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11160. {
  11161. u32 val, offset, start;
  11162. int i, vlen;
  11163. for (offset = TG3_NVM_DIR_START;
  11164. offset < TG3_NVM_DIR_END;
  11165. offset += TG3_NVM_DIRENT_SIZE) {
  11166. if (tg3_nvram_read(tp, offset, &val))
  11167. return;
  11168. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11169. break;
  11170. }
  11171. if (offset == TG3_NVM_DIR_END)
  11172. return;
  11173. if (!tg3_flag(tp, 5705_PLUS))
  11174. start = 0x08000000;
  11175. else if (tg3_nvram_read(tp, offset - 4, &start))
  11176. return;
  11177. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11178. !tg3_fw_img_is_valid(tp, offset) ||
  11179. tg3_nvram_read(tp, offset + 8, &val))
  11180. return;
  11181. offset += val - start;
  11182. vlen = strlen(tp->fw_ver);
  11183. tp->fw_ver[vlen++] = ',';
  11184. tp->fw_ver[vlen++] = ' ';
  11185. for (i = 0; i < 4; i++) {
  11186. __be32 v;
  11187. if (tg3_nvram_read_be32(tp, offset, &v))
  11188. return;
  11189. offset += sizeof(v);
  11190. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11191. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11192. break;
  11193. }
  11194. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11195. vlen += sizeof(v);
  11196. }
  11197. }
  11198. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11199. {
  11200. int vlen;
  11201. u32 apedata;
  11202. char *fwtype;
  11203. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11204. return;
  11205. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11206. if (apedata != APE_SEG_SIG_MAGIC)
  11207. return;
  11208. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11209. if (!(apedata & APE_FW_STATUS_READY))
  11210. return;
  11211. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11212. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11213. tg3_flag_set(tp, APE_HAS_NCSI);
  11214. fwtype = "NCSI";
  11215. } else {
  11216. fwtype = "DASH";
  11217. }
  11218. vlen = strlen(tp->fw_ver);
  11219. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11220. fwtype,
  11221. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11222. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11223. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11224. (apedata & APE_FW_VERSION_BLDMSK));
  11225. }
  11226. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11227. {
  11228. u32 val;
  11229. bool vpd_vers = false;
  11230. if (tp->fw_ver[0] != 0)
  11231. vpd_vers = true;
  11232. if (tg3_flag(tp, NO_NVRAM)) {
  11233. strcat(tp->fw_ver, "sb");
  11234. return;
  11235. }
  11236. if (tg3_nvram_read(tp, 0, &val))
  11237. return;
  11238. if (val == TG3_EEPROM_MAGIC)
  11239. tg3_read_bc_ver(tp);
  11240. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11241. tg3_read_sb_ver(tp, val);
  11242. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11243. tg3_read_hwsb_ver(tp);
  11244. else
  11245. return;
  11246. if (vpd_vers)
  11247. goto done;
  11248. if (tg3_flag(tp, ENABLE_APE)) {
  11249. if (tg3_flag(tp, ENABLE_ASF))
  11250. tg3_read_dash_ver(tp);
  11251. } else if (tg3_flag(tp, ENABLE_ASF)) {
  11252. tg3_read_mgmtfw_ver(tp);
  11253. }
  11254. done:
  11255. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11256. }
  11257. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11258. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11259. {
  11260. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11261. return TG3_RX_RET_MAX_SIZE_5717;
  11262. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11263. return TG3_RX_RET_MAX_SIZE_5700;
  11264. else
  11265. return TG3_RX_RET_MAX_SIZE_5705;
  11266. }
  11267. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11268. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11269. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11270. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11271. { },
  11272. };
  11273. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11274. {
  11275. u32 misc_ctrl_reg;
  11276. u32 pci_state_reg, grc_misc_cfg;
  11277. u32 val;
  11278. u16 pci_cmd;
  11279. int err;
  11280. /* Force memory write invalidate off. If we leave it on,
  11281. * then on 5700_BX chips we have to enable a workaround.
  11282. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11283. * to match the cacheline size. The Broadcom driver have this
  11284. * workaround but turns MWI off all the times so never uses
  11285. * it. This seems to suggest that the workaround is insufficient.
  11286. */
  11287. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11288. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11289. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11290. /* Important! -- Make sure register accesses are byteswapped
  11291. * correctly. Also, for those chips that require it, make
  11292. * sure that indirect register accesses are enabled before
  11293. * the first operation.
  11294. */
  11295. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11296. &misc_ctrl_reg);
  11297. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11298. MISC_HOST_CTRL_CHIPREV);
  11299. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11300. tp->misc_host_ctrl);
  11301. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11302. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11303. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11304. u32 prod_id_asic_rev;
  11305. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11306. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11307. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11308. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11309. pci_read_config_dword(tp->pdev,
  11310. TG3PCI_GEN2_PRODID_ASICREV,
  11311. &prod_id_asic_rev);
  11312. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11313. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11314. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11315. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11316. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11317. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11318. pci_read_config_dword(tp->pdev,
  11319. TG3PCI_GEN15_PRODID_ASICREV,
  11320. &prod_id_asic_rev);
  11321. else
  11322. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11323. &prod_id_asic_rev);
  11324. tp->pci_chip_rev_id = prod_id_asic_rev;
  11325. }
  11326. /* Wrong chip ID in 5752 A0. This code can be removed later
  11327. * as A0 is not in production.
  11328. */
  11329. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11330. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11331. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11332. * we need to disable memory and use config. cycles
  11333. * only to access all registers. The 5702/03 chips
  11334. * can mistakenly decode the special cycles from the
  11335. * ICH chipsets as memory write cycles, causing corruption
  11336. * of register and memory space. Only certain ICH bridges
  11337. * will drive special cycles with non-zero data during the
  11338. * address phase which can fall within the 5703's address
  11339. * range. This is not an ICH bug as the PCI spec allows
  11340. * non-zero address during special cycles. However, only
  11341. * these ICH bridges are known to drive non-zero addresses
  11342. * during special cycles.
  11343. *
  11344. * Since special cycles do not cross PCI bridges, we only
  11345. * enable this workaround if the 5703 is on the secondary
  11346. * bus of these ICH bridges.
  11347. */
  11348. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11349. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11350. static struct tg3_dev_id {
  11351. u32 vendor;
  11352. u32 device;
  11353. u32 rev;
  11354. } ich_chipsets[] = {
  11355. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11356. PCI_ANY_ID },
  11357. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11358. PCI_ANY_ID },
  11359. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11360. 0xa },
  11361. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11362. PCI_ANY_ID },
  11363. { },
  11364. };
  11365. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11366. struct pci_dev *bridge = NULL;
  11367. while (pci_id->vendor != 0) {
  11368. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11369. bridge);
  11370. if (!bridge) {
  11371. pci_id++;
  11372. continue;
  11373. }
  11374. if (pci_id->rev != PCI_ANY_ID) {
  11375. if (bridge->revision > pci_id->rev)
  11376. continue;
  11377. }
  11378. if (bridge->subordinate &&
  11379. (bridge->subordinate->number ==
  11380. tp->pdev->bus->number)) {
  11381. tg3_flag_set(tp, ICH_WORKAROUND);
  11382. pci_dev_put(bridge);
  11383. break;
  11384. }
  11385. }
  11386. }
  11387. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11388. static struct tg3_dev_id {
  11389. u32 vendor;
  11390. u32 device;
  11391. } bridge_chipsets[] = {
  11392. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11393. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11394. { },
  11395. };
  11396. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11397. struct pci_dev *bridge = NULL;
  11398. while (pci_id->vendor != 0) {
  11399. bridge = pci_get_device(pci_id->vendor,
  11400. pci_id->device,
  11401. bridge);
  11402. if (!bridge) {
  11403. pci_id++;
  11404. continue;
  11405. }
  11406. if (bridge->subordinate &&
  11407. (bridge->subordinate->number <=
  11408. tp->pdev->bus->number) &&
  11409. (bridge->subordinate->subordinate >=
  11410. tp->pdev->bus->number)) {
  11411. tg3_flag_set(tp, 5701_DMA_BUG);
  11412. pci_dev_put(bridge);
  11413. break;
  11414. }
  11415. }
  11416. }
  11417. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11418. * DMA addresses > 40-bit. This bridge may have other additional
  11419. * 57xx devices behind it in some 4-port NIC designs for example.
  11420. * Any tg3 device found behind the bridge will also need the 40-bit
  11421. * DMA workaround.
  11422. */
  11423. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11424. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11425. tg3_flag_set(tp, 5780_CLASS);
  11426. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11427. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11428. } else {
  11429. struct pci_dev *bridge = NULL;
  11430. do {
  11431. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11432. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11433. bridge);
  11434. if (bridge && bridge->subordinate &&
  11435. (bridge->subordinate->number <=
  11436. tp->pdev->bus->number) &&
  11437. (bridge->subordinate->subordinate >=
  11438. tp->pdev->bus->number)) {
  11439. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11440. pci_dev_put(bridge);
  11441. break;
  11442. }
  11443. } while (bridge);
  11444. }
  11445. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11446. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  11447. tp->pdev_peer = tg3_find_peer(tp);
  11448. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11449. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11450. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11451. tg3_flag_set(tp, 5717_PLUS);
  11452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11453. tg3_flag(tp, 5717_PLUS))
  11454. tg3_flag_set(tp, 57765_PLUS);
  11455. /* Intentionally exclude ASIC_REV_5906 */
  11456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11457. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11458. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11459. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11462. tg3_flag(tp, 57765_PLUS))
  11463. tg3_flag_set(tp, 5755_PLUS);
  11464. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11466. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11467. tg3_flag(tp, 5755_PLUS) ||
  11468. tg3_flag(tp, 5780_CLASS))
  11469. tg3_flag_set(tp, 5750_PLUS);
  11470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11471. tg3_flag(tp, 5750_PLUS))
  11472. tg3_flag_set(tp, 5705_PLUS);
  11473. /* Determine TSO capabilities */
  11474. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11475. ; /* Do nothing. HW bug. */
  11476. else if (tg3_flag(tp, 57765_PLUS))
  11477. tg3_flag_set(tp, HW_TSO_3);
  11478. else if (tg3_flag(tp, 5755_PLUS) ||
  11479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11480. tg3_flag_set(tp, HW_TSO_2);
  11481. else if (tg3_flag(tp, 5750_PLUS)) {
  11482. tg3_flag_set(tp, HW_TSO_1);
  11483. tg3_flag_set(tp, TSO_BUG);
  11484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11485. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11486. tg3_flag_clear(tp, TSO_BUG);
  11487. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11488. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11489. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11490. tg3_flag_set(tp, TSO_BUG);
  11491. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11492. tp->fw_needed = FIRMWARE_TG3TSO5;
  11493. else
  11494. tp->fw_needed = FIRMWARE_TG3TSO;
  11495. }
  11496. /* Selectively allow TSO based on operating conditions */
  11497. if (tg3_flag(tp, HW_TSO_1) ||
  11498. tg3_flag(tp, HW_TSO_2) ||
  11499. tg3_flag(tp, HW_TSO_3) ||
  11500. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11501. tg3_flag_set(tp, TSO_CAPABLE);
  11502. else {
  11503. tg3_flag_clear(tp, TSO_CAPABLE);
  11504. tg3_flag_clear(tp, TSO_BUG);
  11505. tp->fw_needed = NULL;
  11506. }
  11507. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11508. tp->fw_needed = FIRMWARE_TG3;
  11509. tp->irq_max = 1;
  11510. if (tg3_flag(tp, 5750_PLUS)) {
  11511. tg3_flag_set(tp, SUPPORT_MSI);
  11512. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11513. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11514. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11515. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11516. tp->pdev_peer == tp->pdev))
  11517. tg3_flag_clear(tp, SUPPORT_MSI);
  11518. if (tg3_flag(tp, 5755_PLUS) ||
  11519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11520. tg3_flag_set(tp, 1SHOT_MSI);
  11521. }
  11522. if (tg3_flag(tp, 57765_PLUS)) {
  11523. tg3_flag_set(tp, SUPPORT_MSIX);
  11524. tp->irq_max = TG3_IRQ_MAX_VECS;
  11525. }
  11526. }
  11527. if (tg3_flag(tp, 5755_PLUS))
  11528. tg3_flag_set(tp, SHORT_DMA_BUG);
  11529. if (tg3_flag(tp, 5717_PLUS))
  11530. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11531. if (tg3_flag(tp, 57765_PLUS) &&
  11532. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11533. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11534. if (!tg3_flag(tp, 5705_PLUS) ||
  11535. tg3_flag(tp, 5780_CLASS) ||
  11536. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11537. tg3_flag_set(tp, JUMBO_CAPABLE);
  11538. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11539. &pci_state_reg);
  11540. if (pci_is_pcie(tp->pdev)) {
  11541. u16 lnkctl;
  11542. tg3_flag_set(tp, PCI_EXPRESS);
  11543. tp->pcie_readrq = 4096;
  11544. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11545. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11546. tp->pcie_readrq = 2048;
  11547. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11548. pci_read_config_word(tp->pdev,
  11549. pci_pcie_cap(tp->pdev) + PCI_EXP_LNKCTL,
  11550. &lnkctl);
  11551. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11552. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11553. ASIC_REV_5906) {
  11554. tg3_flag_clear(tp, HW_TSO_2);
  11555. tg3_flag_clear(tp, TSO_CAPABLE);
  11556. }
  11557. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11558. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11559. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11560. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11561. tg3_flag_set(tp, CLKREQ_BUG);
  11562. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11563. tg3_flag_set(tp, L1PLLPD_EN);
  11564. }
  11565. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11566. /* BCM5785 devices are effectively PCIe devices, and should
  11567. * follow PCIe codepaths, but do not have a PCIe capabilities
  11568. * section.
  11569. */
  11570. tg3_flag_set(tp, PCI_EXPRESS);
  11571. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11572. tg3_flag(tp, 5780_CLASS)) {
  11573. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11574. if (!tp->pcix_cap) {
  11575. dev_err(&tp->pdev->dev,
  11576. "Cannot find PCI-X capability, aborting\n");
  11577. return -EIO;
  11578. }
  11579. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11580. tg3_flag_set(tp, PCIX_MODE);
  11581. }
  11582. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11583. * reordering to the mailbox registers done by the host
  11584. * controller can cause major troubles. We read back from
  11585. * every mailbox register write to force the writes to be
  11586. * posted to the chip in order.
  11587. */
  11588. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11589. !tg3_flag(tp, PCI_EXPRESS))
  11590. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11591. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11592. &tp->pci_cacheline_sz);
  11593. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11594. &tp->pci_lat_timer);
  11595. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11596. tp->pci_lat_timer < 64) {
  11597. tp->pci_lat_timer = 64;
  11598. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11599. tp->pci_lat_timer);
  11600. }
  11601. /* Important! -- It is critical that the PCI-X hw workaround
  11602. * situation is decided before the first MMIO register access.
  11603. */
  11604. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11605. /* 5700 BX chips need to have their TX producer index
  11606. * mailboxes written twice to workaround a bug.
  11607. */
  11608. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11609. /* If we are in PCI-X mode, enable register write workaround.
  11610. *
  11611. * The workaround is to use indirect register accesses
  11612. * for all chip writes not to mailbox registers.
  11613. */
  11614. if (tg3_flag(tp, PCIX_MODE)) {
  11615. u32 pm_reg;
  11616. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11617. /* The chip can have it's power management PCI config
  11618. * space registers clobbered due to this bug.
  11619. * So explicitly force the chip into D0 here.
  11620. */
  11621. pci_read_config_dword(tp->pdev,
  11622. tp->pm_cap + PCI_PM_CTRL,
  11623. &pm_reg);
  11624. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11625. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11626. pci_write_config_dword(tp->pdev,
  11627. tp->pm_cap + PCI_PM_CTRL,
  11628. pm_reg);
  11629. /* Also, force SERR#/PERR# in PCI command. */
  11630. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11631. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11632. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11633. }
  11634. }
  11635. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11636. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11637. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11638. tg3_flag_set(tp, PCI_32BIT);
  11639. /* Chip-specific fixup from Broadcom driver */
  11640. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11641. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11642. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11643. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11644. }
  11645. /* Default fast path register access methods */
  11646. tp->read32 = tg3_read32;
  11647. tp->write32 = tg3_write32;
  11648. tp->read32_mbox = tg3_read32;
  11649. tp->write32_mbox = tg3_write32;
  11650. tp->write32_tx_mbox = tg3_write32;
  11651. tp->write32_rx_mbox = tg3_write32;
  11652. /* Various workaround register access methods */
  11653. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11654. tp->write32 = tg3_write_indirect_reg32;
  11655. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11656. (tg3_flag(tp, PCI_EXPRESS) &&
  11657. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11658. /*
  11659. * Back to back register writes can cause problems on these
  11660. * chips, the workaround is to read back all reg writes
  11661. * except those to mailbox regs.
  11662. *
  11663. * See tg3_write_indirect_reg32().
  11664. */
  11665. tp->write32 = tg3_write_flush_reg32;
  11666. }
  11667. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11668. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11669. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11670. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11671. }
  11672. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11673. tp->read32 = tg3_read_indirect_reg32;
  11674. tp->write32 = tg3_write_indirect_reg32;
  11675. tp->read32_mbox = tg3_read_indirect_mbox;
  11676. tp->write32_mbox = tg3_write_indirect_mbox;
  11677. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11678. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11679. iounmap(tp->regs);
  11680. tp->regs = NULL;
  11681. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11682. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11683. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11684. }
  11685. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11686. tp->read32_mbox = tg3_read32_mbox_5906;
  11687. tp->write32_mbox = tg3_write32_mbox_5906;
  11688. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11689. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11690. }
  11691. if (tp->write32 == tg3_write_indirect_reg32 ||
  11692. (tg3_flag(tp, PCIX_MODE) &&
  11693. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11695. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11696. /* The memory arbiter has to be enabled in order for SRAM accesses
  11697. * to succeed. Normally on powerup the tg3 chip firmware will make
  11698. * sure it is enabled, but other entities such as system netboot
  11699. * code might disable it.
  11700. */
  11701. val = tr32(MEMARB_MODE);
  11702. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  11703. if (tg3_flag(tp, PCIX_MODE)) {
  11704. pci_read_config_dword(tp->pdev,
  11705. tp->pcix_cap + PCI_X_STATUS, &val);
  11706. tp->pci_fn = val & 0x7;
  11707. } else {
  11708. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  11709. }
  11710. /* Get eeprom hw config before calling tg3_set_power_state().
  11711. * In particular, the TG3_FLAG_IS_NIC flag must be
  11712. * determined before calling tg3_set_power_state() so that
  11713. * we know whether or not to switch out of Vaux power.
  11714. * When the flag is set, it means that GPIO1 is used for eeprom
  11715. * write protect and also implies that it is a LOM where GPIOs
  11716. * are not used to switch power.
  11717. */
  11718. tg3_get_eeprom_hw_cfg(tp);
  11719. if (tg3_flag(tp, ENABLE_APE)) {
  11720. /* Allow reads and writes to the
  11721. * APE register and memory space.
  11722. */
  11723. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11724. PCISTATE_ALLOW_APE_SHMEM_WR |
  11725. PCISTATE_ALLOW_APE_PSPACE_WR;
  11726. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11727. pci_state_reg);
  11728. tg3_ape_lock_init(tp);
  11729. }
  11730. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11733. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11734. tg3_flag(tp, 57765_PLUS))
  11735. tg3_flag_set(tp, CPMU_PRESENT);
  11736. /* Set up tp->grc_local_ctrl before calling
  11737. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  11738. * will bring 5700's external PHY out of reset.
  11739. * It is also used as eeprom write protect on LOMs.
  11740. */
  11741. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11742. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11743. tg3_flag(tp, EEPROM_WRITE_PROT))
  11744. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11745. GRC_LCLCTRL_GPIO_OUTPUT1);
  11746. /* Unused GPIO3 must be driven as output on 5752 because there
  11747. * are no pull-up resistors on unused GPIO pins.
  11748. */
  11749. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11750. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11752. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11753. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11754. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11755. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11756. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11757. /* Turn off the debug UART. */
  11758. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11759. if (tg3_flag(tp, IS_NIC))
  11760. /* Keep VMain power. */
  11761. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11762. GRC_LCLCTRL_GPIO_OUTPUT0;
  11763. }
  11764. /* Switch out of Vaux if it is a NIC */
  11765. tg3_pwrsrc_switch_to_vmain(tp);
  11766. /* Derive initial jumbo mode from MTU assigned in
  11767. * ether_setup() via the alloc_etherdev() call
  11768. */
  11769. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11770. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11771. /* Determine WakeOnLan speed to use. */
  11772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11773. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11774. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11775. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11776. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11777. } else {
  11778. tg3_flag_set(tp, WOL_SPEED_100MB);
  11779. }
  11780. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11781. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11782. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11784. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11785. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11786. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11787. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11788. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11789. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11790. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11791. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11792. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11793. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11794. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11795. if (tg3_flag(tp, 5705_PLUS) &&
  11796. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11797. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11798. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11799. !tg3_flag(tp, 57765_PLUS)) {
  11800. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11801. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11802. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11804. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11805. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11806. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11807. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11808. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11809. } else
  11810. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11811. }
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11813. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11814. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11815. if (tp->phy_otp == 0)
  11816. tp->phy_otp = TG3_OTP_DEFAULT;
  11817. }
  11818. if (tg3_flag(tp, CPMU_PRESENT))
  11819. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11820. else
  11821. tp->mi_mode = MAC_MI_MODE_BASE;
  11822. tp->coalesce_mode = 0;
  11823. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11824. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11825. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11826. /* Set these bits to enable statistics workaround. */
  11827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11828. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11829. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11830. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11831. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11832. }
  11833. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11834. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11835. tg3_flag_set(tp, USE_PHYLIB);
  11836. err = tg3_mdio_init(tp);
  11837. if (err)
  11838. return err;
  11839. /* Initialize data/descriptor byte/word swapping. */
  11840. val = tr32(GRC_MODE);
  11841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11842. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11843. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11844. GRC_MODE_B2HRX_ENABLE |
  11845. GRC_MODE_HTX2B_ENABLE |
  11846. GRC_MODE_HOST_STACKUP);
  11847. else
  11848. val &= GRC_MODE_HOST_STACKUP;
  11849. tw32(GRC_MODE, val | tp->grc_mode);
  11850. tg3_switch_clocks(tp);
  11851. /* Clear this out for sanity. */
  11852. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11853. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11854. &pci_state_reg);
  11855. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11856. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11857. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11858. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11859. chiprevid == CHIPREV_ID_5701_B0 ||
  11860. chiprevid == CHIPREV_ID_5701_B2 ||
  11861. chiprevid == CHIPREV_ID_5701_B5) {
  11862. void __iomem *sram_base;
  11863. /* Write some dummy words into the SRAM status block
  11864. * area, see if it reads back correctly. If the return
  11865. * value is bad, force enable the PCIX workaround.
  11866. */
  11867. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11868. writel(0x00000000, sram_base);
  11869. writel(0x00000000, sram_base + 4);
  11870. writel(0xffffffff, sram_base + 4);
  11871. if (readl(sram_base) != 0x00000000)
  11872. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11873. }
  11874. }
  11875. udelay(50);
  11876. tg3_nvram_init(tp);
  11877. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11878. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11880. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11881. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11882. tg3_flag_set(tp, IS_5788);
  11883. if (!tg3_flag(tp, IS_5788) &&
  11884. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11885. tg3_flag_set(tp, TAGGED_STATUS);
  11886. if (tg3_flag(tp, TAGGED_STATUS)) {
  11887. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11888. HOSTCC_MODE_CLRTICK_TXBD);
  11889. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11890. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11891. tp->misc_host_ctrl);
  11892. }
  11893. /* Preserve the APE MAC_MODE bits */
  11894. if (tg3_flag(tp, ENABLE_APE))
  11895. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11896. else
  11897. tp->mac_mode = TG3_DEF_MAC_MODE;
  11898. /* these are limited to 10/100 only */
  11899. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11900. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11901. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11902. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11903. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11904. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11905. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11906. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11907. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11908. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11909. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11910. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11911. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11912. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11913. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11914. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11915. err = tg3_phy_probe(tp);
  11916. if (err) {
  11917. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11918. /* ... but do not return immediately ... */
  11919. tg3_mdio_fini(tp);
  11920. }
  11921. tg3_read_vpd(tp);
  11922. tg3_read_fw_ver(tp);
  11923. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11924. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11925. } else {
  11926. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11927. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11928. else
  11929. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11930. }
  11931. /* 5700 {AX,BX} chips have a broken status block link
  11932. * change bit implementation, so we must use the
  11933. * status register in those cases.
  11934. */
  11935. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11936. tg3_flag_set(tp, USE_LINKCHG_REG);
  11937. else
  11938. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11939. /* The led_ctrl is set during tg3_phy_probe, here we might
  11940. * have to force the link status polling mechanism based
  11941. * upon subsystem IDs.
  11942. */
  11943. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11944. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11945. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11946. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11947. tg3_flag_set(tp, USE_LINKCHG_REG);
  11948. }
  11949. /* For all SERDES we poll the MAC status register. */
  11950. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11951. tg3_flag_set(tp, POLL_SERDES);
  11952. else
  11953. tg3_flag_clear(tp, POLL_SERDES);
  11954. tp->rx_offset = NET_IP_ALIGN;
  11955. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11957. tg3_flag(tp, PCIX_MODE)) {
  11958. tp->rx_offset = 0;
  11959. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11960. tp->rx_copy_thresh = ~(u16)0;
  11961. #endif
  11962. }
  11963. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11964. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11965. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11966. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11967. /* Increment the rx prod index on the rx std ring by at most
  11968. * 8 for these chips to workaround hw errata.
  11969. */
  11970. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11971. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11972. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11973. tp->rx_std_max_post = 8;
  11974. if (tg3_flag(tp, ASPM_WORKAROUND))
  11975. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11976. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11977. return err;
  11978. }
  11979. #ifdef CONFIG_SPARC
  11980. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11981. {
  11982. struct net_device *dev = tp->dev;
  11983. struct pci_dev *pdev = tp->pdev;
  11984. struct device_node *dp = pci_device_to_OF_node(pdev);
  11985. const unsigned char *addr;
  11986. int len;
  11987. addr = of_get_property(dp, "local-mac-address", &len);
  11988. if (addr && len == 6) {
  11989. memcpy(dev->dev_addr, addr, 6);
  11990. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11991. return 0;
  11992. }
  11993. return -ENODEV;
  11994. }
  11995. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11996. {
  11997. struct net_device *dev = tp->dev;
  11998. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11999. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12000. return 0;
  12001. }
  12002. #endif
  12003. static int __devinit tg3_get_device_address(struct tg3 *tp)
  12004. {
  12005. struct net_device *dev = tp->dev;
  12006. u32 hi, lo, mac_offset;
  12007. int addr_ok = 0;
  12008. #ifdef CONFIG_SPARC
  12009. if (!tg3_get_macaddr_sparc(tp))
  12010. return 0;
  12011. #endif
  12012. mac_offset = 0x7c;
  12013. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12014. tg3_flag(tp, 5780_CLASS)) {
  12015. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12016. mac_offset = 0xcc;
  12017. if (tg3_nvram_lock(tp))
  12018. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12019. else
  12020. tg3_nvram_unlock(tp);
  12021. } else if (tg3_flag(tp, 5717_PLUS)) {
  12022. if (tp->pci_fn & 1)
  12023. mac_offset = 0xcc;
  12024. if (tp->pci_fn > 1)
  12025. mac_offset += 0x18c;
  12026. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12027. mac_offset = 0x10;
  12028. /* First try to get it from MAC address mailbox. */
  12029. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12030. if ((hi >> 16) == 0x484b) {
  12031. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12032. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12033. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12034. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12035. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12036. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12037. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12038. /* Some old bootcode may report a 0 MAC address in SRAM */
  12039. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12040. }
  12041. if (!addr_ok) {
  12042. /* Next, try NVRAM. */
  12043. if (!tg3_flag(tp, NO_NVRAM) &&
  12044. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12045. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12046. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12047. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12048. }
  12049. /* Finally just fetch it out of the MAC control regs. */
  12050. else {
  12051. hi = tr32(MAC_ADDR_0_HIGH);
  12052. lo = tr32(MAC_ADDR_0_LOW);
  12053. dev->dev_addr[5] = lo & 0xff;
  12054. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12055. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12056. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12057. dev->dev_addr[1] = hi & 0xff;
  12058. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12059. }
  12060. }
  12061. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  12062. #ifdef CONFIG_SPARC
  12063. if (!tg3_get_default_macaddr_sparc(tp))
  12064. return 0;
  12065. #endif
  12066. return -EINVAL;
  12067. }
  12068. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  12069. return 0;
  12070. }
  12071. #define BOUNDARY_SINGLE_CACHELINE 1
  12072. #define BOUNDARY_MULTI_CACHELINE 2
  12073. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  12074. {
  12075. int cacheline_size;
  12076. u8 byte;
  12077. int goal;
  12078. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  12079. if (byte == 0)
  12080. cacheline_size = 1024;
  12081. else
  12082. cacheline_size = (int) byte * 4;
  12083. /* On 5703 and later chips, the boundary bits have no
  12084. * effect.
  12085. */
  12086. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12087. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12088. !tg3_flag(tp, PCI_EXPRESS))
  12089. goto out;
  12090. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  12091. goal = BOUNDARY_MULTI_CACHELINE;
  12092. #else
  12093. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  12094. goal = BOUNDARY_SINGLE_CACHELINE;
  12095. #else
  12096. goal = 0;
  12097. #endif
  12098. #endif
  12099. if (tg3_flag(tp, 57765_PLUS)) {
  12100. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  12101. goto out;
  12102. }
  12103. if (!goal)
  12104. goto out;
  12105. /* PCI controllers on most RISC systems tend to disconnect
  12106. * when a device tries to burst across a cache-line boundary.
  12107. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  12108. *
  12109. * Unfortunately, for PCI-E there are only limited
  12110. * write-side controls for this, and thus for reads
  12111. * we will still get the disconnects. We'll also waste
  12112. * these PCI cycles for both read and write for chips
  12113. * other than 5700 and 5701 which do not implement the
  12114. * boundary bits.
  12115. */
  12116. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  12117. switch (cacheline_size) {
  12118. case 16:
  12119. case 32:
  12120. case 64:
  12121. case 128:
  12122. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12123. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  12124. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  12125. } else {
  12126. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12127. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12128. }
  12129. break;
  12130. case 256:
  12131. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  12132. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  12133. break;
  12134. default:
  12135. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  12136. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  12137. break;
  12138. }
  12139. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  12140. switch (cacheline_size) {
  12141. case 16:
  12142. case 32:
  12143. case 64:
  12144. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12145. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12146. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12147. break;
  12148. }
  12149. /* fallthrough */
  12150. case 128:
  12151. default:
  12152. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12153. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12154. break;
  12155. }
  12156. } else {
  12157. switch (cacheline_size) {
  12158. case 16:
  12159. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12160. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12161. DMA_RWCTRL_WRITE_BNDRY_16);
  12162. break;
  12163. }
  12164. /* fallthrough */
  12165. case 32:
  12166. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12167. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12168. DMA_RWCTRL_WRITE_BNDRY_32);
  12169. break;
  12170. }
  12171. /* fallthrough */
  12172. case 64:
  12173. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12174. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12175. DMA_RWCTRL_WRITE_BNDRY_64);
  12176. break;
  12177. }
  12178. /* fallthrough */
  12179. case 128:
  12180. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12181. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12182. DMA_RWCTRL_WRITE_BNDRY_128);
  12183. break;
  12184. }
  12185. /* fallthrough */
  12186. case 256:
  12187. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12188. DMA_RWCTRL_WRITE_BNDRY_256);
  12189. break;
  12190. case 512:
  12191. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12192. DMA_RWCTRL_WRITE_BNDRY_512);
  12193. break;
  12194. case 1024:
  12195. default:
  12196. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12197. DMA_RWCTRL_WRITE_BNDRY_1024);
  12198. break;
  12199. }
  12200. }
  12201. out:
  12202. return val;
  12203. }
  12204. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12205. {
  12206. struct tg3_internal_buffer_desc test_desc;
  12207. u32 sram_dma_descs;
  12208. int i, ret;
  12209. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12210. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12211. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12212. tw32(RDMAC_STATUS, 0);
  12213. tw32(WDMAC_STATUS, 0);
  12214. tw32(BUFMGR_MODE, 0);
  12215. tw32(FTQ_RESET, 0);
  12216. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12217. test_desc.addr_lo = buf_dma & 0xffffffff;
  12218. test_desc.nic_mbuf = 0x00002100;
  12219. test_desc.len = size;
  12220. /*
  12221. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12222. * the *second* time the tg3 driver was getting loaded after an
  12223. * initial scan.
  12224. *
  12225. * Broadcom tells me:
  12226. * ...the DMA engine is connected to the GRC block and a DMA
  12227. * reset may affect the GRC block in some unpredictable way...
  12228. * The behavior of resets to individual blocks has not been tested.
  12229. *
  12230. * Broadcom noted the GRC reset will also reset all sub-components.
  12231. */
  12232. if (to_device) {
  12233. test_desc.cqid_sqid = (13 << 8) | 2;
  12234. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12235. udelay(40);
  12236. } else {
  12237. test_desc.cqid_sqid = (16 << 8) | 7;
  12238. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12239. udelay(40);
  12240. }
  12241. test_desc.flags = 0x00000005;
  12242. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12243. u32 val;
  12244. val = *(((u32 *)&test_desc) + i);
  12245. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12246. sram_dma_descs + (i * sizeof(u32)));
  12247. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12248. }
  12249. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12250. if (to_device)
  12251. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12252. else
  12253. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12254. ret = -ENODEV;
  12255. for (i = 0; i < 40; i++) {
  12256. u32 val;
  12257. if (to_device)
  12258. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12259. else
  12260. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12261. if ((val & 0xffff) == sram_dma_descs) {
  12262. ret = 0;
  12263. break;
  12264. }
  12265. udelay(100);
  12266. }
  12267. return ret;
  12268. }
  12269. #define TEST_BUFFER_SIZE 0x2000
  12270. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12271. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12272. { },
  12273. };
  12274. static int __devinit tg3_test_dma(struct tg3 *tp)
  12275. {
  12276. dma_addr_t buf_dma;
  12277. u32 *buf, saved_dma_rwctrl;
  12278. int ret = 0;
  12279. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12280. &buf_dma, GFP_KERNEL);
  12281. if (!buf) {
  12282. ret = -ENOMEM;
  12283. goto out_nofree;
  12284. }
  12285. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12286. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12287. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12288. if (tg3_flag(tp, 57765_PLUS))
  12289. goto out;
  12290. if (tg3_flag(tp, PCI_EXPRESS)) {
  12291. /* DMA read watermark not used on PCIE */
  12292. tp->dma_rwctrl |= 0x00180000;
  12293. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12296. tp->dma_rwctrl |= 0x003f0000;
  12297. else
  12298. tp->dma_rwctrl |= 0x003f000f;
  12299. } else {
  12300. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12301. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12302. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12303. u32 read_water = 0x7;
  12304. /* If the 5704 is behind the EPB bridge, we can
  12305. * do the less restrictive ONE_DMA workaround for
  12306. * better performance.
  12307. */
  12308. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12310. tp->dma_rwctrl |= 0x8000;
  12311. else if (ccval == 0x6 || ccval == 0x7)
  12312. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12313. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12314. read_water = 4;
  12315. /* Set bit 23 to enable PCIX hw bug fix */
  12316. tp->dma_rwctrl |=
  12317. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12318. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12319. (1 << 23);
  12320. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12321. /* 5780 always in PCIX mode */
  12322. tp->dma_rwctrl |= 0x00144000;
  12323. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12324. /* 5714 always in PCIX mode */
  12325. tp->dma_rwctrl |= 0x00148000;
  12326. } else {
  12327. tp->dma_rwctrl |= 0x001b000f;
  12328. }
  12329. }
  12330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12332. tp->dma_rwctrl &= 0xfffffff0;
  12333. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12335. /* Remove this if it causes problems for some boards. */
  12336. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12337. /* On 5700/5701 chips, we need to set this bit.
  12338. * Otherwise the chip will issue cacheline transactions
  12339. * to streamable DMA memory with not all the byte
  12340. * enables turned on. This is an error on several
  12341. * RISC PCI controllers, in particular sparc64.
  12342. *
  12343. * On 5703/5704 chips, this bit has been reassigned
  12344. * a different meaning. In particular, it is used
  12345. * on those chips to enable a PCI-X workaround.
  12346. */
  12347. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12348. }
  12349. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12350. #if 0
  12351. /* Unneeded, already done by tg3_get_invariants. */
  12352. tg3_switch_clocks(tp);
  12353. #endif
  12354. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12355. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12356. goto out;
  12357. /* It is best to perform DMA test with maximum write burst size
  12358. * to expose the 5700/5701 write DMA bug.
  12359. */
  12360. saved_dma_rwctrl = tp->dma_rwctrl;
  12361. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12362. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12363. while (1) {
  12364. u32 *p = buf, i;
  12365. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12366. p[i] = i;
  12367. /* Send the buffer to the chip. */
  12368. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12369. if (ret) {
  12370. dev_err(&tp->pdev->dev,
  12371. "%s: Buffer write failed. err = %d\n",
  12372. __func__, ret);
  12373. break;
  12374. }
  12375. #if 0
  12376. /* validate data reached card RAM correctly. */
  12377. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12378. u32 val;
  12379. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12380. if (le32_to_cpu(val) != p[i]) {
  12381. dev_err(&tp->pdev->dev,
  12382. "%s: Buffer corrupted on device! "
  12383. "(%d != %d)\n", __func__, val, i);
  12384. /* ret = -ENODEV here? */
  12385. }
  12386. p[i] = 0;
  12387. }
  12388. #endif
  12389. /* Now read it back. */
  12390. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12391. if (ret) {
  12392. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12393. "err = %d\n", __func__, ret);
  12394. break;
  12395. }
  12396. /* Verify it. */
  12397. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12398. if (p[i] == i)
  12399. continue;
  12400. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12401. DMA_RWCTRL_WRITE_BNDRY_16) {
  12402. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12403. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12404. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12405. break;
  12406. } else {
  12407. dev_err(&tp->pdev->dev,
  12408. "%s: Buffer corrupted on read back! "
  12409. "(%d != %d)\n", __func__, p[i], i);
  12410. ret = -ENODEV;
  12411. goto out;
  12412. }
  12413. }
  12414. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12415. /* Success. */
  12416. ret = 0;
  12417. break;
  12418. }
  12419. }
  12420. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12421. DMA_RWCTRL_WRITE_BNDRY_16) {
  12422. /* DMA test passed without adjusting DMA boundary,
  12423. * now look for chipsets that are known to expose the
  12424. * DMA bug without failing the test.
  12425. */
  12426. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12427. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12428. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12429. } else {
  12430. /* Safe to use the calculated DMA boundary. */
  12431. tp->dma_rwctrl = saved_dma_rwctrl;
  12432. }
  12433. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12434. }
  12435. out:
  12436. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12437. out_nofree:
  12438. return ret;
  12439. }
  12440. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12441. {
  12442. if (tg3_flag(tp, 57765_PLUS)) {
  12443. tp->bufmgr_config.mbuf_read_dma_low_water =
  12444. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12445. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12446. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12447. tp->bufmgr_config.mbuf_high_water =
  12448. DEFAULT_MB_HIGH_WATER_57765;
  12449. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12450. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12451. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12452. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12453. tp->bufmgr_config.mbuf_high_water_jumbo =
  12454. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12455. } else if (tg3_flag(tp, 5705_PLUS)) {
  12456. tp->bufmgr_config.mbuf_read_dma_low_water =
  12457. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12458. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12459. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12460. tp->bufmgr_config.mbuf_high_water =
  12461. DEFAULT_MB_HIGH_WATER_5705;
  12462. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12463. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12464. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12465. tp->bufmgr_config.mbuf_high_water =
  12466. DEFAULT_MB_HIGH_WATER_5906;
  12467. }
  12468. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12469. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12470. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12471. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12472. tp->bufmgr_config.mbuf_high_water_jumbo =
  12473. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12474. } else {
  12475. tp->bufmgr_config.mbuf_read_dma_low_water =
  12476. DEFAULT_MB_RDMA_LOW_WATER;
  12477. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12478. DEFAULT_MB_MACRX_LOW_WATER;
  12479. tp->bufmgr_config.mbuf_high_water =
  12480. DEFAULT_MB_HIGH_WATER;
  12481. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12482. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12483. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12484. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12485. tp->bufmgr_config.mbuf_high_water_jumbo =
  12486. DEFAULT_MB_HIGH_WATER_JUMBO;
  12487. }
  12488. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12489. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12490. }
  12491. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12492. {
  12493. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12494. case TG3_PHY_ID_BCM5400: return "5400";
  12495. case TG3_PHY_ID_BCM5401: return "5401";
  12496. case TG3_PHY_ID_BCM5411: return "5411";
  12497. case TG3_PHY_ID_BCM5701: return "5701";
  12498. case TG3_PHY_ID_BCM5703: return "5703";
  12499. case TG3_PHY_ID_BCM5704: return "5704";
  12500. case TG3_PHY_ID_BCM5705: return "5705";
  12501. case TG3_PHY_ID_BCM5750: return "5750";
  12502. case TG3_PHY_ID_BCM5752: return "5752";
  12503. case TG3_PHY_ID_BCM5714: return "5714";
  12504. case TG3_PHY_ID_BCM5780: return "5780";
  12505. case TG3_PHY_ID_BCM5755: return "5755";
  12506. case TG3_PHY_ID_BCM5787: return "5787";
  12507. case TG3_PHY_ID_BCM5784: return "5784";
  12508. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12509. case TG3_PHY_ID_BCM5906: return "5906";
  12510. case TG3_PHY_ID_BCM5761: return "5761";
  12511. case TG3_PHY_ID_BCM5718C: return "5718C";
  12512. case TG3_PHY_ID_BCM5718S: return "5718S";
  12513. case TG3_PHY_ID_BCM57765: return "57765";
  12514. case TG3_PHY_ID_BCM5719C: return "5719C";
  12515. case TG3_PHY_ID_BCM5720C: return "5720C";
  12516. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12517. case 0: return "serdes";
  12518. default: return "unknown";
  12519. }
  12520. }
  12521. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12522. {
  12523. if (tg3_flag(tp, PCI_EXPRESS)) {
  12524. strcpy(str, "PCI Express");
  12525. return str;
  12526. } else if (tg3_flag(tp, PCIX_MODE)) {
  12527. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12528. strcpy(str, "PCIX:");
  12529. if ((clock_ctrl == 7) ||
  12530. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12531. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12532. strcat(str, "133MHz");
  12533. else if (clock_ctrl == 0)
  12534. strcat(str, "33MHz");
  12535. else if (clock_ctrl == 2)
  12536. strcat(str, "50MHz");
  12537. else if (clock_ctrl == 4)
  12538. strcat(str, "66MHz");
  12539. else if (clock_ctrl == 6)
  12540. strcat(str, "100MHz");
  12541. } else {
  12542. strcpy(str, "PCI:");
  12543. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12544. strcat(str, "66MHz");
  12545. else
  12546. strcat(str, "33MHz");
  12547. }
  12548. if (tg3_flag(tp, PCI_32BIT))
  12549. strcat(str, ":32-bit");
  12550. else
  12551. strcat(str, ":64-bit");
  12552. return str;
  12553. }
  12554. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12555. {
  12556. struct pci_dev *peer;
  12557. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12558. for (func = 0; func < 8; func++) {
  12559. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12560. if (peer && peer != tp->pdev)
  12561. break;
  12562. pci_dev_put(peer);
  12563. }
  12564. /* 5704 can be configured in single-port mode, set peer to
  12565. * tp->pdev in that case.
  12566. */
  12567. if (!peer) {
  12568. peer = tp->pdev;
  12569. return peer;
  12570. }
  12571. /*
  12572. * We don't need to keep the refcount elevated; there's no way
  12573. * to remove one half of this device without removing the other
  12574. */
  12575. pci_dev_put(peer);
  12576. return peer;
  12577. }
  12578. static void __devinit tg3_init_coal(struct tg3 *tp)
  12579. {
  12580. struct ethtool_coalesce *ec = &tp->coal;
  12581. memset(ec, 0, sizeof(*ec));
  12582. ec->cmd = ETHTOOL_GCOALESCE;
  12583. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12584. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12585. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12586. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12587. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12588. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12589. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12590. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12591. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12592. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12593. HOSTCC_MODE_CLRTICK_TXBD)) {
  12594. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12595. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12596. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12597. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12598. }
  12599. if (tg3_flag(tp, 5705_PLUS)) {
  12600. ec->rx_coalesce_usecs_irq = 0;
  12601. ec->tx_coalesce_usecs_irq = 0;
  12602. ec->stats_block_coalesce_usecs = 0;
  12603. }
  12604. }
  12605. static const struct net_device_ops tg3_netdev_ops = {
  12606. .ndo_open = tg3_open,
  12607. .ndo_stop = tg3_close,
  12608. .ndo_start_xmit = tg3_start_xmit,
  12609. .ndo_get_stats64 = tg3_get_stats64,
  12610. .ndo_validate_addr = eth_validate_addr,
  12611. .ndo_set_multicast_list = tg3_set_rx_mode,
  12612. .ndo_set_mac_address = tg3_set_mac_addr,
  12613. .ndo_do_ioctl = tg3_ioctl,
  12614. .ndo_tx_timeout = tg3_tx_timeout,
  12615. .ndo_change_mtu = tg3_change_mtu,
  12616. .ndo_fix_features = tg3_fix_features,
  12617. .ndo_set_features = tg3_set_features,
  12618. #ifdef CONFIG_NET_POLL_CONTROLLER
  12619. .ndo_poll_controller = tg3_poll_controller,
  12620. #endif
  12621. };
  12622. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12623. const struct pci_device_id *ent)
  12624. {
  12625. struct net_device *dev;
  12626. struct tg3 *tp;
  12627. int i, err, pm_cap;
  12628. u32 sndmbx, rcvmbx, intmbx;
  12629. char str[40];
  12630. u64 dma_mask, persist_dma_mask;
  12631. u32 features = 0;
  12632. printk_once(KERN_INFO "%s\n", version);
  12633. err = pci_enable_device(pdev);
  12634. if (err) {
  12635. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12636. return err;
  12637. }
  12638. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12639. if (err) {
  12640. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12641. goto err_out_disable_pdev;
  12642. }
  12643. pci_set_master(pdev);
  12644. /* Find power-management capability. */
  12645. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12646. if (pm_cap == 0) {
  12647. dev_err(&pdev->dev,
  12648. "Cannot find Power Management capability, aborting\n");
  12649. err = -EIO;
  12650. goto err_out_free_res;
  12651. }
  12652. err = pci_set_power_state(pdev, PCI_D0);
  12653. if (err) {
  12654. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  12655. goto err_out_free_res;
  12656. }
  12657. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12658. if (!dev) {
  12659. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12660. err = -ENOMEM;
  12661. goto err_out_power_down;
  12662. }
  12663. SET_NETDEV_DEV(dev, &pdev->dev);
  12664. tp = netdev_priv(dev);
  12665. tp->pdev = pdev;
  12666. tp->dev = dev;
  12667. tp->pm_cap = pm_cap;
  12668. tp->rx_mode = TG3_DEF_RX_MODE;
  12669. tp->tx_mode = TG3_DEF_TX_MODE;
  12670. if (tg3_debug > 0)
  12671. tp->msg_enable = tg3_debug;
  12672. else
  12673. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12674. /* The word/byte swap controls here control register access byte
  12675. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12676. * setting below.
  12677. */
  12678. tp->misc_host_ctrl =
  12679. MISC_HOST_CTRL_MASK_PCI_INT |
  12680. MISC_HOST_CTRL_WORD_SWAP |
  12681. MISC_HOST_CTRL_INDIR_ACCESS |
  12682. MISC_HOST_CTRL_PCISTATE_RW;
  12683. /* The NONFRM (non-frame) byte/word swap controls take effect
  12684. * on descriptor entries, anything which isn't packet data.
  12685. *
  12686. * The StrongARM chips on the board (one for tx, one for rx)
  12687. * are running in big-endian mode.
  12688. */
  12689. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12690. GRC_MODE_WSWAP_NONFRM_DATA);
  12691. #ifdef __BIG_ENDIAN
  12692. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12693. #endif
  12694. spin_lock_init(&tp->lock);
  12695. spin_lock_init(&tp->indirect_lock);
  12696. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12697. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12698. if (!tp->regs) {
  12699. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12700. err = -ENOMEM;
  12701. goto err_out_free_dev;
  12702. }
  12703. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12704. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  12705. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  12706. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  12707. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12708. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12709. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12710. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  12711. tg3_flag_set(tp, ENABLE_APE);
  12712. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12713. if (!tp->aperegs) {
  12714. dev_err(&pdev->dev,
  12715. "Cannot map APE registers, aborting\n");
  12716. err = -ENOMEM;
  12717. goto err_out_iounmap;
  12718. }
  12719. }
  12720. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12721. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12722. dev->ethtool_ops = &tg3_ethtool_ops;
  12723. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12724. dev->netdev_ops = &tg3_netdev_ops;
  12725. dev->irq = pdev->irq;
  12726. err = tg3_get_invariants(tp);
  12727. if (err) {
  12728. dev_err(&pdev->dev,
  12729. "Problem fetching invariants of chip, aborting\n");
  12730. goto err_out_apeunmap;
  12731. }
  12732. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12733. * device behind the EPB cannot support DMA addresses > 40-bit.
  12734. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12735. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12736. * do DMA address check in tg3_start_xmit().
  12737. */
  12738. if (tg3_flag(tp, IS_5788))
  12739. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12740. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12741. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12742. #ifdef CONFIG_HIGHMEM
  12743. dma_mask = DMA_BIT_MASK(64);
  12744. #endif
  12745. } else
  12746. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12747. /* Configure DMA attributes. */
  12748. if (dma_mask > DMA_BIT_MASK(32)) {
  12749. err = pci_set_dma_mask(pdev, dma_mask);
  12750. if (!err) {
  12751. features |= NETIF_F_HIGHDMA;
  12752. err = pci_set_consistent_dma_mask(pdev,
  12753. persist_dma_mask);
  12754. if (err < 0) {
  12755. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12756. "DMA for consistent allocations\n");
  12757. goto err_out_apeunmap;
  12758. }
  12759. }
  12760. }
  12761. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12762. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12763. if (err) {
  12764. dev_err(&pdev->dev,
  12765. "No usable DMA configuration, aborting\n");
  12766. goto err_out_apeunmap;
  12767. }
  12768. }
  12769. tg3_init_bufmgr_config(tp);
  12770. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12771. /* 5700 B0 chips do not support checksumming correctly due
  12772. * to hardware bugs.
  12773. */
  12774. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12775. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12776. if (tg3_flag(tp, 5755_PLUS))
  12777. features |= NETIF_F_IPV6_CSUM;
  12778. }
  12779. /* TSO is on by default on chips that support hardware TSO.
  12780. * Firmware TSO on older chips gives lower performance, so it
  12781. * is off by default, but can be enabled using ethtool.
  12782. */
  12783. if ((tg3_flag(tp, HW_TSO_1) ||
  12784. tg3_flag(tp, HW_TSO_2) ||
  12785. tg3_flag(tp, HW_TSO_3)) &&
  12786. (features & NETIF_F_IP_CSUM))
  12787. features |= NETIF_F_TSO;
  12788. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12789. if (features & NETIF_F_IPV6_CSUM)
  12790. features |= NETIF_F_TSO6;
  12791. if (tg3_flag(tp, HW_TSO_3) ||
  12792. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12793. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12794. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12797. features |= NETIF_F_TSO_ECN;
  12798. }
  12799. dev->features |= features;
  12800. dev->vlan_features |= features;
  12801. /*
  12802. * Add loopback capability only for a subset of devices that support
  12803. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12804. * loopback for the remaining devices.
  12805. */
  12806. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12807. !tg3_flag(tp, CPMU_PRESENT))
  12808. /* Add the loopback capability */
  12809. features |= NETIF_F_LOOPBACK;
  12810. dev->hw_features |= features;
  12811. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12812. !tg3_flag(tp, TSO_CAPABLE) &&
  12813. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12814. tg3_flag_set(tp, MAX_RXPEND_64);
  12815. tp->rx_pending = 63;
  12816. }
  12817. err = tg3_get_device_address(tp);
  12818. if (err) {
  12819. dev_err(&pdev->dev,
  12820. "Could not obtain valid ethernet address, aborting\n");
  12821. goto err_out_apeunmap;
  12822. }
  12823. /*
  12824. * Reset chip in case UNDI or EFI driver did not shutdown
  12825. * DMA self test will enable WDMAC and we'll see (spurious)
  12826. * pending DMA on the PCI bus at that point.
  12827. */
  12828. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12829. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12830. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12831. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12832. }
  12833. err = tg3_test_dma(tp);
  12834. if (err) {
  12835. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12836. goto err_out_apeunmap;
  12837. }
  12838. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12839. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12840. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12841. for (i = 0; i < tp->irq_max; i++) {
  12842. struct tg3_napi *tnapi = &tp->napi[i];
  12843. tnapi->tp = tp;
  12844. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12845. tnapi->int_mbox = intmbx;
  12846. if (i < 4)
  12847. intmbx += 0x8;
  12848. else
  12849. intmbx += 0x4;
  12850. tnapi->consmbox = rcvmbx;
  12851. tnapi->prodmbox = sndmbx;
  12852. if (i)
  12853. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12854. else
  12855. tnapi->coal_now = HOSTCC_MODE_NOW;
  12856. if (!tg3_flag(tp, SUPPORT_MSIX))
  12857. break;
  12858. /*
  12859. * If we support MSIX, we'll be using RSS. If we're using
  12860. * RSS, the first vector only handles link interrupts and the
  12861. * remaining vectors handle rx and tx interrupts. Reuse the
  12862. * mailbox values for the next iteration. The values we setup
  12863. * above are still useful for the single vectored mode.
  12864. */
  12865. if (!i)
  12866. continue;
  12867. rcvmbx += 0x8;
  12868. if (sndmbx & 0x4)
  12869. sndmbx -= 0x4;
  12870. else
  12871. sndmbx += 0xc;
  12872. }
  12873. tg3_init_coal(tp);
  12874. pci_set_drvdata(pdev, dev);
  12875. if (tg3_flag(tp, 5717_PLUS)) {
  12876. /* Resume a low-power mode */
  12877. tg3_frob_aux_power(tp, false);
  12878. }
  12879. err = register_netdev(dev);
  12880. if (err) {
  12881. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12882. goto err_out_apeunmap;
  12883. }
  12884. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12885. tp->board_part_number,
  12886. tp->pci_chip_rev_id,
  12887. tg3_bus_string(tp, str),
  12888. dev->dev_addr);
  12889. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12890. struct phy_device *phydev;
  12891. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12892. netdev_info(dev,
  12893. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12894. phydev->drv->name, dev_name(&phydev->dev));
  12895. } else {
  12896. char *ethtype;
  12897. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12898. ethtype = "10/100Base-TX";
  12899. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12900. ethtype = "1000Base-SX";
  12901. else
  12902. ethtype = "10/100/1000Base-T";
  12903. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12904. "(WireSpeed[%d], EEE[%d])\n",
  12905. tg3_phy_string(tp), ethtype,
  12906. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12907. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12908. }
  12909. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12910. (dev->features & NETIF_F_RXCSUM) != 0,
  12911. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12912. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12913. tg3_flag(tp, ENABLE_ASF) != 0,
  12914. tg3_flag(tp, TSO_CAPABLE) != 0);
  12915. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12916. tp->dma_rwctrl,
  12917. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12918. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12919. pci_save_state(pdev);
  12920. return 0;
  12921. err_out_apeunmap:
  12922. if (tp->aperegs) {
  12923. iounmap(tp->aperegs);
  12924. tp->aperegs = NULL;
  12925. }
  12926. err_out_iounmap:
  12927. if (tp->regs) {
  12928. iounmap(tp->regs);
  12929. tp->regs = NULL;
  12930. }
  12931. err_out_free_dev:
  12932. free_netdev(dev);
  12933. err_out_power_down:
  12934. pci_set_power_state(pdev, PCI_D3hot);
  12935. err_out_free_res:
  12936. pci_release_regions(pdev);
  12937. err_out_disable_pdev:
  12938. pci_disable_device(pdev);
  12939. pci_set_drvdata(pdev, NULL);
  12940. return err;
  12941. }
  12942. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12943. {
  12944. struct net_device *dev = pci_get_drvdata(pdev);
  12945. if (dev) {
  12946. struct tg3 *tp = netdev_priv(dev);
  12947. if (tp->fw)
  12948. release_firmware(tp->fw);
  12949. cancel_work_sync(&tp->reset_task);
  12950. if (!tg3_flag(tp, USE_PHYLIB)) {
  12951. tg3_phy_fini(tp);
  12952. tg3_mdio_fini(tp);
  12953. }
  12954. unregister_netdev(dev);
  12955. if (tp->aperegs) {
  12956. iounmap(tp->aperegs);
  12957. tp->aperegs = NULL;
  12958. }
  12959. if (tp->regs) {
  12960. iounmap(tp->regs);
  12961. tp->regs = NULL;
  12962. }
  12963. free_netdev(dev);
  12964. pci_release_regions(pdev);
  12965. pci_disable_device(pdev);
  12966. pci_set_drvdata(pdev, NULL);
  12967. }
  12968. }
  12969. #ifdef CONFIG_PM_SLEEP
  12970. static int tg3_suspend(struct device *device)
  12971. {
  12972. struct pci_dev *pdev = to_pci_dev(device);
  12973. struct net_device *dev = pci_get_drvdata(pdev);
  12974. struct tg3 *tp = netdev_priv(dev);
  12975. int err;
  12976. if (!netif_running(dev))
  12977. return 0;
  12978. flush_work_sync(&tp->reset_task);
  12979. tg3_phy_stop(tp);
  12980. tg3_netif_stop(tp);
  12981. del_timer_sync(&tp->timer);
  12982. tg3_full_lock(tp, 1);
  12983. tg3_disable_ints(tp);
  12984. tg3_full_unlock(tp);
  12985. netif_device_detach(dev);
  12986. tg3_full_lock(tp, 0);
  12987. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12988. tg3_flag_clear(tp, INIT_COMPLETE);
  12989. tg3_full_unlock(tp);
  12990. err = tg3_power_down_prepare(tp);
  12991. if (err) {
  12992. int err2;
  12993. tg3_full_lock(tp, 0);
  12994. tg3_flag_set(tp, INIT_COMPLETE);
  12995. err2 = tg3_restart_hw(tp, 1);
  12996. if (err2)
  12997. goto out;
  12998. tp->timer.expires = jiffies + tp->timer_offset;
  12999. add_timer(&tp->timer);
  13000. netif_device_attach(dev);
  13001. tg3_netif_start(tp);
  13002. out:
  13003. tg3_full_unlock(tp);
  13004. if (!err2)
  13005. tg3_phy_start(tp);
  13006. }
  13007. return err;
  13008. }
  13009. static int tg3_resume(struct device *device)
  13010. {
  13011. struct pci_dev *pdev = to_pci_dev(device);
  13012. struct net_device *dev = pci_get_drvdata(pdev);
  13013. struct tg3 *tp = netdev_priv(dev);
  13014. int err;
  13015. if (!netif_running(dev))
  13016. return 0;
  13017. netif_device_attach(dev);
  13018. tg3_full_lock(tp, 0);
  13019. tg3_flag_set(tp, INIT_COMPLETE);
  13020. err = tg3_restart_hw(tp, 1);
  13021. if (err)
  13022. goto out;
  13023. tp->timer.expires = jiffies + tp->timer_offset;
  13024. add_timer(&tp->timer);
  13025. tg3_netif_start(tp);
  13026. out:
  13027. tg3_full_unlock(tp);
  13028. if (!err)
  13029. tg3_phy_start(tp);
  13030. return err;
  13031. }
  13032. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13033. #define TG3_PM_OPS (&tg3_pm_ops)
  13034. #else
  13035. #define TG3_PM_OPS NULL
  13036. #endif /* CONFIG_PM_SLEEP */
  13037. /**
  13038. * tg3_io_error_detected - called when PCI error is detected
  13039. * @pdev: Pointer to PCI device
  13040. * @state: The current pci connection state
  13041. *
  13042. * This function is called after a PCI bus error affecting
  13043. * this device has been detected.
  13044. */
  13045. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13046. pci_channel_state_t state)
  13047. {
  13048. struct net_device *netdev = pci_get_drvdata(pdev);
  13049. struct tg3 *tp = netdev_priv(netdev);
  13050. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13051. netdev_info(netdev, "PCI I/O error detected\n");
  13052. rtnl_lock();
  13053. if (!netif_running(netdev))
  13054. goto done;
  13055. tg3_phy_stop(tp);
  13056. tg3_netif_stop(tp);
  13057. del_timer_sync(&tp->timer);
  13058. tg3_flag_clear(tp, RESTART_TIMER);
  13059. /* Want to make sure that the reset task doesn't run */
  13060. cancel_work_sync(&tp->reset_task);
  13061. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  13062. tg3_flag_clear(tp, RESTART_TIMER);
  13063. netif_device_detach(netdev);
  13064. /* Clean up software state, even if MMIO is blocked */
  13065. tg3_full_lock(tp, 0);
  13066. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13067. tg3_full_unlock(tp);
  13068. done:
  13069. if (state == pci_channel_io_perm_failure)
  13070. err = PCI_ERS_RESULT_DISCONNECT;
  13071. else
  13072. pci_disable_device(pdev);
  13073. rtnl_unlock();
  13074. return err;
  13075. }
  13076. /**
  13077. * tg3_io_slot_reset - called after the pci bus has been reset.
  13078. * @pdev: Pointer to PCI device
  13079. *
  13080. * Restart the card from scratch, as if from a cold-boot.
  13081. * At this point, the card has exprienced a hard reset,
  13082. * followed by fixups by BIOS, and has its config space
  13083. * set up identically to what it was at cold boot.
  13084. */
  13085. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13086. {
  13087. struct net_device *netdev = pci_get_drvdata(pdev);
  13088. struct tg3 *tp = netdev_priv(netdev);
  13089. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13090. int err;
  13091. rtnl_lock();
  13092. if (pci_enable_device(pdev)) {
  13093. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13094. goto done;
  13095. }
  13096. pci_set_master(pdev);
  13097. pci_restore_state(pdev);
  13098. pci_save_state(pdev);
  13099. if (!netif_running(netdev)) {
  13100. rc = PCI_ERS_RESULT_RECOVERED;
  13101. goto done;
  13102. }
  13103. err = tg3_power_up(tp);
  13104. if (err)
  13105. goto done;
  13106. rc = PCI_ERS_RESULT_RECOVERED;
  13107. done:
  13108. rtnl_unlock();
  13109. return rc;
  13110. }
  13111. /**
  13112. * tg3_io_resume - called when traffic can start flowing again.
  13113. * @pdev: Pointer to PCI device
  13114. *
  13115. * This callback is called when the error recovery driver tells
  13116. * us that its OK to resume normal operation.
  13117. */
  13118. static void tg3_io_resume(struct pci_dev *pdev)
  13119. {
  13120. struct net_device *netdev = pci_get_drvdata(pdev);
  13121. struct tg3 *tp = netdev_priv(netdev);
  13122. int err;
  13123. rtnl_lock();
  13124. if (!netif_running(netdev))
  13125. goto done;
  13126. tg3_full_lock(tp, 0);
  13127. tg3_flag_set(tp, INIT_COMPLETE);
  13128. err = tg3_restart_hw(tp, 1);
  13129. tg3_full_unlock(tp);
  13130. if (err) {
  13131. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  13132. goto done;
  13133. }
  13134. netif_device_attach(netdev);
  13135. tp->timer.expires = jiffies + tp->timer_offset;
  13136. add_timer(&tp->timer);
  13137. tg3_netif_start(tp);
  13138. tg3_phy_start(tp);
  13139. done:
  13140. rtnl_unlock();
  13141. }
  13142. static struct pci_error_handlers tg3_err_handler = {
  13143. .error_detected = tg3_io_error_detected,
  13144. .slot_reset = tg3_io_slot_reset,
  13145. .resume = tg3_io_resume
  13146. };
  13147. static struct pci_driver tg3_driver = {
  13148. .name = DRV_MODULE_NAME,
  13149. .id_table = tg3_pci_tbl,
  13150. .probe = tg3_init_one,
  13151. .remove = __devexit_p(tg3_remove_one),
  13152. .err_handler = &tg3_err_handler,
  13153. .driver.pm = TG3_PM_OPS,
  13154. };
  13155. static int __init tg3_init(void)
  13156. {
  13157. return pci_register_driver(&tg3_driver);
  13158. }
  13159. static void __exit tg3_cleanup(void)
  13160. {
  13161. pci_unregister_driver(&tg3_driver);
  13162. }
  13163. module_init(tg3_init);
  13164. module_exit(tg3_cleanup);