at91sam9g45.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <linux/dma-mapping.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <mach/at91sam9g45.h>
  19. #include <mach/at91_pmc.h>
  20. #include <mach/at91_rstc.h>
  21. #include <mach/at91_shdwc.h>
  22. #include <mach/cpu.h>
  23. #include "soc.h"
  24. #include "generic.h"
  25. #include "clock.h"
  26. /* --------------------------------------------------------------------
  27. * Clocks
  28. * -------------------------------------------------------------------- */
  29. /*
  30. * The peripheral clocks.
  31. */
  32. static struct clk pioA_clk = {
  33. .name = "pioA_clk",
  34. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  35. .type = CLK_TYPE_PERIPHERAL,
  36. };
  37. static struct clk pioB_clk = {
  38. .name = "pioB_clk",
  39. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioC_clk = {
  43. .name = "pioC_clk",
  44. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk pioDE_clk = {
  48. .name = "pioDE_clk",
  49. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk usart0_clk = {
  53. .name = "usart0_clk",
  54. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk usart1_clk = {
  58. .name = "usart1_clk",
  59. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart2_clk = {
  63. .name = "usart2_clk",
  64. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart3_clk = {
  68. .name = "usart3_clk",
  69. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk mmc0_clk = {
  73. .name = "mci0_clk",
  74. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk twi0_clk = {
  78. .name = "twi0_clk",
  79. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk twi1_clk = {
  83. .name = "twi1_clk",
  84. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk spi0_clk = {
  88. .name = "spi0_clk",
  89. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk spi1_clk = {
  93. .name = "spi1_clk",
  94. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk ssc0_clk = {
  98. .name = "ssc0_clk",
  99. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ssc1_clk = {
  103. .name = "ssc1_clk",
  104. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tcb0_clk = {
  108. .name = "tcb0_clk",
  109. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk pwm_clk = {
  113. .name = "pwm_clk",
  114. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk tsc_clk = {
  118. .name = "tsc_clk",
  119. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk dma_clk = {
  123. .name = "dma_clk",
  124. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk uhphs_clk = {
  128. .name = "uhphs_clk",
  129. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk lcdc_clk = {
  133. .name = "lcdc_clk",
  134. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk ac97_clk = {
  138. .name = "ac97_clk",
  139. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk macb_clk = {
  143. .name = "macb_clk",
  144. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk isi_clk = {
  148. .name = "isi_clk",
  149. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk udphs_clk = {
  153. .name = "udphs_clk",
  154. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk mmc1_clk = {
  158. .name = "mci1_clk",
  159. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  160. .type = CLK_TYPE_PERIPHERAL,
  161. };
  162. /* Video decoder clock - Only for sam9m10/sam9m11 */
  163. static struct clk vdec_clk = {
  164. .name = "vdec_clk",
  165. .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
  166. .type = CLK_TYPE_PERIPHERAL,
  167. };
  168. static struct clk *periph_clocks[] __initdata = {
  169. &pioA_clk,
  170. &pioB_clk,
  171. &pioC_clk,
  172. &pioDE_clk,
  173. &usart0_clk,
  174. &usart1_clk,
  175. &usart2_clk,
  176. &usart3_clk,
  177. &mmc0_clk,
  178. &twi0_clk,
  179. &twi1_clk,
  180. &spi0_clk,
  181. &spi1_clk,
  182. &ssc0_clk,
  183. &ssc1_clk,
  184. &tcb0_clk,
  185. &pwm_clk,
  186. &tsc_clk,
  187. &dma_clk,
  188. &uhphs_clk,
  189. &lcdc_clk,
  190. &ac97_clk,
  191. &macb_clk,
  192. &isi_clk,
  193. &udphs_clk,
  194. &mmc1_clk,
  195. // irq0
  196. };
  197. static struct clk_lookup periph_clocks_lookups[] = {
  198. /* One additional fake clock for ohci */
  199. CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
  200. CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
  201. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  202. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  203. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
  204. CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
  205. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  206. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  207. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
  208. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
  209. CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
  210. CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
  211. };
  212. static struct clk_lookup usart_clocks_lookups[] = {
  213. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  214. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  215. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  216. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  217. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  218. };
  219. /*
  220. * The two programmable clocks.
  221. * You must configure pin multiplexing to bring these signals out.
  222. */
  223. static struct clk pck0 = {
  224. .name = "pck0",
  225. .pmc_mask = AT91_PMC_PCK0,
  226. .type = CLK_TYPE_PROGRAMMABLE,
  227. .id = 0,
  228. };
  229. static struct clk pck1 = {
  230. .name = "pck1",
  231. .pmc_mask = AT91_PMC_PCK1,
  232. .type = CLK_TYPE_PROGRAMMABLE,
  233. .id = 1,
  234. };
  235. static void __init at91sam9g45_register_clocks(void)
  236. {
  237. int i;
  238. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  239. clk_register(periph_clocks[i]);
  240. clkdev_add_table(periph_clocks_lookups,
  241. ARRAY_SIZE(periph_clocks_lookups));
  242. clkdev_add_table(usart_clocks_lookups,
  243. ARRAY_SIZE(usart_clocks_lookups));
  244. if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
  245. clk_register(&vdec_clk);
  246. clk_register(&pck0);
  247. clk_register(&pck1);
  248. }
  249. static struct clk_lookup console_clock_lookup;
  250. void __init at91sam9g45_set_console_clock(int id)
  251. {
  252. if (id >= ARRAY_SIZE(usart_clocks_lookups))
  253. return;
  254. console_clock_lookup.con_id = "usart";
  255. console_clock_lookup.clk = usart_clocks_lookups[id].clk;
  256. clkdev_add(&console_clock_lookup);
  257. }
  258. /* --------------------------------------------------------------------
  259. * GPIO
  260. * -------------------------------------------------------------------- */
  261. static struct at91_gpio_bank at91sam9g45_gpio[] = {
  262. {
  263. .id = AT91SAM9G45_ID_PIOA,
  264. .offset = AT91_PIOA,
  265. .clock = &pioA_clk,
  266. }, {
  267. .id = AT91SAM9G45_ID_PIOB,
  268. .offset = AT91_PIOB,
  269. .clock = &pioB_clk,
  270. }, {
  271. .id = AT91SAM9G45_ID_PIOC,
  272. .offset = AT91_PIOC,
  273. .clock = &pioC_clk,
  274. }, {
  275. .id = AT91SAM9G45_ID_PIODE,
  276. .offset = AT91_PIOD,
  277. .clock = &pioDE_clk,
  278. }, {
  279. .id = AT91SAM9G45_ID_PIODE,
  280. .offset = AT91_PIOE,
  281. .clock = &pioDE_clk,
  282. }
  283. };
  284. static void at91sam9g45_reset(void)
  285. {
  286. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  287. }
  288. static void at91sam9g45_poweroff(void)
  289. {
  290. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  291. }
  292. /* --------------------------------------------------------------------
  293. * AT91SAM9G45 processor initialization
  294. * -------------------------------------------------------------------- */
  295. static void __init at91sam9g45_map_io(void)
  296. {
  297. at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
  298. init_consistent_dma_size(SZ_4M);
  299. }
  300. static void __init at91sam9g45_initialize(void)
  301. {
  302. at91_arch_reset = at91sam9g45_reset;
  303. pm_power_off = at91sam9g45_poweroff;
  304. at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
  305. /* Register GPIO subsystem */
  306. at91_gpio_init(at91sam9g45_gpio, 5);
  307. }
  308. /* --------------------------------------------------------------------
  309. * Interrupt initialization
  310. * -------------------------------------------------------------------- */
  311. /*
  312. * The default interrupt priority levels (0 = lowest, 7 = highest).
  313. */
  314. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  315. 7, /* Advanced Interrupt Controller (FIQ) */
  316. 7, /* System Peripherals */
  317. 1, /* Parallel IO Controller A */
  318. 1, /* Parallel IO Controller B */
  319. 1, /* Parallel IO Controller C */
  320. 1, /* Parallel IO Controller D and E */
  321. 0,
  322. 5, /* USART 0 */
  323. 5, /* USART 1 */
  324. 5, /* USART 2 */
  325. 5, /* USART 3 */
  326. 0, /* Multimedia Card Interface 0 */
  327. 6, /* Two-Wire Interface 0 */
  328. 6, /* Two-Wire Interface 1 */
  329. 5, /* Serial Peripheral Interface 0 */
  330. 5, /* Serial Peripheral Interface 1 */
  331. 4, /* Serial Synchronous Controller 0 */
  332. 4, /* Serial Synchronous Controller 1 */
  333. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  334. 0, /* Pulse Width Modulation Controller */
  335. 0, /* Touch Screen Controller */
  336. 0, /* DMA Controller */
  337. 2, /* USB Host High Speed port */
  338. 3, /* LDC Controller */
  339. 5, /* AC97 Controller */
  340. 3, /* Ethernet */
  341. 0, /* Image Sensor Interface */
  342. 2, /* USB Device High speed port */
  343. 0,
  344. 0, /* Multimedia Card Interface 1 */
  345. 0,
  346. 0, /* Advanced Interrupt Controller (IRQ0) */
  347. };
  348. struct at91_init_soc __initdata at91sam9g45_soc = {
  349. .map_io = at91sam9g45_map_io,
  350. .default_irq_priority = at91sam9g45_default_irq_priority,
  351. .register_clocks = at91sam9g45_register_clocks,
  352. .init = at91sam9g45_initialize,
  353. };