ep0.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
  54. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  55. {
  56. switch (state) {
  57. case EP0_UNCONNECTED:
  58. return "Unconnected";
  59. case EP0_SETUP_PHASE:
  60. return "Setup Phase";
  61. case EP0_DATA_PHASE:
  62. return "Data Phase";
  63. case EP0_STATUS_PHASE:
  64. return "Status Phase";
  65. default:
  66. return "UNKNOWN";
  67. }
  68. }
  69. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  70. u32 len, u32 type)
  71. {
  72. struct dwc3_gadget_ep_cmd_params params;
  73. struct dwc3_trb_hw *trb_hw;
  74. struct dwc3_trb trb;
  75. struct dwc3_ep *dep;
  76. int ret;
  77. dep = dwc->eps[epnum];
  78. if (dep->flags & DWC3_EP_BUSY) {
  79. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  80. return 0;
  81. }
  82. trb_hw = dwc->ep0_trb;
  83. memset(&trb, 0, sizeof(trb));
  84. trb.trbctl = type;
  85. trb.bplh = buf_dma;
  86. trb.length = len;
  87. trb.hwo = 1;
  88. trb.lst = 1;
  89. trb.ioc = 1;
  90. trb.isp_imi = 1;
  91. dwc3_trb_to_hw(&trb, trb_hw);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. u32 type;
  112. int ret = 0;
  113. req->request.actual = 0;
  114. req->request.status = -EINPROGRESS;
  115. req->epnum = dep->number;
  116. list_add_tail(&req->list, &dep->request_list);
  117. /*
  118. * Gadget driver might not be quick enough to queue a request
  119. * before we get a Transfer Not Ready event on this endpoint.
  120. *
  121. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  122. * flag is set, it's telling us that as soon as Gadget queues the
  123. * required request, we should kick the transfer here because the
  124. * IRQ we were waiting for is long gone.
  125. */
  126. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  127. unsigned direction;
  128. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  129. if (dwc->ep0state == EP0_STATUS_PHASE) {
  130. type = dwc->three_stage_setup
  131. ? DWC3_TRBCTL_CONTROL_STATUS3
  132. : DWC3_TRBCTL_CONTROL_STATUS2;
  133. } else if (dwc->ep0state == EP0_DATA_PHASE) {
  134. type = DWC3_TRBCTL_CONTROL_DATA;
  135. } else {
  136. /* should never happen */
  137. WARN_ON(1);
  138. return 0;
  139. }
  140. ret = dwc3_ep0_start_trans(dwc, direction,
  141. req->request.dma, req->request.length, type);
  142. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  143. DWC3_EP0_DIR_IN);
  144. } else if (dwc->delayed_status && (dwc->ep0state == EP0_STATUS_PHASE)) {
  145. dwc->delayed_status = false;
  146. dwc3_ep0_do_control_status(dwc, 1);
  147. }
  148. return ret;
  149. }
  150. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  151. gfp_t gfp_flags)
  152. {
  153. struct dwc3_request *req = to_dwc3_request(request);
  154. struct dwc3_ep *dep = to_dwc3_ep(ep);
  155. struct dwc3 *dwc = dep->dwc;
  156. unsigned long flags;
  157. int ret;
  158. spin_lock_irqsave(&dwc->lock, flags);
  159. if (!dep->desc) {
  160. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  161. request, dep->name);
  162. ret = -ESHUTDOWN;
  163. goto out;
  164. }
  165. /* we share one TRB for ep0/1 */
  166. if (!list_empty(&dep->request_list)) {
  167. ret = -EBUSY;
  168. goto out;
  169. }
  170. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  171. request, dep->name, request->length,
  172. dwc3_ep0_state_string(dwc->ep0state));
  173. ret = __dwc3_gadget_ep0_queue(dep, req);
  174. out:
  175. spin_unlock_irqrestore(&dwc->lock, flags);
  176. return ret;
  177. }
  178. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  179. {
  180. struct dwc3_ep *dep = dwc->eps[0];
  181. /* stall is always issued on EP0 */
  182. __dwc3_gadget_ep_set_halt(dep, 1);
  183. dep->flags = DWC3_EP_ENABLED;
  184. dwc->delayed_status = false;
  185. if (!list_empty(&dep->request_list)) {
  186. struct dwc3_request *req;
  187. req = next_request(&dep->request_list);
  188. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  189. }
  190. dwc->ep0state = EP0_SETUP_PHASE;
  191. dwc3_ep0_out_start(dwc);
  192. }
  193. void dwc3_ep0_out_start(struct dwc3 *dwc)
  194. {
  195. int ret;
  196. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  197. DWC3_TRBCTL_CONTROL_SETUP);
  198. WARN_ON(ret < 0);
  199. }
  200. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  201. {
  202. struct dwc3_ep *dep;
  203. u32 windex = le16_to_cpu(wIndex_le);
  204. u32 epnum;
  205. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  206. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  207. epnum |= 1;
  208. dep = dwc->eps[epnum];
  209. if (dep->flags & DWC3_EP_ENABLED)
  210. return dep;
  211. return NULL;
  212. }
  213. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  214. {
  215. }
  216. /*
  217. * ch 9.4.5
  218. */
  219. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  220. struct usb_ctrlrequest *ctrl)
  221. {
  222. struct dwc3_ep *dep;
  223. u32 recip;
  224. u16 usb_status = 0;
  225. __le16 *response_pkt;
  226. recip = ctrl->bRequestType & USB_RECIP_MASK;
  227. switch (recip) {
  228. case USB_RECIP_DEVICE:
  229. /*
  230. * We are self-powered. U1/U2/LTM will be set later
  231. * once we handle this states. RemoteWakeup is 0 on SS
  232. */
  233. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  234. break;
  235. case USB_RECIP_INTERFACE:
  236. /*
  237. * Function Remote Wake Capable D0
  238. * Function Remote Wakeup D1
  239. */
  240. break;
  241. case USB_RECIP_ENDPOINT:
  242. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  243. if (!dep)
  244. return -EINVAL;
  245. if (dep->flags & DWC3_EP_STALL)
  246. usb_status = 1 << USB_ENDPOINT_HALT;
  247. break;
  248. default:
  249. return -EINVAL;
  250. };
  251. response_pkt = (__le16 *) dwc->setup_buf;
  252. *response_pkt = cpu_to_le16(usb_status);
  253. dwc->ep0_usb_req.length = sizeof(*response_pkt);
  254. dwc->ep0_usb_req.dma = dwc->setup_buf_addr;
  255. dwc->ep0_usb_req.complete = dwc3_ep0_status_cmpl;
  256. return usb_ep_queue(&dwc->eps[0]->endpoint, &dwc->ep0_usb_req,
  257. GFP_ATOMIC);
  258. }
  259. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  260. struct usb_ctrlrequest *ctrl, int set)
  261. {
  262. struct dwc3_ep *dep;
  263. u32 recip;
  264. u32 wValue;
  265. u32 wIndex;
  266. u32 reg;
  267. int ret;
  268. u32 mode;
  269. wValue = le16_to_cpu(ctrl->wValue);
  270. wIndex = le16_to_cpu(ctrl->wIndex);
  271. recip = ctrl->bRequestType & USB_RECIP_MASK;
  272. switch (recip) {
  273. case USB_RECIP_DEVICE:
  274. /*
  275. * 9.4.1 says only only for SS, in AddressState only for
  276. * default control pipe
  277. */
  278. switch (wValue) {
  279. case USB_DEVICE_U1_ENABLE:
  280. case USB_DEVICE_U2_ENABLE:
  281. case USB_DEVICE_LTM_ENABLE:
  282. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  283. return -EINVAL;
  284. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  285. return -EINVAL;
  286. }
  287. /* XXX add U[12] & LTM */
  288. switch (wValue) {
  289. case USB_DEVICE_REMOTE_WAKEUP:
  290. break;
  291. case USB_DEVICE_U1_ENABLE:
  292. break;
  293. case USB_DEVICE_U2_ENABLE:
  294. break;
  295. case USB_DEVICE_LTM_ENABLE:
  296. break;
  297. case USB_DEVICE_TEST_MODE:
  298. if ((wIndex & 0xff) != 0)
  299. return -EINVAL;
  300. if (!set)
  301. return -EINVAL;
  302. mode = wIndex >> 8;
  303. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  304. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  305. switch (mode) {
  306. case TEST_J:
  307. case TEST_K:
  308. case TEST_SE0_NAK:
  309. case TEST_PACKET:
  310. case TEST_FORCE_EN:
  311. reg |= mode << 1;
  312. break;
  313. default:
  314. return -EINVAL;
  315. }
  316. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  317. break;
  318. default:
  319. return -EINVAL;
  320. }
  321. break;
  322. case USB_RECIP_INTERFACE:
  323. switch (wValue) {
  324. case USB_INTRF_FUNC_SUSPEND:
  325. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  326. /* XXX enable Low power suspend */
  327. ;
  328. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  329. /* XXX enable remote wakeup */
  330. ;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. break;
  336. case USB_RECIP_ENDPOINT:
  337. switch (wValue) {
  338. case USB_ENDPOINT_HALT:
  339. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  340. if (!dep)
  341. return -EINVAL;
  342. ret = __dwc3_gadget_ep_set_halt(dep, set);
  343. if (ret)
  344. return -EINVAL;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. break;
  350. default:
  351. return -EINVAL;
  352. };
  353. return 0;
  354. }
  355. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  356. {
  357. u32 addr;
  358. u32 reg;
  359. addr = le16_to_cpu(ctrl->wValue);
  360. if (addr > 127) {
  361. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  362. return -EINVAL;
  363. }
  364. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  365. dev_dbg(dwc->dev, "trying to set address when configured\n");
  366. return -EINVAL;
  367. }
  368. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  369. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  370. reg |= DWC3_DCFG_DEVADDR(addr);
  371. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  372. if (addr)
  373. dwc->dev_state = DWC3_ADDRESS_STATE;
  374. else
  375. dwc->dev_state = DWC3_DEFAULT_STATE;
  376. return 0;
  377. }
  378. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  379. {
  380. int ret;
  381. spin_unlock(&dwc->lock);
  382. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  383. spin_lock(&dwc->lock);
  384. return ret;
  385. }
  386. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  387. {
  388. u32 cfg;
  389. int ret;
  390. dwc->start_config_issued = false;
  391. cfg = le16_to_cpu(ctrl->wValue);
  392. switch (dwc->dev_state) {
  393. case DWC3_DEFAULT_STATE:
  394. return -EINVAL;
  395. break;
  396. case DWC3_ADDRESS_STATE:
  397. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  398. /* if the cfg matches and the cfg is non zero */
  399. if (!ret && cfg)
  400. dwc->dev_state = DWC3_CONFIGURED_STATE;
  401. break;
  402. case DWC3_CONFIGURED_STATE:
  403. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  404. if (!cfg)
  405. dwc->dev_state = DWC3_ADDRESS_STATE;
  406. break;
  407. default:
  408. ret = -EINVAL;
  409. }
  410. return ret;
  411. }
  412. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  413. {
  414. int ret;
  415. switch (ctrl->bRequest) {
  416. case USB_REQ_GET_STATUS:
  417. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  418. ret = dwc3_ep0_handle_status(dwc, ctrl);
  419. break;
  420. case USB_REQ_CLEAR_FEATURE:
  421. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  422. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  423. break;
  424. case USB_REQ_SET_FEATURE:
  425. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  426. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  427. break;
  428. case USB_REQ_SET_ADDRESS:
  429. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  430. ret = dwc3_ep0_set_address(dwc, ctrl);
  431. break;
  432. case USB_REQ_SET_CONFIGURATION:
  433. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  434. ret = dwc3_ep0_set_config(dwc, ctrl);
  435. break;
  436. default:
  437. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  438. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  439. break;
  440. };
  441. return ret;
  442. }
  443. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  444. const struct dwc3_event_depevt *event)
  445. {
  446. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  447. int ret;
  448. u32 len;
  449. if (!dwc->gadget_driver)
  450. goto err;
  451. len = le16_to_cpu(ctrl->wLength);
  452. if (!len) {
  453. dwc->three_stage_setup = false;
  454. dwc->ep0_expect_in = false;
  455. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  456. } else {
  457. dwc->three_stage_setup = true;
  458. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  459. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  460. }
  461. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  462. ret = dwc3_ep0_std_request(dwc, ctrl);
  463. else
  464. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  465. if (ret == USB_GADGET_DELAYED_STATUS)
  466. dwc->delayed_status = true;
  467. if (ret >= 0)
  468. return;
  469. err:
  470. dwc3_ep0_stall_and_restart(dwc);
  471. }
  472. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  473. const struct dwc3_event_depevt *event)
  474. {
  475. struct dwc3_request *r = NULL;
  476. struct usb_request *ur;
  477. struct dwc3_trb trb;
  478. struct dwc3_ep *ep0;
  479. u32 transferred;
  480. u8 epnum;
  481. epnum = event->endpoint_number;
  482. ep0 = dwc->eps[0];
  483. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  484. r = next_request(&ep0->request_list);
  485. ur = &r->request;
  486. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  487. if (dwc->ep0_bounced) {
  488. transferred = min_t(u32, ur->length,
  489. ep0->endpoint.maxpacket - trb.length);
  490. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  491. dwc->ep0_bounced = false;
  492. } else {
  493. transferred = ur->length - trb.length;
  494. ur->actual += transferred;
  495. }
  496. if ((epnum & 1) && ur->actual < ur->length) {
  497. /* for some reason we did not get everything out */
  498. dwc3_ep0_stall_and_restart(dwc);
  499. } else {
  500. /*
  501. * handle the case where we have to send a zero packet. This
  502. * seems to be case when req.length > maxpacket. Could it be?
  503. */
  504. if (r)
  505. dwc3_gadget_giveback(ep0, r, 0);
  506. }
  507. }
  508. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  509. const struct dwc3_event_depevt *event)
  510. {
  511. struct dwc3_request *r;
  512. struct dwc3_ep *dep;
  513. dep = dwc->eps[0];
  514. if (!list_empty(&dep->request_list)) {
  515. r = next_request(&dep->request_list);
  516. dwc3_gadget_giveback(dep, r, 0);
  517. }
  518. dwc->ep0state = EP0_SETUP_PHASE;
  519. dwc3_ep0_out_start(dwc);
  520. }
  521. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  522. const struct dwc3_event_depevt *event)
  523. {
  524. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  525. dep->flags &= ~DWC3_EP_BUSY;
  526. dwc->setup_packet_pending = false;
  527. switch (dwc->ep0state) {
  528. case EP0_SETUP_PHASE:
  529. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  530. dwc3_ep0_inspect_setup(dwc, event);
  531. break;
  532. case EP0_DATA_PHASE:
  533. dev_vdbg(dwc->dev, "Data Phase\n");
  534. dwc3_ep0_complete_data(dwc, event);
  535. break;
  536. case EP0_STATUS_PHASE:
  537. dev_vdbg(dwc->dev, "Status Phase\n");
  538. dwc3_ep0_complete_req(dwc, event);
  539. break;
  540. default:
  541. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  542. }
  543. }
  544. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  545. const struct dwc3_event_depevt *event)
  546. {
  547. dwc3_ep0_out_start(dwc);
  548. }
  549. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  550. const struct dwc3_event_depevt *event)
  551. {
  552. struct dwc3_ep *dep;
  553. struct dwc3_request *req;
  554. int ret;
  555. dep = dwc->eps[0];
  556. if (list_empty(&dep->request_list)) {
  557. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  558. dep->flags |= DWC3_EP_PENDING_REQUEST;
  559. if (event->endpoint_number)
  560. dep->flags |= DWC3_EP0_DIR_IN;
  561. return;
  562. }
  563. req = next_request(&dep->request_list);
  564. req->direction = !!event->endpoint_number;
  565. if (req->request.length == 0) {
  566. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  567. dwc->ctrl_req_addr, 0,
  568. DWC3_TRBCTL_CONTROL_DATA);
  569. } else if ((req->request.length % dep->endpoint.maxpacket)
  570. && (event->endpoint_number == 0)) {
  571. dwc3_map_buffer_to_dma(req);
  572. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  573. dwc->ep0_bounced = true;
  574. /*
  575. * REVISIT in case request length is bigger than EP0
  576. * wMaxPacketSize, we will need two chained TRBs to handle
  577. * the transfer.
  578. */
  579. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  580. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  581. DWC3_TRBCTL_CONTROL_DATA);
  582. } else {
  583. dwc3_map_buffer_to_dma(req);
  584. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  585. req->request.dma, req->request.length,
  586. DWC3_TRBCTL_CONTROL_DATA);
  587. }
  588. WARN_ON(ret < 0);
  589. }
  590. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  591. {
  592. struct dwc3 *dwc = dep->dwc;
  593. u32 type;
  594. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  595. : DWC3_TRBCTL_CONTROL_STATUS2;
  596. return dwc3_ep0_start_trans(dwc, dep->number,
  597. dwc->ctrl_req_addr, 0, type);
  598. }
  599. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
  600. {
  601. struct dwc3_ep *dep = dwc->eps[epnum];
  602. WARN_ON(dwc3_ep0_start_control_status(dep));
  603. }
  604. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  605. const struct dwc3_event_depevt *event)
  606. {
  607. dwc->setup_packet_pending = true;
  608. /*
  609. * This part is very tricky: If we has just handled
  610. * XferNotReady(Setup) and we're now expecting a
  611. * XferComplete but, instead, we receive another
  612. * XferNotReady(Setup), we should STALL and restart
  613. * the state machine.
  614. *
  615. * In all other cases, we just continue waiting
  616. * for the XferComplete event.
  617. *
  618. * We are a little bit unsafe here because we're
  619. * not trying to ensure that last event was, indeed,
  620. * XferNotReady(Setup).
  621. *
  622. * Still, we don't expect any condition where that
  623. * should happen and, even if it does, it would be
  624. * another error condition.
  625. */
  626. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  627. switch (event->status) {
  628. case DEPEVT_STATUS_CONTROL_SETUP:
  629. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  630. dwc3_ep0_stall_and_restart(dwc);
  631. break;
  632. case DEPEVT_STATUS_CONTROL_DATA:
  633. /* FALLTHROUGH */
  634. case DEPEVT_STATUS_CONTROL_STATUS:
  635. /* FALLTHROUGH */
  636. default:
  637. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  638. }
  639. return;
  640. }
  641. switch (event->status) {
  642. case DEPEVT_STATUS_CONTROL_SETUP:
  643. dev_vdbg(dwc->dev, "Control Setup\n");
  644. dwc->ep0state = EP0_SETUP_PHASE;
  645. dwc3_ep0_do_control_setup(dwc, event);
  646. break;
  647. case DEPEVT_STATUS_CONTROL_DATA:
  648. dev_vdbg(dwc->dev, "Control Data\n");
  649. dwc->ep0state = EP0_DATA_PHASE;
  650. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  651. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  652. dwc->ep0_next_event,
  653. DWC3_EP0_NRDY_DATA);
  654. dwc3_ep0_stall_and_restart(dwc);
  655. return;
  656. }
  657. /*
  658. * One of the possible error cases is when Host _does_
  659. * request for Data Phase, but it does so on the wrong
  660. * direction.
  661. *
  662. * Here, we already know ep0_next_event is DATA (see above),
  663. * so we only need to check for direction.
  664. */
  665. if (dwc->ep0_expect_in != event->endpoint_number) {
  666. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  667. dwc3_ep0_stall_and_restart(dwc);
  668. return;
  669. }
  670. dwc3_ep0_do_control_data(dwc, event);
  671. break;
  672. case DEPEVT_STATUS_CONTROL_STATUS:
  673. dev_vdbg(dwc->dev, "Control Status\n");
  674. dwc->ep0state = EP0_STATUS_PHASE;
  675. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  676. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  677. dwc->ep0_next_event,
  678. DWC3_EP0_NRDY_STATUS);
  679. dwc3_ep0_stall_and_restart(dwc);
  680. return;
  681. }
  682. if (dwc->delayed_status) {
  683. WARN_ON_ONCE(event->endpoint_number != 1);
  684. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  685. return;
  686. }
  687. dwc3_ep0_do_control_status(dwc, event->endpoint_number);
  688. }
  689. }
  690. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  691. const struct dwc3_event_depevt *event)
  692. {
  693. u8 epnum = event->endpoint_number;
  694. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  695. dwc3_ep_event_string(event->endpoint_event),
  696. epnum >> 1, (epnum & 1) ? "in" : "out",
  697. dwc3_ep0_state_string(dwc->ep0state));
  698. switch (event->endpoint_event) {
  699. case DWC3_DEPEVT_XFERCOMPLETE:
  700. dwc3_ep0_xfer_complete(dwc, event);
  701. break;
  702. case DWC3_DEPEVT_XFERNOTREADY:
  703. dwc3_ep0_xfernotready(dwc, event);
  704. break;
  705. case DWC3_DEPEVT_XFERINPROGRESS:
  706. case DWC3_DEPEVT_RXTXFIFOEVT:
  707. case DWC3_DEPEVT_STREAMEVT:
  708. case DWC3_DEPEVT_EPCMDCMPLT:
  709. break;
  710. }
  711. }