qla_fw.h 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_FW_H
  8. #define __QLA_FW_H
  9. #define MBS_CHECKSUM_ERROR 0x4010
  10. #define MBS_INVALID_PRODUCT_KEY 0x4020
  11. /*
  12. * Firmware Options.
  13. */
  14. #define FO1_ENABLE_PUREX BIT_10
  15. #define FO1_DISABLE_LED_CTRL BIT_6
  16. #define FO1_ENABLE_8016 BIT_0
  17. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  18. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  19. #define FO3_HOLD_STS_IOCB BIT_12
  20. /*
  21. * Port Database structure definition for ISP 24xx.
  22. */
  23. #define PDO_FORCE_ADISC BIT_1
  24. #define PDO_FORCE_PLOGI BIT_0
  25. #define PORT_DATABASE_24XX_SIZE 64
  26. struct port_database_24xx {
  27. uint16_t flags;
  28. #define PDF_TASK_RETRY_ID BIT_14
  29. #define PDF_FC_TAPE BIT_7
  30. #define PDF_ACK0_CAPABLE BIT_6
  31. #define PDF_FCP2_CONF BIT_5
  32. #define PDF_CLASS_2 BIT_4
  33. #define PDF_HARD_ADDR BIT_1
  34. uint8_t current_login_state;
  35. uint8_t last_login_state;
  36. #define PDS_PLOGI_PENDING 0x03
  37. #define PDS_PLOGI_COMPLETE 0x04
  38. #define PDS_PRLI_PENDING 0x05
  39. #define PDS_PRLI_COMPLETE 0x06
  40. #define PDS_PORT_UNAVAILABLE 0x07
  41. #define PDS_PRLO_PENDING 0x09
  42. #define PDS_LOGO_PENDING 0x11
  43. #define PDS_PRLI2_PENDING 0x12
  44. uint8_t hard_address[3];
  45. uint8_t reserved_1;
  46. uint8_t port_id[3];
  47. uint8_t sequence_id;
  48. uint16_t port_timer;
  49. uint16_t nport_handle; /* N_PORT handle. */
  50. uint16_t receive_data_size;
  51. uint16_t reserved_2;
  52. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  53. /* Bits 15-0 of word 0 */
  54. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  55. /* Bits 15-0 of word 3 */
  56. uint8_t port_name[WWN_SIZE];
  57. uint8_t node_name[WWN_SIZE];
  58. uint8_t reserved_3[24];
  59. };
  60. struct vp_database_24xx {
  61. uint16_t vp_status;
  62. uint8_t options;
  63. uint8_t id;
  64. uint8_t port_name[WWN_SIZE];
  65. uint8_t node_name[WWN_SIZE];
  66. uint16_t port_id_low;
  67. uint16_t port_id_high;
  68. };
  69. struct nvram_24xx {
  70. /* NVRAM header. */
  71. uint8_t id[4];
  72. uint16_t nvram_version;
  73. uint16_t reserved_0;
  74. /* Firmware Initialization Control Block. */
  75. uint16_t version;
  76. uint16_t reserved_1;
  77. uint16_t frame_payload_size;
  78. uint16_t execution_throttle;
  79. uint16_t exchange_count;
  80. uint16_t hard_address;
  81. uint8_t port_name[WWN_SIZE];
  82. uint8_t node_name[WWN_SIZE];
  83. uint16_t login_retry_count;
  84. uint16_t link_down_on_nos;
  85. uint16_t interrupt_delay_timer;
  86. uint16_t login_timeout;
  87. uint32_t firmware_options_1;
  88. uint32_t firmware_options_2;
  89. uint32_t firmware_options_3;
  90. /* Offset 56. */
  91. /*
  92. * BIT 0 = Control Enable
  93. * BIT 1-15 =
  94. *
  95. * BIT 0-7 = Reserved
  96. * BIT 8-10 = Output Swing 1G
  97. * BIT 11-13 = Output Emphasis 1G
  98. * BIT 14-15 = Reserved
  99. *
  100. * BIT 0-7 = Reserved
  101. * BIT 8-10 = Output Swing 2G
  102. * BIT 11-13 = Output Emphasis 2G
  103. * BIT 14-15 = Reserved
  104. *
  105. * BIT 0-7 = Reserved
  106. * BIT 8-10 = Output Swing 4G
  107. * BIT 11-13 = Output Emphasis 4G
  108. * BIT 14-15 = Reserved
  109. */
  110. uint16_t seriallink_options[4];
  111. uint16_t reserved_2[16];
  112. /* Offset 96. */
  113. uint16_t reserved_3[16];
  114. /* PCIe table entries. */
  115. uint16_t reserved_4[16];
  116. /* Offset 160. */
  117. uint16_t reserved_5[16];
  118. /* Offset 192. */
  119. uint16_t reserved_6[16];
  120. /* Offset 224. */
  121. uint16_t reserved_7[16];
  122. /*
  123. * BIT 0 = Enable spinup delay
  124. * BIT 1 = Disable BIOS
  125. * BIT 2 = Enable Memory Map BIOS
  126. * BIT 3 = Enable Selectable Boot
  127. * BIT 4 = Disable RISC code load
  128. * BIT 5 = Disable Serdes
  129. * BIT 6 =
  130. * BIT 7 =
  131. *
  132. * BIT 8 =
  133. * BIT 9 =
  134. * BIT 10 = Enable lip full login
  135. * BIT 11 = Enable target reset
  136. * BIT 12 =
  137. * BIT 13 =
  138. * BIT 14 =
  139. * BIT 15 = Enable alternate WWN
  140. *
  141. * BIT 16-31 =
  142. */
  143. uint32_t host_p;
  144. uint8_t alternate_port_name[WWN_SIZE];
  145. uint8_t alternate_node_name[WWN_SIZE];
  146. uint8_t boot_port_name[WWN_SIZE];
  147. uint16_t boot_lun_number;
  148. uint16_t reserved_8;
  149. uint8_t alt1_boot_port_name[WWN_SIZE];
  150. uint16_t alt1_boot_lun_number;
  151. uint16_t reserved_9;
  152. uint8_t alt2_boot_port_name[WWN_SIZE];
  153. uint16_t alt2_boot_lun_number;
  154. uint16_t reserved_10;
  155. uint8_t alt3_boot_port_name[WWN_SIZE];
  156. uint16_t alt3_boot_lun_number;
  157. uint16_t reserved_11;
  158. /*
  159. * BIT 0 = Selective Login
  160. * BIT 1 = Alt-Boot Enable
  161. * BIT 2 = Reserved
  162. * BIT 3 = Boot Order List
  163. * BIT 4 = Reserved
  164. * BIT 5 = Selective LUN
  165. * BIT 6 = Reserved
  166. * BIT 7-31 =
  167. */
  168. uint32_t efi_parameters;
  169. uint8_t reset_delay;
  170. uint8_t reserved_12;
  171. uint16_t reserved_13;
  172. uint16_t boot_id_number;
  173. uint16_t reserved_14;
  174. uint16_t max_luns_per_target;
  175. uint16_t reserved_15;
  176. uint16_t port_down_retry_count;
  177. uint16_t link_down_timeout;
  178. /* FCode parameters. */
  179. uint16_t fcode_parameter;
  180. uint16_t reserved_16[3];
  181. /* Offset 352. */
  182. uint8_t prev_drv_ver_major;
  183. uint8_t prev_drv_ver_submajob;
  184. uint8_t prev_drv_ver_minor;
  185. uint8_t prev_drv_ver_subminor;
  186. uint16_t prev_bios_ver_major;
  187. uint16_t prev_bios_ver_minor;
  188. uint16_t prev_efi_ver_major;
  189. uint16_t prev_efi_ver_minor;
  190. uint16_t prev_fw_ver_major;
  191. uint8_t prev_fw_ver_minor;
  192. uint8_t prev_fw_ver_subminor;
  193. uint16_t reserved_17[8];
  194. /* Offset 384. */
  195. uint16_t reserved_18[16];
  196. /* Offset 416. */
  197. uint16_t reserved_19[16];
  198. /* Offset 448. */
  199. uint16_t reserved_20[16];
  200. /* Offset 480. */
  201. uint8_t model_name[16];
  202. uint16_t reserved_21[2];
  203. /* Offset 500. */
  204. /* HW Parameter Block. */
  205. uint16_t pcie_table_sig;
  206. uint16_t pcie_table_offset;
  207. uint16_t subsystem_vendor_id;
  208. uint16_t subsystem_device_id;
  209. uint32_t checksum;
  210. };
  211. /*
  212. * ISP Initialization Control Block.
  213. * Little endian except where noted.
  214. */
  215. #define ICB_VERSION 1
  216. struct init_cb_24xx {
  217. uint16_t version;
  218. uint16_t reserved_1;
  219. uint16_t frame_payload_size;
  220. uint16_t execution_throttle;
  221. uint16_t exchange_count;
  222. uint16_t hard_address;
  223. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  224. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  225. uint16_t response_q_inpointer;
  226. uint16_t request_q_outpointer;
  227. uint16_t login_retry_count;
  228. uint16_t prio_request_q_outpointer;
  229. uint16_t response_q_length;
  230. uint16_t request_q_length;
  231. uint16_t link_down_on_nos; /* Milliseconds. */
  232. uint16_t prio_request_q_length;
  233. uint32_t request_q_address[2];
  234. uint32_t response_q_address[2];
  235. uint32_t prio_request_q_address[2];
  236. uint8_t reserved_2[8];
  237. uint16_t atio_q_inpointer;
  238. uint16_t atio_q_length;
  239. uint32_t atio_q_address[2];
  240. uint16_t interrupt_delay_timer; /* 100us increments. */
  241. uint16_t login_timeout;
  242. /*
  243. * BIT 0 = Enable Hard Loop Id
  244. * BIT 1 = Enable Fairness
  245. * BIT 2 = Enable Full-Duplex
  246. * BIT 3 = Reserved
  247. * BIT 4 = Enable Target Mode
  248. * BIT 5 = Disable Initiator Mode
  249. * BIT 6 = Reserved
  250. * BIT 7 = Reserved
  251. *
  252. * BIT 8 = Reserved
  253. * BIT 9 = Non Participating LIP
  254. * BIT 10 = Descending Loop ID Search
  255. * BIT 11 = Acquire Loop ID in LIPA
  256. * BIT 12 = Reserved
  257. * BIT 13 = Full Login after LIP
  258. * BIT 14 = Node Name Option
  259. * BIT 15-31 = Reserved
  260. */
  261. uint32_t firmware_options_1;
  262. /*
  263. * BIT 0 = Operation Mode bit 0
  264. * BIT 1 = Operation Mode bit 1
  265. * BIT 2 = Operation Mode bit 2
  266. * BIT 3 = Operation Mode bit 3
  267. * BIT 4 = Connection Options bit 0
  268. * BIT 5 = Connection Options bit 1
  269. * BIT 6 = Connection Options bit 2
  270. * BIT 7 = Enable Non part on LIHA failure
  271. *
  272. * BIT 8 = Enable Class 2
  273. * BIT 9 = Enable ACK0
  274. * BIT 10 = Reserved
  275. * BIT 11 = Enable FC-SP Security
  276. * BIT 12 = FC Tape Enable
  277. * BIT 13 = Reserved
  278. * BIT 14 = Enable Target PRLI Control
  279. * BIT 15-31 = Reserved
  280. */
  281. uint32_t firmware_options_2;
  282. /*
  283. * BIT 0 = Reserved
  284. * BIT 1 = Soft ID only
  285. * BIT 2 = Reserved
  286. * BIT 3 = Reserved
  287. * BIT 4 = FCP RSP Payload bit 0
  288. * BIT 5 = FCP RSP Payload bit 1
  289. * BIT 6 = Enable Receive Out-of-Order data frame handling
  290. * BIT 7 = Disable Automatic PLOGI on Local Loop
  291. *
  292. * BIT 8 = Reserved
  293. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  294. * BIT 10 = Reserved
  295. * BIT 11 = Reserved
  296. * BIT 12 = Reserved
  297. * BIT 13 = Data Rate bit 0
  298. * BIT 14 = Data Rate bit 1
  299. * BIT 15 = Data Rate bit 2
  300. * BIT 16 = Enable 75 ohm Termination Select
  301. * BIT 17-31 = Reserved
  302. */
  303. uint32_t firmware_options_3;
  304. uint8_t reserved_3[24];
  305. };
  306. /*
  307. * ISP queue - command entry structure definition.
  308. */
  309. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  310. struct cmd_type_6 {
  311. uint8_t entry_type; /* Entry type. */
  312. uint8_t entry_count; /* Entry count. */
  313. uint8_t sys_define; /* System defined. */
  314. uint8_t entry_status; /* Entry Status. */
  315. uint32_t handle; /* System handle. */
  316. uint16_t nport_handle; /* N_PORT handle. */
  317. uint16_t timeout; /* Command timeout. */
  318. uint16_t dseg_count; /* Data segment count. */
  319. uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  320. struct scsi_lun lun; /* FCP LUN (BE). */
  321. uint16_t control_flags; /* Control flags. */
  322. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  323. #define CF_READ_DATA BIT_1
  324. #define CF_WRITE_DATA BIT_0
  325. uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
  326. uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
  327. uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
  328. uint32_t byte_count; /* Total byte count. */
  329. uint8_t port_id[3]; /* PortID of destination port. */
  330. uint8_t vp_index;
  331. uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
  332. uint16_t fcp_data_dseg_len; /* Data segment length. */
  333. uint16_t reserved_1; /* MUST be set to 0. */
  334. };
  335. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  336. struct cmd_type_7 {
  337. uint8_t entry_type; /* Entry type. */
  338. uint8_t entry_count; /* Entry count. */
  339. uint8_t sys_define; /* System defined. */
  340. uint8_t entry_status; /* Entry Status. */
  341. uint32_t handle; /* System handle. */
  342. uint16_t nport_handle; /* N_PORT handle. */
  343. uint16_t timeout; /* Command timeout. */
  344. #define FW_MAX_TIMEOUT 0x1999
  345. uint16_t dseg_count; /* Data segment count. */
  346. uint16_t reserved_1;
  347. struct scsi_lun lun; /* FCP LUN (BE). */
  348. uint16_t task_mgmt_flags; /* Task management flags. */
  349. #define TMF_CLEAR_ACA BIT_14
  350. #define TMF_TARGET_RESET BIT_13
  351. #define TMF_LUN_RESET BIT_12
  352. #define TMF_CLEAR_TASK_SET BIT_10
  353. #define TMF_ABORT_TASK_SET BIT_9
  354. #define TMF_DSD_LIST_ENABLE BIT_2
  355. #define TMF_READ_DATA BIT_1
  356. #define TMF_WRITE_DATA BIT_0
  357. uint8_t task;
  358. #define TSK_SIMPLE 0
  359. #define TSK_HEAD_OF_QUEUE 1
  360. #define TSK_ORDERED 2
  361. #define TSK_ACA 4
  362. #define TSK_UNTAGGED 5
  363. uint8_t crn;
  364. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  365. uint32_t byte_count; /* Total byte count. */
  366. uint8_t port_id[3]; /* PortID of destination port. */
  367. uint8_t vp_index;
  368. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  369. uint32_t dseg_0_len; /* Data segment 0 length. */
  370. };
  371. /*
  372. * ISP queue - status entry structure definition.
  373. */
  374. #define STATUS_TYPE 0x03 /* Status entry. */
  375. struct sts_entry_24xx {
  376. uint8_t entry_type; /* Entry type. */
  377. uint8_t entry_count; /* Entry count. */
  378. uint8_t sys_define; /* System defined. */
  379. uint8_t entry_status; /* Entry Status. */
  380. uint32_t handle; /* System handle. */
  381. uint16_t comp_status; /* Completion status. */
  382. uint16_t ox_id; /* OX_ID used by the firmware. */
  383. uint32_t residual_len; /* FW calc residual transfer length. */
  384. uint16_t reserved_1;
  385. uint16_t state_flags; /* State flags. */
  386. #define SF_TRANSFERRED_DATA BIT_11
  387. #define SF_FCP_RSP_DMA BIT_0
  388. uint16_t reserved_2;
  389. uint16_t scsi_status; /* SCSI status. */
  390. #define SS_CONFIRMATION_REQ BIT_12
  391. uint32_t rsp_residual_count; /* FCP RSP residual count. */
  392. uint32_t sense_len; /* FCP SENSE length. */
  393. uint32_t rsp_data_len; /* FCP response data length. */
  394. uint8_t data[28]; /* FCP response/sense information. */
  395. };
  396. /*
  397. * Status entry completion status
  398. */
  399. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  400. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  401. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  402. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  403. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  404. /*
  405. * ISP queue - marker entry structure definition.
  406. */
  407. #define MARKER_TYPE 0x04 /* Marker entry. */
  408. struct mrk_entry_24xx {
  409. uint8_t entry_type; /* Entry type. */
  410. uint8_t entry_count; /* Entry count. */
  411. uint8_t handle_count; /* Handle count. */
  412. uint8_t entry_status; /* Entry Status. */
  413. uint32_t handle; /* System handle. */
  414. uint16_t nport_handle; /* N_PORT handle. */
  415. uint8_t modifier; /* Modifier (7-0). */
  416. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  417. #define MK_SYNC_ID 1 /* Synchronize ID */
  418. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  419. uint8_t reserved_1;
  420. uint8_t reserved_2;
  421. uint8_t vp_index;
  422. uint16_t reserved_3;
  423. uint8_t lun[8]; /* FCP LUN (BE). */
  424. uint8_t reserved_4[40];
  425. };
  426. /*
  427. * ISP queue - CT Pass-Through entry structure definition.
  428. */
  429. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  430. struct ct_entry_24xx {
  431. uint8_t entry_type; /* Entry type. */
  432. uint8_t entry_count; /* Entry count. */
  433. uint8_t sys_define; /* System Defined. */
  434. uint8_t entry_status; /* Entry Status. */
  435. uint32_t handle; /* System handle. */
  436. uint16_t comp_status; /* Completion status. */
  437. uint16_t nport_handle; /* N_PORT handle. */
  438. uint16_t cmd_dsd_count;
  439. uint8_t vp_index;
  440. uint8_t reserved_1;
  441. uint16_t timeout; /* Command timeout. */
  442. uint16_t reserved_2;
  443. uint16_t rsp_dsd_count;
  444. uint8_t reserved_3[10];
  445. uint32_t rsp_byte_count;
  446. uint32_t cmd_byte_count;
  447. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  448. uint32_t dseg_0_len; /* Data segment 0 length. */
  449. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  450. uint32_t dseg_1_len; /* Data segment 1 length. */
  451. };
  452. /*
  453. * ISP queue - ELS Pass-Through entry structure definition.
  454. */
  455. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  456. struct els_entry_24xx {
  457. uint8_t entry_type; /* Entry type. */
  458. uint8_t entry_count; /* Entry count. */
  459. uint8_t sys_define; /* System Defined. */
  460. uint8_t entry_status; /* Entry Status. */
  461. uint32_t handle; /* System handle. */
  462. uint16_t reserved_1;
  463. uint16_t nport_handle; /* N_PORT handle. */
  464. uint16_t tx_dsd_count;
  465. uint8_t vp_index;
  466. uint8_t sof_type;
  467. #define EST_SOFI3 (1 << 4)
  468. #define EST_SOFI2 (3 << 4)
  469. uint32_t rx_xchg_address; /* Receive exchange address. */
  470. uint16_t rx_dsd_count;
  471. uint8_t opcode;
  472. uint8_t reserved_2;
  473. uint8_t port_id[3];
  474. uint8_t reserved_3;
  475. uint16_t reserved_4;
  476. uint16_t control_flags; /* Control flags. */
  477. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  478. #define EPD_ELS_COMMAND (0 << 13)
  479. #define EPD_ELS_ACC (1 << 13)
  480. #define EPD_ELS_RJT (2 << 13)
  481. #define EPD_RX_XCHG (3 << 13)
  482. #define ECF_CLR_PASSTHRU_PEND BIT_12
  483. #define ECF_INCL_FRAME_HDR BIT_11
  484. uint32_t rx_byte_count;
  485. uint32_t tx_byte_count;
  486. uint32_t tx_address[2]; /* Data segment 0 address. */
  487. uint32_t tx_len; /* Data segment 0 length. */
  488. uint32_t rx_address[2]; /* Data segment 1 address. */
  489. uint32_t rx_len; /* Data segment 1 length. */
  490. };
  491. /*
  492. * ISP queue - Mailbox Command entry structure definition.
  493. */
  494. #define MBX_IOCB_TYPE 0x39
  495. struct mbx_entry_24xx {
  496. uint8_t entry_type; /* Entry type. */
  497. uint8_t entry_count; /* Entry count. */
  498. uint8_t handle_count; /* Handle count. */
  499. uint8_t entry_status; /* Entry Status. */
  500. uint32_t handle; /* System handle. */
  501. uint16_t mbx[28];
  502. };
  503. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  504. struct logio_entry_24xx {
  505. uint8_t entry_type; /* Entry type. */
  506. uint8_t entry_count; /* Entry count. */
  507. uint8_t sys_define; /* System defined. */
  508. uint8_t entry_status; /* Entry Status. */
  509. uint32_t handle; /* System handle. */
  510. uint16_t comp_status; /* Completion status. */
  511. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  512. uint16_t nport_handle; /* N_PORT handle. */
  513. uint16_t control_flags; /* Control flags. */
  514. /* Modifiers. */
  515. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  516. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  517. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  518. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  519. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  520. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  521. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  522. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  523. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  524. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  525. /* Commands. */
  526. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  527. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  528. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  529. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  530. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  531. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  532. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  533. uint8_t vp_index;
  534. uint8_t reserved_1;
  535. uint8_t port_id[3]; /* PortID of destination port. */
  536. uint8_t rsp_size; /* Response size in 32bit words. */
  537. uint32_t io_parameter[11]; /* General I/O parameters. */
  538. #define LSC_SCODE_NOLINK 0x01
  539. #define LSC_SCODE_NOIOCB 0x02
  540. #define LSC_SCODE_NOXCB 0x03
  541. #define LSC_SCODE_CMD_FAILED 0x04
  542. #define LSC_SCODE_NOFABRIC 0x05
  543. #define LSC_SCODE_FW_NOT_READY 0x07
  544. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  545. #define LSC_SCODE_NOPCB 0x0A
  546. #define LSC_SCODE_ELS_REJECT 0x18
  547. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  548. #define LSC_SCODE_PORTID_USED 0x1A
  549. #define LSC_SCODE_NPORT_USED 0x1B
  550. #define LSC_SCODE_NONPORT 0x1C
  551. #define LSC_SCODE_LOGGED_IN 0x1D
  552. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  553. };
  554. #define TSK_MGMT_IOCB_TYPE 0x14
  555. struct tsk_mgmt_entry {
  556. uint8_t entry_type; /* Entry type. */
  557. uint8_t entry_count; /* Entry count. */
  558. uint8_t handle_count; /* Handle count. */
  559. uint8_t entry_status; /* Entry Status. */
  560. uint32_t handle; /* System handle. */
  561. uint16_t nport_handle; /* N_PORT handle. */
  562. uint16_t reserved_1;
  563. uint16_t delay; /* Activity delay in seconds. */
  564. uint16_t timeout; /* Command timeout. */
  565. uint8_t lun[8]; /* FCP LUN (BE). */
  566. uint32_t control_flags; /* Control Flags. */
  567. #define TCF_NOTMCMD_TO_TARGET BIT_31
  568. #define TCF_LUN_RESET BIT_4
  569. #define TCF_ABORT_TASK_SET BIT_3
  570. #define TCF_CLEAR_TASK_SET BIT_2
  571. #define TCF_TARGET_RESET BIT_1
  572. #define TCF_CLEAR_ACA BIT_0
  573. uint8_t reserved_2[20];
  574. uint8_t port_id[3]; /* PortID of destination port. */
  575. uint8_t vp_index;
  576. uint8_t reserved_3[12];
  577. };
  578. #define ABORT_IOCB_TYPE 0x33
  579. struct abort_entry_24xx {
  580. uint8_t entry_type; /* Entry type. */
  581. uint8_t entry_count; /* Entry count. */
  582. uint8_t handle_count; /* Handle count. */
  583. uint8_t entry_status; /* Entry Status. */
  584. uint32_t handle; /* System handle. */
  585. uint16_t nport_handle; /* N_PORT handle. */
  586. /* or Completion status. */
  587. uint16_t options; /* Options. */
  588. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  589. uint32_t handle_to_abort; /* System handle to abort. */
  590. uint8_t reserved_1[32];
  591. uint8_t port_id[3]; /* PortID of destination port. */
  592. uint8_t vp_index;
  593. uint8_t reserved_2[12];
  594. };
  595. /*
  596. * ISP I/O Register Set structure definitions.
  597. */
  598. struct device_reg_24xx {
  599. uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
  600. #define FARX_DATA_FLAG BIT_31
  601. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  602. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  603. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  604. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  605. #define FA_NVRAM_FUNC0_ADDR 0x80
  606. #define FA_NVRAM_FUNC1_ADDR 0x180
  607. #define FA_NVRAM_VPD_SIZE 0x200
  608. #define FA_NVRAM_VPD0_ADDR 0x00
  609. #define FA_NVRAM_VPD1_ADDR 0x100
  610. #define FA_BOOT_CODE_ADDR 0x00000
  611. /*
  612. * RISC code begins at offset 512KB
  613. * within flash. Consisting of two
  614. * contiguous RISC code segments.
  615. */
  616. #define FA_RISC_CODE_ADDR 0x20000
  617. #define FA_RISC_CODE_SEGMENTS 2
  618. #define FA_FW_AREA_ADDR 0x40000
  619. #define FA_VPD_NVRAM_ADDR 0x48000
  620. #define FA_FEATURE_ADDR 0x4C000
  621. #define FA_FLASH_DESCR_ADDR 0x50000
  622. #define FA_HW_EVENT_ADDR 0x54000
  623. #define FA_BOOT_LOG_ADDR 0x58000
  624. #define FA_FW_DUMP0_ADDR 0x60000
  625. #define FA_FW_DUMP1_ADDR 0x70000
  626. uint32_t flash_data; /* Flash/NVRAM BIOS data. */
  627. uint32_t ctrl_status; /* Control/Status. */
  628. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  629. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  630. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  631. #define CSRX_FUNCTION BIT_15 /* Function number. */
  632. /* PCI-X Bus Mode. */
  633. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  634. #define PBM_PCI_33MHZ (0 << 8)
  635. #define PBM_PCIX_M1_66MHZ (1 << 8)
  636. #define PBM_PCIX_M1_100MHZ (2 << 8)
  637. #define PBM_PCIX_M1_133MHZ (3 << 8)
  638. #define PBM_PCIX_M2_66MHZ (5 << 8)
  639. #define PBM_PCIX_M2_100MHZ (6 << 8)
  640. #define PBM_PCIX_M2_133MHZ (7 << 8)
  641. #define PBM_PCI_66MHZ (8 << 8)
  642. /* Max Write Burst byte count. */
  643. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  644. #define MWB_512_BYTES (0 << 4)
  645. #define MWB_1024_BYTES (1 << 4)
  646. #define MWB_2048_BYTES (2 << 4)
  647. #define MWB_4096_BYTES (3 << 4)
  648. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  649. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  650. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  651. uint32_t ictrl; /* Interrupt control. */
  652. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  653. uint32_t istatus; /* Interrupt status. */
  654. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  655. uint32_t unused_1[2]; /* Gap. */
  656. /* Request Queue. */
  657. uint32_t req_q_in; /* In-Pointer. */
  658. uint32_t req_q_out; /* Out-Pointer. */
  659. /* Response Queue. */
  660. uint32_t rsp_q_in; /* In-Pointer. */
  661. uint32_t rsp_q_out; /* Out-Pointer. */
  662. /* Priority Request Queue. */
  663. uint32_t preq_q_in; /* In-Pointer. */
  664. uint32_t preq_q_out; /* Out-Pointer. */
  665. uint32_t unused_2[2]; /* Gap. */
  666. /* ATIO Queue. */
  667. uint32_t atio_q_in; /* In-Pointer. */
  668. uint32_t atio_q_out; /* Out-Pointer. */
  669. uint32_t host_status;
  670. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  671. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  672. uint32_t hccr; /* Host command & control register. */
  673. /* HCCR statuses. */
  674. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  675. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  676. #define HCCRX_RISC_PAUSE BIT_4 /* RISC Pause mode bit. */
  677. /* HCCR commands. */
  678. /* NOOP. */
  679. #define HCCRX_NOOP 0x00000000
  680. /* Set RISC Reset. */
  681. #define HCCRX_SET_RISC_RESET 0x10000000
  682. /* Clear RISC Reset. */
  683. #define HCCRX_CLR_RISC_RESET 0x20000000
  684. /* Set RISC Pause. */
  685. #define HCCRX_SET_RISC_PAUSE 0x30000000
  686. /* Releases RISC Pause. */
  687. #define HCCRX_REL_RISC_PAUSE 0x40000000
  688. /* Set HOST to RISC interrupt. */
  689. #define HCCRX_SET_HOST_INT 0x50000000
  690. /* Clear HOST to RISC interrupt. */
  691. #define HCCRX_CLR_HOST_INT 0x60000000
  692. /* Clear RISC to PCI interrupt. */
  693. #define HCCRX_CLR_RISC_INT 0xA0000000
  694. uint32_t gpiod; /* GPIO Data register. */
  695. /* LED update mask. */
  696. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  697. /* Data update mask. */
  698. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  699. /* Data update mask. */
  700. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  701. /* LED control mask. */
  702. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  703. /* LED bit values. Color names as
  704. * referenced in fw spec.
  705. */
  706. #define GPDX_LED_YELLOW_ON BIT_2
  707. #define GPDX_LED_GREEN_ON BIT_3
  708. #define GPDX_LED_AMBER_ON BIT_4
  709. /* Data in/out. */
  710. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  711. uint32_t gpioe; /* GPIO Enable register. */
  712. /* Enable update mask. */
  713. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  714. /* Enable update mask. */
  715. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  716. /* Enable. */
  717. #define GPEX_ENABLE (BIT_1|BIT_0)
  718. uint32_t iobase_addr; /* I/O Bus Base Address register. */
  719. uint32_t unused_3[10]; /* Gap. */
  720. uint16_t mailbox0;
  721. uint16_t mailbox1;
  722. uint16_t mailbox2;
  723. uint16_t mailbox3;
  724. uint16_t mailbox4;
  725. uint16_t mailbox5;
  726. uint16_t mailbox6;
  727. uint16_t mailbox7;
  728. uint16_t mailbox8;
  729. uint16_t mailbox9;
  730. uint16_t mailbox10;
  731. uint16_t mailbox11;
  732. uint16_t mailbox12;
  733. uint16_t mailbox13;
  734. uint16_t mailbox14;
  735. uint16_t mailbox15;
  736. uint16_t mailbox16;
  737. uint16_t mailbox17;
  738. uint16_t mailbox18;
  739. uint16_t mailbox19;
  740. uint16_t mailbox20;
  741. uint16_t mailbox21;
  742. uint16_t mailbox22;
  743. uint16_t mailbox23;
  744. uint16_t mailbox24;
  745. uint16_t mailbox25;
  746. uint16_t mailbox26;
  747. uint16_t mailbox27;
  748. uint16_t mailbox28;
  749. uint16_t mailbox29;
  750. uint16_t mailbox30;
  751. uint16_t mailbox31;
  752. uint32_t iobase_window;
  753. uint32_t iobase_c4;
  754. uint32_t iobase_c8;
  755. uint32_t unused_4_1[6]; /* Gap. */
  756. uint32_t iobase_q;
  757. uint32_t unused_5[2]; /* Gap. */
  758. uint32_t iobase_select;
  759. uint32_t unused_6[2]; /* Gap. */
  760. uint32_t iobase_sdata;
  761. };
  762. /* Trace Control *************************************************************/
  763. #define TC_AEN_DISABLE 0
  764. #define TC_EFT_ENABLE 4
  765. #define TC_EFT_DISABLE 5
  766. #define TC_FCE_ENABLE 8
  767. #define TC_FCE_OPTIONS 0
  768. #define TC_FCE_DEFAULT_RX_SIZE 2112
  769. #define TC_FCE_DEFAULT_TX_SIZE 2112
  770. #define TC_FCE_DISABLE 9
  771. #define TC_FCE_DISABLE_TRACE BIT_0
  772. /* MID Support ***************************************************************/
  773. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  774. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  775. #define for_each_mapped_vp_idx(_ha, _idx) \
  776. for (_idx = find_next_bit((_ha)->vp_idx_map, \
  777. (_ha)->max_npiv_vports + 1, 1); \
  778. _idx <= (_ha)->max_npiv_vports; \
  779. _idx = find_next_bit((_ha)->vp_idx_map, \
  780. (_ha)->max_npiv_vports + 1, _idx + 1)) \
  781. struct mid_conf_entry_24xx {
  782. uint16_t reserved_1;
  783. /*
  784. * BIT 0 = Enable Hard Loop Id
  785. * BIT 1 = Acquire Loop ID in LIPA
  786. * BIT 2 = ID not Acquired
  787. * BIT 3 = Enable VP
  788. * BIT 4 = Enable Initiator Mode
  789. * BIT 5 = Disable Target Mode
  790. * BIT 6-7 = Reserved
  791. */
  792. uint8_t options;
  793. uint8_t hard_address;
  794. uint8_t port_name[WWN_SIZE];
  795. uint8_t node_name[WWN_SIZE];
  796. };
  797. struct mid_init_cb_24xx {
  798. struct init_cb_24xx init_cb;
  799. uint16_t count;
  800. uint16_t options;
  801. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  802. };
  803. struct mid_db_entry_24xx {
  804. uint16_t status;
  805. #define MDBS_NON_PARTIC BIT_3
  806. #define MDBS_ID_ACQUIRED BIT_1
  807. #define MDBS_ENABLED BIT_0
  808. uint8_t options;
  809. uint8_t hard_address;
  810. uint8_t port_name[WWN_SIZE];
  811. uint8_t node_name[WWN_SIZE];
  812. uint8_t port_id[3];
  813. uint8_t reserved_1;
  814. };
  815. /*
  816. * Virtual Fabric ID type definition.
  817. */
  818. typedef struct vf_id {
  819. uint16_t id : 12;
  820. uint16_t priority : 4;
  821. } vf_id_t;
  822. /*
  823. * Virtual Fabric HopCt type definition.
  824. */
  825. typedef struct vf_hopct {
  826. uint16_t reserved : 8;
  827. uint16_t hopct : 8;
  828. } vf_hopct_t;
  829. /*
  830. * Virtual Port Control IOCB
  831. */
  832. #define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
  833. struct vp_ctrl_entry_24xx {
  834. uint8_t entry_type; /* Entry type. */
  835. uint8_t entry_count; /* Entry count. */
  836. uint8_t sys_define; /* System defined. */
  837. uint8_t entry_status; /* Entry Status. */
  838. uint32_t handle; /* System handle. */
  839. uint16_t vp_idx_failed;
  840. uint16_t comp_status; /* Completion status. */
  841. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  842. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  843. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  844. uint16_t command;
  845. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  846. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  847. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  848. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  849. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  850. uint16_t vp_count;
  851. uint8_t vp_idx_map[16];
  852. uint16_t flags;
  853. struct vf_id id;
  854. uint16_t reserved_4;
  855. struct vf_hopct hopct;
  856. uint8_t reserved_5[8];
  857. };
  858. /*
  859. * Modify Virtual Port Configuration IOCB
  860. */
  861. #define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
  862. struct vp_config_entry_24xx {
  863. uint8_t entry_type; /* Entry type. */
  864. uint8_t entry_count; /* Entry count. */
  865. uint8_t handle_count;
  866. uint8_t entry_status; /* Entry Status. */
  867. uint32_t handle; /* System handle. */
  868. uint16_t flags;
  869. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  870. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  871. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  872. uint16_t comp_status; /* Completion status. */
  873. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  874. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  875. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  876. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  877. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  878. uint8_t command;
  879. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  880. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  881. uint8_t vp_count;
  882. uint8_t vp_index1;
  883. uint8_t vp_index2;
  884. uint8_t options_idx1;
  885. uint8_t hard_address_idx1;
  886. uint16_t reserved_vp1;
  887. uint8_t port_name_idx1[WWN_SIZE];
  888. uint8_t node_name_idx1[WWN_SIZE];
  889. uint8_t options_idx2;
  890. uint8_t hard_address_idx2;
  891. uint16_t reserved_vp2;
  892. uint8_t port_name_idx2[WWN_SIZE];
  893. uint8_t node_name_idx2[WWN_SIZE];
  894. struct vf_id id;
  895. uint16_t reserved_4;
  896. struct vf_hopct hopct;
  897. uint8_t reserved_5;
  898. };
  899. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  900. struct vp_rpt_id_entry_24xx {
  901. uint8_t entry_type; /* Entry type. */
  902. uint8_t entry_count; /* Entry count. */
  903. uint8_t sys_define; /* System defined. */
  904. uint8_t entry_status; /* Entry Status. */
  905. uint32_t handle; /* System handle. */
  906. uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
  907. /* Format 1 -- | VP count |. */
  908. uint16_t vp_idx; /* Format 0 -- Reserved. */
  909. /* Format 1 -- VP status and index. */
  910. uint8_t port_id[3];
  911. uint8_t format;
  912. uint8_t vp_idx_map[16];
  913. uint8_t reserved_4[32];
  914. };
  915. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  916. struct vf_evfp_entry_24xx {
  917. uint8_t entry_type; /* Entry type. */
  918. uint8_t entry_count; /* Entry count. */
  919. uint8_t sys_define; /* System defined. */
  920. uint8_t entry_status; /* Entry Status. */
  921. uint32_t handle; /* System handle. */
  922. uint16_t comp_status; /* Completion status. */
  923. uint16_t timeout; /* timeout */
  924. uint16_t adim_tagging_mode;
  925. uint16_t vfport_id;
  926. uint32_t exch_addr;
  927. uint16_t nport_handle; /* N_PORT handle. */
  928. uint16_t control_flags;
  929. uint32_t io_parameter_0;
  930. uint32_t io_parameter_1;
  931. uint32_t tx_address[2]; /* Data segment 0 address. */
  932. uint32_t tx_len; /* Data segment 0 length. */
  933. uint32_t rx_address[2]; /* Data segment 1 address. */
  934. uint32_t rx_len; /* Data segment 1 length. */
  935. };
  936. /* END MID Support ***********************************************************/
  937. #endif