emulate.c 121 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. const struct opcode *group;
  157. const struct group_dual *gdual;
  158. const struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  193. {
  194. if (!(ctxt->regs_valid & (1 << nr))) {
  195. ctxt->regs_valid |= 1 << nr;
  196. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  197. }
  198. return ctxt->_regs[nr];
  199. }
  200. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  201. {
  202. ctxt->regs_valid |= 1 << nr;
  203. ctxt->regs_dirty |= 1 << nr;
  204. return &ctxt->_regs[nr];
  205. }
  206. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  207. {
  208. reg_read(ctxt, nr);
  209. return reg_write(ctxt, nr);
  210. }
  211. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  212. {
  213. unsigned reg;
  214. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  215. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  216. }
  217. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  218. {
  219. ctxt->regs_dirty = 0;
  220. ctxt->regs_valid = 0;
  221. }
  222. /*
  223. * Instruction emulation:
  224. * Most instructions are emulated directly via a fragment of inline assembly
  225. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  226. * any modified flags.
  227. */
  228. #if defined(CONFIG_X86_64)
  229. #define _LO32 "k" /* force 32-bit operand */
  230. #define _STK "%%rsp" /* stack pointer */
  231. #elif defined(__i386__)
  232. #define _LO32 "" /* force 32-bit operand */
  233. #define _STK "%%esp" /* stack pointer */
  234. #endif
  235. /*
  236. * These EFLAGS bits are restored from saved value during emulation, and
  237. * any changes are written back to the saved value after emulation.
  238. */
  239. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  240. /* Before executing instruction: restore necessary bits in EFLAGS. */
  241. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  242. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  243. "movl %"_sav",%"_LO32 _tmp"; " \
  244. "push %"_tmp"; " \
  245. "push %"_tmp"; " \
  246. "movl %"_msk",%"_LO32 _tmp"; " \
  247. "andl %"_LO32 _tmp",("_STK"); " \
  248. "pushf; " \
  249. "notl %"_LO32 _tmp"; " \
  250. "andl %"_LO32 _tmp",("_STK"); " \
  251. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  252. "pop %"_tmp"; " \
  253. "orl %"_LO32 _tmp",("_STK"); " \
  254. "popf; " \
  255. "pop %"_sav"; "
  256. /* After executing instruction: write-back necessary bits in EFLAGS. */
  257. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  258. /* _sav |= EFLAGS & _msk; */ \
  259. "pushf; " \
  260. "pop %"_tmp"; " \
  261. "andl %"_msk",%"_LO32 _tmp"; " \
  262. "orl %"_LO32 _tmp",%"_sav"; "
  263. #ifdef CONFIG_X86_64
  264. #define ON64(x) x
  265. #else
  266. #define ON64(x)
  267. #endif
  268. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  269. do { \
  270. __asm__ __volatile__ ( \
  271. _PRE_EFLAGS("0", "4", "2") \
  272. _op _suffix " %"_x"3,%1; " \
  273. _POST_EFLAGS("0", "4", "2") \
  274. : "=m" ((ctxt)->eflags), \
  275. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  276. "=&r" (_tmp) \
  277. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  278. } while (0)
  279. /* Raw emulation: instruction has two explicit operands. */
  280. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  281. do { \
  282. unsigned long _tmp; \
  283. \
  284. switch ((ctxt)->dst.bytes) { \
  285. case 2: \
  286. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  287. break; \
  288. case 4: \
  289. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  290. break; \
  291. case 8: \
  292. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  293. break; \
  294. } \
  295. } while (0)
  296. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  297. do { \
  298. unsigned long _tmp; \
  299. switch ((ctxt)->dst.bytes) { \
  300. case 1: \
  301. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  302. break; \
  303. default: \
  304. __emulate_2op_nobyte(ctxt, _op, \
  305. _wx, _wy, _lx, _ly, _qx, _qy); \
  306. break; \
  307. } \
  308. } while (0)
  309. /* Source operand is byte-sized and may be restricted to just %cl. */
  310. #define emulate_2op_SrcB(ctxt, _op) \
  311. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  312. /* Source operand is byte, word, long or quad sized. */
  313. #define emulate_2op_SrcV(ctxt, _op) \
  314. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  315. /* Source operand is word, long or quad sized. */
  316. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  317. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  318. /* Instruction has three operands and one operand is stored in ECX register */
  319. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  320. do { \
  321. unsigned long _tmp; \
  322. _type _clv = (ctxt)->src2.val; \
  323. _type _srcv = (ctxt)->src.val; \
  324. _type _dstv = (ctxt)->dst.val; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "5", "2") \
  328. _op _suffix " %4,%1 \n" \
  329. _POST_EFLAGS("0", "5", "2") \
  330. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  331. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  332. ); \
  333. \
  334. (ctxt)->src2.val = (unsigned long) _clv; \
  335. (ctxt)->src2.val = (unsigned long) _srcv; \
  336. (ctxt)->dst.val = (unsigned long) _dstv; \
  337. } while (0)
  338. #define emulate_2op_cl(ctxt, _op) \
  339. do { \
  340. switch ((ctxt)->dst.bytes) { \
  341. case 2: \
  342. __emulate_2op_cl(ctxt, _op, "w", u16); \
  343. break; \
  344. case 4: \
  345. __emulate_2op_cl(ctxt, _op, "l", u32); \
  346. break; \
  347. case 8: \
  348. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  349. break; \
  350. } \
  351. } while (0)
  352. #define __emulate_1op(ctxt, _op, _suffix) \
  353. do { \
  354. unsigned long _tmp; \
  355. \
  356. __asm__ __volatile__ ( \
  357. _PRE_EFLAGS("0", "3", "2") \
  358. _op _suffix " %1; " \
  359. _POST_EFLAGS("0", "3", "2") \
  360. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  361. "=&r" (_tmp) \
  362. : "i" (EFLAGS_MASK)); \
  363. } while (0)
  364. /* Instruction has only one explicit operand (no source operand). */
  365. #define emulate_1op(ctxt, _op) \
  366. do { \
  367. switch ((ctxt)->dst.bytes) { \
  368. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  369. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  370. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  371. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  372. } \
  373. } while (0)
  374. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  375. do { \
  376. unsigned long _tmp; \
  377. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  378. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  379. \
  380. __asm__ __volatile__ ( \
  381. _PRE_EFLAGS("0", "5", "1") \
  382. "1: \n\t" \
  383. _op _suffix " %6; " \
  384. "2: \n\t" \
  385. _POST_EFLAGS("0", "5", "1") \
  386. ".pushsection .fixup,\"ax\" \n\t" \
  387. "3: movb $1, %4 \n\t" \
  388. "jmp 2b \n\t" \
  389. ".popsection \n\t" \
  390. _ASM_EXTABLE(1b, 3b) \
  391. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  392. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  393. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  394. } while (0)
  395. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  396. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  397. do { \
  398. switch((ctxt)->src.bytes) { \
  399. case 1: \
  400. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  401. break; \
  402. case 2: \
  403. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  404. break; \
  405. case 4: \
  406. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  407. break; \
  408. case 8: ON64( \
  409. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  410. break; \
  411. } \
  412. } while (0)
  413. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  414. enum x86_intercept intercept,
  415. enum x86_intercept_stage stage)
  416. {
  417. struct x86_instruction_info info = {
  418. .intercept = intercept,
  419. .rep_prefix = ctxt->rep_prefix,
  420. .modrm_mod = ctxt->modrm_mod,
  421. .modrm_reg = ctxt->modrm_reg,
  422. .modrm_rm = ctxt->modrm_rm,
  423. .src_val = ctxt->src.val64,
  424. .src_bytes = ctxt->src.bytes,
  425. .dst_bytes = ctxt->dst.bytes,
  426. .ad_bytes = ctxt->ad_bytes,
  427. .next_rip = ctxt->eip,
  428. };
  429. return ctxt->ops->intercept(ctxt, &info, stage);
  430. }
  431. static void assign_masked(ulong *dest, ulong src, ulong mask)
  432. {
  433. *dest = (*dest & ~mask) | (src & mask);
  434. }
  435. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  436. {
  437. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  438. }
  439. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  440. {
  441. u16 sel;
  442. struct desc_struct ss;
  443. if (ctxt->mode == X86EMUL_MODE_PROT64)
  444. return ~0UL;
  445. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  446. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  447. }
  448. static int stack_size(struct x86_emulate_ctxt *ctxt)
  449. {
  450. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  451. }
  452. /* Access/update address held in a register, based on addressing mode. */
  453. static inline unsigned long
  454. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  455. {
  456. if (ctxt->ad_bytes == sizeof(unsigned long))
  457. return reg;
  458. else
  459. return reg & ad_mask(ctxt);
  460. }
  461. static inline unsigned long
  462. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  463. {
  464. return address_mask(ctxt, reg);
  465. }
  466. static void masked_increment(ulong *reg, ulong mask, int inc)
  467. {
  468. assign_masked(reg, *reg + inc, mask);
  469. }
  470. static inline void
  471. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  472. {
  473. ulong mask;
  474. if (ctxt->ad_bytes == sizeof(unsigned long))
  475. mask = ~0UL;
  476. else
  477. mask = ad_mask(ctxt);
  478. masked_increment(reg, mask, inc);
  479. }
  480. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  481. {
  482. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  483. }
  484. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  485. {
  486. register_address_increment(ctxt, &ctxt->_eip, rel);
  487. }
  488. static u32 desc_limit_scaled(struct desc_struct *desc)
  489. {
  490. u32 limit = get_desc_limit(desc);
  491. return desc->g ? (limit << 12) | 0xfff : limit;
  492. }
  493. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  494. {
  495. ctxt->has_seg_override = true;
  496. ctxt->seg_override = seg;
  497. }
  498. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  499. {
  500. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  501. return 0;
  502. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  503. }
  504. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  505. {
  506. if (!ctxt->has_seg_override)
  507. return 0;
  508. return ctxt->seg_override;
  509. }
  510. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  511. u32 error, bool valid)
  512. {
  513. ctxt->exception.vector = vec;
  514. ctxt->exception.error_code = error;
  515. ctxt->exception.error_code_valid = valid;
  516. return X86EMUL_PROPAGATE_FAULT;
  517. }
  518. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  519. {
  520. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  521. }
  522. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  523. {
  524. return emulate_exception(ctxt, GP_VECTOR, err, true);
  525. }
  526. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  527. {
  528. return emulate_exception(ctxt, SS_VECTOR, err, true);
  529. }
  530. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  531. {
  532. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  533. }
  534. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  535. {
  536. return emulate_exception(ctxt, TS_VECTOR, err, true);
  537. }
  538. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  539. {
  540. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  541. }
  542. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  543. {
  544. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  545. }
  546. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  547. {
  548. u16 selector;
  549. struct desc_struct desc;
  550. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  551. return selector;
  552. }
  553. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  554. unsigned seg)
  555. {
  556. u16 dummy;
  557. u32 base3;
  558. struct desc_struct desc;
  559. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  560. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  561. }
  562. /*
  563. * x86 defines three classes of vector instructions: explicitly
  564. * aligned, explicitly unaligned, and the rest, which change behaviour
  565. * depending on whether they're AVX encoded or not.
  566. *
  567. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  568. * subject to the same check.
  569. */
  570. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  571. {
  572. if (likely(size < 16))
  573. return false;
  574. if (ctxt->d & Aligned)
  575. return true;
  576. else if (ctxt->d & Unaligned)
  577. return false;
  578. else if (ctxt->d & Avx)
  579. return false;
  580. else
  581. return true;
  582. }
  583. static int __linearize(struct x86_emulate_ctxt *ctxt,
  584. struct segmented_address addr,
  585. unsigned size, bool write, bool fetch,
  586. ulong *linear)
  587. {
  588. struct desc_struct desc;
  589. bool usable;
  590. ulong la;
  591. u32 lim;
  592. u16 sel;
  593. unsigned cpl, rpl;
  594. la = seg_base(ctxt, addr.seg) + addr.ea;
  595. switch (ctxt->mode) {
  596. case X86EMUL_MODE_PROT64:
  597. if (((signed long)la << 16) >> 16 != la)
  598. return emulate_gp(ctxt, 0);
  599. break;
  600. default:
  601. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  602. addr.seg);
  603. if (!usable)
  604. goto bad;
  605. /* code segment or read-only data segment */
  606. if (((desc.type & 8) || !(desc.type & 2)) && write)
  607. goto bad;
  608. /* unreadable code segment */
  609. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  610. goto bad;
  611. lim = desc_limit_scaled(&desc);
  612. if ((desc.type & 8) || !(desc.type & 4)) {
  613. /* expand-up segment */
  614. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  615. goto bad;
  616. } else {
  617. /* expand-down segment */
  618. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  619. goto bad;
  620. lim = desc.d ? 0xffffffff : 0xffff;
  621. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  622. goto bad;
  623. }
  624. cpl = ctxt->ops->cpl(ctxt);
  625. if (ctxt->mode == X86EMUL_MODE_REAL)
  626. rpl = 0;
  627. else
  628. rpl = sel & 3;
  629. cpl = max(cpl, rpl);
  630. if (!(desc.type & 8)) {
  631. /* data segment */
  632. if (cpl > desc.dpl)
  633. goto bad;
  634. } else if ((desc.type & 8) && !(desc.type & 4)) {
  635. /* nonconforming code segment */
  636. if (cpl != desc.dpl)
  637. goto bad;
  638. } else if ((desc.type & 8) && (desc.type & 4)) {
  639. /* conforming code segment */
  640. if (cpl < desc.dpl)
  641. goto bad;
  642. }
  643. break;
  644. }
  645. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  646. la &= (u32)-1;
  647. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  648. return emulate_gp(ctxt, 0);
  649. *linear = la;
  650. return X86EMUL_CONTINUE;
  651. bad:
  652. if (addr.seg == VCPU_SREG_SS)
  653. return emulate_ss(ctxt, sel);
  654. else
  655. return emulate_gp(ctxt, sel);
  656. }
  657. static int linearize(struct x86_emulate_ctxt *ctxt,
  658. struct segmented_address addr,
  659. unsigned size, bool write,
  660. ulong *linear)
  661. {
  662. return __linearize(ctxt, addr, size, write, false, linear);
  663. }
  664. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  665. struct segmented_address addr,
  666. void *data,
  667. unsigned size)
  668. {
  669. int rc;
  670. ulong linear;
  671. rc = linearize(ctxt, addr, size, false, &linear);
  672. if (rc != X86EMUL_CONTINUE)
  673. return rc;
  674. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  675. }
  676. /*
  677. * Fetch the next byte of the instruction being emulated which is pointed to
  678. * by ctxt->_eip, then increment ctxt->_eip.
  679. *
  680. * Also prefetch the remaining bytes of the instruction without crossing page
  681. * boundary if they are not in fetch_cache yet.
  682. */
  683. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  684. {
  685. struct fetch_cache *fc = &ctxt->fetch;
  686. int rc;
  687. int size, cur_size;
  688. if (ctxt->_eip == fc->end) {
  689. unsigned long linear;
  690. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  691. .ea = ctxt->_eip };
  692. cur_size = fc->end - fc->start;
  693. size = min(15UL - cur_size,
  694. PAGE_SIZE - offset_in_page(ctxt->_eip));
  695. rc = __linearize(ctxt, addr, size, false, true, &linear);
  696. if (unlikely(rc != X86EMUL_CONTINUE))
  697. return rc;
  698. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  699. size, &ctxt->exception);
  700. if (unlikely(rc != X86EMUL_CONTINUE))
  701. return rc;
  702. fc->end += size;
  703. }
  704. *dest = fc->data[ctxt->_eip - fc->start];
  705. ctxt->_eip++;
  706. return X86EMUL_CONTINUE;
  707. }
  708. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  709. void *dest, unsigned size)
  710. {
  711. int rc;
  712. /* x86 instructions are limited to 15 bytes. */
  713. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  714. return X86EMUL_UNHANDLEABLE;
  715. while (size--) {
  716. rc = do_insn_fetch_byte(ctxt, dest++);
  717. if (rc != X86EMUL_CONTINUE)
  718. return rc;
  719. }
  720. return X86EMUL_CONTINUE;
  721. }
  722. /* Fetch next part of the instruction being emulated. */
  723. #define insn_fetch(_type, _ctxt) \
  724. ({ unsigned long _x; \
  725. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  726. if (rc != X86EMUL_CONTINUE) \
  727. goto done; \
  728. (_type)_x; \
  729. })
  730. #define insn_fetch_arr(_arr, _size, _ctxt) \
  731. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  732. if (rc != X86EMUL_CONTINUE) \
  733. goto done; \
  734. })
  735. /*
  736. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  737. * pointer into the block that addresses the relevant register.
  738. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  739. */
  740. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  741. int highbyte_regs)
  742. {
  743. void *p;
  744. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  745. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  746. else
  747. p = reg_rmw(ctxt, modrm_reg);
  748. return p;
  749. }
  750. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  751. struct segmented_address addr,
  752. u16 *size, unsigned long *address, int op_bytes)
  753. {
  754. int rc;
  755. if (op_bytes == 2)
  756. op_bytes = 3;
  757. *address = 0;
  758. rc = segmented_read_std(ctxt, addr, size, 2);
  759. if (rc != X86EMUL_CONTINUE)
  760. return rc;
  761. addr.ea += 2;
  762. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  763. return rc;
  764. }
  765. static int test_cc(unsigned int condition, unsigned int flags)
  766. {
  767. int rc = 0;
  768. switch ((condition & 15) >> 1) {
  769. case 0: /* o */
  770. rc |= (flags & EFLG_OF);
  771. break;
  772. case 1: /* b/c/nae */
  773. rc |= (flags & EFLG_CF);
  774. break;
  775. case 2: /* z/e */
  776. rc |= (flags & EFLG_ZF);
  777. break;
  778. case 3: /* be/na */
  779. rc |= (flags & (EFLG_CF|EFLG_ZF));
  780. break;
  781. case 4: /* s */
  782. rc |= (flags & EFLG_SF);
  783. break;
  784. case 5: /* p/pe */
  785. rc |= (flags & EFLG_PF);
  786. break;
  787. case 7: /* le/ng */
  788. rc |= (flags & EFLG_ZF);
  789. /* fall through */
  790. case 6: /* l/nge */
  791. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  792. break;
  793. }
  794. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  795. return (!!rc ^ (condition & 1));
  796. }
  797. static void fetch_register_operand(struct operand *op)
  798. {
  799. switch (op->bytes) {
  800. case 1:
  801. op->val = *(u8 *)op->addr.reg;
  802. break;
  803. case 2:
  804. op->val = *(u16 *)op->addr.reg;
  805. break;
  806. case 4:
  807. op->val = *(u32 *)op->addr.reg;
  808. break;
  809. case 8:
  810. op->val = *(u64 *)op->addr.reg;
  811. break;
  812. }
  813. }
  814. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  815. {
  816. ctxt->ops->get_fpu(ctxt);
  817. switch (reg) {
  818. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  819. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  820. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  821. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  822. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  823. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  824. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  825. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  826. #ifdef CONFIG_X86_64
  827. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  828. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  829. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  830. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  831. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  832. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  833. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  834. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  835. #endif
  836. default: BUG();
  837. }
  838. ctxt->ops->put_fpu(ctxt);
  839. }
  840. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  841. int reg)
  842. {
  843. ctxt->ops->get_fpu(ctxt);
  844. switch (reg) {
  845. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  846. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  847. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  848. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  849. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  850. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  851. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  852. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  853. #ifdef CONFIG_X86_64
  854. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  855. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  856. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  857. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  858. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  859. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  860. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  861. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  862. #endif
  863. default: BUG();
  864. }
  865. ctxt->ops->put_fpu(ctxt);
  866. }
  867. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  868. {
  869. ctxt->ops->get_fpu(ctxt);
  870. switch (reg) {
  871. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  872. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  873. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  874. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  875. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  876. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  877. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  878. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  879. default: BUG();
  880. }
  881. ctxt->ops->put_fpu(ctxt);
  882. }
  883. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  884. {
  885. ctxt->ops->get_fpu(ctxt);
  886. switch (reg) {
  887. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  888. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  889. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  890. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  891. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  892. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  893. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  894. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  895. default: BUG();
  896. }
  897. ctxt->ops->put_fpu(ctxt);
  898. }
  899. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  900. struct operand *op)
  901. {
  902. unsigned reg = ctxt->modrm_reg;
  903. int highbyte_regs = ctxt->rex_prefix == 0;
  904. if (!(ctxt->d & ModRM))
  905. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  906. if (ctxt->d & Sse) {
  907. op->type = OP_XMM;
  908. op->bytes = 16;
  909. op->addr.xmm = reg;
  910. read_sse_reg(ctxt, &op->vec_val, reg);
  911. return;
  912. }
  913. if (ctxt->d & Mmx) {
  914. reg &= 7;
  915. op->type = OP_MM;
  916. op->bytes = 8;
  917. op->addr.mm = reg;
  918. return;
  919. }
  920. op->type = OP_REG;
  921. if (ctxt->d & ByteOp) {
  922. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  923. op->bytes = 1;
  924. } else {
  925. op->addr.reg = decode_register(ctxt, reg, 0);
  926. op->bytes = ctxt->op_bytes;
  927. }
  928. fetch_register_operand(op);
  929. op->orig_val = op->val;
  930. }
  931. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  932. {
  933. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  934. ctxt->modrm_seg = VCPU_SREG_SS;
  935. }
  936. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  937. struct operand *op)
  938. {
  939. u8 sib;
  940. int index_reg = 0, base_reg = 0, scale;
  941. int rc = X86EMUL_CONTINUE;
  942. ulong modrm_ea = 0;
  943. if (ctxt->rex_prefix) {
  944. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  945. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  946. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  947. }
  948. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  949. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  950. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  951. ctxt->modrm_seg = VCPU_SREG_DS;
  952. if (ctxt->modrm_mod == 3) {
  953. op->type = OP_REG;
  954. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  955. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm, ctxt->d & ByteOp);
  956. if (ctxt->d & Sse) {
  957. op->type = OP_XMM;
  958. op->bytes = 16;
  959. op->addr.xmm = ctxt->modrm_rm;
  960. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  961. return rc;
  962. }
  963. if (ctxt->d & Mmx) {
  964. op->type = OP_MM;
  965. op->bytes = 8;
  966. op->addr.xmm = ctxt->modrm_rm & 7;
  967. return rc;
  968. }
  969. fetch_register_operand(op);
  970. return rc;
  971. }
  972. op->type = OP_MEM;
  973. if (ctxt->ad_bytes == 2) {
  974. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  975. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  976. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  977. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  978. /* 16-bit ModR/M decode. */
  979. switch (ctxt->modrm_mod) {
  980. case 0:
  981. if (ctxt->modrm_rm == 6)
  982. modrm_ea += insn_fetch(u16, ctxt);
  983. break;
  984. case 1:
  985. modrm_ea += insn_fetch(s8, ctxt);
  986. break;
  987. case 2:
  988. modrm_ea += insn_fetch(u16, ctxt);
  989. break;
  990. }
  991. switch (ctxt->modrm_rm) {
  992. case 0:
  993. modrm_ea += bx + si;
  994. break;
  995. case 1:
  996. modrm_ea += bx + di;
  997. break;
  998. case 2:
  999. modrm_ea += bp + si;
  1000. break;
  1001. case 3:
  1002. modrm_ea += bp + di;
  1003. break;
  1004. case 4:
  1005. modrm_ea += si;
  1006. break;
  1007. case 5:
  1008. modrm_ea += di;
  1009. break;
  1010. case 6:
  1011. if (ctxt->modrm_mod != 0)
  1012. modrm_ea += bp;
  1013. break;
  1014. case 7:
  1015. modrm_ea += bx;
  1016. break;
  1017. }
  1018. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1019. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1020. ctxt->modrm_seg = VCPU_SREG_SS;
  1021. modrm_ea = (u16)modrm_ea;
  1022. } else {
  1023. /* 32/64-bit ModR/M decode. */
  1024. if ((ctxt->modrm_rm & 7) == 4) {
  1025. sib = insn_fetch(u8, ctxt);
  1026. index_reg |= (sib >> 3) & 7;
  1027. base_reg |= sib & 7;
  1028. scale = sib >> 6;
  1029. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1030. modrm_ea += insn_fetch(s32, ctxt);
  1031. else {
  1032. modrm_ea += reg_read(ctxt, base_reg);
  1033. adjust_modrm_seg(ctxt, base_reg);
  1034. }
  1035. if (index_reg != 4)
  1036. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1037. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1038. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1039. ctxt->rip_relative = 1;
  1040. } else {
  1041. base_reg = ctxt->modrm_rm;
  1042. modrm_ea += reg_read(ctxt, base_reg);
  1043. adjust_modrm_seg(ctxt, base_reg);
  1044. }
  1045. switch (ctxt->modrm_mod) {
  1046. case 0:
  1047. if (ctxt->modrm_rm == 5)
  1048. modrm_ea += insn_fetch(s32, ctxt);
  1049. break;
  1050. case 1:
  1051. modrm_ea += insn_fetch(s8, ctxt);
  1052. break;
  1053. case 2:
  1054. modrm_ea += insn_fetch(s32, ctxt);
  1055. break;
  1056. }
  1057. }
  1058. op->addr.mem.ea = modrm_ea;
  1059. done:
  1060. return rc;
  1061. }
  1062. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1063. struct operand *op)
  1064. {
  1065. int rc = X86EMUL_CONTINUE;
  1066. op->type = OP_MEM;
  1067. switch (ctxt->ad_bytes) {
  1068. case 2:
  1069. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1070. break;
  1071. case 4:
  1072. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1073. break;
  1074. case 8:
  1075. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1076. break;
  1077. }
  1078. done:
  1079. return rc;
  1080. }
  1081. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1082. {
  1083. long sv = 0, mask;
  1084. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1085. mask = ~(ctxt->dst.bytes * 8 - 1);
  1086. if (ctxt->src.bytes == 2)
  1087. sv = (s16)ctxt->src.val & (s16)mask;
  1088. else if (ctxt->src.bytes == 4)
  1089. sv = (s32)ctxt->src.val & (s32)mask;
  1090. ctxt->dst.addr.mem.ea += (sv >> 3);
  1091. }
  1092. /* only subword offset */
  1093. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1094. }
  1095. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1096. unsigned long addr, void *dest, unsigned size)
  1097. {
  1098. int rc;
  1099. struct read_cache *mc = &ctxt->mem_read;
  1100. if (mc->pos < mc->end)
  1101. goto read_cached;
  1102. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1103. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1104. &ctxt->exception);
  1105. if (rc != X86EMUL_CONTINUE)
  1106. return rc;
  1107. mc->end += size;
  1108. read_cached:
  1109. memcpy(dest, mc->data + mc->pos, size);
  1110. mc->pos += size;
  1111. return X86EMUL_CONTINUE;
  1112. }
  1113. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1114. struct segmented_address addr,
  1115. void *data,
  1116. unsigned size)
  1117. {
  1118. int rc;
  1119. ulong linear;
  1120. rc = linearize(ctxt, addr, size, false, &linear);
  1121. if (rc != X86EMUL_CONTINUE)
  1122. return rc;
  1123. return read_emulated(ctxt, linear, data, size);
  1124. }
  1125. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1126. struct segmented_address addr,
  1127. const void *data,
  1128. unsigned size)
  1129. {
  1130. int rc;
  1131. ulong linear;
  1132. rc = linearize(ctxt, addr, size, true, &linear);
  1133. if (rc != X86EMUL_CONTINUE)
  1134. return rc;
  1135. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1136. &ctxt->exception);
  1137. }
  1138. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1139. struct segmented_address addr,
  1140. const void *orig_data, const void *data,
  1141. unsigned size)
  1142. {
  1143. int rc;
  1144. ulong linear;
  1145. rc = linearize(ctxt, addr, size, true, &linear);
  1146. if (rc != X86EMUL_CONTINUE)
  1147. return rc;
  1148. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1149. size, &ctxt->exception);
  1150. }
  1151. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1152. unsigned int size, unsigned short port,
  1153. void *dest)
  1154. {
  1155. struct read_cache *rc = &ctxt->io_read;
  1156. if (rc->pos == rc->end) { /* refill pio read ahead */
  1157. unsigned int in_page, n;
  1158. unsigned int count = ctxt->rep_prefix ?
  1159. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1160. in_page = (ctxt->eflags & EFLG_DF) ?
  1161. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1162. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1163. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1164. count);
  1165. if (n == 0)
  1166. n = 1;
  1167. rc->pos = rc->end = 0;
  1168. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1169. return 0;
  1170. rc->end = n * size;
  1171. }
  1172. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1173. ctxt->dst.data = rc->data + rc->pos;
  1174. ctxt->dst.type = OP_MEM_STR;
  1175. ctxt->dst.count = (rc->end - rc->pos) / size;
  1176. rc->pos = rc->end;
  1177. } else {
  1178. memcpy(dest, rc->data + rc->pos, size);
  1179. rc->pos += size;
  1180. }
  1181. return 1;
  1182. }
  1183. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1184. u16 index, struct desc_struct *desc)
  1185. {
  1186. struct desc_ptr dt;
  1187. ulong addr;
  1188. ctxt->ops->get_idt(ctxt, &dt);
  1189. if (dt.size < index * 8 + 7)
  1190. return emulate_gp(ctxt, index << 3 | 0x2);
  1191. addr = dt.address + index * 8;
  1192. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1193. &ctxt->exception);
  1194. }
  1195. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1196. u16 selector, struct desc_ptr *dt)
  1197. {
  1198. const struct x86_emulate_ops *ops = ctxt->ops;
  1199. if (selector & 1 << 2) {
  1200. struct desc_struct desc;
  1201. u16 sel;
  1202. memset (dt, 0, sizeof *dt);
  1203. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1204. return;
  1205. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1206. dt->address = get_desc_base(&desc);
  1207. } else
  1208. ops->get_gdt(ctxt, dt);
  1209. }
  1210. /* allowed just for 8 bytes segments */
  1211. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1212. u16 selector, struct desc_struct *desc,
  1213. ulong *desc_addr_p)
  1214. {
  1215. struct desc_ptr dt;
  1216. u16 index = selector >> 3;
  1217. ulong addr;
  1218. get_descriptor_table_ptr(ctxt, selector, &dt);
  1219. if (dt.size < index * 8 + 7)
  1220. return emulate_gp(ctxt, selector & 0xfffc);
  1221. *desc_addr_p = addr = dt.address + index * 8;
  1222. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1223. &ctxt->exception);
  1224. }
  1225. /* allowed just for 8 bytes segments */
  1226. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1227. u16 selector, struct desc_struct *desc)
  1228. {
  1229. struct desc_ptr dt;
  1230. u16 index = selector >> 3;
  1231. ulong addr;
  1232. get_descriptor_table_ptr(ctxt, selector, &dt);
  1233. if (dt.size < index * 8 + 7)
  1234. return emulate_gp(ctxt, selector & 0xfffc);
  1235. addr = dt.address + index * 8;
  1236. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1237. &ctxt->exception);
  1238. }
  1239. /* Does not support long mode */
  1240. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1241. u16 selector, int seg)
  1242. {
  1243. struct desc_struct seg_desc, old_desc;
  1244. u8 dpl, rpl, cpl;
  1245. unsigned err_vec = GP_VECTOR;
  1246. u32 err_code = 0;
  1247. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1248. ulong desc_addr;
  1249. int ret;
  1250. u16 dummy;
  1251. memset(&seg_desc, 0, sizeof seg_desc);
  1252. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1253. || ctxt->mode == X86EMUL_MODE_REAL) {
  1254. /* set real mode segment descriptor */
  1255. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1256. set_desc_base(&seg_desc, selector << 4);
  1257. goto load;
  1258. }
  1259. rpl = selector & 3;
  1260. cpl = ctxt->ops->cpl(ctxt);
  1261. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1262. if ((seg == VCPU_SREG_CS
  1263. || (seg == VCPU_SREG_SS
  1264. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1265. || seg == VCPU_SREG_TR)
  1266. && null_selector)
  1267. goto exception;
  1268. /* TR should be in GDT only */
  1269. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1270. goto exception;
  1271. if (null_selector) /* for NULL selector skip all following checks */
  1272. goto load;
  1273. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1274. if (ret != X86EMUL_CONTINUE)
  1275. return ret;
  1276. err_code = selector & 0xfffc;
  1277. err_vec = GP_VECTOR;
  1278. /* can't load system descriptor into segment selector */
  1279. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1280. goto exception;
  1281. if (!seg_desc.p) {
  1282. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1283. goto exception;
  1284. }
  1285. dpl = seg_desc.dpl;
  1286. switch (seg) {
  1287. case VCPU_SREG_SS:
  1288. /*
  1289. * segment is not a writable data segment or segment
  1290. * selector's RPL != CPL or segment selector's RPL != CPL
  1291. */
  1292. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1293. goto exception;
  1294. break;
  1295. case VCPU_SREG_CS:
  1296. if (!(seg_desc.type & 8))
  1297. goto exception;
  1298. if (seg_desc.type & 4) {
  1299. /* conforming */
  1300. if (dpl > cpl)
  1301. goto exception;
  1302. } else {
  1303. /* nonconforming */
  1304. if (rpl > cpl || dpl != cpl)
  1305. goto exception;
  1306. }
  1307. /* CS(RPL) <- CPL */
  1308. selector = (selector & 0xfffc) | cpl;
  1309. break;
  1310. case VCPU_SREG_TR:
  1311. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1312. goto exception;
  1313. old_desc = seg_desc;
  1314. seg_desc.type |= 2; /* busy */
  1315. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1316. sizeof(seg_desc), &ctxt->exception);
  1317. if (ret != X86EMUL_CONTINUE)
  1318. return ret;
  1319. break;
  1320. case VCPU_SREG_LDTR:
  1321. if (seg_desc.s || seg_desc.type != 2)
  1322. goto exception;
  1323. break;
  1324. default: /* DS, ES, FS, or GS */
  1325. /*
  1326. * segment is not a data or readable code segment or
  1327. * ((segment is a data or nonconforming code segment)
  1328. * and (both RPL and CPL > DPL))
  1329. */
  1330. if ((seg_desc.type & 0xa) == 0x8 ||
  1331. (((seg_desc.type & 0xc) != 0xc) &&
  1332. (rpl > dpl && cpl > dpl)))
  1333. goto exception;
  1334. break;
  1335. }
  1336. if (seg_desc.s) {
  1337. /* mark segment as accessed */
  1338. seg_desc.type |= 1;
  1339. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1340. if (ret != X86EMUL_CONTINUE)
  1341. return ret;
  1342. }
  1343. load:
  1344. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1345. return X86EMUL_CONTINUE;
  1346. exception:
  1347. emulate_exception(ctxt, err_vec, err_code, true);
  1348. return X86EMUL_PROPAGATE_FAULT;
  1349. }
  1350. static void write_register_operand(struct operand *op)
  1351. {
  1352. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1353. switch (op->bytes) {
  1354. case 1:
  1355. *(u8 *)op->addr.reg = (u8)op->val;
  1356. break;
  1357. case 2:
  1358. *(u16 *)op->addr.reg = (u16)op->val;
  1359. break;
  1360. case 4:
  1361. *op->addr.reg = (u32)op->val;
  1362. break; /* 64b: zero-extend */
  1363. case 8:
  1364. *op->addr.reg = op->val;
  1365. break;
  1366. }
  1367. }
  1368. static int writeback(struct x86_emulate_ctxt *ctxt)
  1369. {
  1370. int rc;
  1371. switch (ctxt->dst.type) {
  1372. case OP_REG:
  1373. write_register_operand(&ctxt->dst);
  1374. break;
  1375. case OP_MEM:
  1376. if (ctxt->lock_prefix)
  1377. rc = segmented_cmpxchg(ctxt,
  1378. ctxt->dst.addr.mem,
  1379. &ctxt->dst.orig_val,
  1380. &ctxt->dst.val,
  1381. ctxt->dst.bytes);
  1382. else
  1383. rc = segmented_write(ctxt,
  1384. ctxt->dst.addr.mem,
  1385. &ctxt->dst.val,
  1386. ctxt->dst.bytes);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. break;
  1390. case OP_MEM_STR:
  1391. rc = segmented_write(ctxt,
  1392. ctxt->dst.addr.mem,
  1393. ctxt->dst.data,
  1394. ctxt->dst.bytes * ctxt->dst.count);
  1395. if (rc != X86EMUL_CONTINUE)
  1396. return rc;
  1397. break;
  1398. case OP_XMM:
  1399. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1400. break;
  1401. case OP_MM:
  1402. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1403. break;
  1404. case OP_NONE:
  1405. /* no writeback */
  1406. break;
  1407. default:
  1408. break;
  1409. }
  1410. return X86EMUL_CONTINUE;
  1411. }
  1412. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1413. {
  1414. struct segmented_address addr;
  1415. rsp_increment(ctxt, -bytes);
  1416. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1417. addr.seg = VCPU_SREG_SS;
  1418. return segmented_write(ctxt, addr, data, bytes);
  1419. }
  1420. static int em_push(struct x86_emulate_ctxt *ctxt)
  1421. {
  1422. /* Disable writeback. */
  1423. ctxt->dst.type = OP_NONE;
  1424. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1425. }
  1426. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1427. void *dest, int len)
  1428. {
  1429. int rc;
  1430. struct segmented_address addr;
  1431. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1432. addr.seg = VCPU_SREG_SS;
  1433. rc = segmented_read(ctxt, addr, dest, len);
  1434. if (rc != X86EMUL_CONTINUE)
  1435. return rc;
  1436. rsp_increment(ctxt, len);
  1437. return rc;
  1438. }
  1439. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1440. {
  1441. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1442. }
  1443. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1444. void *dest, int len)
  1445. {
  1446. int rc;
  1447. unsigned long val, change_mask;
  1448. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1449. int cpl = ctxt->ops->cpl(ctxt);
  1450. rc = emulate_pop(ctxt, &val, len);
  1451. if (rc != X86EMUL_CONTINUE)
  1452. return rc;
  1453. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1454. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1455. switch(ctxt->mode) {
  1456. case X86EMUL_MODE_PROT64:
  1457. case X86EMUL_MODE_PROT32:
  1458. case X86EMUL_MODE_PROT16:
  1459. if (cpl == 0)
  1460. change_mask |= EFLG_IOPL;
  1461. if (cpl <= iopl)
  1462. change_mask |= EFLG_IF;
  1463. break;
  1464. case X86EMUL_MODE_VM86:
  1465. if (iopl < 3)
  1466. return emulate_gp(ctxt, 0);
  1467. change_mask |= EFLG_IF;
  1468. break;
  1469. default: /* real mode */
  1470. change_mask |= (EFLG_IOPL | EFLG_IF);
  1471. break;
  1472. }
  1473. *(unsigned long *)dest =
  1474. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1475. return rc;
  1476. }
  1477. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1478. {
  1479. ctxt->dst.type = OP_REG;
  1480. ctxt->dst.addr.reg = &ctxt->eflags;
  1481. ctxt->dst.bytes = ctxt->op_bytes;
  1482. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1483. }
  1484. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1485. {
  1486. int rc;
  1487. unsigned frame_size = ctxt->src.val;
  1488. unsigned nesting_level = ctxt->src2.val & 31;
  1489. ulong rbp;
  1490. if (nesting_level)
  1491. return X86EMUL_UNHANDLEABLE;
  1492. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1493. rc = push(ctxt, &rbp, stack_size(ctxt));
  1494. if (rc != X86EMUL_CONTINUE)
  1495. return rc;
  1496. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1497. stack_mask(ctxt));
  1498. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1499. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1500. stack_mask(ctxt));
  1501. return X86EMUL_CONTINUE;
  1502. }
  1503. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1504. {
  1505. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1506. stack_mask(ctxt));
  1507. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1508. }
  1509. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1510. {
  1511. int seg = ctxt->src2.val;
  1512. ctxt->src.val = get_segment_selector(ctxt, seg);
  1513. return em_push(ctxt);
  1514. }
  1515. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1516. {
  1517. int seg = ctxt->src2.val;
  1518. unsigned long selector;
  1519. int rc;
  1520. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1521. if (rc != X86EMUL_CONTINUE)
  1522. return rc;
  1523. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1524. return rc;
  1525. }
  1526. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1527. {
  1528. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1529. int rc = X86EMUL_CONTINUE;
  1530. int reg = VCPU_REGS_RAX;
  1531. while (reg <= VCPU_REGS_RDI) {
  1532. (reg == VCPU_REGS_RSP) ?
  1533. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1534. rc = em_push(ctxt);
  1535. if (rc != X86EMUL_CONTINUE)
  1536. return rc;
  1537. ++reg;
  1538. }
  1539. return rc;
  1540. }
  1541. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1542. {
  1543. ctxt->src.val = (unsigned long)ctxt->eflags;
  1544. return em_push(ctxt);
  1545. }
  1546. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. int rc = X86EMUL_CONTINUE;
  1549. int reg = VCPU_REGS_RDI;
  1550. while (reg >= VCPU_REGS_RAX) {
  1551. if (reg == VCPU_REGS_RSP) {
  1552. rsp_increment(ctxt, ctxt->op_bytes);
  1553. --reg;
  1554. }
  1555. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1556. if (rc != X86EMUL_CONTINUE)
  1557. break;
  1558. --reg;
  1559. }
  1560. return rc;
  1561. }
  1562. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1563. {
  1564. const struct x86_emulate_ops *ops = ctxt->ops;
  1565. int rc;
  1566. struct desc_ptr dt;
  1567. gva_t cs_addr;
  1568. gva_t eip_addr;
  1569. u16 cs, eip;
  1570. /* TODO: Add limit checks */
  1571. ctxt->src.val = ctxt->eflags;
  1572. rc = em_push(ctxt);
  1573. if (rc != X86EMUL_CONTINUE)
  1574. return rc;
  1575. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1576. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1577. rc = em_push(ctxt);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. ctxt->src.val = ctxt->_eip;
  1581. rc = em_push(ctxt);
  1582. if (rc != X86EMUL_CONTINUE)
  1583. return rc;
  1584. ops->get_idt(ctxt, &dt);
  1585. eip_addr = dt.address + (irq << 2);
  1586. cs_addr = dt.address + (irq << 2) + 2;
  1587. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1588. if (rc != X86EMUL_CONTINUE)
  1589. return rc;
  1590. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1591. if (rc != X86EMUL_CONTINUE)
  1592. return rc;
  1593. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1594. if (rc != X86EMUL_CONTINUE)
  1595. return rc;
  1596. ctxt->_eip = eip;
  1597. return rc;
  1598. }
  1599. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1600. {
  1601. int rc;
  1602. invalidate_registers(ctxt);
  1603. rc = __emulate_int_real(ctxt, irq);
  1604. if (rc == X86EMUL_CONTINUE)
  1605. writeback_registers(ctxt);
  1606. return rc;
  1607. }
  1608. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1609. {
  1610. switch(ctxt->mode) {
  1611. case X86EMUL_MODE_REAL:
  1612. return __emulate_int_real(ctxt, irq);
  1613. case X86EMUL_MODE_VM86:
  1614. case X86EMUL_MODE_PROT16:
  1615. case X86EMUL_MODE_PROT32:
  1616. case X86EMUL_MODE_PROT64:
  1617. default:
  1618. /* Protected mode interrupts unimplemented yet */
  1619. return X86EMUL_UNHANDLEABLE;
  1620. }
  1621. }
  1622. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1623. {
  1624. int rc = X86EMUL_CONTINUE;
  1625. unsigned long temp_eip = 0;
  1626. unsigned long temp_eflags = 0;
  1627. unsigned long cs = 0;
  1628. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1629. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1630. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1631. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1632. /* TODO: Add stack limit check */
  1633. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1634. if (rc != X86EMUL_CONTINUE)
  1635. return rc;
  1636. if (temp_eip & ~0xffff)
  1637. return emulate_gp(ctxt, 0);
  1638. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1639. if (rc != X86EMUL_CONTINUE)
  1640. return rc;
  1641. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1642. if (rc != X86EMUL_CONTINUE)
  1643. return rc;
  1644. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1645. if (rc != X86EMUL_CONTINUE)
  1646. return rc;
  1647. ctxt->_eip = temp_eip;
  1648. if (ctxt->op_bytes == 4)
  1649. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1650. else if (ctxt->op_bytes == 2) {
  1651. ctxt->eflags &= ~0xffff;
  1652. ctxt->eflags |= temp_eflags;
  1653. }
  1654. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1655. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1656. return rc;
  1657. }
  1658. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1659. {
  1660. switch(ctxt->mode) {
  1661. case X86EMUL_MODE_REAL:
  1662. return emulate_iret_real(ctxt);
  1663. case X86EMUL_MODE_VM86:
  1664. case X86EMUL_MODE_PROT16:
  1665. case X86EMUL_MODE_PROT32:
  1666. case X86EMUL_MODE_PROT64:
  1667. default:
  1668. /* iret from protected mode unimplemented yet */
  1669. return X86EMUL_UNHANDLEABLE;
  1670. }
  1671. }
  1672. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1673. {
  1674. int rc;
  1675. unsigned short sel;
  1676. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1677. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1678. if (rc != X86EMUL_CONTINUE)
  1679. return rc;
  1680. ctxt->_eip = 0;
  1681. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1682. return X86EMUL_CONTINUE;
  1683. }
  1684. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1685. {
  1686. switch (ctxt->modrm_reg) {
  1687. case 0: /* rol */
  1688. emulate_2op_SrcB(ctxt, "rol");
  1689. break;
  1690. case 1: /* ror */
  1691. emulate_2op_SrcB(ctxt, "ror");
  1692. break;
  1693. case 2: /* rcl */
  1694. emulate_2op_SrcB(ctxt, "rcl");
  1695. break;
  1696. case 3: /* rcr */
  1697. emulate_2op_SrcB(ctxt, "rcr");
  1698. break;
  1699. case 4: /* sal/shl */
  1700. case 6: /* sal/shl */
  1701. emulate_2op_SrcB(ctxt, "sal");
  1702. break;
  1703. case 5: /* shr */
  1704. emulate_2op_SrcB(ctxt, "shr");
  1705. break;
  1706. case 7: /* sar */
  1707. emulate_2op_SrcB(ctxt, "sar");
  1708. break;
  1709. }
  1710. return X86EMUL_CONTINUE;
  1711. }
  1712. static int em_not(struct x86_emulate_ctxt *ctxt)
  1713. {
  1714. ctxt->dst.val = ~ctxt->dst.val;
  1715. return X86EMUL_CONTINUE;
  1716. }
  1717. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1718. {
  1719. emulate_1op(ctxt, "neg");
  1720. return X86EMUL_CONTINUE;
  1721. }
  1722. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1723. {
  1724. u8 ex = 0;
  1725. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1726. return X86EMUL_CONTINUE;
  1727. }
  1728. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1729. {
  1730. u8 ex = 0;
  1731. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1732. return X86EMUL_CONTINUE;
  1733. }
  1734. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1735. {
  1736. u8 de = 0;
  1737. emulate_1op_rax_rdx(ctxt, "div", de);
  1738. if (de)
  1739. return emulate_de(ctxt);
  1740. return X86EMUL_CONTINUE;
  1741. }
  1742. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1743. {
  1744. u8 de = 0;
  1745. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1746. if (de)
  1747. return emulate_de(ctxt);
  1748. return X86EMUL_CONTINUE;
  1749. }
  1750. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1751. {
  1752. int rc = X86EMUL_CONTINUE;
  1753. switch (ctxt->modrm_reg) {
  1754. case 0: /* inc */
  1755. emulate_1op(ctxt, "inc");
  1756. break;
  1757. case 1: /* dec */
  1758. emulate_1op(ctxt, "dec");
  1759. break;
  1760. case 2: /* call near abs */ {
  1761. long int old_eip;
  1762. old_eip = ctxt->_eip;
  1763. ctxt->_eip = ctxt->src.val;
  1764. ctxt->src.val = old_eip;
  1765. rc = em_push(ctxt);
  1766. break;
  1767. }
  1768. case 4: /* jmp abs */
  1769. ctxt->_eip = ctxt->src.val;
  1770. break;
  1771. case 5: /* jmp far */
  1772. rc = em_jmp_far(ctxt);
  1773. break;
  1774. case 6: /* push */
  1775. rc = em_push(ctxt);
  1776. break;
  1777. }
  1778. return rc;
  1779. }
  1780. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1781. {
  1782. u64 old = ctxt->dst.orig_val64;
  1783. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1784. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1785. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1786. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1787. ctxt->eflags &= ~EFLG_ZF;
  1788. } else {
  1789. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1790. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1791. ctxt->eflags |= EFLG_ZF;
  1792. }
  1793. return X86EMUL_CONTINUE;
  1794. }
  1795. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1796. {
  1797. ctxt->dst.type = OP_REG;
  1798. ctxt->dst.addr.reg = &ctxt->_eip;
  1799. ctxt->dst.bytes = ctxt->op_bytes;
  1800. return em_pop(ctxt);
  1801. }
  1802. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1803. {
  1804. int rc;
  1805. unsigned long cs;
  1806. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1807. if (rc != X86EMUL_CONTINUE)
  1808. return rc;
  1809. if (ctxt->op_bytes == 4)
  1810. ctxt->_eip = (u32)ctxt->_eip;
  1811. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1812. if (rc != X86EMUL_CONTINUE)
  1813. return rc;
  1814. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1815. return rc;
  1816. }
  1817. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1818. {
  1819. /* Save real source value, then compare EAX against destination. */
  1820. ctxt->src.orig_val = ctxt->src.val;
  1821. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1822. emulate_2op_SrcV(ctxt, "cmp");
  1823. if (ctxt->eflags & EFLG_ZF) {
  1824. /* Success: write back to memory. */
  1825. ctxt->dst.val = ctxt->src.orig_val;
  1826. } else {
  1827. /* Failure: write the value we saw to EAX. */
  1828. ctxt->dst.type = OP_REG;
  1829. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1830. }
  1831. return X86EMUL_CONTINUE;
  1832. }
  1833. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1834. {
  1835. int seg = ctxt->src2.val;
  1836. unsigned short sel;
  1837. int rc;
  1838. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1839. rc = load_segment_descriptor(ctxt, sel, seg);
  1840. if (rc != X86EMUL_CONTINUE)
  1841. return rc;
  1842. ctxt->dst.val = ctxt->src.val;
  1843. return rc;
  1844. }
  1845. static void
  1846. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1847. struct desc_struct *cs, struct desc_struct *ss)
  1848. {
  1849. cs->l = 0; /* will be adjusted later */
  1850. set_desc_base(cs, 0); /* flat segment */
  1851. cs->g = 1; /* 4kb granularity */
  1852. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1853. cs->type = 0x0b; /* Read, Execute, Accessed */
  1854. cs->s = 1;
  1855. cs->dpl = 0; /* will be adjusted later */
  1856. cs->p = 1;
  1857. cs->d = 1;
  1858. cs->avl = 0;
  1859. set_desc_base(ss, 0); /* flat segment */
  1860. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1861. ss->g = 1; /* 4kb granularity */
  1862. ss->s = 1;
  1863. ss->type = 0x03; /* Read/Write, Accessed */
  1864. ss->d = 1; /* 32bit stack segment */
  1865. ss->dpl = 0;
  1866. ss->p = 1;
  1867. ss->l = 0;
  1868. ss->avl = 0;
  1869. }
  1870. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1871. {
  1872. u32 eax, ebx, ecx, edx;
  1873. eax = ecx = 0;
  1874. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1875. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1876. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1877. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1878. }
  1879. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1880. {
  1881. const struct x86_emulate_ops *ops = ctxt->ops;
  1882. u32 eax, ebx, ecx, edx;
  1883. /*
  1884. * syscall should always be enabled in longmode - so only become
  1885. * vendor specific (cpuid) if other modes are active...
  1886. */
  1887. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1888. return true;
  1889. eax = 0x00000000;
  1890. ecx = 0x00000000;
  1891. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1892. /*
  1893. * Intel ("GenuineIntel")
  1894. * remark: Intel CPUs only support "syscall" in 64bit
  1895. * longmode. Also an 64bit guest with a
  1896. * 32bit compat-app running will #UD !! While this
  1897. * behaviour can be fixed (by emulating) into AMD
  1898. * response - CPUs of AMD can't behave like Intel.
  1899. */
  1900. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1901. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1902. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1903. return false;
  1904. /* AMD ("AuthenticAMD") */
  1905. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1906. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1907. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1908. return true;
  1909. /* AMD ("AMDisbetter!") */
  1910. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1911. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1912. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1913. return true;
  1914. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1915. return false;
  1916. }
  1917. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1918. {
  1919. const struct x86_emulate_ops *ops = ctxt->ops;
  1920. struct desc_struct cs, ss;
  1921. u64 msr_data;
  1922. u16 cs_sel, ss_sel;
  1923. u64 efer = 0;
  1924. /* syscall is not available in real mode */
  1925. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1926. ctxt->mode == X86EMUL_MODE_VM86)
  1927. return emulate_ud(ctxt);
  1928. if (!(em_syscall_is_enabled(ctxt)))
  1929. return emulate_ud(ctxt);
  1930. ops->get_msr(ctxt, MSR_EFER, &efer);
  1931. setup_syscalls_segments(ctxt, &cs, &ss);
  1932. if (!(efer & EFER_SCE))
  1933. return emulate_ud(ctxt);
  1934. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1935. msr_data >>= 32;
  1936. cs_sel = (u16)(msr_data & 0xfffc);
  1937. ss_sel = (u16)(msr_data + 8);
  1938. if (efer & EFER_LMA) {
  1939. cs.d = 0;
  1940. cs.l = 1;
  1941. }
  1942. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1943. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1944. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1945. if (efer & EFER_LMA) {
  1946. #ifdef CONFIG_X86_64
  1947. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  1948. ops->get_msr(ctxt,
  1949. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1950. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1951. ctxt->_eip = msr_data;
  1952. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1953. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1954. #endif
  1955. } else {
  1956. /* legacy mode */
  1957. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1958. ctxt->_eip = (u32)msr_data;
  1959. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1960. }
  1961. return X86EMUL_CONTINUE;
  1962. }
  1963. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1964. {
  1965. const struct x86_emulate_ops *ops = ctxt->ops;
  1966. struct desc_struct cs, ss;
  1967. u64 msr_data;
  1968. u16 cs_sel, ss_sel;
  1969. u64 efer = 0;
  1970. ops->get_msr(ctxt, MSR_EFER, &efer);
  1971. /* inject #GP if in real mode */
  1972. if (ctxt->mode == X86EMUL_MODE_REAL)
  1973. return emulate_gp(ctxt, 0);
  1974. /*
  1975. * Not recognized on AMD in compat mode (but is recognized in legacy
  1976. * mode).
  1977. */
  1978. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1979. && !vendor_intel(ctxt))
  1980. return emulate_ud(ctxt);
  1981. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1982. * Therefore, we inject an #UD.
  1983. */
  1984. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1985. return emulate_ud(ctxt);
  1986. setup_syscalls_segments(ctxt, &cs, &ss);
  1987. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1988. switch (ctxt->mode) {
  1989. case X86EMUL_MODE_PROT32:
  1990. if ((msr_data & 0xfffc) == 0x0)
  1991. return emulate_gp(ctxt, 0);
  1992. break;
  1993. case X86EMUL_MODE_PROT64:
  1994. if (msr_data == 0x0)
  1995. return emulate_gp(ctxt, 0);
  1996. break;
  1997. default:
  1998. break;
  1999. }
  2000. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2001. cs_sel = (u16)msr_data;
  2002. cs_sel &= ~SELECTOR_RPL_MASK;
  2003. ss_sel = cs_sel + 8;
  2004. ss_sel &= ~SELECTOR_RPL_MASK;
  2005. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2006. cs.d = 0;
  2007. cs.l = 1;
  2008. }
  2009. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2010. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2011. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2012. ctxt->_eip = msr_data;
  2013. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2014. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2015. return X86EMUL_CONTINUE;
  2016. }
  2017. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2018. {
  2019. const struct x86_emulate_ops *ops = ctxt->ops;
  2020. struct desc_struct cs, ss;
  2021. u64 msr_data;
  2022. int usermode;
  2023. u16 cs_sel = 0, ss_sel = 0;
  2024. /* inject #GP if in real mode or Virtual 8086 mode */
  2025. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2026. ctxt->mode == X86EMUL_MODE_VM86)
  2027. return emulate_gp(ctxt, 0);
  2028. setup_syscalls_segments(ctxt, &cs, &ss);
  2029. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2030. usermode = X86EMUL_MODE_PROT64;
  2031. else
  2032. usermode = X86EMUL_MODE_PROT32;
  2033. cs.dpl = 3;
  2034. ss.dpl = 3;
  2035. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2036. switch (usermode) {
  2037. case X86EMUL_MODE_PROT32:
  2038. cs_sel = (u16)(msr_data + 16);
  2039. if ((msr_data & 0xfffc) == 0x0)
  2040. return emulate_gp(ctxt, 0);
  2041. ss_sel = (u16)(msr_data + 24);
  2042. break;
  2043. case X86EMUL_MODE_PROT64:
  2044. cs_sel = (u16)(msr_data + 32);
  2045. if (msr_data == 0x0)
  2046. return emulate_gp(ctxt, 0);
  2047. ss_sel = cs_sel + 8;
  2048. cs.d = 0;
  2049. cs.l = 1;
  2050. break;
  2051. }
  2052. cs_sel |= SELECTOR_RPL_MASK;
  2053. ss_sel |= SELECTOR_RPL_MASK;
  2054. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2055. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2056. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2057. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2058. return X86EMUL_CONTINUE;
  2059. }
  2060. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2061. {
  2062. int iopl;
  2063. if (ctxt->mode == X86EMUL_MODE_REAL)
  2064. return false;
  2065. if (ctxt->mode == X86EMUL_MODE_VM86)
  2066. return true;
  2067. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2068. return ctxt->ops->cpl(ctxt) > iopl;
  2069. }
  2070. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2071. u16 port, u16 len)
  2072. {
  2073. const struct x86_emulate_ops *ops = ctxt->ops;
  2074. struct desc_struct tr_seg;
  2075. u32 base3;
  2076. int r;
  2077. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2078. unsigned mask = (1 << len) - 1;
  2079. unsigned long base;
  2080. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2081. if (!tr_seg.p)
  2082. return false;
  2083. if (desc_limit_scaled(&tr_seg) < 103)
  2084. return false;
  2085. base = get_desc_base(&tr_seg);
  2086. #ifdef CONFIG_X86_64
  2087. base |= ((u64)base3) << 32;
  2088. #endif
  2089. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2090. if (r != X86EMUL_CONTINUE)
  2091. return false;
  2092. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2093. return false;
  2094. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2095. if (r != X86EMUL_CONTINUE)
  2096. return false;
  2097. if ((perm >> bit_idx) & mask)
  2098. return false;
  2099. return true;
  2100. }
  2101. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2102. u16 port, u16 len)
  2103. {
  2104. if (ctxt->perm_ok)
  2105. return true;
  2106. if (emulator_bad_iopl(ctxt))
  2107. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2108. return false;
  2109. ctxt->perm_ok = true;
  2110. return true;
  2111. }
  2112. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2113. struct tss_segment_16 *tss)
  2114. {
  2115. tss->ip = ctxt->_eip;
  2116. tss->flag = ctxt->eflags;
  2117. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2118. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2119. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2120. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2121. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2122. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2123. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2124. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2125. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2126. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2127. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2128. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2129. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2130. }
  2131. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2132. struct tss_segment_16 *tss)
  2133. {
  2134. int ret;
  2135. ctxt->_eip = tss->ip;
  2136. ctxt->eflags = tss->flag | 2;
  2137. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2138. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2139. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2140. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2141. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2142. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2143. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2144. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2145. /*
  2146. * SDM says that segment selectors are loaded before segment
  2147. * descriptors
  2148. */
  2149. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2150. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2151. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2152. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2153. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2154. /*
  2155. * Now load segment descriptors. If fault happens at this stage
  2156. * it is handled in a context of new task
  2157. */
  2158. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2159. if (ret != X86EMUL_CONTINUE)
  2160. return ret;
  2161. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2162. if (ret != X86EMUL_CONTINUE)
  2163. return ret;
  2164. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2165. if (ret != X86EMUL_CONTINUE)
  2166. return ret;
  2167. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2168. if (ret != X86EMUL_CONTINUE)
  2169. return ret;
  2170. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2171. if (ret != X86EMUL_CONTINUE)
  2172. return ret;
  2173. return X86EMUL_CONTINUE;
  2174. }
  2175. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2176. u16 tss_selector, u16 old_tss_sel,
  2177. ulong old_tss_base, struct desc_struct *new_desc)
  2178. {
  2179. const struct x86_emulate_ops *ops = ctxt->ops;
  2180. struct tss_segment_16 tss_seg;
  2181. int ret;
  2182. u32 new_tss_base = get_desc_base(new_desc);
  2183. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2184. &ctxt->exception);
  2185. if (ret != X86EMUL_CONTINUE)
  2186. /* FIXME: need to provide precise fault address */
  2187. return ret;
  2188. save_state_to_tss16(ctxt, &tss_seg);
  2189. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2190. &ctxt->exception);
  2191. if (ret != X86EMUL_CONTINUE)
  2192. /* FIXME: need to provide precise fault address */
  2193. return ret;
  2194. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2195. &ctxt->exception);
  2196. if (ret != X86EMUL_CONTINUE)
  2197. /* FIXME: need to provide precise fault address */
  2198. return ret;
  2199. if (old_tss_sel != 0xffff) {
  2200. tss_seg.prev_task_link = old_tss_sel;
  2201. ret = ops->write_std(ctxt, new_tss_base,
  2202. &tss_seg.prev_task_link,
  2203. sizeof tss_seg.prev_task_link,
  2204. &ctxt->exception);
  2205. if (ret != X86EMUL_CONTINUE)
  2206. /* FIXME: need to provide precise fault address */
  2207. return ret;
  2208. }
  2209. return load_state_from_tss16(ctxt, &tss_seg);
  2210. }
  2211. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2212. struct tss_segment_32 *tss)
  2213. {
  2214. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2215. tss->eip = ctxt->_eip;
  2216. tss->eflags = ctxt->eflags;
  2217. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2218. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2219. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2220. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2221. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2222. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2223. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2224. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2225. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2226. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2227. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2228. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2229. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2230. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2231. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2232. }
  2233. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2234. struct tss_segment_32 *tss)
  2235. {
  2236. int ret;
  2237. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2238. return emulate_gp(ctxt, 0);
  2239. ctxt->_eip = tss->eip;
  2240. ctxt->eflags = tss->eflags | 2;
  2241. /* General purpose registers */
  2242. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2243. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2244. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2245. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2246. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2247. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2248. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2249. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2250. /*
  2251. * SDM says that segment selectors are loaded before segment
  2252. * descriptors
  2253. */
  2254. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2255. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2256. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2257. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2258. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2259. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2260. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2261. /*
  2262. * If we're switching between Protected Mode and VM86, we need to make
  2263. * sure to update the mode before loading the segment descriptors so
  2264. * that the selectors are interpreted correctly.
  2265. *
  2266. * Need to get rflags to the vcpu struct immediately because it
  2267. * influences the CPL which is checked at least when loading the segment
  2268. * descriptors and when pushing an error code to the new kernel stack.
  2269. *
  2270. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2271. */
  2272. if (ctxt->eflags & X86_EFLAGS_VM)
  2273. ctxt->mode = X86EMUL_MODE_VM86;
  2274. else
  2275. ctxt->mode = X86EMUL_MODE_PROT32;
  2276. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2277. /*
  2278. * Now load segment descriptors. If fault happenes at this stage
  2279. * it is handled in a context of new task
  2280. */
  2281. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. return ret;
  2284. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2285. if (ret != X86EMUL_CONTINUE)
  2286. return ret;
  2287. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2288. if (ret != X86EMUL_CONTINUE)
  2289. return ret;
  2290. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2291. if (ret != X86EMUL_CONTINUE)
  2292. return ret;
  2293. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2294. if (ret != X86EMUL_CONTINUE)
  2295. return ret;
  2296. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2297. if (ret != X86EMUL_CONTINUE)
  2298. return ret;
  2299. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2300. if (ret != X86EMUL_CONTINUE)
  2301. return ret;
  2302. return X86EMUL_CONTINUE;
  2303. }
  2304. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2305. u16 tss_selector, u16 old_tss_sel,
  2306. ulong old_tss_base, struct desc_struct *new_desc)
  2307. {
  2308. const struct x86_emulate_ops *ops = ctxt->ops;
  2309. struct tss_segment_32 tss_seg;
  2310. int ret;
  2311. u32 new_tss_base = get_desc_base(new_desc);
  2312. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2313. &ctxt->exception);
  2314. if (ret != X86EMUL_CONTINUE)
  2315. /* FIXME: need to provide precise fault address */
  2316. return ret;
  2317. save_state_to_tss32(ctxt, &tss_seg);
  2318. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2319. &ctxt->exception);
  2320. if (ret != X86EMUL_CONTINUE)
  2321. /* FIXME: need to provide precise fault address */
  2322. return ret;
  2323. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2324. &ctxt->exception);
  2325. if (ret != X86EMUL_CONTINUE)
  2326. /* FIXME: need to provide precise fault address */
  2327. return ret;
  2328. if (old_tss_sel != 0xffff) {
  2329. tss_seg.prev_task_link = old_tss_sel;
  2330. ret = ops->write_std(ctxt, new_tss_base,
  2331. &tss_seg.prev_task_link,
  2332. sizeof tss_seg.prev_task_link,
  2333. &ctxt->exception);
  2334. if (ret != X86EMUL_CONTINUE)
  2335. /* FIXME: need to provide precise fault address */
  2336. return ret;
  2337. }
  2338. return load_state_from_tss32(ctxt, &tss_seg);
  2339. }
  2340. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2341. u16 tss_selector, int idt_index, int reason,
  2342. bool has_error_code, u32 error_code)
  2343. {
  2344. const struct x86_emulate_ops *ops = ctxt->ops;
  2345. struct desc_struct curr_tss_desc, next_tss_desc;
  2346. int ret;
  2347. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2348. ulong old_tss_base =
  2349. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2350. u32 desc_limit;
  2351. ulong desc_addr;
  2352. /* FIXME: old_tss_base == ~0 ? */
  2353. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2354. if (ret != X86EMUL_CONTINUE)
  2355. return ret;
  2356. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2357. if (ret != X86EMUL_CONTINUE)
  2358. return ret;
  2359. /* FIXME: check that next_tss_desc is tss */
  2360. /*
  2361. * Check privileges. The three cases are task switch caused by...
  2362. *
  2363. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2364. * 2. Exception/IRQ/iret: No check is performed
  2365. * 3. jmp/call to TSS: Check against DPL of the TSS
  2366. */
  2367. if (reason == TASK_SWITCH_GATE) {
  2368. if (idt_index != -1) {
  2369. /* Software interrupts */
  2370. struct desc_struct task_gate_desc;
  2371. int dpl;
  2372. ret = read_interrupt_descriptor(ctxt, idt_index,
  2373. &task_gate_desc);
  2374. if (ret != X86EMUL_CONTINUE)
  2375. return ret;
  2376. dpl = task_gate_desc.dpl;
  2377. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2378. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2379. }
  2380. } else if (reason != TASK_SWITCH_IRET) {
  2381. int dpl = next_tss_desc.dpl;
  2382. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2383. return emulate_gp(ctxt, tss_selector);
  2384. }
  2385. desc_limit = desc_limit_scaled(&next_tss_desc);
  2386. if (!next_tss_desc.p ||
  2387. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2388. desc_limit < 0x2b)) {
  2389. emulate_ts(ctxt, tss_selector & 0xfffc);
  2390. return X86EMUL_PROPAGATE_FAULT;
  2391. }
  2392. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2393. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2394. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2395. }
  2396. if (reason == TASK_SWITCH_IRET)
  2397. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2398. /* set back link to prev task only if NT bit is set in eflags
  2399. note that old_tss_sel is not used after this point */
  2400. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2401. old_tss_sel = 0xffff;
  2402. if (next_tss_desc.type & 8)
  2403. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2404. old_tss_base, &next_tss_desc);
  2405. else
  2406. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2407. old_tss_base, &next_tss_desc);
  2408. if (ret != X86EMUL_CONTINUE)
  2409. return ret;
  2410. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2411. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2412. if (reason != TASK_SWITCH_IRET) {
  2413. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2414. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2415. }
  2416. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2417. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2418. if (has_error_code) {
  2419. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2420. ctxt->lock_prefix = 0;
  2421. ctxt->src.val = (unsigned long) error_code;
  2422. ret = em_push(ctxt);
  2423. }
  2424. return ret;
  2425. }
  2426. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2427. u16 tss_selector, int idt_index, int reason,
  2428. bool has_error_code, u32 error_code)
  2429. {
  2430. int rc;
  2431. invalidate_registers(ctxt);
  2432. ctxt->_eip = ctxt->eip;
  2433. ctxt->dst.type = OP_NONE;
  2434. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2435. has_error_code, error_code);
  2436. if (rc == X86EMUL_CONTINUE) {
  2437. ctxt->eip = ctxt->_eip;
  2438. writeback_registers(ctxt);
  2439. }
  2440. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2441. }
  2442. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2443. struct operand *op)
  2444. {
  2445. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2446. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2447. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2448. }
  2449. static int em_das(struct x86_emulate_ctxt *ctxt)
  2450. {
  2451. u8 al, old_al;
  2452. bool af, cf, old_cf;
  2453. cf = ctxt->eflags & X86_EFLAGS_CF;
  2454. al = ctxt->dst.val;
  2455. old_al = al;
  2456. old_cf = cf;
  2457. cf = false;
  2458. af = ctxt->eflags & X86_EFLAGS_AF;
  2459. if ((al & 0x0f) > 9 || af) {
  2460. al -= 6;
  2461. cf = old_cf | (al >= 250);
  2462. af = true;
  2463. } else {
  2464. af = false;
  2465. }
  2466. if (old_al > 0x99 || old_cf) {
  2467. al -= 0x60;
  2468. cf = true;
  2469. }
  2470. ctxt->dst.val = al;
  2471. /* Set PF, ZF, SF */
  2472. ctxt->src.type = OP_IMM;
  2473. ctxt->src.val = 0;
  2474. ctxt->src.bytes = 1;
  2475. emulate_2op_SrcV(ctxt, "or");
  2476. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2477. if (cf)
  2478. ctxt->eflags |= X86_EFLAGS_CF;
  2479. if (af)
  2480. ctxt->eflags |= X86_EFLAGS_AF;
  2481. return X86EMUL_CONTINUE;
  2482. }
  2483. static int em_call(struct x86_emulate_ctxt *ctxt)
  2484. {
  2485. long rel = ctxt->src.val;
  2486. ctxt->src.val = (unsigned long)ctxt->_eip;
  2487. jmp_rel(ctxt, rel);
  2488. return em_push(ctxt);
  2489. }
  2490. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2491. {
  2492. u16 sel, old_cs;
  2493. ulong old_eip;
  2494. int rc;
  2495. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2496. old_eip = ctxt->_eip;
  2497. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2498. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2499. return X86EMUL_CONTINUE;
  2500. ctxt->_eip = 0;
  2501. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2502. ctxt->src.val = old_cs;
  2503. rc = em_push(ctxt);
  2504. if (rc != X86EMUL_CONTINUE)
  2505. return rc;
  2506. ctxt->src.val = old_eip;
  2507. return em_push(ctxt);
  2508. }
  2509. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2510. {
  2511. int rc;
  2512. ctxt->dst.type = OP_REG;
  2513. ctxt->dst.addr.reg = &ctxt->_eip;
  2514. ctxt->dst.bytes = ctxt->op_bytes;
  2515. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2516. if (rc != X86EMUL_CONTINUE)
  2517. return rc;
  2518. rsp_increment(ctxt, ctxt->src.val);
  2519. return X86EMUL_CONTINUE;
  2520. }
  2521. static int em_add(struct x86_emulate_ctxt *ctxt)
  2522. {
  2523. emulate_2op_SrcV(ctxt, "add");
  2524. return X86EMUL_CONTINUE;
  2525. }
  2526. static int em_or(struct x86_emulate_ctxt *ctxt)
  2527. {
  2528. emulate_2op_SrcV(ctxt, "or");
  2529. return X86EMUL_CONTINUE;
  2530. }
  2531. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2532. {
  2533. emulate_2op_SrcV(ctxt, "adc");
  2534. return X86EMUL_CONTINUE;
  2535. }
  2536. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2537. {
  2538. emulate_2op_SrcV(ctxt, "sbb");
  2539. return X86EMUL_CONTINUE;
  2540. }
  2541. static int em_and(struct x86_emulate_ctxt *ctxt)
  2542. {
  2543. emulate_2op_SrcV(ctxt, "and");
  2544. return X86EMUL_CONTINUE;
  2545. }
  2546. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2547. {
  2548. emulate_2op_SrcV(ctxt, "sub");
  2549. return X86EMUL_CONTINUE;
  2550. }
  2551. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2552. {
  2553. emulate_2op_SrcV(ctxt, "xor");
  2554. return X86EMUL_CONTINUE;
  2555. }
  2556. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. emulate_2op_SrcV(ctxt, "cmp");
  2559. /* Disable writeback. */
  2560. ctxt->dst.type = OP_NONE;
  2561. return X86EMUL_CONTINUE;
  2562. }
  2563. static int em_test(struct x86_emulate_ctxt *ctxt)
  2564. {
  2565. emulate_2op_SrcV(ctxt, "test");
  2566. /* Disable writeback. */
  2567. ctxt->dst.type = OP_NONE;
  2568. return X86EMUL_CONTINUE;
  2569. }
  2570. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2571. {
  2572. /* Write back the register source. */
  2573. ctxt->src.val = ctxt->dst.val;
  2574. write_register_operand(&ctxt->src);
  2575. /* Write back the memory destination with implicit LOCK prefix. */
  2576. ctxt->dst.val = ctxt->src.orig_val;
  2577. ctxt->lock_prefix = 1;
  2578. return X86EMUL_CONTINUE;
  2579. }
  2580. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2581. {
  2582. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2583. return X86EMUL_CONTINUE;
  2584. }
  2585. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2586. {
  2587. ctxt->dst.val = ctxt->src2.val;
  2588. return em_imul(ctxt);
  2589. }
  2590. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2591. {
  2592. ctxt->dst.type = OP_REG;
  2593. ctxt->dst.bytes = ctxt->src.bytes;
  2594. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2595. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2596. return X86EMUL_CONTINUE;
  2597. }
  2598. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2599. {
  2600. u64 tsc = 0;
  2601. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2602. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2603. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2604. return X86EMUL_CONTINUE;
  2605. }
  2606. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2607. {
  2608. u64 pmc;
  2609. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2610. return emulate_gp(ctxt, 0);
  2611. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2612. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2613. return X86EMUL_CONTINUE;
  2614. }
  2615. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2616. {
  2617. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2623. return emulate_gp(ctxt, 0);
  2624. /* Disable writeback. */
  2625. ctxt->dst.type = OP_NONE;
  2626. return X86EMUL_CONTINUE;
  2627. }
  2628. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2629. {
  2630. unsigned long val;
  2631. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2632. val = ctxt->src.val & ~0ULL;
  2633. else
  2634. val = ctxt->src.val & ~0U;
  2635. /* #UD condition is already handled. */
  2636. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2637. return emulate_gp(ctxt, 0);
  2638. /* Disable writeback. */
  2639. ctxt->dst.type = OP_NONE;
  2640. return X86EMUL_CONTINUE;
  2641. }
  2642. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2643. {
  2644. u64 msr_data;
  2645. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2646. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2647. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2648. return emulate_gp(ctxt, 0);
  2649. return X86EMUL_CONTINUE;
  2650. }
  2651. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. u64 msr_data;
  2654. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2655. return emulate_gp(ctxt, 0);
  2656. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2657. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2658. return X86EMUL_CONTINUE;
  2659. }
  2660. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2661. {
  2662. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2663. return emulate_ud(ctxt);
  2664. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2665. return X86EMUL_CONTINUE;
  2666. }
  2667. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2668. {
  2669. u16 sel = ctxt->src.val;
  2670. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2671. return emulate_ud(ctxt);
  2672. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2673. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2674. /* Disable writeback. */
  2675. ctxt->dst.type = OP_NONE;
  2676. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2677. }
  2678. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2679. {
  2680. u16 sel = ctxt->src.val;
  2681. /* Disable writeback. */
  2682. ctxt->dst.type = OP_NONE;
  2683. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2684. }
  2685. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2686. {
  2687. u16 sel = ctxt->src.val;
  2688. /* Disable writeback. */
  2689. ctxt->dst.type = OP_NONE;
  2690. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2691. }
  2692. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2693. {
  2694. int rc;
  2695. ulong linear;
  2696. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2697. if (rc == X86EMUL_CONTINUE)
  2698. ctxt->ops->invlpg(ctxt, linear);
  2699. /* Disable writeback. */
  2700. ctxt->dst.type = OP_NONE;
  2701. return X86EMUL_CONTINUE;
  2702. }
  2703. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2704. {
  2705. ulong cr0;
  2706. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2707. cr0 &= ~X86_CR0_TS;
  2708. ctxt->ops->set_cr(ctxt, 0, cr0);
  2709. return X86EMUL_CONTINUE;
  2710. }
  2711. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2712. {
  2713. int rc;
  2714. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2715. return X86EMUL_UNHANDLEABLE;
  2716. rc = ctxt->ops->fix_hypercall(ctxt);
  2717. if (rc != X86EMUL_CONTINUE)
  2718. return rc;
  2719. /* Let the processor re-execute the fixed hypercall */
  2720. ctxt->_eip = ctxt->eip;
  2721. /* Disable writeback. */
  2722. ctxt->dst.type = OP_NONE;
  2723. return X86EMUL_CONTINUE;
  2724. }
  2725. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2726. void (*get)(struct x86_emulate_ctxt *ctxt,
  2727. struct desc_ptr *ptr))
  2728. {
  2729. struct desc_ptr desc_ptr;
  2730. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2731. ctxt->op_bytes = 8;
  2732. get(ctxt, &desc_ptr);
  2733. if (ctxt->op_bytes == 2) {
  2734. ctxt->op_bytes = 4;
  2735. desc_ptr.address &= 0x00ffffff;
  2736. }
  2737. /* Disable writeback. */
  2738. ctxt->dst.type = OP_NONE;
  2739. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2740. &desc_ptr, 2 + ctxt->op_bytes);
  2741. }
  2742. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2743. {
  2744. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2745. }
  2746. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2747. {
  2748. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2749. }
  2750. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2751. {
  2752. struct desc_ptr desc_ptr;
  2753. int rc;
  2754. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2755. ctxt->op_bytes = 8;
  2756. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2757. &desc_ptr.size, &desc_ptr.address,
  2758. ctxt->op_bytes);
  2759. if (rc != X86EMUL_CONTINUE)
  2760. return rc;
  2761. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2762. /* Disable writeback. */
  2763. ctxt->dst.type = OP_NONE;
  2764. return X86EMUL_CONTINUE;
  2765. }
  2766. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2767. {
  2768. int rc;
  2769. rc = ctxt->ops->fix_hypercall(ctxt);
  2770. /* Disable writeback. */
  2771. ctxt->dst.type = OP_NONE;
  2772. return rc;
  2773. }
  2774. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2775. {
  2776. struct desc_ptr desc_ptr;
  2777. int rc;
  2778. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2779. ctxt->op_bytes = 8;
  2780. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2781. &desc_ptr.size, &desc_ptr.address,
  2782. ctxt->op_bytes);
  2783. if (rc != X86EMUL_CONTINUE)
  2784. return rc;
  2785. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2786. /* Disable writeback. */
  2787. ctxt->dst.type = OP_NONE;
  2788. return X86EMUL_CONTINUE;
  2789. }
  2790. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2791. {
  2792. ctxt->dst.bytes = 2;
  2793. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2794. return X86EMUL_CONTINUE;
  2795. }
  2796. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2797. {
  2798. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2799. | (ctxt->src.val & 0x0f));
  2800. ctxt->dst.type = OP_NONE;
  2801. return X86EMUL_CONTINUE;
  2802. }
  2803. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2804. {
  2805. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2806. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2807. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2808. jmp_rel(ctxt, ctxt->src.val);
  2809. return X86EMUL_CONTINUE;
  2810. }
  2811. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2812. {
  2813. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2814. jmp_rel(ctxt, ctxt->src.val);
  2815. return X86EMUL_CONTINUE;
  2816. }
  2817. static int em_in(struct x86_emulate_ctxt *ctxt)
  2818. {
  2819. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2820. &ctxt->dst.val))
  2821. return X86EMUL_IO_NEEDED;
  2822. return X86EMUL_CONTINUE;
  2823. }
  2824. static int em_out(struct x86_emulate_ctxt *ctxt)
  2825. {
  2826. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2827. &ctxt->src.val, 1);
  2828. /* Disable writeback. */
  2829. ctxt->dst.type = OP_NONE;
  2830. return X86EMUL_CONTINUE;
  2831. }
  2832. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2833. {
  2834. if (emulator_bad_iopl(ctxt))
  2835. return emulate_gp(ctxt, 0);
  2836. ctxt->eflags &= ~X86_EFLAGS_IF;
  2837. return X86EMUL_CONTINUE;
  2838. }
  2839. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2840. {
  2841. if (emulator_bad_iopl(ctxt))
  2842. return emulate_gp(ctxt, 0);
  2843. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2844. ctxt->eflags |= X86_EFLAGS_IF;
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. /* Disable writeback. */
  2850. ctxt->dst.type = OP_NONE;
  2851. /* only subword offset */
  2852. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2853. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2854. return X86EMUL_CONTINUE;
  2855. }
  2856. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2857. {
  2858. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2859. return X86EMUL_CONTINUE;
  2860. }
  2861. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2862. {
  2863. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2864. return X86EMUL_CONTINUE;
  2865. }
  2866. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2867. {
  2868. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2869. return X86EMUL_CONTINUE;
  2870. }
  2871. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2872. {
  2873. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2874. return X86EMUL_CONTINUE;
  2875. }
  2876. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2877. {
  2878. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2879. return X86EMUL_CONTINUE;
  2880. }
  2881. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2882. {
  2883. u32 eax, ebx, ecx, edx;
  2884. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2885. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2886. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2887. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2888. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2889. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2890. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2891. return X86EMUL_CONTINUE;
  2892. }
  2893. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2894. {
  2895. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2896. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2897. return X86EMUL_CONTINUE;
  2898. }
  2899. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2900. {
  2901. switch (ctxt->op_bytes) {
  2902. #ifdef CONFIG_X86_64
  2903. case 8:
  2904. asm("bswap %0" : "+r"(ctxt->dst.val));
  2905. break;
  2906. #endif
  2907. default:
  2908. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2909. break;
  2910. }
  2911. return X86EMUL_CONTINUE;
  2912. }
  2913. static bool valid_cr(int nr)
  2914. {
  2915. switch (nr) {
  2916. case 0:
  2917. case 2 ... 4:
  2918. case 8:
  2919. return true;
  2920. default:
  2921. return false;
  2922. }
  2923. }
  2924. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2925. {
  2926. if (!valid_cr(ctxt->modrm_reg))
  2927. return emulate_ud(ctxt);
  2928. return X86EMUL_CONTINUE;
  2929. }
  2930. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2931. {
  2932. u64 new_val = ctxt->src.val64;
  2933. int cr = ctxt->modrm_reg;
  2934. u64 efer = 0;
  2935. static u64 cr_reserved_bits[] = {
  2936. 0xffffffff00000000ULL,
  2937. 0, 0, 0, /* CR3 checked later */
  2938. CR4_RESERVED_BITS,
  2939. 0, 0, 0,
  2940. CR8_RESERVED_BITS,
  2941. };
  2942. if (!valid_cr(cr))
  2943. return emulate_ud(ctxt);
  2944. if (new_val & cr_reserved_bits[cr])
  2945. return emulate_gp(ctxt, 0);
  2946. switch (cr) {
  2947. case 0: {
  2948. u64 cr4;
  2949. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2950. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2951. return emulate_gp(ctxt, 0);
  2952. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2953. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2954. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2955. !(cr4 & X86_CR4_PAE))
  2956. return emulate_gp(ctxt, 0);
  2957. break;
  2958. }
  2959. case 3: {
  2960. u64 rsvd = 0;
  2961. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2962. if (efer & EFER_LMA)
  2963. rsvd = CR3_L_MODE_RESERVED_BITS;
  2964. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2965. rsvd = CR3_PAE_RESERVED_BITS;
  2966. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2967. rsvd = CR3_NONPAE_RESERVED_BITS;
  2968. if (new_val & rsvd)
  2969. return emulate_gp(ctxt, 0);
  2970. break;
  2971. }
  2972. case 4: {
  2973. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2974. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2975. return emulate_gp(ctxt, 0);
  2976. break;
  2977. }
  2978. }
  2979. return X86EMUL_CONTINUE;
  2980. }
  2981. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2982. {
  2983. unsigned long dr7;
  2984. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2985. /* Check if DR7.Global_Enable is set */
  2986. return dr7 & (1 << 13);
  2987. }
  2988. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2989. {
  2990. int dr = ctxt->modrm_reg;
  2991. u64 cr4;
  2992. if (dr > 7)
  2993. return emulate_ud(ctxt);
  2994. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2995. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2996. return emulate_ud(ctxt);
  2997. if (check_dr7_gd(ctxt))
  2998. return emulate_db(ctxt);
  2999. return X86EMUL_CONTINUE;
  3000. }
  3001. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3002. {
  3003. u64 new_val = ctxt->src.val64;
  3004. int dr = ctxt->modrm_reg;
  3005. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3006. return emulate_gp(ctxt, 0);
  3007. return check_dr_read(ctxt);
  3008. }
  3009. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3010. {
  3011. u64 efer;
  3012. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3013. if (!(efer & EFER_SVME))
  3014. return emulate_ud(ctxt);
  3015. return X86EMUL_CONTINUE;
  3016. }
  3017. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3018. {
  3019. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3020. /* Valid physical address? */
  3021. if (rax & 0xffff000000000000ULL)
  3022. return emulate_gp(ctxt, 0);
  3023. return check_svme(ctxt);
  3024. }
  3025. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3026. {
  3027. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3028. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3029. return emulate_ud(ctxt);
  3030. return X86EMUL_CONTINUE;
  3031. }
  3032. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3033. {
  3034. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3035. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3036. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3037. (rcx > 3))
  3038. return emulate_gp(ctxt, 0);
  3039. return X86EMUL_CONTINUE;
  3040. }
  3041. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3042. {
  3043. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3044. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3045. return emulate_gp(ctxt, 0);
  3046. return X86EMUL_CONTINUE;
  3047. }
  3048. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3049. {
  3050. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3051. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3052. return emulate_gp(ctxt, 0);
  3053. return X86EMUL_CONTINUE;
  3054. }
  3055. #define D(_y) { .flags = (_y) }
  3056. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3057. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3058. .check_perm = (_p) }
  3059. #define N D(0)
  3060. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3061. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3062. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3063. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3064. #define II(_f, _e, _i) \
  3065. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3066. #define IIP(_f, _e, _i, _p) \
  3067. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3068. .check_perm = (_p) }
  3069. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3070. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3071. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3072. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3073. #define I2bvIP(_f, _e, _i, _p) \
  3074. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3075. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3076. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3077. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3078. static const struct opcode group7_rm1[] = {
  3079. DI(SrcNone | Priv, monitor),
  3080. DI(SrcNone | Priv, mwait),
  3081. N, N, N, N, N, N,
  3082. };
  3083. static const struct opcode group7_rm3[] = {
  3084. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3085. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3086. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3087. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3088. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3089. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3090. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3091. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3092. };
  3093. static const struct opcode group7_rm7[] = {
  3094. N,
  3095. DIP(SrcNone, rdtscp, check_rdtsc),
  3096. N, N, N, N, N, N,
  3097. };
  3098. static const struct opcode group1[] = {
  3099. I(Lock, em_add),
  3100. I(Lock | PageTable, em_or),
  3101. I(Lock, em_adc),
  3102. I(Lock, em_sbb),
  3103. I(Lock | PageTable, em_and),
  3104. I(Lock, em_sub),
  3105. I(Lock, em_xor),
  3106. I(0, em_cmp),
  3107. };
  3108. static const struct opcode group1A[] = {
  3109. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3110. };
  3111. static const struct opcode group3[] = {
  3112. I(DstMem | SrcImm, em_test),
  3113. I(DstMem | SrcImm, em_test),
  3114. I(DstMem | SrcNone | Lock, em_not),
  3115. I(DstMem | SrcNone | Lock, em_neg),
  3116. I(SrcMem, em_mul_ex),
  3117. I(SrcMem, em_imul_ex),
  3118. I(SrcMem, em_div_ex),
  3119. I(SrcMem, em_idiv_ex),
  3120. };
  3121. static const struct opcode group4[] = {
  3122. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3123. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3124. N, N, N, N, N, N,
  3125. };
  3126. static const struct opcode group5[] = {
  3127. I(DstMem | SrcNone | Lock, em_grp45),
  3128. I(DstMem | SrcNone | Lock, em_grp45),
  3129. I(SrcMem | Stack, em_grp45),
  3130. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3131. I(SrcMem | Stack, em_grp45),
  3132. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3133. I(SrcMem | Stack, em_grp45), N,
  3134. };
  3135. static const struct opcode group6[] = {
  3136. DI(Prot, sldt),
  3137. DI(Prot, str),
  3138. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3139. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3140. N, N, N, N,
  3141. };
  3142. static const struct group_dual group7 = { {
  3143. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3144. II(Mov | DstMem | Priv, em_sidt, sidt),
  3145. II(SrcMem | Priv, em_lgdt, lgdt),
  3146. II(SrcMem | Priv, em_lidt, lidt),
  3147. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3148. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3149. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3150. }, {
  3151. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3152. EXT(0, group7_rm1),
  3153. N, EXT(0, group7_rm3),
  3154. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3155. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3156. EXT(0, group7_rm7),
  3157. } };
  3158. static const struct opcode group8[] = {
  3159. N, N, N, N,
  3160. I(DstMem | SrcImmByte, em_bt),
  3161. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3162. I(DstMem | SrcImmByte | Lock, em_btr),
  3163. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3164. };
  3165. static const struct group_dual group9 = { {
  3166. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3167. }, {
  3168. N, N, N, N, N, N, N, N,
  3169. } };
  3170. static const struct opcode group11[] = {
  3171. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3172. X7(D(Undefined)),
  3173. };
  3174. static const struct gprefix pfx_0f_6f_0f_7f = {
  3175. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3176. };
  3177. static const struct gprefix pfx_vmovntpx = {
  3178. I(0, em_mov), N, N, N,
  3179. };
  3180. static const struct opcode opcode_table[256] = {
  3181. /* 0x00 - 0x07 */
  3182. I6ALU(Lock, em_add),
  3183. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3184. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3185. /* 0x08 - 0x0F */
  3186. I6ALU(Lock | PageTable, em_or),
  3187. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3188. N,
  3189. /* 0x10 - 0x17 */
  3190. I6ALU(Lock, em_adc),
  3191. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3192. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3193. /* 0x18 - 0x1F */
  3194. I6ALU(Lock, em_sbb),
  3195. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3196. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3197. /* 0x20 - 0x27 */
  3198. I6ALU(Lock | PageTable, em_and), N, N,
  3199. /* 0x28 - 0x2F */
  3200. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3201. /* 0x30 - 0x37 */
  3202. I6ALU(Lock, em_xor), N, N,
  3203. /* 0x38 - 0x3F */
  3204. I6ALU(0, em_cmp), N, N,
  3205. /* 0x40 - 0x4F */
  3206. X16(D(DstReg)),
  3207. /* 0x50 - 0x57 */
  3208. X8(I(SrcReg | Stack, em_push)),
  3209. /* 0x58 - 0x5F */
  3210. X8(I(DstReg | Stack, em_pop)),
  3211. /* 0x60 - 0x67 */
  3212. I(ImplicitOps | Stack | No64, em_pusha),
  3213. I(ImplicitOps | Stack | No64, em_popa),
  3214. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3215. N, N, N, N,
  3216. /* 0x68 - 0x6F */
  3217. I(SrcImm | Mov | Stack, em_push),
  3218. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3219. I(SrcImmByte | Mov | Stack, em_push),
  3220. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3221. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3222. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3223. /* 0x70 - 0x7F */
  3224. X16(D(SrcImmByte)),
  3225. /* 0x80 - 0x87 */
  3226. G(ByteOp | DstMem | SrcImm, group1),
  3227. G(DstMem | SrcImm, group1),
  3228. G(ByteOp | DstMem | SrcImm | No64, group1),
  3229. G(DstMem | SrcImmByte, group1),
  3230. I2bv(DstMem | SrcReg | ModRM, em_test),
  3231. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3232. /* 0x88 - 0x8F */
  3233. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3234. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3235. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3236. D(ModRM | SrcMem | NoAccess | DstReg),
  3237. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3238. G(0, group1A),
  3239. /* 0x90 - 0x97 */
  3240. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3241. /* 0x98 - 0x9F */
  3242. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3243. I(SrcImmFAddr | No64, em_call_far), N,
  3244. II(ImplicitOps | Stack, em_pushf, pushf),
  3245. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3246. /* 0xA0 - 0xA7 */
  3247. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3248. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3249. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3250. I2bv(SrcSI | DstDI | String, em_cmp),
  3251. /* 0xA8 - 0xAF */
  3252. I2bv(DstAcc | SrcImm, em_test),
  3253. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3254. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3255. I2bv(SrcAcc | DstDI | String, em_cmp),
  3256. /* 0xB0 - 0xB7 */
  3257. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3258. /* 0xB8 - 0xBF */
  3259. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3260. /* 0xC0 - 0xC7 */
  3261. D2bv(DstMem | SrcImmByte | ModRM),
  3262. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3263. I(ImplicitOps | Stack, em_ret),
  3264. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3265. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3266. G(ByteOp, group11), G(0, group11),
  3267. /* 0xC8 - 0xCF */
  3268. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3269. N, I(ImplicitOps | Stack, em_ret_far),
  3270. D(ImplicitOps), DI(SrcImmByte, intn),
  3271. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3272. /* 0xD0 - 0xD7 */
  3273. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3274. N, N, N, N,
  3275. /* 0xD8 - 0xDF */
  3276. N, N, N, N, N, N, N, N,
  3277. /* 0xE0 - 0xE7 */
  3278. X3(I(SrcImmByte, em_loop)),
  3279. I(SrcImmByte, em_jcxz),
  3280. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3281. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3282. /* 0xE8 - 0xEF */
  3283. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3284. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3285. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3286. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3287. /* 0xF0 - 0xF7 */
  3288. N, DI(ImplicitOps, icebp), N, N,
  3289. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3290. G(ByteOp, group3), G(0, group3),
  3291. /* 0xF8 - 0xFF */
  3292. D(ImplicitOps), D(ImplicitOps),
  3293. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3294. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3295. };
  3296. static const struct opcode twobyte_table[256] = {
  3297. /* 0x00 - 0x0F */
  3298. G(0, group6), GD(0, &group7), N, N,
  3299. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3300. II(ImplicitOps | Priv, em_clts, clts), N,
  3301. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3302. N, D(ImplicitOps | ModRM), N, N,
  3303. /* 0x10 - 0x1F */
  3304. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3305. /* 0x20 - 0x2F */
  3306. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3307. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3308. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3309. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3310. N, N, N, N,
  3311. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3312. N, N, N, N,
  3313. /* 0x30 - 0x3F */
  3314. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3315. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3316. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3317. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3318. I(ImplicitOps | VendorSpecific, em_sysenter),
  3319. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3320. N, N,
  3321. N, N, N, N, N, N, N, N,
  3322. /* 0x40 - 0x4F */
  3323. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3324. /* 0x50 - 0x5F */
  3325. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3326. /* 0x60 - 0x6F */
  3327. N, N, N, N,
  3328. N, N, N, N,
  3329. N, N, N, N,
  3330. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3331. /* 0x70 - 0x7F */
  3332. N, N, N, N,
  3333. N, N, N, N,
  3334. N, N, N, N,
  3335. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3336. /* 0x80 - 0x8F */
  3337. X16(D(SrcImm)),
  3338. /* 0x90 - 0x9F */
  3339. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3340. /* 0xA0 - 0xA7 */
  3341. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3342. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3343. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3344. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3345. /* 0xA8 - 0xAF */
  3346. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3347. DI(ImplicitOps, rsm),
  3348. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3349. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3350. D(DstMem | SrcReg | Src2CL | ModRM),
  3351. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3352. /* 0xB0 - 0xB7 */
  3353. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3354. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3355. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3356. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3357. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3358. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3359. /* 0xB8 - 0xBF */
  3360. N, N,
  3361. G(BitOp, group8),
  3362. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3363. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3364. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3365. /* 0xC0 - 0xC7 */
  3366. D2bv(DstMem | SrcReg | ModRM | Lock),
  3367. N, D(DstMem | SrcReg | ModRM | Mov),
  3368. N, N, N, GD(0, &group9),
  3369. /* 0xC8 - 0xCF */
  3370. X8(I(DstReg, em_bswap)),
  3371. /* 0xD0 - 0xDF */
  3372. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3373. /* 0xE0 - 0xEF */
  3374. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3375. /* 0xF0 - 0xFF */
  3376. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3377. };
  3378. #undef D
  3379. #undef N
  3380. #undef G
  3381. #undef GD
  3382. #undef I
  3383. #undef GP
  3384. #undef EXT
  3385. #undef D2bv
  3386. #undef D2bvIP
  3387. #undef I2bv
  3388. #undef I2bvIP
  3389. #undef I6ALU
  3390. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3391. {
  3392. unsigned size;
  3393. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3394. if (size == 8)
  3395. size = 4;
  3396. return size;
  3397. }
  3398. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3399. unsigned size, bool sign_extension)
  3400. {
  3401. int rc = X86EMUL_CONTINUE;
  3402. op->type = OP_IMM;
  3403. op->bytes = size;
  3404. op->addr.mem.ea = ctxt->_eip;
  3405. /* NB. Immediates are sign-extended as necessary. */
  3406. switch (op->bytes) {
  3407. case 1:
  3408. op->val = insn_fetch(s8, ctxt);
  3409. break;
  3410. case 2:
  3411. op->val = insn_fetch(s16, ctxt);
  3412. break;
  3413. case 4:
  3414. op->val = insn_fetch(s32, ctxt);
  3415. break;
  3416. }
  3417. if (!sign_extension) {
  3418. switch (op->bytes) {
  3419. case 1:
  3420. op->val &= 0xff;
  3421. break;
  3422. case 2:
  3423. op->val &= 0xffff;
  3424. break;
  3425. case 4:
  3426. op->val &= 0xffffffff;
  3427. break;
  3428. }
  3429. }
  3430. done:
  3431. return rc;
  3432. }
  3433. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3434. unsigned d)
  3435. {
  3436. int rc = X86EMUL_CONTINUE;
  3437. switch (d) {
  3438. case OpReg:
  3439. decode_register_operand(ctxt, op);
  3440. break;
  3441. case OpImmUByte:
  3442. rc = decode_imm(ctxt, op, 1, false);
  3443. break;
  3444. case OpMem:
  3445. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3446. mem_common:
  3447. *op = ctxt->memop;
  3448. ctxt->memopp = op;
  3449. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3450. fetch_bit_operand(ctxt);
  3451. op->orig_val = op->val;
  3452. break;
  3453. case OpMem64:
  3454. ctxt->memop.bytes = 8;
  3455. goto mem_common;
  3456. case OpAcc:
  3457. op->type = OP_REG;
  3458. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3459. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3460. fetch_register_operand(op);
  3461. op->orig_val = op->val;
  3462. break;
  3463. case OpDI:
  3464. op->type = OP_MEM;
  3465. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3466. op->addr.mem.ea =
  3467. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3468. op->addr.mem.seg = VCPU_SREG_ES;
  3469. op->val = 0;
  3470. op->count = 1;
  3471. break;
  3472. case OpDX:
  3473. op->type = OP_REG;
  3474. op->bytes = 2;
  3475. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3476. fetch_register_operand(op);
  3477. break;
  3478. case OpCL:
  3479. op->bytes = 1;
  3480. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3481. break;
  3482. case OpImmByte:
  3483. rc = decode_imm(ctxt, op, 1, true);
  3484. break;
  3485. case OpOne:
  3486. op->bytes = 1;
  3487. op->val = 1;
  3488. break;
  3489. case OpImm:
  3490. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3491. break;
  3492. case OpMem8:
  3493. ctxt->memop.bytes = 1;
  3494. goto mem_common;
  3495. case OpMem16:
  3496. ctxt->memop.bytes = 2;
  3497. goto mem_common;
  3498. case OpMem32:
  3499. ctxt->memop.bytes = 4;
  3500. goto mem_common;
  3501. case OpImmU16:
  3502. rc = decode_imm(ctxt, op, 2, false);
  3503. break;
  3504. case OpImmU:
  3505. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3506. break;
  3507. case OpSI:
  3508. op->type = OP_MEM;
  3509. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3510. op->addr.mem.ea =
  3511. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3512. op->addr.mem.seg = seg_override(ctxt);
  3513. op->val = 0;
  3514. op->count = 1;
  3515. break;
  3516. case OpImmFAddr:
  3517. op->type = OP_IMM;
  3518. op->addr.mem.ea = ctxt->_eip;
  3519. op->bytes = ctxt->op_bytes + 2;
  3520. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3521. break;
  3522. case OpMemFAddr:
  3523. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3524. goto mem_common;
  3525. case OpES:
  3526. op->val = VCPU_SREG_ES;
  3527. break;
  3528. case OpCS:
  3529. op->val = VCPU_SREG_CS;
  3530. break;
  3531. case OpSS:
  3532. op->val = VCPU_SREG_SS;
  3533. break;
  3534. case OpDS:
  3535. op->val = VCPU_SREG_DS;
  3536. break;
  3537. case OpFS:
  3538. op->val = VCPU_SREG_FS;
  3539. break;
  3540. case OpGS:
  3541. op->val = VCPU_SREG_GS;
  3542. break;
  3543. case OpImplicit:
  3544. /* Special instructions do their own operand decoding. */
  3545. default:
  3546. op->type = OP_NONE; /* Disable writeback. */
  3547. break;
  3548. }
  3549. done:
  3550. return rc;
  3551. }
  3552. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3553. {
  3554. int rc = X86EMUL_CONTINUE;
  3555. int mode = ctxt->mode;
  3556. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3557. bool op_prefix = false;
  3558. struct opcode opcode;
  3559. ctxt->memop.type = OP_NONE;
  3560. ctxt->memopp = NULL;
  3561. ctxt->_eip = ctxt->eip;
  3562. ctxt->fetch.start = ctxt->_eip;
  3563. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3564. if (insn_len > 0)
  3565. memcpy(ctxt->fetch.data, insn, insn_len);
  3566. switch (mode) {
  3567. case X86EMUL_MODE_REAL:
  3568. case X86EMUL_MODE_VM86:
  3569. case X86EMUL_MODE_PROT16:
  3570. def_op_bytes = def_ad_bytes = 2;
  3571. break;
  3572. case X86EMUL_MODE_PROT32:
  3573. def_op_bytes = def_ad_bytes = 4;
  3574. break;
  3575. #ifdef CONFIG_X86_64
  3576. case X86EMUL_MODE_PROT64:
  3577. def_op_bytes = 4;
  3578. def_ad_bytes = 8;
  3579. break;
  3580. #endif
  3581. default:
  3582. return EMULATION_FAILED;
  3583. }
  3584. ctxt->op_bytes = def_op_bytes;
  3585. ctxt->ad_bytes = def_ad_bytes;
  3586. /* Legacy prefixes. */
  3587. for (;;) {
  3588. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3589. case 0x66: /* operand-size override */
  3590. op_prefix = true;
  3591. /* switch between 2/4 bytes */
  3592. ctxt->op_bytes = def_op_bytes ^ 6;
  3593. break;
  3594. case 0x67: /* address-size override */
  3595. if (mode == X86EMUL_MODE_PROT64)
  3596. /* switch between 4/8 bytes */
  3597. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3598. else
  3599. /* switch between 2/4 bytes */
  3600. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3601. break;
  3602. case 0x26: /* ES override */
  3603. case 0x2e: /* CS override */
  3604. case 0x36: /* SS override */
  3605. case 0x3e: /* DS override */
  3606. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3607. break;
  3608. case 0x64: /* FS override */
  3609. case 0x65: /* GS override */
  3610. set_seg_override(ctxt, ctxt->b & 7);
  3611. break;
  3612. case 0x40 ... 0x4f: /* REX */
  3613. if (mode != X86EMUL_MODE_PROT64)
  3614. goto done_prefixes;
  3615. ctxt->rex_prefix = ctxt->b;
  3616. continue;
  3617. case 0xf0: /* LOCK */
  3618. ctxt->lock_prefix = 1;
  3619. break;
  3620. case 0xf2: /* REPNE/REPNZ */
  3621. case 0xf3: /* REP/REPE/REPZ */
  3622. ctxt->rep_prefix = ctxt->b;
  3623. break;
  3624. default:
  3625. goto done_prefixes;
  3626. }
  3627. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3628. ctxt->rex_prefix = 0;
  3629. }
  3630. done_prefixes:
  3631. /* REX prefix. */
  3632. if (ctxt->rex_prefix & 8)
  3633. ctxt->op_bytes = 8; /* REX.W */
  3634. /* Opcode byte(s). */
  3635. opcode = opcode_table[ctxt->b];
  3636. /* Two-byte opcode? */
  3637. if (ctxt->b == 0x0f) {
  3638. ctxt->twobyte = 1;
  3639. ctxt->b = insn_fetch(u8, ctxt);
  3640. opcode = twobyte_table[ctxt->b];
  3641. }
  3642. ctxt->d = opcode.flags;
  3643. if (ctxt->d & ModRM)
  3644. ctxt->modrm = insn_fetch(u8, ctxt);
  3645. while (ctxt->d & GroupMask) {
  3646. switch (ctxt->d & GroupMask) {
  3647. case Group:
  3648. goffset = (ctxt->modrm >> 3) & 7;
  3649. opcode = opcode.u.group[goffset];
  3650. break;
  3651. case GroupDual:
  3652. goffset = (ctxt->modrm >> 3) & 7;
  3653. if ((ctxt->modrm >> 6) == 3)
  3654. opcode = opcode.u.gdual->mod3[goffset];
  3655. else
  3656. opcode = opcode.u.gdual->mod012[goffset];
  3657. break;
  3658. case RMExt:
  3659. goffset = ctxt->modrm & 7;
  3660. opcode = opcode.u.group[goffset];
  3661. break;
  3662. case Prefix:
  3663. if (ctxt->rep_prefix && op_prefix)
  3664. return EMULATION_FAILED;
  3665. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3666. switch (simd_prefix) {
  3667. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3668. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3669. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3670. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3671. }
  3672. break;
  3673. default:
  3674. return EMULATION_FAILED;
  3675. }
  3676. ctxt->d &= ~(u64)GroupMask;
  3677. ctxt->d |= opcode.flags;
  3678. }
  3679. ctxt->execute = opcode.u.execute;
  3680. ctxt->check_perm = opcode.check_perm;
  3681. ctxt->intercept = opcode.intercept;
  3682. /* Unrecognised? */
  3683. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3684. return EMULATION_FAILED;
  3685. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3686. return EMULATION_FAILED;
  3687. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3688. ctxt->op_bytes = 8;
  3689. if (ctxt->d & Op3264) {
  3690. if (mode == X86EMUL_MODE_PROT64)
  3691. ctxt->op_bytes = 8;
  3692. else
  3693. ctxt->op_bytes = 4;
  3694. }
  3695. if (ctxt->d & Sse)
  3696. ctxt->op_bytes = 16;
  3697. else if (ctxt->d & Mmx)
  3698. ctxt->op_bytes = 8;
  3699. /* ModRM and SIB bytes. */
  3700. if (ctxt->d & ModRM) {
  3701. rc = decode_modrm(ctxt, &ctxt->memop);
  3702. if (!ctxt->has_seg_override)
  3703. set_seg_override(ctxt, ctxt->modrm_seg);
  3704. } else if (ctxt->d & MemAbs)
  3705. rc = decode_abs(ctxt, &ctxt->memop);
  3706. if (rc != X86EMUL_CONTINUE)
  3707. goto done;
  3708. if (!ctxt->has_seg_override)
  3709. set_seg_override(ctxt, VCPU_SREG_DS);
  3710. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3711. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3712. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3713. /*
  3714. * Decode and fetch the source operand: register, memory
  3715. * or immediate.
  3716. */
  3717. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3718. if (rc != X86EMUL_CONTINUE)
  3719. goto done;
  3720. /*
  3721. * Decode and fetch the second source operand: register, memory
  3722. * or immediate.
  3723. */
  3724. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3725. if (rc != X86EMUL_CONTINUE)
  3726. goto done;
  3727. /* Decode and fetch the destination operand: register or memory. */
  3728. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3729. done:
  3730. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3731. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3732. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3733. }
  3734. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3735. {
  3736. return ctxt->d & PageTable;
  3737. }
  3738. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3739. {
  3740. /* The second termination condition only applies for REPE
  3741. * and REPNE. Test if the repeat string operation prefix is
  3742. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3743. * corresponding termination condition according to:
  3744. * - if REPE/REPZ and ZF = 0 then done
  3745. * - if REPNE/REPNZ and ZF = 1 then done
  3746. */
  3747. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3748. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3749. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3750. ((ctxt->eflags & EFLG_ZF) == 0))
  3751. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3752. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3753. return true;
  3754. return false;
  3755. }
  3756. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3757. {
  3758. bool fault = false;
  3759. ctxt->ops->get_fpu(ctxt);
  3760. asm volatile("1: fwait \n\t"
  3761. "2: \n\t"
  3762. ".pushsection .fixup,\"ax\" \n\t"
  3763. "3: \n\t"
  3764. "movb $1, %[fault] \n\t"
  3765. "jmp 2b \n\t"
  3766. ".popsection \n\t"
  3767. _ASM_EXTABLE(1b, 3b)
  3768. : [fault]"+qm"(fault));
  3769. ctxt->ops->put_fpu(ctxt);
  3770. if (unlikely(fault))
  3771. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3772. return X86EMUL_CONTINUE;
  3773. }
  3774. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3775. struct operand *op)
  3776. {
  3777. if (op->type == OP_MM)
  3778. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3779. }
  3780. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3781. {
  3782. const struct x86_emulate_ops *ops = ctxt->ops;
  3783. int rc = X86EMUL_CONTINUE;
  3784. int saved_dst_type = ctxt->dst.type;
  3785. ctxt->mem_read.pos = 0;
  3786. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3787. rc = emulate_ud(ctxt);
  3788. goto done;
  3789. }
  3790. /* LOCK prefix is allowed only with some instructions */
  3791. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3792. rc = emulate_ud(ctxt);
  3793. goto done;
  3794. }
  3795. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3796. rc = emulate_ud(ctxt);
  3797. goto done;
  3798. }
  3799. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3800. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3801. rc = emulate_ud(ctxt);
  3802. goto done;
  3803. }
  3804. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3805. rc = emulate_nm(ctxt);
  3806. goto done;
  3807. }
  3808. if (ctxt->d & Mmx) {
  3809. rc = flush_pending_x87_faults(ctxt);
  3810. if (rc != X86EMUL_CONTINUE)
  3811. goto done;
  3812. /*
  3813. * Now that we know the fpu is exception safe, we can fetch
  3814. * operands from it.
  3815. */
  3816. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3817. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3818. if (!(ctxt->d & Mov))
  3819. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3820. }
  3821. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3822. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3823. X86_ICPT_PRE_EXCEPT);
  3824. if (rc != X86EMUL_CONTINUE)
  3825. goto done;
  3826. }
  3827. /* Privileged instruction can be executed only in CPL=0 */
  3828. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3829. rc = emulate_gp(ctxt, 0);
  3830. goto done;
  3831. }
  3832. /* Instruction can only be executed in protected mode */
  3833. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3834. rc = emulate_ud(ctxt);
  3835. goto done;
  3836. }
  3837. /* Do instruction specific permission checks */
  3838. if (ctxt->check_perm) {
  3839. rc = ctxt->check_perm(ctxt);
  3840. if (rc != X86EMUL_CONTINUE)
  3841. goto done;
  3842. }
  3843. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3844. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3845. X86_ICPT_POST_EXCEPT);
  3846. if (rc != X86EMUL_CONTINUE)
  3847. goto done;
  3848. }
  3849. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3850. /* All REP prefixes have the same first termination condition */
  3851. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  3852. ctxt->eip = ctxt->_eip;
  3853. goto done;
  3854. }
  3855. }
  3856. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3857. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3858. ctxt->src.valptr, ctxt->src.bytes);
  3859. if (rc != X86EMUL_CONTINUE)
  3860. goto done;
  3861. ctxt->src.orig_val64 = ctxt->src.val64;
  3862. }
  3863. if (ctxt->src2.type == OP_MEM) {
  3864. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3865. &ctxt->src2.val, ctxt->src2.bytes);
  3866. if (rc != X86EMUL_CONTINUE)
  3867. goto done;
  3868. }
  3869. if ((ctxt->d & DstMask) == ImplicitOps)
  3870. goto special_insn;
  3871. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3872. /* optimisation - avoid slow emulated read if Mov */
  3873. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3874. &ctxt->dst.val, ctxt->dst.bytes);
  3875. if (rc != X86EMUL_CONTINUE)
  3876. goto done;
  3877. }
  3878. ctxt->dst.orig_val = ctxt->dst.val;
  3879. special_insn:
  3880. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3881. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3882. X86_ICPT_POST_MEMACCESS);
  3883. if (rc != X86EMUL_CONTINUE)
  3884. goto done;
  3885. }
  3886. if (ctxt->execute) {
  3887. rc = ctxt->execute(ctxt);
  3888. if (rc != X86EMUL_CONTINUE)
  3889. goto done;
  3890. goto writeback;
  3891. }
  3892. if (ctxt->twobyte)
  3893. goto twobyte_insn;
  3894. switch (ctxt->b) {
  3895. case 0x40 ... 0x47: /* inc r16/r32 */
  3896. emulate_1op(ctxt, "inc");
  3897. break;
  3898. case 0x48 ... 0x4f: /* dec r16/r32 */
  3899. emulate_1op(ctxt, "dec");
  3900. break;
  3901. case 0x63: /* movsxd */
  3902. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3903. goto cannot_emulate;
  3904. ctxt->dst.val = (s32) ctxt->src.val;
  3905. break;
  3906. case 0x70 ... 0x7f: /* jcc (short) */
  3907. if (test_cc(ctxt->b, ctxt->eflags))
  3908. jmp_rel(ctxt, ctxt->src.val);
  3909. break;
  3910. case 0x8d: /* lea r16/r32, m */
  3911. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3912. break;
  3913. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3914. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  3915. break;
  3916. rc = em_xchg(ctxt);
  3917. break;
  3918. case 0x98: /* cbw/cwde/cdqe */
  3919. switch (ctxt->op_bytes) {
  3920. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3921. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3922. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3923. }
  3924. break;
  3925. case 0xc0 ... 0xc1:
  3926. rc = em_grp2(ctxt);
  3927. break;
  3928. case 0xcc: /* int3 */
  3929. rc = emulate_int(ctxt, 3);
  3930. break;
  3931. case 0xcd: /* int n */
  3932. rc = emulate_int(ctxt, ctxt->src.val);
  3933. break;
  3934. case 0xce: /* into */
  3935. if (ctxt->eflags & EFLG_OF)
  3936. rc = emulate_int(ctxt, 4);
  3937. break;
  3938. case 0xd0 ... 0xd1: /* Grp2 */
  3939. rc = em_grp2(ctxt);
  3940. break;
  3941. case 0xd2 ... 0xd3: /* Grp2 */
  3942. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RCX);
  3943. rc = em_grp2(ctxt);
  3944. break;
  3945. case 0xe9: /* jmp rel */
  3946. case 0xeb: /* jmp rel short */
  3947. jmp_rel(ctxt, ctxt->src.val);
  3948. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3949. break;
  3950. case 0xf4: /* hlt */
  3951. ctxt->ops->halt(ctxt);
  3952. break;
  3953. case 0xf5: /* cmc */
  3954. /* complement carry flag from eflags reg */
  3955. ctxt->eflags ^= EFLG_CF;
  3956. break;
  3957. case 0xf8: /* clc */
  3958. ctxt->eflags &= ~EFLG_CF;
  3959. break;
  3960. case 0xf9: /* stc */
  3961. ctxt->eflags |= EFLG_CF;
  3962. break;
  3963. case 0xfc: /* cld */
  3964. ctxt->eflags &= ~EFLG_DF;
  3965. break;
  3966. case 0xfd: /* std */
  3967. ctxt->eflags |= EFLG_DF;
  3968. break;
  3969. default:
  3970. goto cannot_emulate;
  3971. }
  3972. if (rc != X86EMUL_CONTINUE)
  3973. goto done;
  3974. writeback:
  3975. rc = writeback(ctxt);
  3976. if (rc != X86EMUL_CONTINUE)
  3977. goto done;
  3978. /*
  3979. * restore dst type in case the decoding will be reused
  3980. * (happens for string instruction )
  3981. */
  3982. ctxt->dst.type = saved_dst_type;
  3983. if ((ctxt->d & SrcMask) == SrcSI)
  3984. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  3985. if ((ctxt->d & DstMask) == DstDI)
  3986. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  3987. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3988. unsigned int count;
  3989. struct read_cache *r = &ctxt->io_read;
  3990. if ((ctxt->d & SrcMask) == SrcSI)
  3991. count = ctxt->src.count;
  3992. else
  3993. count = ctxt->dst.count;
  3994. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  3995. -count);
  3996. if (!string_insn_completed(ctxt)) {
  3997. /*
  3998. * Re-enter guest when pio read ahead buffer is empty
  3999. * or, if it is not used, after each 1024 iteration.
  4000. */
  4001. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4002. (r->end == 0 || r->end != r->pos)) {
  4003. /*
  4004. * Reset read cache. Usually happens before
  4005. * decode, but since instruction is restarted
  4006. * we have to do it here.
  4007. */
  4008. ctxt->mem_read.end = 0;
  4009. writeback_registers(ctxt);
  4010. return EMULATION_RESTART;
  4011. }
  4012. goto done; /* skip rip writeback */
  4013. }
  4014. }
  4015. ctxt->eip = ctxt->_eip;
  4016. done:
  4017. if (rc == X86EMUL_PROPAGATE_FAULT)
  4018. ctxt->have_exception = true;
  4019. if (rc == X86EMUL_INTERCEPTED)
  4020. return EMULATION_INTERCEPTED;
  4021. if (rc == X86EMUL_CONTINUE)
  4022. writeback_registers(ctxt);
  4023. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4024. twobyte_insn:
  4025. switch (ctxt->b) {
  4026. case 0x09: /* wbinvd */
  4027. (ctxt->ops->wbinvd)(ctxt);
  4028. break;
  4029. case 0x08: /* invd */
  4030. case 0x0d: /* GrpP (prefetch) */
  4031. case 0x18: /* Grp16 (prefetch/nop) */
  4032. break;
  4033. case 0x20: /* mov cr, reg */
  4034. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4035. break;
  4036. case 0x21: /* mov from dr to reg */
  4037. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4038. break;
  4039. case 0x40 ... 0x4f: /* cmov */
  4040. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4041. if (!test_cc(ctxt->b, ctxt->eflags))
  4042. ctxt->dst.type = OP_NONE; /* no writeback */
  4043. break;
  4044. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4045. if (test_cc(ctxt->b, ctxt->eflags))
  4046. jmp_rel(ctxt, ctxt->src.val);
  4047. break;
  4048. case 0x90 ... 0x9f: /* setcc r/m8 */
  4049. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4050. break;
  4051. case 0xa4: /* shld imm8, r, r/m */
  4052. case 0xa5: /* shld cl, r, r/m */
  4053. emulate_2op_cl(ctxt, "shld");
  4054. break;
  4055. case 0xac: /* shrd imm8, r, r/m */
  4056. case 0xad: /* shrd cl, r, r/m */
  4057. emulate_2op_cl(ctxt, "shrd");
  4058. break;
  4059. case 0xae: /* clflush */
  4060. break;
  4061. case 0xb6 ... 0xb7: /* movzx */
  4062. ctxt->dst.bytes = ctxt->op_bytes;
  4063. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4064. : (u16) ctxt->src.val;
  4065. break;
  4066. case 0xbe ... 0xbf: /* movsx */
  4067. ctxt->dst.bytes = ctxt->op_bytes;
  4068. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4069. (s16) ctxt->src.val;
  4070. break;
  4071. case 0xc0 ... 0xc1: /* xadd */
  4072. emulate_2op_SrcV(ctxt, "add");
  4073. /* Write back the register source. */
  4074. ctxt->src.val = ctxt->dst.orig_val;
  4075. write_register_operand(&ctxt->src);
  4076. break;
  4077. case 0xc3: /* movnti */
  4078. ctxt->dst.bytes = ctxt->op_bytes;
  4079. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4080. (u64) ctxt->src.val;
  4081. break;
  4082. default:
  4083. goto cannot_emulate;
  4084. }
  4085. if (rc != X86EMUL_CONTINUE)
  4086. goto done;
  4087. goto writeback;
  4088. cannot_emulate:
  4089. return EMULATION_FAILED;
  4090. }
  4091. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4092. {
  4093. invalidate_registers(ctxt);
  4094. }
  4095. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4096. {
  4097. writeback_registers(ctxt);
  4098. }