twl4030.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl4030.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/soc-dapm.h>
  34. #include <sound/initval.h>
  35. #include <sound/tlv.h>
  36. #include "twl4030.h"
  37. /*
  38. * twl4030 register cache & default register settings
  39. */
  40. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  41. 0x00, /* this register not used */
  42. 0x93, /* REG_CODEC_MODE (0x1) */
  43. 0xc3, /* REG_OPTION (0x2) */
  44. 0x00, /* REG_UNKNOWN (0x3) */
  45. 0x00, /* REG_MICBIAS_CTL (0x4) */
  46. 0x20, /* REG_ANAMICL (0x5) */
  47. 0x00, /* REG_ANAMICR (0x6) */
  48. 0x00, /* REG_AVADC_CTL (0x7) */
  49. 0x00, /* REG_ADCMICSEL (0x8) */
  50. 0x00, /* REG_DIGMIXING (0x9) */
  51. 0x0c, /* REG_ATXL1PGA (0xA) */
  52. 0x0c, /* REG_ATXR1PGA (0xB) */
  53. 0x00, /* REG_AVTXL2PGA (0xC) */
  54. 0x00, /* REG_AVTXR2PGA (0xD) */
  55. 0x01, /* REG_AUDIO_IF (0xE) */
  56. 0x00, /* REG_VOICE_IF (0xF) */
  57. 0x00, /* REG_ARXR1PGA (0x10) */
  58. 0x00, /* REG_ARXL1PGA (0x11) */
  59. 0x6c, /* REG_ARXR2PGA (0x12) */
  60. 0x6c, /* REG_ARXL2PGA (0x13) */
  61. 0x00, /* REG_VRXPGA (0x14) */
  62. 0x00, /* REG_VSTPGA (0x15) */
  63. 0x00, /* REG_VRX2ARXPGA (0x16) */
  64. 0x0c, /* REG_AVDAC_CTL (0x17) */
  65. 0x00, /* REG_ARX2VTXPGA (0x18) */
  66. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  67. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  68. 0x4b, /* REG_ARXL2_APGA_CTL (0x1B) */
  69. 0x4b, /* REG_ARXR2_APGA_CTL (0x1C) */
  70. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  71. 0x00, /* REG_BT_IF (0x1E) */
  72. 0x00, /* REG_BTPGA (0x1F) */
  73. 0x00, /* REG_BTSTPGA (0x20) */
  74. 0x00, /* REG_EAR_CTL (0x21) */
  75. 0x24, /* REG_HS_SEL (0x22) */
  76. 0x0a, /* REG_HS_GAIN_SET (0x23) */
  77. 0x00, /* REG_HS_POPN_SET (0x24) */
  78. 0x00, /* REG_PREDL_CTL (0x25) */
  79. 0x00, /* REG_PREDR_CTL (0x26) */
  80. 0x00, /* REG_PRECKL_CTL (0x27) */
  81. 0x00, /* REG_PRECKR_CTL (0x28) */
  82. 0x00, /* REG_HFL_CTL (0x29) */
  83. 0x00, /* REG_HFR_CTL (0x2A) */
  84. 0x00, /* REG_ALC_CTL (0x2B) */
  85. 0x00, /* REG_ALC_SET1 (0x2C) */
  86. 0x00, /* REG_ALC_SET2 (0x2D) */
  87. 0x00, /* REG_BOOST_CTL (0x2E) */
  88. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  89. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  90. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  91. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  92. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  93. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  94. 0x00, /* REG_DTMF_TONOFF (0x35) */
  95. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  96. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  99. 0x16, /* REG_APLL_CTL (0x3A) */
  100. 0x00, /* REG_DTMF_CTL (0x3B) */
  101. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  102. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  103. 0x00, /* REG_MISC_SET_1 (0x3E) */
  104. 0x00, /* REG_PCMBTMUX (0x3F) */
  105. 0x00, /* not used (0x40) */
  106. 0x00, /* not used (0x41) */
  107. 0x00, /* not used (0x42) */
  108. 0x00, /* REG_RX_PATH_SEL (0x43) */
  109. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  110. 0x00, /* REG_VIBRA_CTL (0x45) */
  111. 0x00, /* REG_VIBRA_SET (0x46) */
  112. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  113. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  114. 0x00, /* REG_MISC_SET_2 (0x49) */
  115. };
  116. /*
  117. * read twl4030 register cache
  118. */
  119. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  120. unsigned int reg)
  121. {
  122. u8 *cache = codec->reg_cache;
  123. return cache[reg];
  124. }
  125. /*
  126. * write twl4030 register cache
  127. */
  128. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  129. u8 reg, u8 value)
  130. {
  131. u8 *cache = codec->reg_cache;
  132. if (reg >= TWL4030_CACHEREGNUM)
  133. return;
  134. cache[reg] = value;
  135. }
  136. /*
  137. * write to the twl4030 register space
  138. */
  139. static int twl4030_write(struct snd_soc_codec *codec,
  140. unsigned int reg, unsigned int value)
  141. {
  142. twl4030_write_reg_cache(codec, reg, value);
  143. return twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, value, reg);
  144. }
  145. static void twl4030_clear_codecpdz(struct snd_soc_codec *codec)
  146. {
  147. u8 mode;
  148. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  149. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  150. mode & ~TWL4030_CODECPDZ);
  151. /* REVISIT: this delay is present in TI sample drivers */
  152. /* but there seems to be no TRM requirement for it */
  153. udelay(10);
  154. }
  155. static void twl4030_set_codecpdz(struct snd_soc_codec *codec)
  156. {
  157. u8 mode;
  158. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  159. twl4030_write(codec, TWL4030_REG_CODEC_MODE,
  160. mode | TWL4030_CODECPDZ);
  161. /* REVISIT: this delay is present in TI sample drivers */
  162. /* but there seems to be no TRM requirement for it */
  163. udelay(10);
  164. }
  165. static void twl4030_init_chip(struct snd_soc_codec *codec)
  166. {
  167. int i;
  168. /* clear CODECPDZ prior to setting register defaults */
  169. twl4030_clear_codecpdz(codec);
  170. /* set all audio section registers to reasonable defaults */
  171. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  172. twl4030_write(codec, i, twl4030_reg[i]);
  173. }
  174. /* Earpiece */
  175. static const char *twl4030_earpiece_texts[] =
  176. {"Off", "DACL1", "DACL2", "Invalid",
  177. "DACR1"};
  178. static const struct soc_enum twl4030_earpiece_enum =
  179. SOC_ENUM_SINGLE(TWL4030_REG_EAR_CTL, 1,
  180. ARRAY_SIZE(twl4030_earpiece_texts),
  181. twl4030_earpiece_texts);
  182. static const struct snd_kcontrol_new twl4030_dapm_earpiece_control =
  183. SOC_DAPM_ENUM("Route", twl4030_earpiece_enum);
  184. /* PreDrive Left */
  185. static const char *twl4030_predrivel_texts[] =
  186. {"Off", "DACL1", "DACL2", "Invalid",
  187. "DACR2"};
  188. static const struct soc_enum twl4030_predrivel_enum =
  189. SOC_ENUM_SINGLE(TWL4030_REG_PREDL_CTL, 1,
  190. ARRAY_SIZE(twl4030_predrivel_texts),
  191. twl4030_predrivel_texts);
  192. static const struct snd_kcontrol_new twl4030_dapm_predrivel_control =
  193. SOC_DAPM_ENUM("Route", twl4030_predrivel_enum);
  194. /* PreDrive Right */
  195. static const char *twl4030_predriver_texts[] =
  196. {"Off", "DACR1", "DACR2", "Invalid",
  197. "DACL2"};
  198. static const struct soc_enum twl4030_predriver_enum =
  199. SOC_ENUM_SINGLE(TWL4030_REG_PREDR_CTL, 1,
  200. ARRAY_SIZE(twl4030_predriver_texts),
  201. twl4030_predriver_texts);
  202. static const struct snd_kcontrol_new twl4030_dapm_predriver_control =
  203. SOC_DAPM_ENUM("Route", twl4030_predriver_enum);
  204. /* Headset Left */
  205. static const char *twl4030_hsol_texts[] =
  206. {"Off", "DACL1", "DACL2"};
  207. static const struct soc_enum twl4030_hsol_enum =
  208. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 1,
  209. ARRAY_SIZE(twl4030_hsol_texts),
  210. twl4030_hsol_texts);
  211. static const struct snd_kcontrol_new twl4030_dapm_hsol_control =
  212. SOC_DAPM_ENUM("Route", twl4030_hsol_enum);
  213. /* Headset Right */
  214. static const char *twl4030_hsor_texts[] =
  215. {"Off", "DACR1", "DACR2"};
  216. static const struct soc_enum twl4030_hsor_enum =
  217. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 4,
  218. ARRAY_SIZE(twl4030_hsor_texts),
  219. twl4030_hsor_texts);
  220. static const struct snd_kcontrol_new twl4030_dapm_hsor_control =
  221. SOC_DAPM_ENUM("Route", twl4030_hsor_enum);
  222. /* Carkit Left */
  223. static const char *twl4030_carkitl_texts[] =
  224. {"Off", "DACL1", "DACL2"};
  225. static const struct soc_enum twl4030_carkitl_enum =
  226. SOC_ENUM_SINGLE(TWL4030_REG_PRECKL_CTL, 1,
  227. ARRAY_SIZE(twl4030_carkitl_texts),
  228. twl4030_carkitl_texts);
  229. static const struct snd_kcontrol_new twl4030_dapm_carkitl_control =
  230. SOC_DAPM_ENUM("Route", twl4030_carkitl_enum);
  231. /* Carkit Right */
  232. static const char *twl4030_carkitr_texts[] =
  233. {"Off", "DACR1", "DACR2"};
  234. static const struct soc_enum twl4030_carkitr_enum =
  235. SOC_ENUM_SINGLE(TWL4030_REG_PRECKR_CTL, 1,
  236. ARRAY_SIZE(twl4030_carkitr_texts),
  237. twl4030_carkitr_texts);
  238. static const struct snd_kcontrol_new twl4030_dapm_carkitr_control =
  239. SOC_DAPM_ENUM("Route", twl4030_carkitr_enum);
  240. /* Handsfree Left */
  241. static const char *twl4030_handsfreel_texts[] =
  242. {"Voice", "DACL1", "DACL2", "DACR2"};
  243. static const struct soc_enum twl4030_handsfreel_enum =
  244. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  245. ARRAY_SIZE(twl4030_handsfreel_texts),
  246. twl4030_handsfreel_texts);
  247. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  248. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  249. /* Handsfree Right */
  250. static const char *twl4030_handsfreer_texts[] =
  251. {"Voice", "DACR1", "DACR2", "DACL2"};
  252. static const struct soc_enum twl4030_handsfreer_enum =
  253. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  254. ARRAY_SIZE(twl4030_handsfreer_texts),
  255. twl4030_handsfreer_texts);
  256. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  257. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  258. static int outmixer_event(struct snd_soc_dapm_widget *w,
  259. struct snd_kcontrol *kcontrol, int event)
  260. {
  261. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  262. int ret = 0;
  263. int val;
  264. switch (e->reg) {
  265. case TWL4030_REG_PREDL_CTL:
  266. case TWL4030_REG_PREDR_CTL:
  267. case TWL4030_REG_EAR_CTL:
  268. val = w->value >> e->shift_l;
  269. if (val == 3) {
  270. printk(KERN_WARNING
  271. "Invalid MUX setting for register 0x%02x (%d)\n",
  272. e->reg, val);
  273. ret = -1;
  274. }
  275. break;
  276. }
  277. return ret;
  278. }
  279. /*
  280. * Some of the gain controls in TWL (mostly those which are associated with
  281. * the outputs) are implemented in an interesting way:
  282. * 0x0 : Power down (mute)
  283. * 0x1 : 6dB
  284. * 0x2 : 0 dB
  285. * 0x3 : -6 dB
  286. * Inverting not going to help with these.
  287. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  288. */
  289. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  290. xinvert, tlv_array) \
  291. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  292. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  293. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  294. .tlv.p = (tlv_array), \
  295. .info = snd_soc_info_volsw, \
  296. .get = snd_soc_get_volsw_twl4030, \
  297. .put = snd_soc_put_volsw_twl4030, \
  298. .private_value = (unsigned long)&(struct soc_mixer_control) \
  299. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  300. .max = xmax, .invert = xinvert} }
  301. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  302. xinvert, tlv_array) \
  303. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  304. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  305. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  306. .tlv.p = (tlv_array), \
  307. .info = snd_soc_info_volsw_2r, \
  308. .get = snd_soc_get_volsw_r2_twl4030,\
  309. .put = snd_soc_put_volsw_r2_twl4030, \
  310. .private_value = (unsigned long)&(struct soc_mixer_control) \
  311. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  312. .max = xmax, .invert = xinvert} }
  313. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  314. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  315. xinvert, tlv_array)
  316. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_value *ucontrol)
  318. {
  319. struct soc_mixer_control *mc =
  320. (struct soc_mixer_control *)kcontrol->private_value;
  321. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  322. unsigned int reg = mc->reg;
  323. unsigned int shift = mc->shift;
  324. unsigned int rshift = mc->rshift;
  325. int max = mc->max;
  326. int mask = (1 << fls(max)) - 1;
  327. ucontrol->value.integer.value[0] =
  328. (snd_soc_read(codec, reg) >> shift) & mask;
  329. if (ucontrol->value.integer.value[0])
  330. ucontrol->value.integer.value[0] =
  331. max + 1 - ucontrol->value.integer.value[0];
  332. if (shift != rshift) {
  333. ucontrol->value.integer.value[1] =
  334. (snd_soc_read(codec, reg) >> rshift) & mask;
  335. if (ucontrol->value.integer.value[1])
  336. ucontrol->value.integer.value[1] =
  337. max + 1 - ucontrol->value.integer.value[1];
  338. }
  339. return 0;
  340. }
  341. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  342. struct snd_ctl_elem_value *ucontrol)
  343. {
  344. struct soc_mixer_control *mc =
  345. (struct soc_mixer_control *)kcontrol->private_value;
  346. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  347. unsigned int reg = mc->reg;
  348. unsigned int shift = mc->shift;
  349. unsigned int rshift = mc->rshift;
  350. int max = mc->max;
  351. int mask = (1 << fls(max)) - 1;
  352. unsigned short val, val2, val_mask;
  353. val = (ucontrol->value.integer.value[0] & mask);
  354. val_mask = mask << shift;
  355. if (val)
  356. val = max + 1 - val;
  357. val = val << shift;
  358. if (shift != rshift) {
  359. val2 = (ucontrol->value.integer.value[1] & mask);
  360. val_mask |= mask << rshift;
  361. if (val2)
  362. val2 = max + 1 - val2;
  363. val |= val2 << rshift;
  364. }
  365. return snd_soc_update_bits(codec, reg, val_mask, val);
  366. }
  367. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  368. struct snd_ctl_elem_value *ucontrol)
  369. {
  370. struct soc_mixer_control *mc =
  371. (struct soc_mixer_control *)kcontrol->private_value;
  372. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  373. unsigned int reg = mc->reg;
  374. unsigned int reg2 = mc->rreg;
  375. unsigned int shift = mc->shift;
  376. int max = mc->max;
  377. int mask = (1<<fls(max))-1;
  378. ucontrol->value.integer.value[0] =
  379. (snd_soc_read(codec, reg) >> shift) & mask;
  380. ucontrol->value.integer.value[1] =
  381. (snd_soc_read(codec, reg2) >> shift) & mask;
  382. if (ucontrol->value.integer.value[0])
  383. ucontrol->value.integer.value[0] =
  384. max + 1 - ucontrol->value.integer.value[0];
  385. if (ucontrol->value.integer.value[1])
  386. ucontrol->value.integer.value[1] =
  387. max + 1 - ucontrol->value.integer.value[1];
  388. return 0;
  389. }
  390. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  391. struct snd_ctl_elem_value *ucontrol)
  392. {
  393. struct soc_mixer_control *mc =
  394. (struct soc_mixer_control *)kcontrol->private_value;
  395. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  396. unsigned int reg = mc->reg;
  397. unsigned int reg2 = mc->rreg;
  398. unsigned int shift = mc->shift;
  399. int max = mc->max;
  400. int mask = (1 << fls(max)) - 1;
  401. int err;
  402. unsigned short val, val2, val_mask;
  403. val_mask = mask << shift;
  404. val = (ucontrol->value.integer.value[0] & mask);
  405. val2 = (ucontrol->value.integer.value[1] & mask);
  406. if (val)
  407. val = max + 1 - val;
  408. if (val2)
  409. val2 = max + 1 - val2;
  410. val = val << shift;
  411. val2 = val2 << shift;
  412. err = snd_soc_update_bits(codec, reg, val_mask, val);
  413. if (err < 0)
  414. return err;
  415. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  416. return err;
  417. }
  418. static int twl4030_get_left_input(struct snd_kcontrol *kcontrol,
  419. struct snd_ctl_elem_value *ucontrol)
  420. {
  421. struct snd_soc_codec *codec = kcontrol->private_data;
  422. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  423. int result = 0;
  424. /* one bit must be set a time */
  425. reg &= TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  426. | TWL4030_MAINMIC_EN;
  427. if (reg != 0) {
  428. result++;
  429. while ((reg & 1) == 0) {
  430. result++;
  431. reg >>= 1;
  432. }
  433. }
  434. ucontrol->value.integer.value[0] = result;
  435. return 0;
  436. }
  437. static int twl4030_put_left_input(struct snd_kcontrol *kcontrol,
  438. struct snd_ctl_elem_value *ucontrol)
  439. {
  440. struct snd_soc_codec *codec = kcontrol->private_data;
  441. int value = ucontrol->value.integer.value[0];
  442. u8 anamicl, micbias, avadc_ctl;
  443. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  444. anamicl &= ~(TWL4030_CKMIC_EN | TWL4030_AUXL_EN | TWL4030_HSMIC_EN
  445. | TWL4030_MAINMIC_EN);
  446. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  447. micbias &= ~(TWL4030_HSMICBIAS_EN | TWL4030_MICBIAS1_EN);
  448. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  449. switch (value) {
  450. case 1:
  451. anamicl |= TWL4030_MAINMIC_EN;
  452. micbias |= TWL4030_MICBIAS1_EN;
  453. break;
  454. case 2:
  455. anamicl |= TWL4030_HSMIC_EN;
  456. micbias |= TWL4030_HSMICBIAS_EN;
  457. break;
  458. case 3:
  459. anamicl |= TWL4030_AUXL_EN;
  460. break;
  461. case 4:
  462. anamicl |= TWL4030_CKMIC_EN;
  463. break;
  464. default:
  465. break;
  466. }
  467. /* If some input is selected, enable amp and ADC */
  468. if (value != 0) {
  469. anamicl |= TWL4030_MICAMPL_EN;
  470. avadc_ctl |= TWL4030_ADCL_EN;
  471. } else {
  472. anamicl &= ~TWL4030_MICAMPL_EN;
  473. avadc_ctl &= ~TWL4030_ADCL_EN;
  474. }
  475. twl4030_write(codec, TWL4030_REG_ANAMICL, anamicl);
  476. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  477. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  478. return 1;
  479. }
  480. static int twl4030_get_right_input(struct snd_kcontrol *kcontrol,
  481. struct snd_ctl_elem_value *ucontrol)
  482. {
  483. struct snd_soc_codec *codec = kcontrol->private_data;
  484. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  485. int value = 0;
  486. reg &= TWL4030_SUBMIC_EN|TWL4030_AUXR_EN;
  487. switch (reg) {
  488. case TWL4030_SUBMIC_EN:
  489. value = 1;
  490. break;
  491. case TWL4030_AUXR_EN:
  492. value = 2;
  493. break;
  494. default:
  495. break;
  496. }
  497. ucontrol->value.integer.value[0] = value;
  498. return 0;
  499. }
  500. static int twl4030_put_right_input(struct snd_kcontrol *kcontrol,
  501. struct snd_ctl_elem_value *ucontrol)
  502. {
  503. struct snd_soc_codec *codec = kcontrol->private_data;
  504. int value = ucontrol->value.integer.value[0];
  505. u8 anamicr, micbias, avadc_ctl;
  506. anamicr = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICR);
  507. anamicr &= ~(TWL4030_SUBMIC_EN|TWL4030_AUXR_EN);
  508. micbias = twl4030_read_reg_cache(codec, TWL4030_REG_MICBIAS_CTL);
  509. micbias &= ~TWL4030_MICBIAS2_EN;
  510. avadc_ctl = twl4030_read_reg_cache(codec, TWL4030_REG_AVADC_CTL);
  511. switch (value) {
  512. case 1:
  513. anamicr |= TWL4030_SUBMIC_EN;
  514. micbias |= TWL4030_MICBIAS2_EN;
  515. break;
  516. case 2:
  517. anamicr |= TWL4030_AUXR_EN;
  518. break;
  519. default:
  520. break;
  521. }
  522. if (value != 0) {
  523. anamicr |= TWL4030_MICAMPR_EN;
  524. avadc_ctl |= TWL4030_ADCR_EN;
  525. } else {
  526. anamicr &= ~TWL4030_MICAMPR_EN;
  527. avadc_ctl &= ~TWL4030_ADCR_EN;
  528. }
  529. twl4030_write(codec, TWL4030_REG_ANAMICR, anamicr);
  530. twl4030_write(codec, TWL4030_REG_MICBIAS_CTL, micbias);
  531. twl4030_write(codec, TWL4030_REG_AVADC_CTL, avadc_ctl);
  532. return 1;
  533. }
  534. static const char *twl4030_left_in_sel[] = {
  535. "None",
  536. "Main Mic",
  537. "Headset Mic",
  538. "Line In",
  539. "Carkit Mic",
  540. };
  541. static const char *twl4030_right_in_sel[] = {
  542. "None",
  543. "Sub Mic",
  544. "Line In",
  545. };
  546. static const struct soc_enum twl4030_left_input_mux =
  547. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_left_in_sel),
  548. twl4030_left_in_sel);
  549. static const struct soc_enum twl4030_right_input_mux =
  550. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(twl4030_right_in_sel),
  551. twl4030_right_in_sel);
  552. /*
  553. * FGAIN volume control:
  554. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  555. */
  556. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  557. /*
  558. * CGAIN volume control:
  559. * 0 dB to 12 dB in 6 dB steps
  560. * value 2 and 3 means 12 dB
  561. */
  562. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  563. /*
  564. * Analog playback gain
  565. * -24 dB to 12 dB in 2 dB steps
  566. */
  567. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  568. /*
  569. * Gain controls tied to outputs
  570. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  571. */
  572. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  573. /*
  574. * Capture gain after the ADCs
  575. * from 0 dB to 31 dB in 1 dB steps
  576. */
  577. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  578. /*
  579. * Gain control for input amplifiers
  580. * 0 dB to 30 dB in 6 dB steps
  581. */
  582. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  583. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  584. /* Common playback gain controls */
  585. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  586. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  587. 0, 0x3f, 0, digital_fine_tlv),
  588. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  589. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  590. 0, 0x3f, 0, digital_fine_tlv),
  591. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  592. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  593. 6, 0x2, 0, digital_coarse_tlv),
  594. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  595. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  596. 6, 0x2, 0, digital_coarse_tlv),
  597. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  598. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  599. 3, 0x12, 1, analog_tlv),
  600. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  601. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  602. 3, 0x12, 1, analog_tlv),
  603. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  604. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  605. 1, 1, 0),
  606. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  607. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  608. 1, 1, 0),
  609. /* Separate output gain controls */
  610. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  611. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  612. 4, 3, 0, output_tvl),
  613. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  614. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  615. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  616. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  617. 4, 3, 0, output_tvl),
  618. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  619. TWL4030_REG_EAR_CTL, 4, 3, 0, output_tvl),
  620. /* Common capture gain controls */
  621. SOC_DOUBLE_R_TLV("Capture Volume",
  622. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  623. 0, 0x1f, 0, digital_capture_tlv),
  624. SOC_DOUBLE_TLV("Input Boost Volume", TWL4030_REG_ANAMIC_GAIN,
  625. 0, 3, 5, 0, input_gain_tlv),
  626. /* Input source controls */
  627. SOC_ENUM_EXT("Left Input Source", twl4030_left_input_mux,
  628. twl4030_get_left_input, twl4030_put_left_input),
  629. SOC_ENUM_EXT("Right Input Source", twl4030_right_input_mux,
  630. twl4030_get_right_input, twl4030_put_right_input),
  631. };
  632. /* add non dapm controls */
  633. static int twl4030_add_controls(struct snd_soc_codec *codec)
  634. {
  635. int err, i;
  636. for (i = 0; i < ARRAY_SIZE(twl4030_snd_controls); i++) {
  637. err = snd_ctl_add(codec->card,
  638. snd_soc_cnew(&twl4030_snd_controls[i],
  639. codec, NULL));
  640. if (err < 0)
  641. return err;
  642. }
  643. return 0;
  644. }
  645. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  646. SND_SOC_DAPM_INPUT("INL"),
  647. SND_SOC_DAPM_INPUT("INR"),
  648. SND_SOC_DAPM_OUTPUT("OUTL"),
  649. SND_SOC_DAPM_OUTPUT("OUTR"),
  650. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  651. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  652. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  653. SND_SOC_DAPM_OUTPUT("HSOL"),
  654. SND_SOC_DAPM_OUTPUT("HSOR"),
  655. SND_SOC_DAPM_OUTPUT("HFL"),
  656. SND_SOC_DAPM_OUTPUT("HFR"),
  657. /* DACs */
  658. SND_SOC_DAPM_DAC("DACR1", "Right Front Playback",
  659. TWL4030_REG_AVDAC_CTL, 0, 0),
  660. SND_SOC_DAPM_DAC("DACL1", "Left Front Playback",
  661. TWL4030_REG_AVDAC_CTL, 1, 0),
  662. SND_SOC_DAPM_DAC("DACR2", "Right Rear Playback",
  663. TWL4030_REG_AVDAC_CTL, 2, 0),
  664. SND_SOC_DAPM_DAC("DACL2", "Left Rear Playback",
  665. TWL4030_REG_AVDAC_CTL, 3, 0),
  666. /* Analog PGAs */
  667. SND_SOC_DAPM_PGA("ARXR1_APGA", TWL4030_REG_ARXR1_APGA_CTL,
  668. 0, 0, NULL, 0),
  669. SND_SOC_DAPM_PGA("ARXL1_APGA", TWL4030_REG_ARXL1_APGA_CTL,
  670. 0, 0, NULL, 0),
  671. SND_SOC_DAPM_PGA("ARXR2_APGA", TWL4030_REG_ARXR2_APGA_CTL,
  672. 0, 0, NULL, 0),
  673. SND_SOC_DAPM_PGA("ARXL2_APGA", TWL4030_REG_ARXL2_APGA_CTL,
  674. 0, 0, NULL, 0),
  675. /* Output MUX controls */
  676. /* Earpiece */
  677. SND_SOC_DAPM_MUX_E("Earpiece Mux", SND_SOC_NOPM, 0, 0,
  678. &twl4030_dapm_earpiece_control, outmixer_event,
  679. SND_SOC_DAPM_PRE_REG),
  680. /* PreDrivL/R */
  681. SND_SOC_DAPM_MUX_E("PredriveL Mux", SND_SOC_NOPM, 0, 0,
  682. &twl4030_dapm_predrivel_control, outmixer_event,
  683. SND_SOC_DAPM_PRE_REG),
  684. SND_SOC_DAPM_MUX_E("PredriveR Mux", SND_SOC_NOPM, 0, 0,
  685. &twl4030_dapm_predriver_control, outmixer_event,
  686. SND_SOC_DAPM_PRE_REG),
  687. /* HeadsetL/R */
  688. SND_SOC_DAPM_MUX("HeadsetL Mux", SND_SOC_NOPM, 0, 0,
  689. &twl4030_dapm_hsol_control),
  690. SND_SOC_DAPM_MUX("HeadsetR Mux", SND_SOC_NOPM, 0, 0,
  691. &twl4030_dapm_hsor_control),
  692. /* CarkitL/R */
  693. SND_SOC_DAPM_MUX("CarkitL Mux", SND_SOC_NOPM, 0, 0,
  694. &twl4030_dapm_carkitl_control),
  695. SND_SOC_DAPM_MUX("CarkitR Mux", SND_SOC_NOPM, 0, 0,
  696. &twl4030_dapm_carkitr_control),
  697. /* HandsfreeL/R */
  698. SND_SOC_DAPM_MUX("HandsfreeL Mux", TWL4030_REG_HFL_CTL, 5, 0,
  699. &twl4030_dapm_handsfreel_control),
  700. SND_SOC_DAPM_MUX("HandsfreeR Mux", TWL4030_REG_HFR_CTL, 5, 0,
  701. &twl4030_dapm_handsfreer_control),
  702. SND_SOC_DAPM_ADC("ADCL", "Left Capture", SND_SOC_NOPM, 0, 0),
  703. SND_SOC_DAPM_ADC("ADCR", "Right Capture", SND_SOC_NOPM, 0, 0),
  704. };
  705. static const struct snd_soc_dapm_route intercon[] = {
  706. {"ARXL1_APGA", NULL, "DACL1"},
  707. {"ARXR1_APGA", NULL, "DACR1"},
  708. {"ARXL2_APGA", NULL, "DACL2"},
  709. {"ARXR2_APGA", NULL, "DACR2"},
  710. /* Internal playback routings */
  711. /* Earpiece */
  712. {"Earpiece Mux", "DACL1", "ARXL1_APGA"},
  713. {"Earpiece Mux", "DACL2", "ARXL2_APGA"},
  714. {"Earpiece Mux", "DACR1", "ARXR1_APGA"},
  715. /* PreDrivL */
  716. {"PredriveL Mux", "DACL1", "ARXL1_APGA"},
  717. {"PredriveL Mux", "DACL2", "ARXL2_APGA"},
  718. {"PredriveL Mux", "DACR2", "ARXR2_APGA"},
  719. /* PreDrivR */
  720. {"PredriveR Mux", "DACR1", "ARXR1_APGA"},
  721. {"PredriveR Mux", "DACR2", "ARXR2_APGA"},
  722. {"PredriveR Mux", "DACL2", "ARXL2_APGA"},
  723. /* HeadsetL */
  724. {"HeadsetL Mux", "DACL1", "ARXL1_APGA"},
  725. {"HeadsetL Mux", "DACL2", "ARXL2_APGA"},
  726. /* HeadsetR */
  727. {"HeadsetR Mux", "DACR1", "ARXR1_APGA"},
  728. {"HeadsetR Mux", "DACR2", "ARXR2_APGA"},
  729. /* CarkitL */
  730. {"CarkitL Mux", "DACL1", "ARXL1_APGA"},
  731. {"CarkitL Mux", "DACL2", "ARXL2_APGA"},
  732. /* CarkitR */
  733. {"CarkitR Mux", "DACR1", "ARXR1_APGA"},
  734. {"CarkitR Mux", "DACR2", "ARXR2_APGA"},
  735. /* HandsfreeL */
  736. {"HandsfreeL Mux", "DACL1", "ARXL1_APGA"},
  737. {"HandsfreeL Mux", "DACL2", "ARXL2_APGA"},
  738. {"HandsfreeL Mux", "DACR2", "ARXR2_APGA"},
  739. /* HandsfreeR */
  740. {"HandsfreeR Mux", "DACR1", "ARXR1_APGA"},
  741. {"HandsfreeR Mux", "DACR2", "ARXR2_APGA"},
  742. {"HandsfreeR Mux", "DACL2", "ARXL2_APGA"},
  743. /* outputs */
  744. {"OUTL", NULL, "ARXL2_APGA"},
  745. {"OUTR", NULL, "ARXR2_APGA"},
  746. {"EARPIECE", NULL, "Earpiece Mux"},
  747. {"PREDRIVEL", NULL, "PredriveL Mux"},
  748. {"PREDRIVER", NULL, "PredriveR Mux"},
  749. {"HSOL", NULL, "HeadsetL Mux"},
  750. {"HSOR", NULL, "HeadsetR Mux"},
  751. {"CARKITL", NULL, "CarkitL Mux"},
  752. {"CARKITR", NULL, "CarkitR Mux"},
  753. {"HFL", NULL, "HandsfreeL Mux"},
  754. {"HFR", NULL, "HandsfreeR Mux"},
  755. /* inputs */
  756. {"ADCL", NULL, "INL"},
  757. {"ADCR", NULL, "INR"},
  758. };
  759. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  760. {
  761. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  762. ARRAY_SIZE(twl4030_dapm_widgets));
  763. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  764. snd_soc_dapm_new_widgets(codec);
  765. return 0;
  766. }
  767. static void twl4030_power_up(struct snd_soc_codec *codec)
  768. {
  769. u8 anamicl, regmisc1, byte, popn, hsgain;
  770. int i = 0;
  771. /* set CODECPDZ to turn on codec */
  772. twl4030_set_codecpdz(codec);
  773. /* initiate offset cancellation */
  774. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  775. twl4030_write(codec, TWL4030_REG_ANAMICL,
  776. anamicl | TWL4030_CNCL_OFFSET_START);
  777. /* wait for offset cancellation to complete */
  778. do {
  779. /* this takes a little while, so don't slam i2c */
  780. udelay(2000);
  781. twl4030_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  782. TWL4030_REG_ANAMICL);
  783. } while ((i++ < 100) &&
  784. ((byte & TWL4030_CNCL_OFFSET_START) ==
  785. TWL4030_CNCL_OFFSET_START));
  786. /* anti-pop when changing analog gain */
  787. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  788. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  789. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  790. /* toggle CODECPDZ as per TRM */
  791. twl4030_clear_codecpdz(codec);
  792. twl4030_set_codecpdz(codec);
  793. /* program anti-pop with bias ramp delay */
  794. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  795. popn &= TWL4030_RAMP_DELAY;
  796. popn |= TWL4030_RAMP_DELAY_645MS;
  797. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  798. popn |= TWL4030_VMID_EN;
  799. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  800. /* enable output stage and gain setting */
  801. hsgain = TWL4030_HSR_GAIN_0DB | TWL4030_HSL_GAIN_0DB;
  802. twl4030_write(codec, TWL4030_REG_HS_GAIN_SET, hsgain);
  803. /* enable anti-pop ramp */
  804. popn |= TWL4030_RAMP_EN;
  805. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  806. }
  807. static void twl4030_power_down(struct snd_soc_codec *codec)
  808. {
  809. u8 popn, hsgain;
  810. /* disable anti-pop ramp */
  811. popn = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  812. popn &= ~TWL4030_RAMP_EN;
  813. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  814. /* disable output stage and gain setting */
  815. hsgain = TWL4030_HSR_GAIN_PWR_DOWN | TWL4030_HSL_GAIN_PWR_DOWN;
  816. twl4030_write(codec, TWL4030_REG_HS_GAIN_SET, hsgain);
  817. /* disable bias out */
  818. popn &= ~TWL4030_VMID_EN;
  819. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, popn);
  820. /* power down */
  821. twl4030_clear_codecpdz(codec);
  822. }
  823. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  824. enum snd_soc_bias_level level)
  825. {
  826. switch (level) {
  827. case SND_SOC_BIAS_ON:
  828. twl4030_power_up(codec);
  829. break;
  830. case SND_SOC_BIAS_PREPARE:
  831. /* TODO: develop a twl4030_prepare function */
  832. break;
  833. case SND_SOC_BIAS_STANDBY:
  834. /* TODO: develop a twl4030_standby function */
  835. twl4030_power_down(codec);
  836. break;
  837. case SND_SOC_BIAS_OFF:
  838. twl4030_power_down(codec);
  839. break;
  840. }
  841. codec->bias_level = level;
  842. return 0;
  843. }
  844. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  845. struct snd_pcm_hw_params *params,
  846. struct snd_soc_dai *dai)
  847. {
  848. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  849. struct snd_soc_device *socdev = rtd->socdev;
  850. struct snd_soc_codec *codec = socdev->codec;
  851. u8 mode, old_mode, format, old_format;
  852. /* bit rate */
  853. old_mode = twl4030_read_reg_cache(codec,
  854. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  855. mode = old_mode & ~TWL4030_APLL_RATE;
  856. switch (params_rate(params)) {
  857. case 8000:
  858. mode |= TWL4030_APLL_RATE_8000;
  859. break;
  860. case 11025:
  861. mode |= TWL4030_APLL_RATE_11025;
  862. break;
  863. case 12000:
  864. mode |= TWL4030_APLL_RATE_12000;
  865. break;
  866. case 16000:
  867. mode |= TWL4030_APLL_RATE_16000;
  868. break;
  869. case 22050:
  870. mode |= TWL4030_APLL_RATE_22050;
  871. break;
  872. case 24000:
  873. mode |= TWL4030_APLL_RATE_24000;
  874. break;
  875. case 32000:
  876. mode |= TWL4030_APLL_RATE_32000;
  877. break;
  878. case 44100:
  879. mode |= TWL4030_APLL_RATE_44100;
  880. break;
  881. case 48000:
  882. mode |= TWL4030_APLL_RATE_48000;
  883. break;
  884. default:
  885. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  886. params_rate(params));
  887. return -EINVAL;
  888. }
  889. if (mode != old_mode) {
  890. /* change rate and set CODECPDZ */
  891. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  892. twl4030_set_codecpdz(codec);
  893. }
  894. /* sample size */
  895. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  896. format = old_format;
  897. format &= ~TWL4030_DATA_WIDTH;
  898. switch (params_format(params)) {
  899. case SNDRV_PCM_FORMAT_S16_LE:
  900. format |= TWL4030_DATA_WIDTH_16S_16W;
  901. break;
  902. case SNDRV_PCM_FORMAT_S24_LE:
  903. format |= TWL4030_DATA_WIDTH_32S_24W;
  904. break;
  905. default:
  906. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  907. params_format(params));
  908. return -EINVAL;
  909. }
  910. if (format != old_format) {
  911. /* clear CODECPDZ before changing format (codec requirement) */
  912. twl4030_clear_codecpdz(codec);
  913. /* change format */
  914. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  915. /* set CODECPDZ afterwards */
  916. twl4030_set_codecpdz(codec);
  917. }
  918. return 0;
  919. }
  920. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  921. int clk_id, unsigned int freq, int dir)
  922. {
  923. struct snd_soc_codec *codec = codec_dai->codec;
  924. u8 infreq;
  925. switch (freq) {
  926. case 19200000:
  927. infreq = TWL4030_APLL_INFREQ_19200KHZ;
  928. break;
  929. case 26000000:
  930. infreq = TWL4030_APLL_INFREQ_26000KHZ;
  931. break;
  932. case 38400000:
  933. infreq = TWL4030_APLL_INFREQ_38400KHZ;
  934. break;
  935. default:
  936. printk(KERN_ERR "TWL4030 set sysclk: unknown rate %d\n",
  937. freq);
  938. return -EINVAL;
  939. }
  940. infreq |= TWL4030_APLL_EN;
  941. twl4030_write(codec, TWL4030_REG_APLL_CTL, infreq);
  942. return 0;
  943. }
  944. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  945. unsigned int fmt)
  946. {
  947. struct snd_soc_codec *codec = codec_dai->codec;
  948. u8 old_format, format;
  949. /* get format */
  950. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  951. format = old_format;
  952. /* set master/slave audio interface */
  953. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  954. case SND_SOC_DAIFMT_CBM_CFM:
  955. format &= ~(TWL4030_AIF_SLAVE_EN);
  956. format &= ~(TWL4030_CLK256FS_EN);
  957. break;
  958. case SND_SOC_DAIFMT_CBS_CFS:
  959. format |= TWL4030_AIF_SLAVE_EN;
  960. format |= TWL4030_CLK256FS_EN;
  961. break;
  962. default:
  963. return -EINVAL;
  964. }
  965. /* interface format */
  966. format &= ~TWL4030_AIF_FORMAT;
  967. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  968. case SND_SOC_DAIFMT_I2S:
  969. format |= TWL4030_AIF_FORMAT_CODEC;
  970. break;
  971. default:
  972. return -EINVAL;
  973. }
  974. if (format != old_format) {
  975. /* clear CODECPDZ before changing format (codec requirement) */
  976. twl4030_clear_codecpdz(codec);
  977. /* change format */
  978. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  979. /* set CODECPDZ afterwards */
  980. twl4030_set_codecpdz(codec);
  981. }
  982. return 0;
  983. }
  984. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  985. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  986. struct snd_soc_dai twl4030_dai = {
  987. .name = "twl4030",
  988. .playback = {
  989. .stream_name = "Playback",
  990. .channels_min = 2,
  991. .channels_max = 2,
  992. .rates = TWL4030_RATES,
  993. .formats = TWL4030_FORMATS,},
  994. .capture = {
  995. .stream_name = "Capture",
  996. .channels_min = 2,
  997. .channels_max = 2,
  998. .rates = TWL4030_RATES,
  999. .formats = TWL4030_FORMATS,},
  1000. .ops = {
  1001. .hw_params = twl4030_hw_params,
  1002. .set_sysclk = twl4030_set_dai_sysclk,
  1003. .set_fmt = twl4030_set_dai_fmt,
  1004. }
  1005. };
  1006. EXPORT_SYMBOL_GPL(twl4030_dai);
  1007. static int twl4030_suspend(struct platform_device *pdev, pm_message_t state)
  1008. {
  1009. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1010. struct snd_soc_codec *codec = socdev->codec;
  1011. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1012. return 0;
  1013. }
  1014. static int twl4030_resume(struct platform_device *pdev)
  1015. {
  1016. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1017. struct snd_soc_codec *codec = socdev->codec;
  1018. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1019. twl4030_set_bias_level(codec, codec->suspend_bias_level);
  1020. return 0;
  1021. }
  1022. /*
  1023. * initialize the driver
  1024. * register the mixer and dsp interfaces with the kernel
  1025. */
  1026. static int twl4030_init(struct snd_soc_device *socdev)
  1027. {
  1028. struct snd_soc_codec *codec = socdev->codec;
  1029. int ret = 0;
  1030. printk(KERN_INFO "TWL4030 Audio Codec init \n");
  1031. codec->name = "twl4030";
  1032. codec->owner = THIS_MODULE;
  1033. codec->read = twl4030_read_reg_cache;
  1034. codec->write = twl4030_write;
  1035. codec->set_bias_level = twl4030_set_bias_level;
  1036. codec->dai = &twl4030_dai;
  1037. codec->num_dai = 1;
  1038. codec->reg_cache_size = sizeof(twl4030_reg);
  1039. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  1040. GFP_KERNEL);
  1041. if (codec->reg_cache == NULL)
  1042. return -ENOMEM;
  1043. /* register pcms */
  1044. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1045. if (ret < 0) {
  1046. printk(KERN_ERR "twl4030: failed to create pcms\n");
  1047. goto pcm_err;
  1048. }
  1049. twl4030_init_chip(codec);
  1050. /* power on device */
  1051. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1052. twl4030_add_controls(codec);
  1053. twl4030_add_widgets(codec);
  1054. ret = snd_soc_init_card(socdev);
  1055. if (ret < 0) {
  1056. printk(KERN_ERR "twl4030: failed to register card\n");
  1057. goto card_err;
  1058. }
  1059. return ret;
  1060. card_err:
  1061. snd_soc_free_pcms(socdev);
  1062. snd_soc_dapm_free(socdev);
  1063. pcm_err:
  1064. kfree(codec->reg_cache);
  1065. return ret;
  1066. }
  1067. static struct snd_soc_device *twl4030_socdev;
  1068. static int twl4030_probe(struct platform_device *pdev)
  1069. {
  1070. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1071. struct snd_soc_codec *codec;
  1072. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1073. if (codec == NULL)
  1074. return -ENOMEM;
  1075. socdev->codec = codec;
  1076. mutex_init(&codec->mutex);
  1077. INIT_LIST_HEAD(&codec->dapm_widgets);
  1078. INIT_LIST_HEAD(&codec->dapm_paths);
  1079. twl4030_socdev = socdev;
  1080. twl4030_init(socdev);
  1081. return 0;
  1082. }
  1083. static int twl4030_remove(struct platform_device *pdev)
  1084. {
  1085. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1086. struct snd_soc_codec *codec = socdev->codec;
  1087. printk(KERN_INFO "TWL4030 Audio Codec remove\n");
  1088. kfree(codec);
  1089. return 0;
  1090. }
  1091. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  1092. .probe = twl4030_probe,
  1093. .remove = twl4030_remove,
  1094. .suspend = twl4030_suspend,
  1095. .resume = twl4030_resume,
  1096. };
  1097. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  1098. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  1099. MODULE_AUTHOR("Steve Sakoman");
  1100. MODULE_LICENSE("GPL");