core.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. * Copyright (C) 2013 Intel Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/bitops.h>
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/dmaengine.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmapool.h>
  18. #include <linux/err.h>
  19. #include <linux/init.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/io.h>
  22. #include <linux/mm.h>
  23. #include <linux/module.h>
  24. #include <linux/slab.h>
  25. #include "../dmaengine.h"
  26. #include "internal.h"
  27. /*
  28. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  29. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  30. * of which use ARM any more). See the "Databook" from Synopsys for
  31. * information beyond what licensees probably provide.
  32. *
  33. * The driver has currently been tested only with the Atmel AT32AP7000,
  34. * which does not support descriptor writeback.
  35. */
  36. static inline bool is_request_line_unset(struct dw_dma_chan *dwc)
  37. {
  38. return dwc->request_line == (typeof(dwc->request_line))~0;
  39. }
  40. static inline void dwc_set_masters(struct dw_dma_chan *dwc)
  41. {
  42. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  43. struct dw_dma_slave *dws = dwc->chan.private;
  44. unsigned char mmax = dw->nr_masters - 1;
  45. if (!is_request_line_unset(dwc))
  46. return;
  47. dwc->src_master = min_t(unsigned char, mmax, dwc_get_sms(dws));
  48. dwc->dst_master = min_t(unsigned char, mmax, dwc_get_dms(dws));
  49. }
  50. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  51. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  52. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  53. bool _is_slave = is_slave_direction(_dwc->direction); \
  54. u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
  55. DW_DMA_MSIZE_16; \
  56. u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
  57. DW_DMA_MSIZE_16; \
  58. \
  59. (DWC_CTLL_DST_MSIZE(_dmsize) \
  60. | DWC_CTLL_SRC_MSIZE(_smsize) \
  61. | DWC_CTLL_LLP_D_EN \
  62. | DWC_CTLL_LLP_S_EN \
  63. | DWC_CTLL_DMS(_dwc->dst_master) \
  64. | DWC_CTLL_SMS(_dwc->src_master)); \
  65. })
  66. /*
  67. * Number of descriptors to allocate for each channel. This should be
  68. * made configurable somehow; preferably, the clients (at least the
  69. * ones using slave transfers) should be able to give us a hint.
  70. */
  71. #define NR_DESCS_PER_CHANNEL 64
  72. /*----------------------------------------------------------------------*/
  73. static struct device *chan2dev(struct dma_chan *chan)
  74. {
  75. return &chan->dev->device;
  76. }
  77. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  78. {
  79. return to_dw_desc(dwc->active_list.next);
  80. }
  81. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  82. {
  83. struct dw_desc *desc, *_desc;
  84. struct dw_desc *ret = NULL;
  85. unsigned int i = 0;
  86. unsigned long flags;
  87. spin_lock_irqsave(&dwc->lock, flags);
  88. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  89. i++;
  90. if (async_tx_test_ack(&desc->txd)) {
  91. list_del(&desc->desc_node);
  92. ret = desc;
  93. break;
  94. }
  95. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  96. }
  97. spin_unlock_irqrestore(&dwc->lock, flags);
  98. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  99. return ret;
  100. }
  101. /*
  102. * Move a descriptor, including any children, to the free list.
  103. * `desc' must not be on any lists.
  104. */
  105. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  106. {
  107. unsigned long flags;
  108. if (desc) {
  109. struct dw_desc *child;
  110. spin_lock_irqsave(&dwc->lock, flags);
  111. list_for_each_entry(child, &desc->tx_list, desc_node)
  112. dev_vdbg(chan2dev(&dwc->chan),
  113. "moving child desc %p to freelist\n",
  114. child);
  115. list_splice_init(&desc->tx_list, &dwc->free_list);
  116. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  117. list_add(&desc->desc_node, &dwc->free_list);
  118. spin_unlock_irqrestore(&dwc->lock, flags);
  119. }
  120. }
  121. static void dwc_initialize(struct dw_dma_chan *dwc)
  122. {
  123. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  124. struct dw_dma_slave *dws = dwc->chan.private;
  125. u32 cfghi = DWC_CFGH_FIFO_MODE;
  126. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  127. if (dwc->initialized == true)
  128. return;
  129. if (dws) {
  130. /*
  131. * We need controller-specific data to set up slave
  132. * transfers.
  133. */
  134. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  135. cfghi = dws->cfg_hi;
  136. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  137. } else {
  138. if (dwc->direction == DMA_MEM_TO_DEV)
  139. cfghi = DWC_CFGH_DST_PER(dwc->request_line);
  140. else if (dwc->direction == DMA_DEV_TO_MEM)
  141. cfghi = DWC_CFGH_SRC_PER(dwc->request_line);
  142. }
  143. channel_writel(dwc, CFG_LO, cfglo);
  144. channel_writel(dwc, CFG_HI, cfghi);
  145. /* Enable interrupts */
  146. channel_set_bit(dw, MASK.XFER, dwc->mask);
  147. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  148. dwc->initialized = true;
  149. }
  150. /*----------------------------------------------------------------------*/
  151. static inline unsigned int dwc_fast_fls(unsigned long long v)
  152. {
  153. /*
  154. * We can be a lot more clever here, but this should take care
  155. * of the most common optimization.
  156. */
  157. if (!(v & 7))
  158. return 3;
  159. else if (!(v & 3))
  160. return 2;
  161. else if (!(v & 1))
  162. return 1;
  163. return 0;
  164. }
  165. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  166. {
  167. dev_err(chan2dev(&dwc->chan),
  168. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  169. channel_readl(dwc, SAR),
  170. channel_readl(dwc, DAR),
  171. channel_readl(dwc, LLP),
  172. channel_readl(dwc, CTL_HI),
  173. channel_readl(dwc, CTL_LO));
  174. }
  175. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  176. {
  177. channel_clear_bit(dw, CH_EN, dwc->mask);
  178. while (dma_readl(dw, CH_EN) & dwc->mask)
  179. cpu_relax();
  180. }
  181. /*----------------------------------------------------------------------*/
  182. /* Perform single block transfer */
  183. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  184. struct dw_desc *desc)
  185. {
  186. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  187. u32 ctllo;
  188. /* Software emulation of LLP mode relies on interrupts to continue
  189. * multi block transfer. */
  190. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  191. channel_writel(dwc, SAR, desc->lli.sar);
  192. channel_writel(dwc, DAR, desc->lli.dar);
  193. channel_writel(dwc, CTL_LO, ctllo);
  194. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  195. channel_set_bit(dw, CH_EN, dwc->mask);
  196. /* Move pointer to next descriptor */
  197. dwc->tx_node_active = dwc->tx_node_active->next;
  198. }
  199. /* Called with dwc->lock held and bh disabled */
  200. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  201. {
  202. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  203. unsigned long was_soft_llp;
  204. /* ASSERT: channel is idle */
  205. if (dma_readl(dw, CH_EN) & dwc->mask) {
  206. dev_err(chan2dev(&dwc->chan),
  207. "BUG: Attempted to start non-idle channel\n");
  208. dwc_dump_chan_regs(dwc);
  209. /* The tasklet will hopefully advance the queue... */
  210. return;
  211. }
  212. if (dwc->nollp) {
  213. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  214. &dwc->flags);
  215. if (was_soft_llp) {
  216. dev_err(chan2dev(&dwc->chan),
  217. "BUG: Attempted to start new LLP transfer "
  218. "inside ongoing one\n");
  219. return;
  220. }
  221. dwc_initialize(dwc);
  222. dwc->residue = first->total_len;
  223. dwc->tx_node_active = &first->tx_list;
  224. /* Submit first block */
  225. dwc_do_single_block(dwc, first);
  226. return;
  227. }
  228. dwc_initialize(dwc);
  229. channel_writel(dwc, LLP, first->txd.phys);
  230. channel_writel(dwc, CTL_LO,
  231. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  232. channel_writel(dwc, CTL_HI, 0);
  233. channel_set_bit(dw, CH_EN, dwc->mask);
  234. }
  235. /*----------------------------------------------------------------------*/
  236. static void
  237. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  238. bool callback_required)
  239. {
  240. dma_async_tx_callback callback = NULL;
  241. void *param = NULL;
  242. struct dma_async_tx_descriptor *txd = &desc->txd;
  243. struct dw_desc *child;
  244. unsigned long flags;
  245. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  246. spin_lock_irqsave(&dwc->lock, flags);
  247. dma_cookie_complete(txd);
  248. if (callback_required) {
  249. callback = txd->callback;
  250. param = txd->callback_param;
  251. }
  252. /* async_tx_ack */
  253. list_for_each_entry(child, &desc->tx_list, desc_node)
  254. async_tx_ack(&child->txd);
  255. async_tx_ack(&desc->txd);
  256. list_splice_init(&desc->tx_list, &dwc->free_list);
  257. list_move(&desc->desc_node, &dwc->free_list);
  258. dma_descriptor_unmap(txd);
  259. spin_unlock_irqrestore(&dwc->lock, flags);
  260. if (callback)
  261. callback(param);
  262. }
  263. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  264. {
  265. struct dw_desc *desc, *_desc;
  266. LIST_HEAD(list);
  267. unsigned long flags;
  268. spin_lock_irqsave(&dwc->lock, flags);
  269. if (dma_readl(dw, CH_EN) & dwc->mask) {
  270. dev_err(chan2dev(&dwc->chan),
  271. "BUG: XFER bit set, but channel not idle!\n");
  272. /* Try to continue after resetting the channel... */
  273. dwc_chan_disable(dw, dwc);
  274. }
  275. /*
  276. * Submit queued descriptors ASAP, i.e. before we go through
  277. * the completed ones.
  278. */
  279. list_splice_init(&dwc->active_list, &list);
  280. if (!list_empty(&dwc->queue)) {
  281. list_move(dwc->queue.next, &dwc->active_list);
  282. dwc_dostart(dwc, dwc_first_active(dwc));
  283. }
  284. spin_unlock_irqrestore(&dwc->lock, flags);
  285. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  286. dwc_descriptor_complete(dwc, desc, true);
  287. }
  288. /* Returns how many bytes were already received from source */
  289. static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
  290. {
  291. u32 ctlhi = channel_readl(dwc, CTL_HI);
  292. u32 ctllo = channel_readl(dwc, CTL_LO);
  293. return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
  294. }
  295. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  296. {
  297. dma_addr_t llp;
  298. struct dw_desc *desc, *_desc;
  299. struct dw_desc *child;
  300. u32 status_xfer;
  301. unsigned long flags;
  302. spin_lock_irqsave(&dwc->lock, flags);
  303. llp = channel_readl(dwc, LLP);
  304. status_xfer = dma_readl(dw, RAW.XFER);
  305. if (status_xfer & dwc->mask) {
  306. /* Everything we've submitted is done */
  307. dma_writel(dw, CLEAR.XFER, dwc->mask);
  308. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  309. struct list_head *head, *active = dwc->tx_node_active;
  310. /*
  311. * We are inside first active descriptor.
  312. * Otherwise something is really wrong.
  313. */
  314. desc = dwc_first_active(dwc);
  315. head = &desc->tx_list;
  316. if (active != head) {
  317. /* Update desc to reflect last sent one */
  318. if (active != head->next)
  319. desc = to_dw_desc(active->prev);
  320. dwc->residue -= desc->len;
  321. child = to_dw_desc(active);
  322. /* Submit next block */
  323. dwc_do_single_block(dwc, child);
  324. spin_unlock_irqrestore(&dwc->lock, flags);
  325. return;
  326. }
  327. /* We are done here */
  328. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  329. }
  330. dwc->residue = 0;
  331. spin_unlock_irqrestore(&dwc->lock, flags);
  332. dwc_complete_all(dw, dwc);
  333. return;
  334. }
  335. if (list_empty(&dwc->active_list)) {
  336. dwc->residue = 0;
  337. spin_unlock_irqrestore(&dwc->lock, flags);
  338. return;
  339. }
  340. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  341. dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
  342. spin_unlock_irqrestore(&dwc->lock, flags);
  343. return;
  344. }
  345. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  346. (unsigned long long)llp);
  347. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  348. /* Initial residue value */
  349. dwc->residue = desc->total_len;
  350. /* Check first descriptors addr */
  351. if (desc->txd.phys == llp) {
  352. spin_unlock_irqrestore(&dwc->lock, flags);
  353. return;
  354. }
  355. /* Check first descriptors llp */
  356. if (desc->lli.llp == llp) {
  357. /* This one is currently in progress */
  358. dwc->residue -= dwc_get_sent(dwc);
  359. spin_unlock_irqrestore(&dwc->lock, flags);
  360. return;
  361. }
  362. dwc->residue -= desc->len;
  363. list_for_each_entry(child, &desc->tx_list, desc_node) {
  364. if (child->lli.llp == llp) {
  365. /* Currently in progress */
  366. dwc->residue -= dwc_get_sent(dwc);
  367. spin_unlock_irqrestore(&dwc->lock, flags);
  368. return;
  369. }
  370. dwc->residue -= child->len;
  371. }
  372. /*
  373. * No descriptors so far seem to be in progress, i.e.
  374. * this one must be done.
  375. */
  376. spin_unlock_irqrestore(&dwc->lock, flags);
  377. dwc_descriptor_complete(dwc, desc, true);
  378. spin_lock_irqsave(&dwc->lock, flags);
  379. }
  380. dev_err(chan2dev(&dwc->chan),
  381. "BUG: All descriptors done, but channel not idle!\n");
  382. /* Try to continue after resetting the channel... */
  383. dwc_chan_disable(dw, dwc);
  384. if (!list_empty(&dwc->queue)) {
  385. list_move(dwc->queue.next, &dwc->active_list);
  386. dwc_dostart(dwc, dwc_first_active(dwc));
  387. }
  388. spin_unlock_irqrestore(&dwc->lock, flags);
  389. }
  390. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  391. {
  392. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  393. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  394. }
  395. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  396. {
  397. struct dw_desc *bad_desc;
  398. struct dw_desc *child;
  399. unsigned long flags;
  400. dwc_scan_descriptors(dw, dwc);
  401. spin_lock_irqsave(&dwc->lock, flags);
  402. /*
  403. * The descriptor currently at the head of the active list is
  404. * borked. Since we don't have any way to report errors, we'll
  405. * just have to scream loudly and try to carry on.
  406. */
  407. bad_desc = dwc_first_active(dwc);
  408. list_del_init(&bad_desc->desc_node);
  409. list_move(dwc->queue.next, dwc->active_list.prev);
  410. /* Clear the error flag and try to restart the controller */
  411. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  412. if (!list_empty(&dwc->active_list))
  413. dwc_dostart(dwc, dwc_first_active(dwc));
  414. /*
  415. * WARN may seem harsh, but since this only happens
  416. * when someone submits a bad physical address in a
  417. * descriptor, we should consider ourselves lucky that the
  418. * controller flagged an error instead of scribbling over
  419. * random memory locations.
  420. */
  421. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  422. " cookie: %d\n", bad_desc->txd.cookie);
  423. dwc_dump_lli(dwc, &bad_desc->lli);
  424. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  425. dwc_dump_lli(dwc, &child->lli);
  426. spin_unlock_irqrestore(&dwc->lock, flags);
  427. /* Pretend the descriptor completed successfully */
  428. dwc_descriptor_complete(dwc, bad_desc, true);
  429. }
  430. /* --------------------- Cyclic DMA API extensions -------------------- */
  431. dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  432. {
  433. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  434. return channel_readl(dwc, SAR);
  435. }
  436. EXPORT_SYMBOL(dw_dma_get_src_addr);
  437. dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  438. {
  439. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  440. return channel_readl(dwc, DAR);
  441. }
  442. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  443. /* Called with dwc->lock held and all DMAC interrupts disabled */
  444. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  445. u32 status_err, u32 status_xfer)
  446. {
  447. unsigned long flags;
  448. if (dwc->mask) {
  449. void (*callback)(void *param);
  450. void *callback_param;
  451. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  452. channel_readl(dwc, LLP));
  453. callback = dwc->cdesc->period_callback;
  454. callback_param = dwc->cdesc->period_callback_param;
  455. if (callback)
  456. callback(callback_param);
  457. }
  458. /*
  459. * Error and transfer complete are highly unlikely, and will most
  460. * likely be due to a configuration error by the user.
  461. */
  462. if (unlikely(status_err & dwc->mask) ||
  463. unlikely(status_xfer & dwc->mask)) {
  464. int i;
  465. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  466. "interrupt, stopping DMA transfer\n",
  467. status_xfer ? "xfer" : "error");
  468. spin_lock_irqsave(&dwc->lock, flags);
  469. dwc_dump_chan_regs(dwc);
  470. dwc_chan_disable(dw, dwc);
  471. /* Make sure DMA does not restart by loading a new list */
  472. channel_writel(dwc, LLP, 0);
  473. channel_writel(dwc, CTL_LO, 0);
  474. channel_writel(dwc, CTL_HI, 0);
  475. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  476. dma_writel(dw, CLEAR.XFER, dwc->mask);
  477. for (i = 0; i < dwc->cdesc->periods; i++)
  478. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  479. spin_unlock_irqrestore(&dwc->lock, flags);
  480. }
  481. }
  482. /* ------------------------------------------------------------------------- */
  483. static void dw_dma_tasklet(unsigned long data)
  484. {
  485. struct dw_dma *dw = (struct dw_dma *)data;
  486. struct dw_dma_chan *dwc;
  487. u32 status_xfer;
  488. u32 status_err;
  489. int i;
  490. status_xfer = dma_readl(dw, RAW.XFER);
  491. status_err = dma_readl(dw, RAW.ERROR);
  492. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  493. for (i = 0; i < dw->dma.chancnt; i++) {
  494. dwc = &dw->chan[i];
  495. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  496. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  497. else if (status_err & (1 << i))
  498. dwc_handle_error(dw, dwc);
  499. else if (status_xfer & (1 << i))
  500. dwc_scan_descriptors(dw, dwc);
  501. }
  502. /*
  503. * Re-enable interrupts.
  504. */
  505. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  506. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  507. }
  508. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  509. {
  510. struct dw_dma *dw = dev_id;
  511. u32 status = dma_readl(dw, STATUS_INT);
  512. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
  513. /* Check if we have any interrupt from the DMAC */
  514. if (!status)
  515. return IRQ_NONE;
  516. /*
  517. * Just disable the interrupts. We'll turn them back on in the
  518. * softirq handler.
  519. */
  520. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  521. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  522. status = dma_readl(dw, STATUS_INT);
  523. if (status) {
  524. dev_err(dw->dma.dev,
  525. "BUG: Unexpected interrupts pending: 0x%x\n",
  526. status);
  527. /* Try to recover */
  528. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  529. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  530. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  531. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  532. }
  533. tasklet_schedule(&dw->tasklet);
  534. return IRQ_HANDLED;
  535. }
  536. /*----------------------------------------------------------------------*/
  537. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  538. {
  539. struct dw_desc *desc = txd_to_dw_desc(tx);
  540. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  541. dma_cookie_t cookie;
  542. unsigned long flags;
  543. spin_lock_irqsave(&dwc->lock, flags);
  544. cookie = dma_cookie_assign(tx);
  545. /*
  546. * REVISIT: We should attempt to chain as many descriptors as
  547. * possible, perhaps even appending to those already submitted
  548. * for DMA. But this is hard to do in a race-free manner.
  549. */
  550. if (list_empty(&dwc->active_list)) {
  551. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  552. desc->txd.cookie);
  553. list_add_tail(&desc->desc_node, &dwc->active_list);
  554. dwc_dostart(dwc, dwc_first_active(dwc));
  555. } else {
  556. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  557. desc->txd.cookie);
  558. list_add_tail(&desc->desc_node, &dwc->queue);
  559. }
  560. spin_unlock_irqrestore(&dwc->lock, flags);
  561. return cookie;
  562. }
  563. static struct dma_async_tx_descriptor *
  564. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  565. size_t len, unsigned long flags)
  566. {
  567. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  568. struct dw_dma *dw = to_dw_dma(chan->device);
  569. struct dw_desc *desc;
  570. struct dw_desc *first;
  571. struct dw_desc *prev;
  572. size_t xfer_count;
  573. size_t offset;
  574. unsigned int src_width;
  575. unsigned int dst_width;
  576. unsigned int data_width;
  577. u32 ctllo;
  578. dev_vdbg(chan2dev(chan),
  579. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  580. (unsigned long long)dest, (unsigned long long)src,
  581. len, flags);
  582. if (unlikely(!len)) {
  583. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  584. return NULL;
  585. }
  586. dwc->direction = DMA_MEM_TO_MEM;
  587. data_width = min_t(unsigned int, dw->data_width[dwc->src_master],
  588. dw->data_width[dwc->dst_master]);
  589. src_width = dst_width = min_t(unsigned int, data_width,
  590. dwc_fast_fls(src | dest | len));
  591. ctllo = DWC_DEFAULT_CTLLO(chan)
  592. | DWC_CTLL_DST_WIDTH(dst_width)
  593. | DWC_CTLL_SRC_WIDTH(src_width)
  594. | DWC_CTLL_DST_INC
  595. | DWC_CTLL_SRC_INC
  596. | DWC_CTLL_FC_M2M;
  597. prev = first = NULL;
  598. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  599. xfer_count = min_t(size_t, (len - offset) >> src_width,
  600. dwc->block_size);
  601. desc = dwc_desc_get(dwc);
  602. if (!desc)
  603. goto err_desc_get;
  604. desc->lli.sar = src + offset;
  605. desc->lli.dar = dest + offset;
  606. desc->lli.ctllo = ctllo;
  607. desc->lli.ctlhi = xfer_count;
  608. desc->len = xfer_count << src_width;
  609. if (!first) {
  610. first = desc;
  611. } else {
  612. prev->lli.llp = desc->txd.phys;
  613. list_add_tail(&desc->desc_node,
  614. &first->tx_list);
  615. }
  616. prev = desc;
  617. }
  618. if (flags & DMA_PREP_INTERRUPT)
  619. /* Trigger interrupt after last block */
  620. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  621. prev->lli.llp = 0;
  622. first->txd.flags = flags;
  623. first->total_len = len;
  624. return &first->txd;
  625. err_desc_get:
  626. dwc_desc_put(dwc, first);
  627. return NULL;
  628. }
  629. static struct dma_async_tx_descriptor *
  630. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  631. unsigned int sg_len, enum dma_transfer_direction direction,
  632. unsigned long flags, void *context)
  633. {
  634. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  635. struct dw_dma *dw = to_dw_dma(chan->device);
  636. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  637. struct dw_desc *prev;
  638. struct dw_desc *first;
  639. u32 ctllo;
  640. dma_addr_t reg;
  641. unsigned int reg_width;
  642. unsigned int mem_width;
  643. unsigned int data_width;
  644. unsigned int i;
  645. struct scatterlist *sg;
  646. size_t total_len = 0;
  647. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  648. if (unlikely(!is_slave_direction(direction) || !sg_len))
  649. return NULL;
  650. dwc->direction = direction;
  651. prev = first = NULL;
  652. switch (direction) {
  653. case DMA_MEM_TO_DEV:
  654. reg_width = __fls(sconfig->dst_addr_width);
  655. reg = sconfig->dst_addr;
  656. ctllo = (DWC_DEFAULT_CTLLO(chan)
  657. | DWC_CTLL_DST_WIDTH(reg_width)
  658. | DWC_CTLL_DST_FIX
  659. | DWC_CTLL_SRC_INC);
  660. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  661. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  662. data_width = dw->data_width[dwc->src_master];
  663. for_each_sg(sgl, sg, sg_len, i) {
  664. struct dw_desc *desc;
  665. u32 len, dlen, mem;
  666. mem = sg_dma_address(sg);
  667. len = sg_dma_len(sg);
  668. mem_width = min_t(unsigned int,
  669. data_width, dwc_fast_fls(mem | len));
  670. slave_sg_todev_fill_desc:
  671. desc = dwc_desc_get(dwc);
  672. if (!desc) {
  673. dev_err(chan2dev(chan),
  674. "not enough descriptors available\n");
  675. goto err_desc_get;
  676. }
  677. desc->lli.sar = mem;
  678. desc->lli.dar = reg;
  679. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  680. if ((len >> mem_width) > dwc->block_size) {
  681. dlen = dwc->block_size << mem_width;
  682. mem += dlen;
  683. len -= dlen;
  684. } else {
  685. dlen = len;
  686. len = 0;
  687. }
  688. desc->lli.ctlhi = dlen >> mem_width;
  689. desc->len = dlen;
  690. if (!first) {
  691. first = desc;
  692. } else {
  693. prev->lli.llp = desc->txd.phys;
  694. list_add_tail(&desc->desc_node,
  695. &first->tx_list);
  696. }
  697. prev = desc;
  698. total_len += dlen;
  699. if (len)
  700. goto slave_sg_todev_fill_desc;
  701. }
  702. break;
  703. case DMA_DEV_TO_MEM:
  704. reg_width = __fls(sconfig->src_addr_width);
  705. reg = sconfig->src_addr;
  706. ctllo = (DWC_DEFAULT_CTLLO(chan)
  707. | DWC_CTLL_SRC_WIDTH(reg_width)
  708. | DWC_CTLL_DST_INC
  709. | DWC_CTLL_SRC_FIX);
  710. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  711. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  712. data_width = dw->data_width[dwc->dst_master];
  713. for_each_sg(sgl, sg, sg_len, i) {
  714. struct dw_desc *desc;
  715. u32 len, dlen, mem;
  716. mem = sg_dma_address(sg);
  717. len = sg_dma_len(sg);
  718. mem_width = min_t(unsigned int,
  719. data_width, dwc_fast_fls(mem | len));
  720. slave_sg_fromdev_fill_desc:
  721. desc = dwc_desc_get(dwc);
  722. if (!desc) {
  723. dev_err(chan2dev(chan),
  724. "not enough descriptors available\n");
  725. goto err_desc_get;
  726. }
  727. desc->lli.sar = reg;
  728. desc->lli.dar = mem;
  729. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  730. if ((len >> reg_width) > dwc->block_size) {
  731. dlen = dwc->block_size << reg_width;
  732. mem += dlen;
  733. len -= dlen;
  734. } else {
  735. dlen = len;
  736. len = 0;
  737. }
  738. desc->lli.ctlhi = dlen >> reg_width;
  739. desc->len = dlen;
  740. if (!first) {
  741. first = desc;
  742. } else {
  743. prev->lli.llp = desc->txd.phys;
  744. list_add_tail(&desc->desc_node,
  745. &first->tx_list);
  746. }
  747. prev = desc;
  748. total_len += dlen;
  749. if (len)
  750. goto slave_sg_fromdev_fill_desc;
  751. }
  752. break;
  753. default:
  754. return NULL;
  755. }
  756. if (flags & DMA_PREP_INTERRUPT)
  757. /* Trigger interrupt after last block */
  758. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  759. prev->lli.llp = 0;
  760. first->total_len = total_len;
  761. return &first->txd;
  762. err_desc_get:
  763. dwc_desc_put(dwc, first);
  764. return NULL;
  765. }
  766. /*
  767. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  768. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  769. *
  770. * NOTE: burst size 2 is not supported by controller.
  771. *
  772. * This can be done by finding least significant bit set: n & (n - 1)
  773. */
  774. static inline void convert_burst(u32 *maxburst)
  775. {
  776. if (*maxburst > 1)
  777. *maxburst = fls(*maxburst) - 2;
  778. else
  779. *maxburst = 0;
  780. }
  781. static int
  782. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  783. {
  784. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  785. /* Check if chan will be configured for slave transfers */
  786. if (!is_slave_direction(sconfig->direction))
  787. return -EINVAL;
  788. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  789. dwc->direction = sconfig->direction;
  790. /* Take the request line from slave_id member */
  791. if (is_request_line_unset(dwc))
  792. dwc->request_line = sconfig->slave_id;
  793. convert_burst(&dwc->dma_sconfig.src_maxburst);
  794. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  795. return 0;
  796. }
  797. static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
  798. {
  799. u32 cfglo = channel_readl(dwc, CFG_LO);
  800. unsigned int count = 20; /* timeout iterations */
  801. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  802. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
  803. udelay(2);
  804. dwc->paused = true;
  805. }
  806. static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
  807. {
  808. u32 cfglo = channel_readl(dwc, CFG_LO);
  809. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  810. dwc->paused = false;
  811. }
  812. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  813. unsigned long arg)
  814. {
  815. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  816. struct dw_dma *dw = to_dw_dma(chan->device);
  817. struct dw_desc *desc, *_desc;
  818. unsigned long flags;
  819. LIST_HEAD(list);
  820. if (cmd == DMA_PAUSE) {
  821. spin_lock_irqsave(&dwc->lock, flags);
  822. dwc_chan_pause(dwc);
  823. spin_unlock_irqrestore(&dwc->lock, flags);
  824. } else if (cmd == DMA_RESUME) {
  825. if (!dwc->paused)
  826. return 0;
  827. spin_lock_irqsave(&dwc->lock, flags);
  828. dwc_chan_resume(dwc);
  829. spin_unlock_irqrestore(&dwc->lock, flags);
  830. } else if (cmd == DMA_TERMINATE_ALL) {
  831. spin_lock_irqsave(&dwc->lock, flags);
  832. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  833. dwc_chan_disable(dw, dwc);
  834. dwc_chan_resume(dwc);
  835. /* active_list entries will end up before queued entries */
  836. list_splice_init(&dwc->queue, &list);
  837. list_splice_init(&dwc->active_list, &list);
  838. spin_unlock_irqrestore(&dwc->lock, flags);
  839. /* Flush all pending and queued descriptors */
  840. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  841. dwc_descriptor_complete(dwc, desc, false);
  842. } else if (cmd == DMA_SLAVE_CONFIG) {
  843. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  844. } else {
  845. return -ENXIO;
  846. }
  847. return 0;
  848. }
  849. static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
  850. {
  851. unsigned long flags;
  852. u32 residue;
  853. spin_lock_irqsave(&dwc->lock, flags);
  854. residue = dwc->residue;
  855. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
  856. residue -= dwc_get_sent(dwc);
  857. spin_unlock_irqrestore(&dwc->lock, flags);
  858. return residue;
  859. }
  860. static enum dma_status
  861. dwc_tx_status(struct dma_chan *chan,
  862. dma_cookie_t cookie,
  863. struct dma_tx_state *txstate)
  864. {
  865. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  866. enum dma_status ret;
  867. ret = dma_cookie_status(chan, cookie, txstate);
  868. if (ret == DMA_COMPLETE)
  869. return ret;
  870. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  871. ret = dma_cookie_status(chan, cookie, txstate);
  872. if (ret != DMA_COMPLETE)
  873. dma_set_residue(txstate, dwc_get_residue(dwc));
  874. if (dwc->paused && ret == DMA_IN_PROGRESS)
  875. return DMA_PAUSED;
  876. return ret;
  877. }
  878. static void dwc_issue_pending(struct dma_chan *chan)
  879. {
  880. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  881. if (!list_empty(&dwc->queue))
  882. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  883. }
  884. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  885. {
  886. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  887. struct dw_dma *dw = to_dw_dma(chan->device);
  888. struct dw_desc *desc;
  889. int i;
  890. unsigned long flags;
  891. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  892. /* ASSERT: channel is idle */
  893. if (dma_readl(dw, CH_EN) & dwc->mask) {
  894. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  895. return -EIO;
  896. }
  897. dma_cookie_init(chan);
  898. /*
  899. * NOTE: some controllers may have additional features that we
  900. * need to initialize here, like "scatter-gather" (which
  901. * doesn't mean what you think it means), and status writeback.
  902. */
  903. dwc_set_masters(dwc);
  904. spin_lock_irqsave(&dwc->lock, flags);
  905. i = dwc->descs_allocated;
  906. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  907. dma_addr_t phys;
  908. spin_unlock_irqrestore(&dwc->lock, flags);
  909. desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
  910. if (!desc)
  911. goto err_desc_alloc;
  912. memset(desc, 0, sizeof(struct dw_desc));
  913. INIT_LIST_HEAD(&desc->tx_list);
  914. dma_async_tx_descriptor_init(&desc->txd, chan);
  915. desc->txd.tx_submit = dwc_tx_submit;
  916. desc->txd.flags = DMA_CTRL_ACK;
  917. desc->txd.phys = phys;
  918. dwc_desc_put(dwc, desc);
  919. spin_lock_irqsave(&dwc->lock, flags);
  920. i = ++dwc->descs_allocated;
  921. }
  922. spin_unlock_irqrestore(&dwc->lock, flags);
  923. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  924. return i;
  925. err_desc_alloc:
  926. dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
  927. return i;
  928. }
  929. static void dwc_free_chan_resources(struct dma_chan *chan)
  930. {
  931. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  932. struct dw_dma *dw = to_dw_dma(chan->device);
  933. struct dw_desc *desc, *_desc;
  934. unsigned long flags;
  935. LIST_HEAD(list);
  936. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  937. dwc->descs_allocated);
  938. /* ASSERT: channel is idle */
  939. BUG_ON(!list_empty(&dwc->active_list));
  940. BUG_ON(!list_empty(&dwc->queue));
  941. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  942. spin_lock_irqsave(&dwc->lock, flags);
  943. list_splice_init(&dwc->free_list, &list);
  944. dwc->descs_allocated = 0;
  945. dwc->initialized = false;
  946. dwc->request_line = ~0;
  947. /* Disable interrupts */
  948. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  949. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  950. spin_unlock_irqrestore(&dwc->lock, flags);
  951. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  952. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  953. dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
  954. }
  955. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  956. }
  957. /* --------------------- Cyclic DMA API extensions -------------------- */
  958. /**
  959. * dw_dma_cyclic_start - start the cyclic DMA transfer
  960. * @chan: the DMA channel to start
  961. *
  962. * Must be called with soft interrupts disabled. Returns zero on success or
  963. * -errno on failure.
  964. */
  965. int dw_dma_cyclic_start(struct dma_chan *chan)
  966. {
  967. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  968. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  969. unsigned long flags;
  970. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  971. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  972. return -ENODEV;
  973. }
  974. spin_lock_irqsave(&dwc->lock, flags);
  975. /* Assert channel is idle */
  976. if (dma_readl(dw, CH_EN) & dwc->mask) {
  977. dev_err(chan2dev(&dwc->chan),
  978. "BUG: Attempted to start non-idle channel\n");
  979. dwc_dump_chan_regs(dwc);
  980. spin_unlock_irqrestore(&dwc->lock, flags);
  981. return -EBUSY;
  982. }
  983. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  984. dma_writel(dw, CLEAR.XFER, dwc->mask);
  985. /* Setup DMAC channel registers */
  986. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  987. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  988. channel_writel(dwc, CTL_HI, 0);
  989. channel_set_bit(dw, CH_EN, dwc->mask);
  990. spin_unlock_irqrestore(&dwc->lock, flags);
  991. return 0;
  992. }
  993. EXPORT_SYMBOL(dw_dma_cyclic_start);
  994. /**
  995. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  996. * @chan: the DMA channel to stop
  997. *
  998. * Must be called with soft interrupts disabled.
  999. */
  1000. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1001. {
  1002. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1003. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1004. unsigned long flags;
  1005. spin_lock_irqsave(&dwc->lock, flags);
  1006. dwc_chan_disable(dw, dwc);
  1007. spin_unlock_irqrestore(&dwc->lock, flags);
  1008. }
  1009. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1010. /**
  1011. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1012. * @chan: the DMA channel to prepare
  1013. * @buf_addr: physical DMA address where the buffer starts
  1014. * @buf_len: total number of bytes for the entire buffer
  1015. * @period_len: number of bytes for each period
  1016. * @direction: transfer direction, to or from device
  1017. *
  1018. * Must be called before trying to start the transfer. Returns a valid struct
  1019. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1020. */
  1021. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1022. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1023. enum dma_transfer_direction direction)
  1024. {
  1025. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1026. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1027. struct dw_cyclic_desc *cdesc;
  1028. struct dw_cyclic_desc *retval = NULL;
  1029. struct dw_desc *desc;
  1030. struct dw_desc *last = NULL;
  1031. unsigned long was_cyclic;
  1032. unsigned int reg_width;
  1033. unsigned int periods;
  1034. unsigned int i;
  1035. unsigned long flags;
  1036. spin_lock_irqsave(&dwc->lock, flags);
  1037. if (dwc->nollp) {
  1038. spin_unlock_irqrestore(&dwc->lock, flags);
  1039. dev_dbg(chan2dev(&dwc->chan),
  1040. "channel doesn't support LLP transfers\n");
  1041. return ERR_PTR(-EINVAL);
  1042. }
  1043. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1044. spin_unlock_irqrestore(&dwc->lock, flags);
  1045. dev_dbg(chan2dev(&dwc->chan),
  1046. "queue and/or active list are not empty\n");
  1047. return ERR_PTR(-EBUSY);
  1048. }
  1049. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1050. spin_unlock_irqrestore(&dwc->lock, flags);
  1051. if (was_cyclic) {
  1052. dev_dbg(chan2dev(&dwc->chan),
  1053. "channel already prepared for cyclic DMA\n");
  1054. return ERR_PTR(-EBUSY);
  1055. }
  1056. retval = ERR_PTR(-EINVAL);
  1057. if (unlikely(!is_slave_direction(direction)))
  1058. goto out_err;
  1059. dwc->direction = direction;
  1060. if (direction == DMA_MEM_TO_DEV)
  1061. reg_width = __ffs(sconfig->dst_addr_width);
  1062. else
  1063. reg_width = __ffs(sconfig->src_addr_width);
  1064. periods = buf_len / period_len;
  1065. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1066. if (period_len > (dwc->block_size << reg_width))
  1067. goto out_err;
  1068. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1069. goto out_err;
  1070. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1071. goto out_err;
  1072. retval = ERR_PTR(-ENOMEM);
  1073. if (periods > NR_DESCS_PER_CHANNEL)
  1074. goto out_err;
  1075. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1076. if (!cdesc)
  1077. goto out_err;
  1078. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1079. if (!cdesc->desc)
  1080. goto out_err_alloc;
  1081. for (i = 0; i < periods; i++) {
  1082. desc = dwc_desc_get(dwc);
  1083. if (!desc)
  1084. goto out_err_desc_get;
  1085. switch (direction) {
  1086. case DMA_MEM_TO_DEV:
  1087. desc->lli.dar = sconfig->dst_addr;
  1088. desc->lli.sar = buf_addr + (period_len * i);
  1089. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1090. | DWC_CTLL_DST_WIDTH(reg_width)
  1091. | DWC_CTLL_SRC_WIDTH(reg_width)
  1092. | DWC_CTLL_DST_FIX
  1093. | DWC_CTLL_SRC_INC
  1094. | DWC_CTLL_INT_EN);
  1095. desc->lli.ctllo |= sconfig->device_fc ?
  1096. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1097. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1098. break;
  1099. case DMA_DEV_TO_MEM:
  1100. desc->lli.dar = buf_addr + (period_len * i);
  1101. desc->lli.sar = sconfig->src_addr;
  1102. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1103. | DWC_CTLL_SRC_WIDTH(reg_width)
  1104. | DWC_CTLL_DST_WIDTH(reg_width)
  1105. | DWC_CTLL_DST_INC
  1106. | DWC_CTLL_SRC_FIX
  1107. | DWC_CTLL_INT_EN);
  1108. desc->lli.ctllo |= sconfig->device_fc ?
  1109. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1110. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1111. break;
  1112. default:
  1113. break;
  1114. }
  1115. desc->lli.ctlhi = (period_len >> reg_width);
  1116. cdesc->desc[i] = desc;
  1117. if (last)
  1118. last->lli.llp = desc->txd.phys;
  1119. last = desc;
  1120. }
  1121. /* Let's make a cyclic list */
  1122. last->lli.llp = cdesc->desc[0]->txd.phys;
  1123. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1124. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1125. buf_len, period_len, periods);
  1126. cdesc->periods = periods;
  1127. dwc->cdesc = cdesc;
  1128. return cdesc;
  1129. out_err_desc_get:
  1130. while (i--)
  1131. dwc_desc_put(dwc, cdesc->desc[i]);
  1132. out_err_alloc:
  1133. kfree(cdesc);
  1134. out_err:
  1135. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1136. return (struct dw_cyclic_desc *)retval;
  1137. }
  1138. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1139. /**
  1140. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1141. * @chan: the DMA channel to free
  1142. */
  1143. void dw_dma_cyclic_free(struct dma_chan *chan)
  1144. {
  1145. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1146. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1147. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1148. int i;
  1149. unsigned long flags;
  1150. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1151. if (!cdesc)
  1152. return;
  1153. spin_lock_irqsave(&dwc->lock, flags);
  1154. dwc_chan_disable(dw, dwc);
  1155. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1156. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1157. spin_unlock_irqrestore(&dwc->lock, flags);
  1158. for (i = 0; i < cdesc->periods; i++)
  1159. dwc_desc_put(dwc, cdesc->desc[i]);
  1160. kfree(cdesc->desc);
  1161. kfree(cdesc);
  1162. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1163. }
  1164. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1165. /*----------------------------------------------------------------------*/
  1166. static void dw_dma_off(struct dw_dma *dw)
  1167. {
  1168. int i;
  1169. dma_writel(dw, CFG, 0);
  1170. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1171. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1172. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1173. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1174. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1175. cpu_relax();
  1176. for (i = 0; i < dw->dma.chancnt; i++)
  1177. dw->chan[i].initialized = false;
  1178. }
  1179. int dw_dma_probe(struct dw_dma_chip *chip, struct dw_dma_platform_data *pdata)
  1180. {
  1181. struct dw_dma *dw;
  1182. size_t size;
  1183. bool autocfg;
  1184. unsigned int dw_params;
  1185. unsigned int nr_channels;
  1186. unsigned int max_blk_size = 0;
  1187. int err;
  1188. int i;
  1189. dw_params = dma_read_byaddr(chip->regs, DW_PARAMS);
  1190. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1191. dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
  1192. if (!pdata && autocfg) {
  1193. pdata = devm_kzalloc(chip->dev, sizeof(*pdata), GFP_KERNEL);
  1194. if (!pdata)
  1195. return -ENOMEM;
  1196. /* Fill platform data with the default values */
  1197. pdata->is_private = true;
  1198. pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
  1199. pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
  1200. } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1201. return -EINVAL;
  1202. if (autocfg)
  1203. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1204. else
  1205. nr_channels = pdata->nr_channels;
  1206. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1207. dw = devm_kzalloc(chip->dev, size, GFP_KERNEL);
  1208. if (!dw)
  1209. return -ENOMEM;
  1210. dw->clk = devm_clk_get(chip->dev, "hclk");
  1211. if (IS_ERR(dw->clk))
  1212. return PTR_ERR(dw->clk);
  1213. clk_prepare_enable(dw->clk);
  1214. dw->regs = chip->regs;
  1215. chip->dw = dw;
  1216. /* Get hardware configuration parameters */
  1217. if (autocfg) {
  1218. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1219. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1220. for (i = 0; i < dw->nr_masters; i++) {
  1221. dw->data_width[i] =
  1222. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1223. }
  1224. } else {
  1225. dw->nr_masters = pdata->nr_masters;
  1226. memcpy(dw->data_width, pdata->data_width, 4);
  1227. }
  1228. /* Calculate all channel mask before DMA setup */
  1229. dw->all_chan_mask = (1 << nr_channels) - 1;
  1230. /* Force dma off, just in case */
  1231. dw_dma_off(dw);
  1232. /* Disable BLOCK interrupts as well */
  1233. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1234. err = devm_request_irq(chip->dev, chip->irq, dw_dma_interrupt,
  1235. IRQF_SHARED, "dw_dmac", dw);
  1236. if (err)
  1237. return err;
  1238. /* Create a pool of consistent memory blocks for hardware descriptors */
  1239. dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
  1240. sizeof(struct dw_desc), 4, 0);
  1241. if (!dw->desc_pool) {
  1242. dev_err(chip->dev, "No memory for descriptors dma pool\n");
  1243. return -ENOMEM;
  1244. }
  1245. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1246. INIT_LIST_HEAD(&dw->dma.channels);
  1247. for (i = 0; i < nr_channels; i++) {
  1248. struct dw_dma_chan *dwc = &dw->chan[i];
  1249. int r = nr_channels - i - 1;
  1250. dwc->chan.device = &dw->dma;
  1251. dma_cookie_init(&dwc->chan);
  1252. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1253. list_add_tail(&dwc->chan.device_node,
  1254. &dw->dma.channels);
  1255. else
  1256. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1257. /* 7 is highest priority & 0 is lowest. */
  1258. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1259. dwc->priority = r;
  1260. else
  1261. dwc->priority = i;
  1262. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1263. spin_lock_init(&dwc->lock);
  1264. dwc->mask = 1 << i;
  1265. INIT_LIST_HEAD(&dwc->active_list);
  1266. INIT_LIST_HEAD(&dwc->queue);
  1267. INIT_LIST_HEAD(&dwc->free_list);
  1268. channel_clear_bit(dw, CH_EN, dwc->mask);
  1269. dwc->direction = DMA_TRANS_NONE;
  1270. dwc->request_line = ~0;
  1271. /* Hardware configuration */
  1272. if (autocfg) {
  1273. unsigned int dwc_params;
  1274. void __iomem *addr = chip->regs + r * sizeof(u32);
  1275. dwc_params = dma_read_byaddr(addr, DWC_PARAMS);
  1276. dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
  1277. dwc_params);
  1278. /* Decode maximum block size for given channel. The
  1279. * stored 4 bit value represents blocks from 0x00 for 3
  1280. * up to 0x0a for 4095. */
  1281. dwc->block_size =
  1282. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1283. dwc->nollp =
  1284. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1285. } else {
  1286. dwc->block_size = pdata->block_size;
  1287. /* Check if channel supports multi block transfer */
  1288. channel_writel(dwc, LLP, 0xfffffffc);
  1289. dwc->nollp =
  1290. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1291. channel_writel(dwc, LLP, 0);
  1292. }
  1293. }
  1294. /* Clear all interrupts on all channels. */
  1295. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1296. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1297. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1298. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1299. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1300. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1301. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1302. if (pdata->is_private)
  1303. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1304. dw->dma.dev = chip->dev;
  1305. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1306. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1307. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1308. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1309. dw->dma.device_control = dwc_control;
  1310. dw->dma.device_tx_status = dwc_tx_status;
  1311. dw->dma.device_issue_pending = dwc_issue_pending;
  1312. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1313. dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
  1314. nr_channels);
  1315. dma_async_device_register(&dw->dma);
  1316. return 0;
  1317. }
  1318. EXPORT_SYMBOL_GPL(dw_dma_probe);
  1319. int dw_dma_remove(struct dw_dma_chip *chip)
  1320. {
  1321. struct dw_dma *dw = chip->dw;
  1322. struct dw_dma_chan *dwc, *_dwc;
  1323. dw_dma_off(dw);
  1324. dma_async_device_unregister(&dw->dma);
  1325. tasklet_kill(&dw->tasklet);
  1326. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1327. chan.device_node) {
  1328. list_del(&dwc->chan.device_node);
  1329. channel_clear_bit(dw, CH_EN, dwc->mask);
  1330. }
  1331. return 0;
  1332. }
  1333. EXPORT_SYMBOL_GPL(dw_dma_remove);
  1334. void dw_dma_shutdown(struct dw_dma_chip *chip)
  1335. {
  1336. struct dw_dma *dw = chip->dw;
  1337. dw_dma_off(dw);
  1338. clk_disable_unprepare(dw->clk);
  1339. }
  1340. EXPORT_SYMBOL_GPL(dw_dma_shutdown);
  1341. #ifdef CONFIG_PM_SLEEP
  1342. int dw_dma_suspend(struct dw_dma_chip *chip)
  1343. {
  1344. struct dw_dma *dw = chip->dw;
  1345. dw_dma_off(dw);
  1346. clk_disable_unprepare(dw->clk);
  1347. return 0;
  1348. }
  1349. EXPORT_SYMBOL_GPL(dw_dma_suspend);
  1350. int dw_dma_resume(struct dw_dma_chip *chip)
  1351. {
  1352. struct dw_dma *dw = chip->dw;
  1353. clk_prepare_enable(dw->clk);
  1354. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1355. return 0;
  1356. }
  1357. EXPORT_SYMBOL_GPL(dw_dma_resume);
  1358. #endif /* CONFIG_PM_SLEEP */
  1359. MODULE_LICENSE("GPL v2");
  1360. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller core driver");
  1361. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1362. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");