intel_dp.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. struct intel_dp {
  41. struct intel_encoder base;
  42. uint32_t output_reg;
  43. uint32_t DP;
  44. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  45. bool has_audio;
  46. int force_audio;
  47. uint32_t color_range;
  48. uint8_t link_bw;
  49. uint8_t lane_count;
  50. uint8_t dpcd[4];
  51. struct i2c_adapter adapter;
  52. struct i2c_algo_dp_aux_data algo;
  53. bool is_pch_edp;
  54. uint8_t train_set[4];
  55. uint8_t link_status[DP_LINK_STATUS_SIZE];
  56. };
  57. /**
  58. * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
  59. * @intel_dp: DP struct
  60. *
  61. * If a CPU or PCH DP output is attached to an eDP panel, this function
  62. * will return true, and false otherwise.
  63. */
  64. static bool is_edp(struct intel_dp *intel_dp)
  65. {
  66. return intel_dp->base.type == INTEL_OUTPUT_EDP;
  67. }
  68. /**
  69. * is_pch_edp - is the port on the PCH and attached to an eDP panel?
  70. * @intel_dp: DP struct
  71. *
  72. * Returns true if the given DP struct corresponds to a PCH DP port attached
  73. * to an eDP panel, false otherwise. Helpful for determining whether we
  74. * may need FDI resources for a given DP output or not.
  75. */
  76. static bool is_pch_edp(struct intel_dp *intel_dp)
  77. {
  78. return intel_dp->is_pch_edp;
  79. }
  80. static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
  81. {
  82. return container_of(encoder, struct intel_dp, base.base);
  83. }
  84. static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
  85. {
  86. return container_of(intel_attached_encoder(connector),
  87. struct intel_dp, base);
  88. }
  89. /**
  90. * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
  91. * @encoder: DRM encoder
  92. *
  93. * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
  94. * by intel_display.c.
  95. */
  96. bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
  97. {
  98. struct intel_dp *intel_dp;
  99. if (!encoder)
  100. return false;
  101. intel_dp = enc_to_intel_dp(encoder);
  102. return is_pch_edp(intel_dp);
  103. }
  104. static void intel_dp_start_link_train(struct intel_dp *intel_dp);
  105. static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
  106. static void intel_dp_link_down(struct intel_dp *intel_dp);
  107. void
  108. intel_edp_link_config (struct intel_encoder *intel_encoder,
  109. int *lane_num, int *link_bw)
  110. {
  111. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  112. *lane_num = intel_dp->lane_count;
  113. if (intel_dp->link_bw == DP_LINK_BW_1_62)
  114. *link_bw = 162000;
  115. else if (intel_dp->link_bw == DP_LINK_BW_2_7)
  116. *link_bw = 270000;
  117. }
  118. static int
  119. intel_dp_max_lane_count(struct intel_dp *intel_dp)
  120. {
  121. int max_lane_count = 4;
  122. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
  123. max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
  124. switch (max_lane_count) {
  125. case 1: case 2: case 4:
  126. break;
  127. default:
  128. max_lane_count = 4;
  129. }
  130. }
  131. return max_lane_count;
  132. }
  133. static int
  134. intel_dp_max_link_bw(struct intel_dp *intel_dp)
  135. {
  136. int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
  137. switch (max_link_bw) {
  138. case DP_LINK_BW_1_62:
  139. case DP_LINK_BW_2_7:
  140. break;
  141. default:
  142. max_link_bw = DP_LINK_BW_1_62;
  143. break;
  144. }
  145. return max_link_bw;
  146. }
  147. static int
  148. intel_dp_link_clock(uint8_t link_bw)
  149. {
  150. if (link_bw == DP_LINK_BW_2_7)
  151. return 270000;
  152. else
  153. return 162000;
  154. }
  155. /* I think this is a fiction */
  156. static int
  157. intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
  158. {
  159. struct drm_i915_private *dev_priv = dev->dev_private;
  160. if (is_edp(intel_dp))
  161. return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
  162. else
  163. return pixel_clock * 3;
  164. }
  165. static int
  166. intel_dp_max_data_rate(int max_link_clock, int max_lanes)
  167. {
  168. return (max_link_clock * max_lanes * 8) / 10;
  169. }
  170. static int
  171. intel_dp_mode_valid(struct drm_connector *connector,
  172. struct drm_display_mode *mode)
  173. {
  174. struct intel_dp *intel_dp = intel_attached_dp(connector);
  175. struct drm_device *dev = connector->dev;
  176. struct drm_i915_private *dev_priv = dev->dev_private;
  177. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
  178. int max_lanes = intel_dp_max_lane_count(intel_dp);
  179. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  180. if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
  181. return MODE_PANEL;
  182. if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
  183. return MODE_PANEL;
  184. }
  185. /* only refuse the mode on non eDP since we have seen some weird eDP panels
  186. which are outside spec tolerances but somehow work by magic */
  187. if (!is_edp(intel_dp) &&
  188. (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
  189. > intel_dp_max_data_rate(max_link_clock, max_lanes)))
  190. return MODE_CLOCK_HIGH;
  191. if (mode->clock < 10000)
  192. return MODE_CLOCK_LOW;
  193. return MODE_OK;
  194. }
  195. static uint32_t
  196. pack_aux(uint8_t *src, int src_bytes)
  197. {
  198. int i;
  199. uint32_t v = 0;
  200. if (src_bytes > 4)
  201. src_bytes = 4;
  202. for (i = 0; i < src_bytes; i++)
  203. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  204. return v;
  205. }
  206. static void
  207. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  208. {
  209. int i;
  210. if (dst_bytes > 4)
  211. dst_bytes = 4;
  212. for (i = 0; i < dst_bytes; i++)
  213. dst[i] = src >> ((3-i) * 8);
  214. }
  215. /* hrawclock is 1/4 the FSB frequency */
  216. static int
  217. intel_hrawclk(struct drm_device *dev)
  218. {
  219. struct drm_i915_private *dev_priv = dev->dev_private;
  220. uint32_t clkcfg;
  221. clkcfg = I915_READ(CLKCFG);
  222. switch (clkcfg & CLKCFG_FSB_MASK) {
  223. case CLKCFG_FSB_400:
  224. return 100;
  225. case CLKCFG_FSB_533:
  226. return 133;
  227. case CLKCFG_FSB_667:
  228. return 166;
  229. case CLKCFG_FSB_800:
  230. return 200;
  231. case CLKCFG_FSB_1067:
  232. return 266;
  233. case CLKCFG_FSB_1333:
  234. return 333;
  235. /* these two are just a guess; one of them might be right */
  236. case CLKCFG_FSB_1600:
  237. case CLKCFG_FSB_1600_ALT:
  238. return 400;
  239. default:
  240. return 133;
  241. }
  242. }
  243. static int
  244. intel_dp_aux_ch(struct intel_dp *intel_dp,
  245. uint8_t *send, int send_bytes,
  246. uint8_t *recv, int recv_size)
  247. {
  248. uint32_t output_reg = intel_dp->output_reg;
  249. struct drm_device *dev = intel_dp->base.base.dev;
  250. struct drm_i915_private *dev_priv = dev->dev_private;
  251. uint32_t ch_ctl = output_reg + 0x10;
  252. uint32_t ch_data = ch_ctl + 4;
  253. int i;
  254. int recv_bytes;
  255. uint32_t status;
  256. uint32_t aux_clock_divider;
  257. int try, precharge;
  258. /* The clock divider is based off the hrawclk,
  259. * and would like to run at 2MHz. So, take the
  260. * hrawclk value and divide by 2 and use that
  261. *
  262. * Note that PCH attached eDP panels should use a 125MHz input
  263. * clock divider.
  264. */
  265. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  266. if (IS_GEN6(dev))
  267. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  268. else
  269. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  270. } else if (HAS_PCH_SPLIT(dev))
  271. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  272. else
  273. aux_clock_divider = intel_hrawclk(dev) / 2;
  274. if (IS_GEN6(dev))
  275. precharge = 3;
  276. else
  277. precharge = 5;
  278. if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
  279. DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
  280. I915_READ(ch_ctl));
  281. return -EBUSY;
  282. }
  283. /* Must try at least 3 times according to DP spec */
  284. for (try = 0; try < 5; try++) {
  285. /* Load the send data into the aux channel data registers */
  286. for (i = 0; i < send_bytes; i += 4)
  287. I915_WRITE(ch_data + i,
  288. pack_aux(send + i, send_bytes - i));
  289. /* Send the command and wait for it to complete */
  290. I915_WRITE(ch_ctl,
  291. DP_AUX_CH_CTL_SEND_BUSY |
  292. DP_AUX_CH_CTL_TIME_OUT_400us |
  293. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  294. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  295. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  296. DP_AUX_CH_CTL_DONE |
  297. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  298. DP_AUX_CH_CTL_RECEIVE_ERROR);
  299. for (;;) {
  300. status = I915_READ(ch_ctl);
  301. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  302. break;
  303. udelay(100);
  304. }
  305. /* Clear done status and any errors */
  306. I915_WRITE(ch_ctl,
  307. status |
  308. DP_AUX_CH_CTL_DONE |
  309. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  310. DP_AUX_CH_CTL_RECEIVE_ERROR);
  311. if (status & DP_AUX_CH_CTL_DONE)
  312. break;
  313. }
  314. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  315. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  316. return -EBUSY;
  317. }
  318. /* Check for timeout or receive error.
  319. * Timeouts occur when the sink is not connected
  320. */
  321. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  322. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  323. return -EIO;
  324. }
  325. /* Timeouts occur when the device isn't connected, so they're
  326. * "normal" -- don't fill the kernel log with these */
  327. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  328. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  329. return -ETIMEDOUT;
  330. }
  331. /* Unload any bytes sent back from the other side */
  332. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  333. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  334. if (recv_bytes > recv_size)
  335. recv_bytes = recv_size;
  336. for (i = 0; i < recv_bytes; i += 4)
  337. unpack_aux(I915_READ(ch_data + i),
  338. recv + i, recv_bytes - i);
  339. return recv_bytes;
  340. }
  341. /* Write data to the aux channel in native mode */
  342. static int
  343. intel_dp_aux_native_write(struct intel_dp *intel_dp,
  344. uint16_t address, uint8_t *send, int send_bytes)
  345. {
  346. int ret;
  347. uint8_t msg[20];
  348. int msg_bytes;
  349. uint8_t ack;
  350. if (send_bytes > 16)
  351. return -1;
  352. msg[0] = AUX_NATIVE_WRITE << 4;
  353. msg[1] = address >> 8;
  354. msg[2] = address & 0xff;
  355. msg[3] = send_bytes - 1;
  356. memcpy(&msg[4], send, send_bytes);
  357. msg_bytes = send_bytes + 4;
  358. for (;;) {
  359. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
  360. if (ret < 0)
  361. return ret;
  362. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  363. break;
  364. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  365. udelay(100);
  366. else
  367. return -EIO;
  368. }
  369. return send_bytes;
  370. }
  371. /* Write a single byte to the aux channel in native mode */
  372. static int
  373. intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
  374. uint16_t address, uint8_t byte)
  375. {
  376. return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
  377. }
  378. /* read bytes from a native aux channel */
  379. static int
  380. intel_dp_aux_native_read(struct intel_dp *intel_dp,
  381. uint16_t address, uint8_t *recv, int recv_bytes)
  382. {
  383. uint8_t msg[4];
  384. int msg_bytes;
  385. uint8_t reply[20];
  386. int reply_bytes;
  387. uint8_t ack;
  388. int ret;
  389. msg[0] = AUX_NATIVE_READ << 4;
  390. msg[1] = address >> 8;
  391. msg[2] = address & 0xff;
  392. msg[3] = recv_bytes - 1;
  393. msg_bytes = 4;
  394. reply_bytes = recv_bytes + 1;
  395. for (;;) {
  396. ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
  397. reply, reply_bytes);
  398. if (ret == 0)
  399. return -EPROTO;
  400. if (ret < 0)
  401. return ret;
  402. ack = reply[0];
  403. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  404. memcpy(recv, reply + 1, ret - 1);
  405. return ret - 1;
  406. }
  407. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  408. udelay(100);
  409. else
  410. return -EIO;
  411. }
  412. }
  413. static int
  414. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  415. uint8_t write_byte, uint8_t *read_byte)
  416. {
  417. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  418. struct intel_dp *intel_dp = container_of(adapter,
  419. struct intel_dp,
  420. adapter);
  421. uint16_t address = algo_data->address;
  422. uint8_t msg[5];
  423. uint8_t reply[2];
  424. unsigned retry;
  425. int msg_bytes;
  426. int reply_bytes;
  427. int ret;
  428. /* Set up the command byte */
  429. if (mode & MODE_I2C_READ)
  430. msg[0] = AUX_I2C_READ << 4;
  431. else
  432. msg[0] = AUX_I2C_WRITE << 4;
  433. if (!(mode & MODE_I2C_STOP))
  434. msg[0] |= AUX_I2C_MOT << 4;
  435. msg[1] = address >> 8;
  436. msg[2] = address;
  437. switch (mode) {
  438. case MODE_I2C_WRITE:
  439. msg[3] = 0;
  440. msg[4] = write_byte;
  441. msg_bytes = 5;
  442. reply_bytes = 1;
  443. break;
  444. case MODE_I2C_READ:
  445. msg[3] = 0;
  446. msg_bytes = 4;
  447. reply_bytes = 2;
  448. break;
  449. default:
  450. msg_bytes = 3;
  451. reply_bytes = 1;
  452. break;
  453. }
  454. for (retry = 0; retry < 5; retry++) {
  455. ret = intel_dp_aux_ch(intel_dp,
  456. msg, msg_bytes,
  457. reply, reply_bytes);
  458. if (ret < 0) {
  459. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  460. return ret;
  461. }
  462. switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
  463. case AUX_NATIVE_REPLY_ACK:
  464. /* I2C-over-AUX Reply field is only valid
  465. * when paired with AUX ACK.
  466. */
  467. break;
  468. case AUX_NATIVE_REPLY_NACK:
  469. DRM_DEBUG_KMS("aux_ch native nack\n");
  470. return -EREMOTEIO;
  471. case AUX_NATIVE_REPLY_DEFER:
  472. udelay(100);
  473. continue;
  474. default:
  475. DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
  476. reply[0]);
  477. return -EREMOTEIO;
  478. }
  479. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  480. case AUX_I2C_REPLY_ACK:
  481. if (mode == MODE_I2C_READ) {
  482. *read_byte = reply[1];
  483. }
  484. return reply_bytes - 1;
  485. case AUX_I2C_REPLY_NACK:
  486. DRM_DEBUG_KMS("aux_i2c nack\n");
  487. return -EREMOTEIO;
  488. case AUX_I2C_REPLY_DEFER:
  489. DRM_DEBUG_KMS("aux_i2c defer\n");
  490. udelay(100);
  491. break;
  492. default:
  493. DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
  494. return -EREMOTEIO;
  495. }
  496. }
  497. DRM_ERROR("too many retries, giving up\n");
  498. return -EREMOTEIO;
  499. }
  500. static int
  501. intel_dp_i2c_init(struct intel_dp *intel_dp,
  502. struct intel_connector *intel_connector, const char *name)
  503. {
  504. DRM_DEBUG_KMS("i2c_init %s\n", name);
  505. intel_dp->algo.running = false;
  506. intel_dp->algo.address = 0;
  507. intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
  508. memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
  509. intel_dp->adapter.owner = THIS_MODULE;
  510. intel_dp->adapter.class = I2C_CLASS_DDC;
  511. strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
  512. intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
  513. intel_dp->adapter.algo_data = &intel_dp->algo;
  514. intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
  515. return i2c_dp_aux_add_bus(&intel_dp->adapter);
  516. }
  517. static bool
  518. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  519. struct drm_display_mode *adjusted_mode)
  520. {
  521. struct drm_device *dev = encoder->dev;
  522. struct drm_i915_private *dev_priv = dev->dev_private;
  523. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  524. int lane_count, clock;
  525. int max_lane_count = intel_dp_max_lane_count(intel_dp);
  526. int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
  527. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  528. if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
  529. intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
  530. intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
  531. mode, adjusted_mode);
  532. /*
  533. * the mode->clock is used to calculate the Data&Link M/N
  534. * of the pipe. For the eDP the fixed clock should be used.
  535. */
  536. mode->clock = dev_priv->panel_fixed_mode->clock;
  537. }
  538. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  539. for (clock = 0; clock <= max_clock; clock++) {
  540. int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
  541. if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
  542. <= link_avail) {
  543. intel_dp->link_bw = bws[clock];
  544. intel_dp->lane_count = lane_count;
  545. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  546. DRM_DEBUG_KMS("Display port link bw %02x lane "
  547. "count %d clock %d\n",
  548. intel_dp->link_bw, intel_dp->lane_count,
  549. adjusted_mode->clock);
  550. return true;
  551. }
  552. }
  553. }
  554. if (is_edp(intel_dp)) {
  555. /* okay we failed just pick the highest */
  556. intel_dp->lane_count = max_lane_count;
  557. intel_dp->link_bw = bws[max_clock];
  558. adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
  559. DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
  560. "count %d clock %d\n",
  561. intel_dp->link_bw, intel_dp->lane_count,
  562. adjusted_mode->clock);
  563. return true;
  564. }
  565. return false;
  566. }
  567. struct intel_dp_m_n {
  568. uint32_t tu;
  569. uint32_t gmch_m;
  570. uint32_t gmch_n;
  571. uint32_t link_m;
  572. uint32_t link_n;
  573. };
  574. static void
  575. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  576. {
  577. while (*num > 0xffffff || *den > 0xffffff) {
  578. *num >>= 1;
  579. *den >>= 1;
  580. }
  581. }
  582. static void
  583. intel_dp_compute_m_n(int bpp,
  584. int nlanes,
  585. int pixel_clock,
  586. int link_clock,
  587. struct intel_dp_m_n *m_n)
  588. {
  589. m_n->tu = 64;
  590. m_n->gmch_m = (pixel_clock * bpp) >> 3;
  591. m_n->gmch_n = link_clock * nlanes;
  592. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  593. m_n->link_m = pixel_clock;
  594. m_n->link_n = link_clock;
  595. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  596. }
  597. void
  598. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  599. struct drm_display_mode *adjusted_mode)
  600. {
  601. struct drm_device *dev = crtc->dev;
  602. struct drm_mode_config *mode_config = &dev->mode_config;
  603. struct drm_encoder *encoder;
  604. struct drm_i915_private *dev_priv = dev->dev_private;
  605. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  606. int lane_count = 4, bpp = 24;
  607. struct intel_dp_m_n m_n;
  608. int pipe = intel_crtc->pipe;
  609. /*
  610. * Find the lane count in the intel_encoder private
  611. */
  612. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  613. struct intel_dp *intel_dp;
  614. if (encoder->crtc != crtc)
  615. continue;
  616. intel_dp = enc_to_intel_dp(encoder);
  617. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
  618. lane_count = intel_dp->lane_count;
  619. break;
  620. } else if (is_edp(intel_dp)) {
  621. lane_count = dev_priv->edp.lanes;
  622. bpp = dev_priv->edp.bpp;
  623. break;
  624. }
  625. }
  626. /*
  627. * Compute the GMCH and Link ratios. The '3' here is
  628. * the number of bytes_per_pixel post-LUT, which we always
  629. * set up for 8-bits of R/G/B, or 3 bytes total.
  630. */
  631. intel_dp_compute_m_n(bpp, lane_count,
  632. mode->clock, adjusted_mode->clock, &m_n);
  633. if (HAS_PCH_SPLIT(dev)) {
  634. I915_WRITE(TRANSDATA_M1(pipe),
  635. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  636. m_n.gmch_m);
  637. I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
  638. I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
  639. I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
  640. } else {
  641. I915_WRITE(PIPE_GMCH_DATA_M(pipe),
  642. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  643. m_n.gmch_m);
  644. I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
  645. I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
  646. I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
  647. }
  648. }
  649. static void
  650. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  651. struct drm_display_mode *adjusted_mode)
  652. {
  653. struct drm_device *dev = encoder->dev;
  654. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  655. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  656. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  657. intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
  658. intel_dp->DP |= intel_dp->color_range;
  659. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  660. intel_dp->DP |= DP_SYNC_HS_HIGH;
  661. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  662. intel_dp->DP |= DP_SYNC_VS_HIGH;
  663. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  664. intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
  665. else
  666. intel_dp->DP |= DP_LINK_TRAIN_OFF;
  667. switch (intel_dp->lane_count) {
  668. case 1:
  669. intel_dp->DP |= DP_PORT_WIDTH_1;
  670. break;
  671. case 2:
  672. intel_dp->DP |= DP_PORT_WIDTH_2;
  673. break;
  674. case 4:
  675. intel_dp->DP |= DP_PORT_WIDTH_4;
  676. break;
  677. }
  678. if (intel_dp->has_audio)
  679. intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
  680. memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  681. intel_dp->link_configuration[0] = intel_dp->link_bw;
  682. intel_dp->link_configuration[1] = intel_dp->lane_count;
  683. /*
  684. * Check for DPCD version > 1.1 and enhanced framing support
  685. */
  686. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
  687. (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
  688. intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  689. intel_dp->DP |= DP_ENHANCED_FRAMING;
  690. }
  691. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  692. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  693. intel_dp->DP |= DP_PIPEB_SELECT;
  694. if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
  695. /* don't miss out required setting for eDP */
  696. intel_dp->DP |= DP_PLL_ENABLE;
  697. if (adjusted_mode->clock < 200000)
  698. intel_dp->DP |= DP_PLL_FREQ_160MHZ;
  699. else
  700. intel_dp->DP |= DP_PLL_FREQ_270MHZ;
  701. }
  702. }
  703. static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
  704. {
  705. struct drm_device *dev = intel_dp->base.base.dev;
  706. struct drm_i915_private *dev_priv = dev->dev_private;
  707. u32 pp;
  708. /*
  709. * If the panel wasn't on, make sure there's not a currently
  710. * active PP sequence before enabling AUX VDD.
  711. */
  712. if (!(I915_READ(PCH_PP_STATUS) & PP_ON))
  713. msleep(dev_priv->panel_t3);
  714. pp = I915_READ(PCH_PP_CONTROL);
  715. pp |= EDP_FORCE_VDD;
  716. I915_WRITE(PCH_PP_CONTROL, pp);
  717. POSTING_READ(PCH_PP_CONTROL);
  718. }
  719. static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp)
  720. {
  721. struct drm_device *dev = intel_dp->base.base.dev;
  722. struct drm_i915_private *dev_priv = dev->dev_private;
  723. u32 pp;
  724. pp = I915_READ(PCH_PP_CONTROL);
  725. pp &= ~EDP_FORCE_VDD;
  726. I915_WRITE(PCH_PP_CONTROL, pp);
  727. POSTING_READ(PCH_PP_CONTROL);
  728. /* Make sure sequencer is idle before allowing subsequent activity */
  729. msleep(dev_priv->panel_t12);
  730. }
  731. /* Returns true if the panel was already on when called */
  732. static bool ironlake_edp_panel_on (struct intel_dp *intel_dp)
  733. {
  734. struct drm_device *dev = intel_dp->base.base.dev;
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
  737. if (I915_READ(PCH_PP_STATUS) & PP_ON)
  738. return true;
  739. pp = I915_READ(PCH_PP_CONTROL);
  740. /* ILK workaround: disable reset around power sequence */
  741. pp &= ~PANEL_POWER_RESET;
  742. I915_WRITE(PCH_PP_CONTROL, pp);
  743. POSTING_READ(PCH_PP_CONTROL);
  744. pp |= PANEL_UNLOCK_REGS | POWER_TARGET_ON;
  745. I915_WRITE(PCH_PP_CONTROL, pp);
  746. POSTING_READ(PCH_PP_CONTROL);
  747. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
  748. 5000))
  749. DRM_ERROR("panel on wait timed out: 0x%08x\n",
  750. I915_READ(PCH_PP_STATUS));
  751. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  752. I915_WRITE(PCH_PP_CONTROL, pp);
  753. POSTING_READ(PCH_PP_CONTROL);
  754. return false;
  755. }
  756. static void ironlake_edp_panel_off (struct drm_device *dev)
  757. {
  758. struct drm_i915_private *dev_priv = dev->dev_private;
  759. u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
  760. PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
  761. pp = I915_READ(PCH_PP_CONTROL);
  762. /* ILK workaround: disable reset around power sequence */
  763. pp &= ~PANEL_POWER_RESET;
  764. I915_WRITE(PCH_PP_CONTROL, pp);
  765. POSTING_READ(PCH_PP_CONTROL);
  766. pp &= ~POWER_TARGET_ON;
  767. I915_WRITE(PCH_PP_CONTROL, pp);
  768. POSTING_READ(PCH_PP_CONTROL);
  769. if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
  770. DRM_ERROR("panel off wait timed out: 0x%08x\n",
  771. I915_READ(PCH_PP_STATUS));
  772. pp |= PANEL_POWER_RESET; /* restore panel reset bit */
  773. I915_WRITE(PCH_PP_CONTROL, pp);
  774. POSTING_READ(PCH_PP_CONTROL);
  775. }
  776. static void ironlake_edp_backlight_on (struct drm_device *dev)
  777. {
  778. struct drm_i915_private *dev_priv = dev->dev_private;
  779. u32 pp;
  780. DRM_DEBUG_KMS("\n");
  781. /*
  782. * If we enable the backlight right away following a panel power
  783. * on, we may see slight flicker as the panel syncs with the eDP
  784. * link. So delay a bit to make sure the image is solid before
  785. * allowing it to appear.
  786. */
  787. msleep(300);
  788. pp = I915_READ(PCH_PP_CONTROL);
  789. pp |= EDP_BLC_ENABLE;
  790. I915_WRITE(PCH_PP_CONTROL, pp);
  791. }
  792. static void ironlake_edp_backlight_off (struct drm_device *dev)
  793. {
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. u32 pp;
  796. DRM_DEBUG_KMS("\n");
  797. pp = I915_READ(PCH_PP_CONTROL);
  798. pp &= ~EDP_BLC_ENABLE;
  799. I915_WRITE(PCH_PP_CONTROL, pp);
  800. }
  801. static void ironlake_edp_pll_on(struct drm_encoder *encoder)
  802. {
  803. struct drm_device *dev = encoder->dev;
  804. struct drm_i915_private *dev_priv = dev->dev_private;
  805. u32 dpa_ctl;
  806. DRM_DEBUG_KMS("\n");
  807. dpa_ctl = I915_READ(DP_A);
  808. dpa_ctl |= DP_PLL_ENABLE;
  809. I915_WRITE(DP_A, dpa_ctl);
  810. POSTING_READ(DP_A);
  811. udelay(200);
  812. }
  813. static void ironlake_edp_pll_off(struct drm_encoder *encoder)
  814. {
  815. struct drm_device *dev = encoder->dev;
  816. struct drm_i915_private *dev_priv = dev->dev_private;
  817. u32 dpa_ctl;
  818. dpa_ctl = I915_READ(DP_A);
  819. dpa_ctl &= ~DP_PLL_ENABLE;
  820. I915_WRITE(DP_A, dpa_ctl);
  821. POSTING_READ(DP_A);
  822. udelay(200);
  823. }
  824. static void intel_dp_prepare(struct drm_encoder *encoder)
  825. {
  826. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  827. struct drm_device *dev = encoder->dev;
  828. if (is_edp(intel_dp)) {
  829. ironlake_edp_backlight_off(dev);
  830. ironlake_edp_panel_off(dev);
  831. if (!is_pch_edp(intel_dp))
  832. ironlake_edp_pll_on(encoder);
  833. else
  834. ironlake_edp_pll_off(encoder);
  835. }
  836. intel_dp_link_down(intel_dp);
  837. }
  838. static void intel_dp_commit(struct drm_encoder *encoder)
  839. {
  840. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  841. struct drm_device *dev = encoder->dev;
  842. if (is_edp(intel_dp))
  843. ironlake_edp_panel_vdd_on(intel_dp);
  844. intel_dp_start_link_train(intel_dp);
  845. if (is_edp(intel_dp)) {
  846. ironlake_edp_panel_on(intel_dp);
  847. ironlake_edp_panel_vdd_off(intel_dp);
  848. }
  849. intel_dp_complete_link_train(intel_dp);
  850. if (is_edp(intel_dp))
  851. ironlake_edp_backlight_on(dev);
  852. }
  853. static void
  854. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  855. {
  856. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  857. struct drm_device *dev = encoder->dev;
  858. struct drm_i915_private *dev_priv = dev->dev_private;
  859. uint32_t dp_reg = I915_READ(intel_dp->output_reg);
  860. if (mode != DRM_MODE_DPMS_ON) {
  861. if (is_edp(intel_dp))
  862. ironlake_edp_backlight_off(dev);
  863. intel_dp_link_down(intel_dp);
  864. if (is_edp(intel_dp))
  865. ironlake_edp_panel_off(dev);
  866. if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
  867. ironlake_edp_pll_off(encoder);
  868. } else {
  869. if (is_edp(intel_dp))
  870. ironlake_edp_panel_vdd_on(intel_dp);
  871. if (!(dp_reg & DP_PORT_EN)) {
  872. intel_dp_start_link_train(intel_dp);
  873. if (is_edp(intel_dp)) {
  874. ironlake_edp_panel_on(intel_dp);
  875. ironlake_edp_panel_vdd_off(intel_dp);
  876. }
  877. intel_dp_complete_link_train(intel_dp);
  878. }
  879. if (is_edp(intel_dp))
  880. ironlake_edp_backlight_on(dev);
  881. }
  882. }
  883. /*
  884. * Native read with retry for link status and receiver capability reads for
  885. * cases where the sink may still be asleep.
  886. */
  887. static bool
  888. intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
  889. uint8_t *recv, int recv_bytes)
  890. {
  891. int ret, i;
  892. /*
  893. * Sinks are *supposed* to come up within 1ms from an off state,
  894. * but we're also supposed to retry 3 times per the spec.
  895. */
  896. for (i = 0; i < 3; i++) {
  897. ret = intel_dp_aux_native_read(intel_dp, address, recv,
  898. recv_bytes);
  899. if (ret == recv_bytes)
  900. return true;
  901. msleep(1);
  902. }
  903. return false;
  904. }
  905. /*
  906. * Fetch AUX CH registers 0x202 - 0x207 which contain
  907. * link status information
  908. */
  909. static bool
  910. intel_dp_get_link_status(struct intel_dp *intel_dp)
  911. {
  912. return intel_dp_aux_native_read_retry(intel_dp,
  913. DP_LANE0_1_STATUS,
  914. intel_dp->link_status,
  915. DP_LINK_STATUS_SIZE);
  916. }
  917. static uint8_t
  918. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  919. int r)
  920. {
  921. return link_status[r - DP_LANE0_1_STATUS];
  922. }
  923. static uint8_t
  924. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  925. int lane)
  926. {
  927. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  928. int s = ((lane & 1) ?
  929. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  930. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  931. uint8_t l = intel_dp_link_status(link_status, i);
  932. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  933. }
  934. static uint8_t
  935. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  936. int lane)
  937. {
  938. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  939. int s = ((lane & 1) ?
  940. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  941. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  942. uint8_t l = intel_dp_link_status(link_status, i);
  943. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  944. }
  945. #if 0
  946. static char *voltage_names[] = {
  947. "0.4V", "0.6V", "0.8V", "1.2V"
  948. };
  949. static char *pre_emph_names[] = {
  950. "0dB", "3.5dB", "6dB", "9.5dB"
  951. };
  952. static char *link_train_names[] = {
  953. "pattern 1", "pattern 2", "idle", "off"
  954. };
  955. #endif
  956. /*
  957. * These are source-specific values; current Intel hardware supports
  958. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  959. */
  960. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  961. static uint8_t
  962. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  963. {
  964. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  965. case DP_TRAIN_VOLTAGE_SWING_400:
  966. return DP_TRAIN_PRE_EMPHASIS_6;
  967. case DP_TRAIN_VOLTAGE_SWING_600:
  968. return DP_TRAIN_PRE_EMPHASIS_6;
  969. case DP_TRAIN_VOLTAGE_SWING_800:
  970. return DP_TRAIN_PRE_EMPHASIS_3_5;
  971. case DP_TRAIN_VOLTAGE_SWING_1200:
  972. default:
  973. return DP_TRAIN_PRE_EMPHASIS_0;
  974. }
  975. }
  976. static void
  977. intel_get_adjust_train(struct intel_dp *intel_dp)
  978. {
  979. uint8_t v = 0;
  980. uint8_t p = 0;
  981. int lane;
  982. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  983. uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
  984. uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
  985. if (this_v > v)
  986. v = this_v;
  987. if (this_p > p)
  988. p = this_p;
  989. }
  990. if (v >= I830_DP_VOLTAGE_MAX)
  991. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  992. if (p >= intel_dp_pre_emphasis_max(v))
  993. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  994. for (lane = 0; lane < 4; lane++)
  995. intel_dp->train_set[lane] = v | p;
  996. }
  997. static uint32_t
  998. intel_dp_signal_levels(uint8_t train_set, int lane_count)
  999. {
  1000. uint32_t signal_levels = 0;
  1001. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  1002. case DP_TRAIN_VOLTAGE_SWING_400:
  1003. default:
  1004. signal_levels |= DP_VOLTAGE_0_4;
  1005. break;
  1006. case DP_TRAIN_VOLTAGE_SWING_600:
  1007. signal_levels |= DP_VOLTAGE_0_6;
  1008. break;
  1009. case DP_TRAIN_VOLTAGE_SWING_800:
  1010. signal_levels |= DP_VOLTAGE_0_8;
  1011. break;
  1012. case DP_TRAIN_VOLTAGE_SWING_1200:
  1013. signal_levels |= DP_VOLTAGE_1_2;
  1014. break;
  1015. }
  1016. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  1017. case DP_TRAIN_PRE_EMPHASIS_0:
  1018. default:
  1019. signal_levels |= DP_PRE_EMPHASIS_0;
  1020. break;
  1021. case DP_TRAIN_PRE_EMPHASIS_3_5:
  1022. signal_levels |= DP_PRE_EMPHASIS_3_5;
  1023. break;
  1024. case DP_TRAIN_PRE_EMPHASIS_6:
  1025. signal_levels |= DP_PRE_EMPHASIS_6;
  1026. break;
  1027. case DP_TRAIN_PRE_EMPHASIS_9_5:
  1028. signal_levels |= DP_PRE_EMPHASIS_9_5;
  1029. break;
  1030. }
  1031. return signal_levels;
  1032. }
  1033. /* Gen6's DP voltage swing and pre-emphasis control */
  1034. static uint32_t
  1035. intel_gen6_edp_signal_levels(uint8_t train_set)
  1036. {
  1037. int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
  1038. DP_TRAIN_PRE_EMPHASIS_MASK);
  1039. switch (signal_levels) {
  1040. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  1041. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
  1042. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1043. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1044. return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
  1045. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  1046. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
  1047. return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
  1048. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1049. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
  1050. return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
  1051. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  1052. case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
  1053. return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
  1054. default:
  1055. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
  1056. "0x%x\n", signal_levels);
  1057. return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
  1058. }
  1059. }
  1060. static uint8_t
  1061. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  1062. int lane)
  1063. {
  1064. int i = DP_LANE0_1_STATUS + (lane >> 1);
  1065. int s = (lane & 1) * 4;
  1066. uint8_t l = intel_dp_link_status(link_status, i);
  1067. return (l >> s) & 0xf;
  1068. }
  1069. /* Check for clock recovery is done on all channels */
  1070. static bool
  1071. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  1072. {
  1073. int lane;
  1074. uint8_t lane_status;
  1075. for (lane = 0; lane < lane_count; lane++) {
  1076. lane_status = intel_get_lane_status(link_status, lane);
  1077. if ((lane_status & DP_LANE_CR_DONE) == 0)
  1078. return false;
  1079. }
  1080. return true;
  1081. }
  1082. /* Check to see if channel eq is done on all channels */
  1083. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  1084. DP_LANE_CHANNEL_EQ_DONE|\
  1085. DP_LANE_SYMBOL_LOCKED)
  1086. static bool
  1087. intel_channel_eq_ok(struct intel_dp *intel_dp)
  1088. {
  1089. uint8_t lane_align;
  1090. uint8_t lane_status;
  1091. int lane;
  1092. lane_align = intel_dp_link_status(intel_dp->link_status,
  1093. DP_LANE_ALIGN_STATUS_UPDATED);
  1094. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  1095. return false;
  1096. for (lane = 0; lane < intel_dp->lane_count; lane++) {
  1097. lane_status = intel_get_lane_status(intel_dp->link_status, lane);
  1098. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  1099. return false;
  1100. }
  1101. return true;
  1102. }
  1103. static bool
  1104. intel_dp_set_link_train(struct intel_dp *intel_dp,
  1105. uint32_t dp_reg_value,
  1106. uint8_t dp_train_pat)
  1107. {
  1108. struct drm_device *dev = intel_dp->base.base.dev;
  1109. struct drm_i915_private *dev_priv = dev->dev_private;
  1110. int ret;
  1111. I915_WRITE(intel_dp->output_reg, dp_reg_value);
  1112. POSTING_READ(intel_dp->output_reg);
  1113. intel_dp_aux_native_write_1(intel_dp,
  1114. DP_TRAINING_PATTERN_SET,
  1115. dp_train_pat);
  1116. ret = intel_dp_aux_native_write(intel_dp,
  1117. DP_TRAINING_LANE0_SET,
  1118. intel_dp->train_set, 4);
  1119. if (ret != 4)
  1120. return false;
  1121. return true;
  1122. }
  1123. /* Enable corresponding port and start training pattern 1 */
  1124. static void
  1125. intel_dp_start_link_train(struct intel_dp *intel_dp)
  1126. {
  1127. struct drm_device *dev = intel_dp->base.base.dev;
  1128. struct drm_i915_private *dev_priv = dev->dev_private;
  1129. struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
  1130. int i;
  1131. uint8_t voltage;
  1132. bool clock_recovery = false;
  1133. int tries;
  1134. u32 reg;
  1135. uint32_t DP = intel_dp->DP;
  1136. /* Enable output, wait for it to become active */
  1137. I915_WRITE(intel_dp->output_reg, intel_dp->DP);
  1138. POSTING_READ(intel_dp->output_reg);
  1139. intel_wait_for_vblank(dev, intel_crtc->pipe);
  1140. /* Write the link configuration data */
  1141. intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
  1142. intel_dp->link_configuration,
  1143. DP_LINK_CONFIGURATION_SIZE);
  1144. DP |= DP_PORT_EN;
  1145. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1146. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1147. else
  1148. DP &= ~DP_LINK_TRAIN_MASK;
  1149. memset(intel_dp->train_set, 0, 4);
  1150. voltage = 0xff;
  1151. tries = 0;
  1152. clock_recovery = false;
  1153. for (;;) {
  1154. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1155. uint32_t signal_levels;
  1156. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1157. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1158. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1159. } else {
  1160. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1161. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1162. }
  1163. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1164. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  1165. else
  1166. reg = DP | DP_LINK_TRAIN_PAT_1;
  1167. if (!intel_dp_set_link_train(intel_dp, reg,
  1168. DP_TRAINING_PATTERN_1))
  1169. break;
  1170. /* Set training pattern 1 */
  1171. udelay(100);
  1172. if (!intel_dp_get_link_status(intel_dp))
  1173. break;
  1174. if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1175. clock_recovery = true;
  1176. break;
  1177. }
  1178. /* Check to see if we've tried the max voltage */
  1179. for (i = 0; i < intel_dp->lane_count; i++)
  1180. if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  1181. break;
  1182. if (i == intel_dp->lane_count)
  1183. break;
  1184. /* Check to see if we've tried the same voltage 5 times */
  1185. if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  1186. ++tries;
  1187. if (tries == 5)
  1188. break;
  1189. } else
  1190. tries = 0;
  1191. voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  1192. /* Compute new intel_dp->train_set as requested by target */
  1193. intel_get_adjust_train(intel_dp);
  1194. }
  1195. intel_dp->DP = DP;
  1196. }
  1197. static void
  1198. intel_dp_complete_link_train(struct intel_dp *intel_dp)
  1199. {
  1200. struct drm_device *dev = intel_dp->base.base.dev;
  1201. struct drm_i915_private *dev_priv = dev->dev_private;
  1202. bool channel_eq = false;
  1203. int tries, cr_tries;
  1204. u32 reg;
  1205. uint32_t DP = intel_dp->DP;
  1206. /* channel equalization */
  1207. tries = 0;
  1208. cr_tries = 0;
  1209. channel_eq = false;
  1210. for (;;) {
  1211. /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
  1212. uint32_t signal_levels;
  1213. if (cr_tries > 5) {
  1214. DRM_ERROR("failed to train DP, aborting\n");
  1215. intel_dp_link_down(intel_dp);
  1216. break;
  1217. }
  1218. if (IS_GEN6(dev) && is_edp(intel_dp)) {
  1219. signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
  1220. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  1221. } else {
  1222. signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
  1223. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  1224. }
  1225. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1226. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  1227. else
  1228. reg = DP | DP_LINK_TRAIN_PAT_2;
  1229. /* channel eq pattern */
  1230. if (!intel_dp_set_link_train(intel_dp, reg,
  1231. DP_TRAINING_PATTERN_2))
  1232. break;
  1233. udelay(400);
  1234. if (!intel_dp_get_link_status(intel_dp))
  1235. break;
  1236. /* Make sure clock is still ok */
  1237. if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
  1238. intel_dp_start_link_train(intel_dp);
  1239. cr_tries++;
  1240. continue;
  1241. }
  1242. if (intel_channel_eq_ok(intel_dp)) {
  1243. channel_eq = true;
  1244. break;
  1245. }
  1246. /* Try 5 times, then try clock recovery if that fails */
  1247. if (tries > 5) {
  1248. intel_dp_link_down(intel_dp);
  1249. intel_dp_start_link_train(intel_dp);
  1250. tries = 0;
  1251. cr_tries++;
  1252. continue;
  1253. }
  1254. /* Compute new intel_dp->train_set as requested by target */
  1255. intel_get_adjust_train(intel_dp);
  1256. ++tries;
  1257. }
  1258. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
  1259. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  1260. else
  1261. reg = DP | DP_LINK_TRAIN_OFF;
  1262. I915_WRITE(intel_dp->output_reg, reg);
  1263. POSTING_READ(intel_dp->output_reg);
  1264. intel_dp_aux_native_write_1(intel_dp,
  1265. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  1266. }
  1267. static void
  1268. intel_dp_link_down(struct intel_dp *intel_dp)
  1269. {
  1270. struct drm_device *dev = intel_dp->base.base.dev;
  1271. struct drm_i915_private *dev_priv = dev->dev_private;
  1272. uint32_t DP = intel_dp->DP;
  1273. if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
  1274. return;
  1275. DRM_DEBUG_KMS("\n");
  1276. if (is_edp(intel_dp)) {
  1277. DP &= ~DP_PLL_ENABLE;
  1278. I915_WRITE(intel_dp->output_reg, DP);
  1279. POSTING_READ(intel_dp->output_reg);
  1280. udelay(100);
  1281. }
  1282. if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
  1283. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1284. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1285. } else {
  1286. DP &= ~DP_LINK_TRAIN_MASK;
  1287. I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1288. }
  1289. POSTING_READ(intel_dp->output_reg);
  1290. msleep(17);
  1291. if (is_edp(intel_dp))
  1292. DP |= DP_LINK_TRAIN_OFF;
  1293. if (!HAS_PCH_CPT(dev) &&
  1294. I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
  1295. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1296. /* Hardware workaround: leaving our transcoder select
  1297. * set to transcoder B while it's off will prevent the
  1298. * corresponding HDMI output on transcoder A.
  1299. *
  1300. * Combine this with another hardware workaround:
  1301. * transcoder select bit can only be cleared while the
  1302. * port is enabled.
  1303. */
  1304. DP &= ~DP_PIPEB_SELECT;
  1305. I915_WRITE(intel_dp->output_reg, DP);
  1306. /* Changes to enable or select take place the vblank
  1307. * after being written.
  1308. */
  1309. if (crtc == NULL) {
  1310. /* We can arrive here never having been attached
  1311. * to a CRTC, for instance, due to inheriting
  1312. * random state from the BIOS.
  1313. *
  1314. * If the pipe is not running, play safe and
  1315. * wait for the clocks to stabilise before
  1316. * continuing.
  1317. */
  1318. POSTING_READ(intel_dp->output_reg);
  1319. msleep(50);
  1320. } else
  1321. intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
  1322. }
  1323. I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
  1324. POSTING_READ(intel_dp->output_reg);
  1325. }
  1326. /*
  1327. * According to DP spec
  1328. * 5.1.2:
  1329. * 1. Read DPCD
  1330. * 2. Configure link according to Receiver Capabilities
  1331. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1332. * 4. Check link status on receipt of hot-plug interrupt
  1333. */
  1334. static void
  1335. intel_dp_check_link_status(struct intel_dp *intel_dp)
  1336. {
  1337. int ret;
  1338. if (!intel_dp->base.base.crtc)
  1339. return;
  1340. if (!intel_dp_get_link_status(intel_dp)) {
  1341. intel_dp_link_down(intel_dp);
  1342. return;
  1343. }
  1344. /* Try to read receiver status if the link appears to be up */
  1345. ret = intel_dp_aux_native_read(intel_dp,
  1346. 0x000, intel_dp->dpcd,
  1347. sizeof (intel_dp->dpcd));
  1348. if (ret != sizeof(intel_dp->dpcd)) {
  1349. intel_dp_link_down(intel_dp);
  1350. return;
  1351. }
  1352. if (!intel_channel_eq_ok(intel_dp)) {
  1353. intel_dp_start_link_train(intel_dp);
  1354. intel_dp_complete_link_train(intel_dp);
  1355. }
  1356. }
  1357. static enum drm_connector_status
  1358. ironlake_dp_detect(struct intel_dp *intel_dp)
  1359. {
  1360. enum drm_connector_status status;
  1361. bool ret;
  1362. /* Can't disconnect eDP, but you can close the lid... */
  1363. if (is_edp(intel_dp)) {
  1364. status = intel_panel_detect(intel_dp->base.base.dev);
  1365. if (status == connector_status_unknown)
  1366. status = connector_status_connected;
  1367. return status;
  1368. }
  1369. status = connector_status_disconnected;
  1370. ret = intel_dp_aux_native_read_retry(intel_dp,
  1371. 0x000, intel_dp->dpcd,
  1372. sizeof (intel_dp->dpcd));
  1373. if (ret && intel_dp->dpcd[DP_DPCD_REV] != 0)
  1374. status = connector_status_connected;
  1375. DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
  1376. intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
  1377. return status;
  1378. }
  1379. static enum drm_connector_status
  1380. g4x_dp_detect(struct intel_dp *intel_dp)
  1381. {
  1382. struct drm_device *dev = intel_dp->base.base.dev;
  1383. struct drm_i915_private *dev_priv = dev->dev_private;
  1384. enum drm_connector_status status;
  1385. uint32_t temp, bit;
  1386. switch (intel_dp->output_reg) {
  1387. case DP_B:
  1388. bit = DPB_HOTPLUG_INT_STATUS;
  1389. break;
  1390. case DP_C:
  1391. bit = DPC_HOTPLUG_INT_STATUS;
  1392. break;
  1393. case DP_D:
  1394. bit = DPD_HOTPLUG_INT_STATUS;
  1395. break;
  1396. default:
  1397. return connector_status_unknown;
  1398. }
  1399. temp = I915_READ(PORT_HOTPLUG_STAT);
  1400. if ((temp & bit) == 0)
  1401. return connector_status_disconnected;
  1402. status = connector_status_disconnected;
  1403. if (intel_dp_aux_native_read(intel_dp, 0x000, intel_dp->dpcd,
  1404. sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
  1405. {
  1406. if (intel_dp->dpcd[DP_DPCD_REV] != 0)
  1407. status = connector_status_connected;
  1408. }
  1409. return status;
  1410. }
  1411. /**
  1412. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1413. *
  1414. * \return true if DP port is connected.
  1415. * \return false if DP port is disconnected.
  1416. */
  1417. static enum drm_connector_status
  1418. intel_dp_detect(struct drm_connector *connector, bool force)
  1419. {
  1420. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1421. struct drm_device *dev = intel_dp->base.base.dev;
  1422. enum drm_connector_status status;
  1423. struct edid *edid = NULL;
  1424. intel_dp->has_audio = false;
  1425. if (HAS_PCH_SPLIT(dev))
  1426. status = ironlake_dp_detect(intel_dp);
  1427. else
  1428. status = g4x_dp_detect(intel_dp);
  1429. if (status != connector_status_connected)
  1430. return status;
  1431. if (intel_dp->force_audio) {
  1432. intel_dp->has_audio = intel_dp->force_audio > 0;
  1433. } else {
  1434. edid = drm_get_edid(connector, &intel_dp->adapter);
  1435. if (edid) {
  1436. intel_dp->has_audio = drm_detect_monitor_audio(edid);
  1437. connector->display_info.raw_edid = NULL;
  1438. kfree(edid);
  1439. }
  1440. }
  1441. return connector_status_connected;
  1442. }
  1443. static int intel_dp_get_modes(struct drm_connector *connector)
  1444. {
  1445. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1446. struct drm_device *dev = intel_dp->base.base.dev;
  1447. struct drm_i915_private *dev_priv = dev->dev_private;
  1448. int ret;
  1449. /* We should parse the EDID data and find out if it has an audio sink
  1450. */
  1451. ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
  1452. if (ret) {
  1453. if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
  1454. struct drm_display_mode *newmode;
  1455. list_for_each_entry(newmode, &connector->probed_modes,
  1456. head) {
  1457. if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
  1458. dev_priv->panel_fixed_mode =
  1459. drm_mode_duplicate(dev, newmode);
  1460. break;
  1461. }
  1462. }
  1463. }
  1464. return ret;
  1465. }
  1466. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1467. if (is_edp(intel_dp)) {
  1468. if (dev_priv->panel_fixed_mode != NULL) {
  1469. struct drm_display_mode *mode;
  1470. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1471. drm_mode_probed_add(connector, mode);
  1472. return 1;
  1473. }
  1474. }
  1475. return 0;
  1476. }
  1477. static bool
  1478. intel_dp_detect_audio(struct drm_connector *connector)
  1479. {
  1480. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1481. struct edid *edid;
  1482. bool has_audio = false;
  1483. edid = drm_get_edid(connector, &intel_dp->adapter);
  1484. if (edid) {
  1485. has_audio = drm_detect_monitor_audio(edid);
  1486. connector->display_info.raw_edid = NULL;
  1487. kfree(edid);
  1488. }
  1489. return has_audio;
  1490. }
  1491. static int
  1492. intel_dp_set_property(struct drm_connector *connector,
  1493. struct drm_property *property,
  1494. uint64_t val)
  1495. {
  1496. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  1497. struct intel_dp *intel_dp = intel_attached_dp(connector);
  1498. int ret;
  1499. ret = drm_connector_property_set_value(connector, property, val);
  1500. if (ret)
  1501. return ret;
  1502. if (property == dev_priv->force_audio_property) {
  1503. int i = val;
  1504. bool has_audio;
  1505. if (i == intel_dp->force_audio)
  1506. return 0;
  1507. intel_dp->force_audio = i;
  1508. if (i == 0)
  1509. has_audio = intel_dp_detect_audio(connector);
  1510. else
  1511. has_audio = i > 0;
  1512. if (has_audio == intel_dp->has_audio)
  1513. return 0;
  1514. intel_dp->has_audio = has_audio;
  1515. goto done;
  1516. }
  1517. if (property == dev_priv->broadcast_rgb_property) {
  1518. if (val == !!intel_dp->color_range)
  1519. return 0;
  1520. intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
  1521. goto done;
  1522. }
  1523. return -EINVAL;
  1524. done:
  1525. if (intel_dp->base.base.crtc) {
  1526. struct drm_crtc *crtc = intel_dp->base.base.crtc;
  1527. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  1528. crtc->x, crtc->y,
  1529. crtc->fb);
  1530. }
  1531. return 0;
  1532. }
  1533. static void
  1534. intel_dp_destroy (struct drm_connector *connector)
  1535. {
  1536. drm_sysfs_connector_remove(connector);
  1537. drm_connector_cleanup(connector);
  1538. kfree(connector);
  1539. }
  1540. static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
  1541. {
  1542. struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
  1543. i2c_del_adapter(&intel_dp->adapter);
  1544. drm_encoder_cleanup(encoder);
  1545. kfree(intel_dp);
  1546. }
  1547. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1548. .dpms = intel_dp_dpms,
  1549. .mode_fixup = intel_dp_mode_fixup,
  1550. .prepare = intel_dp_prepare,
  1551. .mode_set = intel_dp_mode_set,
  1552. .commit = intel_dp_commit,
  1553. };
  1554. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1555. .dpms = drm_helper_connector_dpms,
  1556. .detect = intel_dp_detect,
  1557. .fill_modes = drm_helper_probe_single_connector_modes,
  1558. .set_property = intel_dp_set_property,
  1559. .destroy = intel_dp_destroy,
  1560. };
  1561. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1562. .get_modes = intel_dp_get_modes,
  1563. .mode_valid = intel_dp_mode_valid,
  1564. .best_encoder = intel_best_encoder,
  1565. };
  1566. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1567. .destroy = intel_dp_encoder_destroy,
  1568. };
  1569. static void
  1570. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1571. {
  1572. struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
  1573. intel_dp_check_link_status(intel_dp);
  1574. }
  1575. /* Return which DP Port should be selected for Transcoder DP control */
  1576. int
  1577. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1578. {
  1579. struct drm_device *dev = crtc->dev;
  1580. struct drm_mode_config *mode_config = &dev->mode_config;
  1581. struct drm_encoder *encoder;
  1582. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1583. struct intel_dp *intel_dp;
  1584. if (encoder->crtc != crtc)
  1585. continue;
  1586. intel_dp = enc_to_intel_dp(encoder);
  1587. if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
  1588. return intel_dp->output_reg;
  1589. }
  1590. return -1;
  1591. }
  1592. /* check the VBT to see whether the eDP is on DP-D port */
  1593. bool intel_dpd_is_edp(struct drm_device *dev)
  1594. {
  1595. struct drm_i915_private *dev_priv = dev->dev_private;
  1596. struct child_device_config *p_child;
  1597. int i;
  1598. if (!dev_priv->child_dev_num)
  1599. return false;
  1600. for (i = 0; i < dev_priv->child_dev_num; i++) {
  1601. p_child = dev_priv->child_dev + i;
  1602. if (p_child->dvo_port == PORT_IDPD &&
  1603. p_child->device_type == DEVICE_TYPE_eDP)
  1604. return true;
  1605. }
  1606. return false;
  1607. }
  1608. static void
  1609. intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
  1610. {
  1611. intel_attach_force_audio_property(connector);
  1612. intel_attach_broadcast_rgb_property(connector);
  1613. }
  1614. void
  1615. intel_dp_init(struct drm_device *dev, int output_reg)
  1616. {
  1617. struct drm_i915_private *dev_priv = dev->dev_private;
  1618. struct drm_connector *connector;
  1619. struct intel_dp *intel_dp;
  1620. struct intel_encoder *intel_encoder;
  1621. struct intel_connector *intel_connector;
  1622. const char *name = NULL;
  1623. int type;
  1624. intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
  1625. if (!intel_dp)
  1626. return;
  1627. intel_dp->output_reg = output_reg;
  1628. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1629. if (!intel_connector) {
  1630. kfree(intel_dp);
  1631. return;
  1632. }
  1633. intel_encoder = &intel_dp->base;
  1634. if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
  1635. if (intel_dpd_is_edp(dev))
  1636. intel_dp->is_pch_edp = true;
  1637. if (output_reg == DP_A || is_pch_edp(intel_dp)) {
  1638. type = DRM_MODE_CONNECTOR_eDP;
  1639. intel_encoder->type = INTEL_OUTPUT_EDP;
  1640. } else {
  1641. type = DRM_MODE_CONNECTOR_DisplayPort;
  1642. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1643. }
  1644. connector = &intel_connector->base;
  1645. drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
  1646. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1647. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1648. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1649. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1650. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1651. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1652. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1653. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1654. if (is_edp(intel_dp))
  1655. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1656. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1657. connector->interlace_allowed = true;
  1658. connector->doublescan_allowed = 0;
  1659. drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
  1660. DRM_MODE_ENCODER_TMDS);
  1661. drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
  1662. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1663. drm_sysfs_connector_add(connector);
  1664. /* Set up the DDC bus. */
  1665. switch (output_reg) {
  1666. case DP_A:
  1667. name = "DPDDC-A";
  1668. break;
  1669. case DP_B:
  1670. case PCH_DP_B:
  1671. dev_priv->hotplug_supported_mask |=
  1672. HDMIB_HOTPLUG_INT_STATUS;
  1673. name = "DPDDC-B";
  1674. break;
  1675. case DP_C:
  1676. case PCH_DP_C:
  1677. dev_priv->hotplug_supported_mask |=
  1678. HDMIC_HOTPLUG_INT_STATUS;
  1679. name = "DPDDC-C";
  1680. break;
  1681. case DP_D:
  1682. case PCH_DP_D:
  1683. dev_priv->hotplug_supported_mask |=
  1684. HDMID_HOTPLUG_INT_STATUS;
  1685. name = "DPDDC-D";
  1686. break;
  1687. }
  1688. intel_dp_i2c_init(intel_dp, intel_connector, name);
  1689. /* Cache some DPCD data in the eDP case */
  1690. if (is_edp(intel_dp)) {
  1691. int ret;
  1692. u32 pp_on, pp_div;
  1693. pp_on = I915_READ(PCH_PP_ON_DELAYS);
  1694. pp_div = I915_READ(PCH_PP_DIVISOR);
  1695. /* Get T3 & T12 values (note: VESA not bspec terminology) */
  1696. dev_priv->panel_t3 = (pp_on & 0x1fff0000) >> 16;
  1697. dev_priv->panel_t3 /= 10; /* t3 in 100us units */
  1698. dev_priv->panel_t12 = pp_div & 0xf;
  1699. dev_priv->panel_t12 *= 100; /* t12 in 100ms units */
  1700. ironlake_edp_panel_vdd_on(intel_dp);
  1701. ret = intel_dp_aux_native_read(intel_dp, DP_DPCD_REV,
  1702. intel_dp->dpcd,
  1703. sizeof(intel_dp->dpcd));
  1704. ironlake_edp_panel_vdd_off(intel_dp);
  1705. if (ret == sizeof(intel_dp->dpcd)) {
  1706. if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
  1707. dev_priv->no_aux_handshake =
  1708. intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
  1709. DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
  1710. } else {
  1711. /* if this fails, presume the device is a ghost */
  1712. DRM_INFO("failed to retrieve link info, disabling eDP\n");
  1713. intel_dp_encoder_destroy(&intel_dp->base.base);
  1714. intel_dp_destroy(&intel_connector->base);
  1715. return;
  1716. }
  1717. }
  1718. intel_encoder->hot_plug = intel_dp_hot_plug;
  1719. if (is_edp(intel_dp)) {
  1720. /* initialize panel mode from VBT if available for eDP */
  1721. if (dev_priv->lfp_lvds_vbt_mode) {
  1722. dev_priv->panel_fixed_mode =
  1723. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1724. if (dev_priv->panel_fixed_mode) {
  1725. dev_priv->panel_fixed_mode->type |=
  1726. DRM_MODE_TYPE_PREFERRED;
  1727. }
  1728. }
  1729. }
  1730. intel_dp_add_properties(intel_dp, connector);
  1731. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1732. * 0xd. Failure to do so will result in spurious interrupts being
  1733. * generated on the port when a cable is not attached.
  1734. */
  1735. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1736. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1737. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1738. }
  1739. }