r8169.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if(!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define TX_BUFFS_AVAIL(tp) \
  79. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  80. #ifdef CONFIG_R8169_NAPI
  81. #define rtl8169_rx_skb netif_receive_skb
  82. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  83. #define rtl8169_rx_quota(count, quota) min(count, quota)
  84. #else
  85. #define rtl8169_rx_skb netif_rx
  86. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  87. #define rtl8169_rx_quota(count, quota) count
  88. #endif
  89. /* media options */
  90. #define MAX_UNITS 8
  91. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  92. static int num_media = 0;
  93. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  94. static int max_interrupt_work = 20;
  95. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  96. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  97. static int multicast_filter_limit = 32;
  98. /* MAC address length */
  99. #define MAC_ADDR_LEN 6
  100. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  101. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  102. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  103. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  104. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  105. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  106. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  107. #define R8169_REGS_SIZE 256
  108. #define R8169_NAPI_WEIGHT 64
  109. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  110. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  111. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  112. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  113. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  114. #define RTL8169_TX_TIMEOUT (6*HZ)
  115. #define RTL8169_PHY_TIMEOUT (10*HZ)
  116. /* write/read MMIO register */
  117. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  118. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  119. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  120. #define RTL_R8(reg) readb (ioaddr + (reg))
  121. #define RTL_R16(reg) readw (ioaddr + (reg))
  122. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  123. enum mac_version {
  124. RTL_GIGA_MAC_VER_B = 0x00,
  125. /* RTL_GIGA_MAC_VER_C = 0x03, */
  126. RTL_GIGA_MAC_VER_D = 0x01,
  127. RTL_GIGA_MAC_VER_E = 0x02,
  128. RTL_GIGA_MAC_VER_X = 0x04 /* Greater than RTL_GIGA_MAC_VER_E */
  129. };
  130. enum phy_version {
  131. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  132. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  133. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  134. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  135. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  136. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  137. };
  138. #define _R(NAME,MAC,MASK) \
  139. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  140. const static struct {
  141. const char *name;
  142. u8 mac_version;
  143. u32 RxConfigMask; /* Clears the bits supported by this chip */
  144. } rtl_chip_info[] = {
  145. _R("RTL8169", RTL_GIGA_MAC_VER_B, 0xff7e1880),
  146. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_D, 0xff7e1880),
  147. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_E, 0xff7e1880),
  148. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_X, 0xff7e1880),
  149. };
  150. #undef _R
  151. static struct pci_device_id rtl8169_pci_tbl[] = {
  152. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), },
  153. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), },
  154. { PCI_DEVICE(0x16ec, 0x0116), },
  155. {0,},
  156. };
  157. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  158. static int rx_copybreak = 200;
  159. static int use_dac;
  160. enum RTL8169_registers {
  161. MAC0 = 0, /* Ethernet hardware address. */
  162. MAR0 = 8, /* Multicast filter. */
  163. TxDescStartAddrLow = 0x20,
  164. TxDescStartAddrHigh = 0x24,
  165. TxHDescStartAddrLow = 0x28,
  166. TxHDescStartAddrHigh = 0x2c,
  167. FLASH = 0x30,
  168. ERSR = 0x36,
  169. ChipCmd = 0x37,
  170. TxPoll = 0x38,
  171. IntrMask = 0x3C,
  172. IntrStatus = 0x3E,
  173. TxConfig = 0x40,
  174. RxConfig = 0x44,
  175. RxMissed = 0x4C,
  176. Cfg9346 = 0x50,
  177. Config0 = 0x51,
  178. Config1 = 0x52,
  179. Config2 = 0x53,
  180. Config3 = 0x54,
  181. Config4 = 0x55,
  182. Config5 = 0x56,
  183. MultiIntr = 0x5C,
  184. PHYAR = 0x60,
  185. TBICSR = 0x64,
  186. TBI_ANAR = 0x68,
  187. TBI_LPAR = 0x6A,
  188. PHYstatus = 0x6C,
  189. RxMaxSize = 0xDA,
  190. CPlusCmd = 0xE0,
  191. IntrMitigate = 0xE2,
  192. RxDescAddrLow = 0xE4,
  193. RxDescAddrHigh = 0xE8,
  194. EarlyTxThres = 0xEC,
  195. FuncEvent = 0xF0,
  196. FuncEventMask = 0xF4,
  197. FuncPresetState = 0xF8,
  198. FuncForceEvent = 0xFC,
  199. };
  200. enum RTL8169_register_content {
  201. /* InterruptStatusBits */
  202. SYSErr = 0x8000,
  203. PCSTimeout = 0x4000,
  204. SWInt = 0x0100,
  205. TxDescUnavail = 0x80,
  206. RxFIFOOver = 0x40,
  207. LinkChg = 0x20,
  208. RxOverflow = 0x10,
  209. TxErr = 0x08,
  210. TxOK = 0x04,
  211. RxErr = 0x02,
  212. RxOK = 0x01,
  213. /* RxStatusDesc */
  214. RxRES = 0x00200000,
  215. RxCRC = 0x00080000,
  216. RxRUNT = 0x00100000,
  217. RxRWT = 0x00400000,
  218. /* ChipCmdBits */
  219. CmdReset = 0x10,
  220. CmdRxEnb = 0x08,
  221. CmdTxEnb = 0x04,
  222. RxBufEmpty = 0x01,
  223. /* Cfg9346Bits */
  224. Cfg9346_Lock = 0x00,
  225. Cfg9346_Unlock = 0xC0,
  226. /* rx_mode_bits */
  227. AcceptErr = 0x20,
  228. AcceptRunt = 0x10,
  229. AcceptBroadcast = 0x08,
  230. AcceptMulticast = 0x04,
  231. AcceptMyPhys = 0x02,
  232. AcceptAllPhys = 0x01,
  233. /* RxConfigBits */
  234. RxCfgFIFOShift = 13,
  235. RxCfgDMAShift = 8,
  236. /* TxConfigBits */
  237. TxInterFrameGapShift = 24,
  238. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  239. /* TBICSR p.28 */
  240. TBIReset = 0x80000000,
  241. TBILoopback = 0x40000000,
  242. TBINwEnable = 0x20000000,
  243. TBINwRestart = 0x10000000,
  244. TBILinkOk = 0x02000000,
  245. TBINwComplete = 0x01000000,
  246. /* CPlusCmd p.31 */
  247. RxVlan = (1 << 6),
  248. RxChkSum = (1 << 5),
  249. PCIDAC = (1 << 4),
  250. PCIMulRW = (1 << 3),
  251. /* rtl8169_PHYstatus */
  252. TBI_Enable = 0x80,
  253. TxFlowCtrl = 0x40,
  254. RxFlowCtrl = 0x20,
  255. _1000bpsF = 0x10,
  256. _100bps = 0x08,
  257. _10bps = 0x04,
  258. LinkStatus = 0x02,
  259. FullDup = 0x01,
  260. /* GIGABIT_PHY_registers */
  261. PHY_CTRL_REG = 0,
  262. PHY_STAT_REG = 1,
  263. PHY_AUTO_NEGO_REG = 4,
  264. PHY_1000_CTRL_REG = 9,
  265. /* GIGABIT_PHY_REG_BIT */
  266. PHY_Restart_Auto_Nego = 0x0200,
  267. PHY_Enable_Auto_Nego = 0x1000,
  268. /* PHY_STAT_REG = 1 */
  269. PHY_Auto_Neco_Comp = 0x0020,
  270. /* PHY_AUTO_NEGO_REG = 4 */
  271. PHY_Cap_10_Half = 0x0020,
  272. PHY_Cap_10_Full = 0x0040,
  273. PHY_Cap_100_Half = 0x0080,
  274. PHY_Cap_100_Full = 0x0100,
  275. /* PHY_1000_CTRL_REG = 9 */
  276. PHY_Cap_1000_Full = 0x0200,
  277. PHY_Cap_Null = 0x0,
  278. /* _MediaType */
  279. _10_Half = 0x01,
  280. _10_Full = 0x02,
  281. _100_Half = 0x04,
  282. _100_Full = 0x08,
  283. _1000_Full = 0x10,
  284. /* _TBICSRBit */
  285. TBILinkOK = 0x02000000,
  286. };
  287. enum _DescStatusBit {
  288. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  289. RingEnd = (1 << 30), /* End of descriptor ring */
  290. FirstFrag = (1 << 29), /* First segment of a packet */
  291. LastFrag = (1 << 28), /* Final segment of a packet */
  292. /* Tx private */
  293. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  294. MSSShift = 16, /* MSS value position */
  295. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  296. IPCS = (1 << 18), /* Calculate IP checksum */
  297. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  298. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  299. TxVlanTag = (1 << 17), /* Add VLAN tag */
  300. /* Rx private */
  301. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  302. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  303. #define RxProtoUDP (PID1)
  304. #define RxProtoTCP (PID0)
  305. #define RxProtoIP (PID1 | PID0)
  306. #define RxProtoMask RxProtoIP
  307. IPFail = (1 << 16), /* IP checksum failed */
  308. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  309. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  310. RxVlanTag = (1 << 16), /* VLAN tag available */
  311. };
  312. #define RsvdMask 0x3fffc000
  313. struct TxDesc {
  314. u32 opts1;
  315. u32 opts2;
  316. u64 addr;
  317. };
  318. struct RxDesc {
  319. u32 opts1;
  320. u32 opts2;
  321. u64 addr;
  322. };
  323. struct ring_info {
  324. struct sk_buff *skb;
  325. u32 len;
  326. u8 __pad[sizeof(void *) - sizeof(u32)];
  327. };
  328. struct rtl8169_private {
  329. void __iomem *mmio_addr; /* memory map physical address */
  330. struct pci_dev *pci_dev; /* Index of PCI device */
  331. struct net_device_stats stats; /* statistics of net device */
  332. spinlock_t lock; /* spin lock flag */
  333. int chipset;
  334. int mac_version;
  335. int phy_version;
  336. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  337. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  338. u32 dirty_rx;
  339. u32 dirty_tx;
  340. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  341. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  342. dma_addr_t TxPhyAddr;
  343. dma_addr_t RxPhyAddr;
  344. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  345. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  346. unsigned rx_buf_sz;
  347. struct timer_list timer;
  348. u16 cp_cmd;
  349. u16 intr_mask;
  350. int phy_auto_nego_reg;
  351. int phy_1000_ctrl_reg;
  352. #ifdef CONFIG_R8169_VLAN
  353. struct vlan_group *vlgrp;
  354. #endif
  355. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  356. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  357. void (*phy_reset_enable)(void __iomem *);
  358. unsigned int (*phy_reset_pending)(void __iomem *);
  359. unsigned int (*link_ok)(void __iomem *);
  360. struct work_struct task;
  361. };
  362. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@oss.sgi.com>");
  363. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  364. module_param_array(media, int, &num_media, 0);
  365. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  366. module_param(rx_copybreak, int, 0);
  367. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  368. module_param(use_dac, int, 0);
  369. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  370. MODULE_LICENSE("GPL");
  371. MODULE_VERSION(RTL8169_VERSION);
  372. static int rtl8169_open(struct net_device *dev);
  373. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  374. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance,
  375. struct pt_regs *regs);
  376. static int rtl8169_init_ring(struct net_device *dev);
  377. static void rtl8169_hw_start(struct net_device *dev);
  378. static int rtl8169_close(struct net_device *dev);
  379. static void rtl8169_set_rx_mode(struct net_device *dev);
  380. static void rtl8169_tx_timeout(struct net_device *dev);
  381. static struct net_device_stats *rtl8169_get_stats(struct net_device *netdev);
  382. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  383. void __iomem *);
  384. static int rtl8169_change_mtu(struct net_device *netdev, int new_mtu);
  385. static void rtl8169_down(struct net_device *dev);
  386. #ifdef CONFIG_R8169_NAPI
  387. static int rtl8169_poll(struct net_device *dev, int *budget);
  388. #endif
  389. static const u16 rtl8169_intr_mask =
  390. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  391. static const u16 rtl8169_napi_event =
  392. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  393. static const unsigned int rtl8169_rx_config =
  394. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  395. #define PHY_Cap_10_Half_Or_Less PHY_Cap_10_Half
  396. #define PHY_Cap_10_Full_Or_Less PHY_Cap_10_Full | PHY_Cap_10_Half_Or_Less
  397. #define PHY_Cap_100_Half_Or_Less PHY_Cap_100_Half | PHY_Cap_10_Full_Or_Less
  398. #define PHY_Cap_100_Full_Or_Less PHY_Cap_100_Full | PHY_Cap_100_Half_Or_Less
  399. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  400. {
  401. int i;
  402. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  403. udelay(1000);
  404. for (i = 2000; i > 0; i--) {
  405. /* Check if the RTL8169 has completed writing to the specified MII register */
  406. if (!(RTL_R32(PHYAR) & 0x80000000))
  407. break;
  408. udelay(100);
  409. }
  410. }
  411. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  412. {
  413. int i, value = -1;
  414. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  415. udelay(1000);
  416. for (i = 2000; i > 0; i--) {
  417. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  418. if (RTL_R32(PHYAR) & 0x80000000) {
  419. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  420. break;
  421. }
  422. udelay(100);
  423. }
  424. return value;
  425. }
  426. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  427. {
  428. RTL_W16(IntrMask, 0x0000);
  429. RTL_W16(IntrStatus, 0xffff);
  430. }
  431. static void rtl8169_asic_down(void __iomem *ioaddr)
  432. {
  433. RTL_W8(ChipCmd, 0x00);
  434. rtl8169_irq_mask_and_ack(ioaddr);
  435. RTL_R16(CPlusCmd);
  436. }
  437. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  438. {
  439. return RTL_R32(TBICSR) & TBIReset;
  440. }
  441. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  442. {
  443. return mdio_read(ioaddr, 0) & 0x8000;
  444. }
  445. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  446. {
  447. return RTL_R32(TBICSR) & TBILinkOk;
  448. }
  449. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  450. {
  451. return RTL_R8(PHYstatus) & LinkStatus;
  452. }
  453. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  454. {
  455. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  456. }
  457. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  458. {
  459. unsigned int val;
  460. val = (mdio_read(ioaddr, PHY_CTRL_REG) | 0x8000) & 0xffff;
  461. mdio_write(ioaddr, PHY_CTRL_REG, val);
  462. }
  463. static void rtl8169_check_link_status(struct net_device *dev,
  464. struct rtl8169_private *tp, void __iomem *ioaddr)
  465. {
  466. unsigned long flags;
  467. spin_lock_irqsave(&tp->lock, flags);
  468. if (tp->link_ok(ioaddr)) {
  469. netif_carrier_on(dev);
  470. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  471. } else
  472. netif_carrier_off(dev);
  473. spin_unlock_irqrestore(&tp->lock, flags);
  474. }
  475. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  476. {
  477. struct {
  478. u16 speed;
  479. u8 duplex;
  480. u8 autoneg;
  481. u8 media;
  482. } link_settings[] = {
  483. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  484. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  485. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  486. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  487. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  488. /* Make TBI happy */
  489. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  490. }, *p;
  491. unsigned char option;
  492. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  493. if ((option != 0xff) && !idx)
  494. printk(KERN_WARNING PFX "media option is deprecated.\n");
  495. for (p = link_settings; p->media != 0xff; p++) {
  496. if (p->media == option)
  497. break;
  498. }
  499. *autoneg = p->autoneg;
  500. *speed = p->speed;
  501. *duplex = p->duplex;
  502. }
  503. static void rtl8169_get_drvinfo(struct net_device *dev,
  504. struct ethtool_drvinfo *info)
  505. {
  506. struct rtl8169_private *tp = netdev_priv(dev);
  507. strcpy(info->driver, MODULENAME);
  508. strcpy(info->version, RTL8169_VERSION);
  509. strcpy(info->bus_info, pci_name(tp->pci_dev));
  510. }
  511. static int rtl8169_get_regs_len(struct net_device *dev)
  512. {
  513. return R8169_REGS_SIZE;
  514. }
  515. static int rtl8169_set_speed_tbi(struct net_device *dev,
  516. u8 autoneg, u16 speed, u8 duplex)
  517. {
  518. struct rtl8169_private *tp = netdev_priv(dev);
  519. void __iomem *ioaddr = tp->mmio_addr;
  520. int ret = 0;
  521. u32 reg;
  522. reg = RTL_R32(TBICSR);
  523. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  524. (duplex == DUPLEX_FULL)) {
  525. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  526. } else if (autoneg == AUTONEG_ENABLE)
  527. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  528. else {
  529. printk(KERN_WARNING PFX
  530. "%s: incorrect speed setting refused in TBI mode\n",
  531. dev->name);
  532. ret = -EOPNOTSUPP;
  533. }
  534. return ret;
  535. }
  536. static int rtl8169_set_speed_xmii(struct net_device *dev,
  537. u8 autoneg, u16 speed, u8 duplex)
  538. {
  539. struct rtl8169_private *tp = netdev_priv(dev);
  540. void __iomem *ioaddr = tp->mmio_addr;
  541. int auto_nego, giga_ctrl;
  542. auto_nego = mdio_read(ioaddr, PHY_AUTO_NEGO_REG);
  543. auto_nego &= ~(PHY_Cap_10_Half | PHY_Cap_10_Full |
  544. PHY_Cap_100_Half | PHY_Cap_100_Full);
  545. giga_ctrl = mdio_read(ioaddr, PHY_1000_CTRL_REG);
  546. giga_ctrl &= ~(PHY_Cap_1000_Full | PHY_Cap_Null);
  547. if (autoneg == AUTONEG_ENABLE) {
  548. auto_nego |= (PHY_Cap_10_Half | PHY_Cap_10_Full |
  549. PHY_Cap_100_Half | PHY_Cap_100_Full);
  550. giga_ctrl |= PHY_Cap_1000_Full;
  551. } else {
  552. if (speed == SPEED_10)
  553. auto_nego |= PHY_Cap_10_Half | PHY_Cap_10_Full;
  554. else if (speed == SPEED_100)
  555. auto_nego |= PHY_Cap_100_Half | PHY_Cap_100_Full;
  556. else if (speed == SPEED_1000)
  557. giga_ctrl |= PHY_Cap_1000_Full;
  558. if (duplex == DUPLEX_HALF)
  559. auto_nego &= ~(PHY_Cap_10_Full | PHY_Cap_100_Full);
  560. }
  561. tp->phy_auto_nego_reg = auto_nego;
  562. tp->phy_1000_ctrl_reg = giga_ctrl;
  563. mdio_write(ioaddr, PHY_AUTO_NEGO_REG, auto_nego);
  564. mdio_write(ioaddr, PHY_1000_CTRL_REG, giga_ctrl);
  565. mdio_write(ioaddr, PHY_CTRL_REG, PHY_Enable_Auto_Nego |
  566. PHY_Restart_Auto_Nego);
  567. return 0;
  568. }
  569. static int rtl8169_set_speed(struct net_device *dev,
  570. u8 autoneg, u16 speed, u8 duplex)
  571. {
  572. struct rtl8169_private *tp = netdev_priv(dev);
  573. int ret;
  574. ret = tp->set_speed(dev, autoneg, speed, duplex);
  575. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  576. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  577. return ret;
  578. }
  579. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  580. {
  581. struct rtl8169_private *tp = netdev_priv(dev);
  582. unsigned long flags;
  583. int ret;
  584. spin_lock_irqsave(&tp->lock, flags);
  585. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  586. spin_unlock_irqrestore(&tp->lock, flags);
  587. return ret;
  588. }
  589. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  590. {
  591. struct rtl8169_private *tp = netdev_priv(dev);
  592. return tp->cp_cmd & RxChkSum;
  593. }
  594. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  595. {
  596. struct rtl8169_private *tp = netdev_priv(dev);
  597. void __iomem *ioaddr = tp->mmio_addr;
  598. unsigned long flags;
  599. spin_lock_irqsave(&tp->lock, flags);
  600. if (data)
  601. tp->cp_cmd |= RxChkSum;
  602. else
  603. tp->cp_cmd &= ~RxChkSum;
  604. RTL_W16(CPlusCmd, tp->cp_cmd);
  605. RTL_R16(CPlusCmd);
  606. spin_unlock_irqrestore(&tp->lock, flags);
  607. return 0;
  608. }
  609. #ifdef CONFIG_R8169_VLAN
  610. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  611. struct sk_buff *skb)
  612. {
  613. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  614. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  615. }
  616. static void rtl8169_vlan_rx_register(struct net_device *dev,
  617. struct vlan_group *grp)
  618. {
  619. struct rtl8169_private *tp = netdev_priv(dev);
  620. void __iomem *ioaddr = tp->mmio_addr;
  621. unsigned long flags;
  622. spin_lock_irqsave(&tp->lock, flags);
  623. tp->vlgrp = grp;
  624. if (tp->vlgrp)
  625. tp->cp_cmd |= RxVlan;
  626. else
  627. tp->cp_cmd &= ~RxVlan;
  628. RTL_W16(CPlusCmd, tp->cp_cmd);
  629. RTL_R16(CPlusCmd);
  630. spin_unlock_irqrestore(&tp->lock, flags);
  631. }
  632. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  633. {
  634. struct rtl8169_private *tp = netdev_priv(dev);
  635. unsigned long flags;
  636. spin_lock_irqsave(&tp->lock, flags);
  637. if (tp->vlgrp)
  638. tp->vlgrp->vlan_devices[vid] = NULL;
  639. spin_unlock_irqrestore(&tp->lock, flags);
  640. }
  641. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  642. struct sk_buff *skb)
  643. {
  644. u32 opts2 = le32_to_cpu(desc->opts2);
  645. int ret;
  646. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  647. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  648. swab16(opts2 & 0xffff));
  649. ret = 0;
  650. } else
  651. ret = -1;
  652. desc->opts2 = 0;
  653. return ret;
  654. }
  655. #else /* !CONFIG_R8169_VLAN */
  656. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  657. struct sk_buff *skb)
  658. {
  659. return 0;
  660. }
  661. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  662. struct sk_buff *skb)
  663. {
  664. return -1;
  665. }
  666. #endif
  667. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  668. {
  669. struct rtl8169_private *tp = netdev_priv(dev);
  670. void __iomem *ioaddr = tp->mmio_addr;
  671. u32 status;
  672. cmd->supported =
  673. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  674. cmd->port = PORT_FIBRE;
  675. cmd->transceiver = XCVR_INTERNAL;
  676. status = RTL_R32(TBICSR);
  677. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  678. cmd->autoneg = !!(status & TBINwEnable);
  679. cmd->speed = SPEED_1000;
  680. cmd->duplex = DUPLEX_FULL; /* Always set */
  681. }
  682. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  683. {
  684. struct rtl8169_private *tp = netdev_priv(dev);
  685. void __iomem *ioaddr = tp->mmio_addr;
  686. u8 status;
  687. cmd->supported = SUPPORTED_10baseT_Half |
  688. SUPPORTED_10baseT_Full |
  689. SUPPORTED_100baseT_Half |
  690. SUPPORTED_100baseT_Full |
  691. SUPPORTED_1000baseT_Full |
  692. SUPPORTED_Autoneg |
  693. SUPPORTED_TP;
  694. cmd->autoneg = 1;
  695. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  696. if (tp->phy_auto_nego_reg & PHY_Cap_10_Half)
  697. cmd->advertising |= ADVERTISED_10baseT_Half;
  698. if (tp->phy_auto_nego_reg & PHY_Cap_10_Full)
  699. cmd->advertising |= ADVERTISED_10baseT_Full;
  700. if (tp->phy_auto_nego_reg & PHY_Cap_100_Half)
  701. cmd->advertising |= ADVERTISED_100baseT_Half;
  702. if (tp->phy_auto_nego_reg & PHY_Cap_100_Full)
  703. cmd->advertising |= ADVERTISED_100baseT_Full;
  704. if (tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full)
  705. cmd->advertising |= ADVERTISED_1000baseT_Full;
  706. status = RTL_R8(PHYstatus);
  707. if (status & _1000bpsF)
  708. cmd->speed = SPEED_1000;
  709. else if (status & _100bps)
  710. cmd->speed = SPEED_100;
  711. else if (status & _10bps)
  712. cmd->speed = SPEED_10;
  713. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  714. DUPLEX_FULL : DUPLEX_HALF;
  715. }
  716. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  717. {
  718. struct rtl8169_private *tp = netdev_priv(dev);
  719. unsigned long flags;
  720. spin_lock_irqsave(&tp->lock, flags);
  721. tp->get_settings(dev, cmd);
  722. spin_unlock_irqrestore(&tp->lock, flags);
  723. return 0;
  724. }
  725. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  726. void *p)
  727. {
  728. struct rtl8169_private *tp = netdev_priv(dev);
  729. unsigned long flags;
  730. if (regs->len > R8169_REGS_SIZE)
  731. regs->len = R8169_REGS_SIZE;
  732. spin_lock_irqsave(&tp->lock, flags);
  733. memcpy_fromio(p, tp->mmio_addr, regs->len);
  734. spin_unlock_irqrestore(&tp->lock, flags);
  735. }
  736. static struct ethtool_ops rtl8169_ethtool_ops = {
  737. .get_drvinfo = rtl8169_get_drvinfo,
  738. .get_regs_len = rtl8169_get_regs_len,
  739. .get_link = ethtool_op_get_link,
  740. .get_settings = rtl8169_get_settings,
  741. .set_settings = rtl8169_set_settings,
  742. .get_rx_csum = rtl8169_get_rx_csum,
  743. .set_rx_csum = rtl8169_set_rx_csum,
  744. .get_tx_csum = ethtool_op_get_tx_csum,
  745. .set_tx_csum = ethtool_op_set_tx_csum,
  746. .get_sg = ethtool_op_get_sg,
  747. .set_sg = ethtool_op_set_sg,
  748. .get_tso = ethtool_op_get_tso,
  749. .set_tso = ethtool_op_set_tso,
  750. .get_regs = rtl8169_get_regs,
  751. };
  752. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  753. int bitval)
  754. {
  755. int val;
  756. val = mdio_read(ioaddr, reg);
  757. val = (bitval == 1) ?
  758. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  759. mdio_write(ioaddr, reg, val & 0xffff);
  760. }
  761. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  762. {
  763. const struct {
  764. u32 mask;
  765. int mac_version;
  766. } mac_info[] = {
  767. { 0x1 << 28, RTL_GIGA_MAC_VER_X },
  768. { 0x1 << 26, RTL_GIGA_MAC_VER_E },
  769. { 0x1 << 23, RTL_GIGA_MAC_VER_D },
  770. { 0x00000000, RTL_GIGA_MAC_VER_B } /* Catch-all */
  771. }, *p = mac_info;
  772. u32 reg;
  773. reg = RTL_R32(TxConfig) & 0x7c800000;
  774. while ((reg & p->mask) != p->mask)
  775. p++;
  776. tp->mac_version = p->mac_version;
  777. }
  778. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  779. {
  780. struct {
  781. int version;
  782. char *msg;
  783. } mac_print[] = {
  784. { RTL_GIGA_MAC_VER_E, "RTL_GIGA_MAC_VER_E" },
  785. { RTL_GIGA_MAC_VER_D, "RTL_GIGA_MAC_VER_D" },
  786. { RTL_GIGA_MAC_VER_B, "RTL_GIGA_MAC_VER_B" },
  787. { 0, NULL }
  788. }, *p;
  789. for (p = mac_print; p->msg; p++) {
  790. if (tp->mac_version == p->version) {
  791. dprintk("mac_version == %s (%04d)\n", p->msg,
  792. p->version);
  793. return;
  794. }
  795. }
  796. dprintk("mac_version == Unknown\n");
  797. }
  798. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  799. {
  800. const struct {
  801. u16 mask;
  802. u16 set;
  803. int phy_version;
  804. } phy_info[] = {
  805. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  806. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  807. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  808. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  809. }, *p = phy_info;
  810. u16 reg;
  811. reg = mdio_read(ioaddr, 3) & 0xffff;
  812. while ((reg & p->mask) != p->set)
  813. p++;
  814. tp->phy_version = p->phy_version;
  815. }
  816. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  817. {
  818. struct {
  819. int version;
  820. char *msg;
  821. u32 reg;
  822. } phy_print[] = {
  823. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  824. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  825. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  826. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  827. { 0, NULL, 0x0000 }
  828. }, *p;
  829. for (p = phy_print; p->msg; p++) {
  830. if (tp->phy_version == p->version) {
  831. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  832. return;
  833. }
  834. }
  835. dprintk("phy_version == Unknown\n");
  836. }
  837. static void rtl8169_hw_phy_config(struct net_device *dev)
  838. {
  839. struct rtl8169_private *tp = netdev_priv(dev);
  840. void __iomem *ioaddr = tp->mmio_addr;
  841. struct {
  842. u16 regs[5]; /* Beware of bit-sign propagation */
  843. } phy_magic[5] = { {
  844. { 0x0000, //w 4 15 12 0
  845. 0x00a1, //w 3 15 0 00a1
  846. 0x0008, //w 2 15 0 0008
  847. 0x1020, //w 1 15 0 1020
  848. 0x1000 } },{ //w 0 15 0 1000
  849. { 0x7000, //w 4 15 12 7
  850. 0xff41, //w 3 15 0 ff41
  851. 0xde60, //w 2 15 0 de60
  852. 0x0140, //w 1 15 0 0140
  853. 0x0077 } },{ //w 0 15 0 0077
  854. { 0xa000, //w 4 15 12 a
  855. 0xdf01, //w 3 15 0 df01
  856. 0xdf20, //w 2 15 0 df20
  857. 0xff95, //w 1 15 0 ff95
  858. 0xfa00 } },{ //w 0 15 0 fa00
  859. { 0xb000, //w 4 15 12 b
  860. 0xff41, //w 3 15 0 ff41
  861. 0xde20, //w 2 15 0 de20
  862. 0x0140, //w 1 15 0 0140
  863. 0x00bb } },{ //w 0 15 0 00bb
  864. { 0xf000, //w 4 15 12 f
  865. 0xdf01, //w 3 15 0 df01
  866. 0xdf20, //w 2 15 0 df20
  867. 0xff95, //w 1 15 0 ff95
  868. 0xbf00 } //w 0 15 0 bf00
  869. }
  870. }, *p = phy_magic;
  871. int i;
  872. rtl8169_print_mac_version(tp);
  873. rtl8169_print_phy_version(tp);
  874. if (tp->mac_version <= RTL_GIGA_MAC_VER_B)
  875. return;
  876. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  877. return;
  878. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  879. dprintk("Do final_reg2.cfg\n");
  880. /* Shazam ! */
  881. if (tp->mac_version == RTL_GIGA_MAC_VER_X) {
  882. mdio_write(ioaddr, 31, 0x0001);
  883. mdio_write(ioaddr, 9, 0x273a);
  884. mdio_write(ioaddr, 14, 0x7bfb);
  885. mdio_write(ioaddr, 27, 0x841e);
  886. mdio_write(ioaddr, 31, 0x0002);
  887. mdio_write(ioaddr, 1, 0x90d0);
  888. mdio_write(ioaddr, 31, 0x0000);
  889. return;
  890. }
  891. /* phy config for RTL8169s mac_version C chip */
  892. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  893. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  894. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  895. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  896. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  897. int val, pos = 4;
  898. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  899. mdio_write(ioaddr, pos, val);
  900. while (--pos >= 0)
  901. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  902. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  903. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  904. }
  905. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  906. }
  907. static void rtl8169_phy_timer(unsigned long __opaque)
  908. {
  909. struct net_device *dev = (struct net_device *)__opaque;
  910. struct rtl8169_private *tp = netdev_priv(dev);
  911. struct timer_list *timer = &tp->timer;
  912. void __iomem *ioaddr = tp->mmio_addr;
  913. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  914. assert(tp->mac_version > RTL_GIGA_MAC_VER_B);
  915. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  916. if (!(tp->phy_1000_ctrl_reg & PHY_Cap_1000_Full))
  917. return;
  918. spin_lock_irq(&tp->lock);
  919. if (tp->phy_reset_pending(ioaddr)) {
  920. /*
  921. * A busy loop could burn quite a few cycles on nowadays CPU.
  922. * Let's delay the execution of the timer for a few ticks.
  923. */
  924. timeout = HZ/10;
  925. goto out_mod_timer;
  926. }
  927. if (tp->link_ok(ioaddr))
  928. goto out_unlock;
  929. printk(KERN_WARNING PFX "%s: PHY reset until link up\n", dev->name);
  930. tp->phy_reset_enable(ioaddr);
  931. out_mod_timer:
  932. mod_timer(timer, jiffies + timeout);
  933. out_unlock:
  934. spin_unlock_irq(&tp->lock);
  935. }
  936. static inline void rtl8169_delete_timer(struct net_device *dev)
  937. {
  938. struct rtl8169_private *tp = netdev_priv(dev);
  939. struct timer_list *timer = &tp->timer;
  940. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  941. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  942. return;
  943. del_timer_sync(timer);
  944. }
  945. static inline void rtl8169_request_timer(struct net_device *dev)
  946. {
  947. struct rtl8169_private *tp = netdev_priv(dev);
  948. struct timer_list *timer = &tp->timer;
  949. if ((tp->mac_version <= RTL_GIGA_MAC_VER_B) ||
  950. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  951. return;
  952. init_timer(timer);
  953. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  954. timer->data = (unsigned long)(dev);
  955. timer->function = rtl8169_phy_timer;
  956. add_timer(timer);
  957. }
  958. #ifdef CONFIG_NET_POLL_CONTROLLER
  959. /*
  960. * Polling 'interrupt' - used by things like netconsole to send skbs
  961. * without having to re-enable interrupts. It's not called while
  962. * the interrupt routine is executing.
  963. */
  964. static void rtl8169_netpoll(struct net_device *dev)
  965. {
  966. struct rtl8169_private *tp = netdev_priv(dev);
  967. struct pci_dev *pdev = tp->pci_dev;
  968. disable_irq(pdev->irq);
  969. rtl8169_interrupt(pdev->irq, dev, NULL);
  970. enable_irq(pdev->irq);
  971. }
  972. #endif
  973. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  974. void __iomem *ioaddr)
  975. {
  976. iounmap(ioaddr);
  977. pci_release_regions(pdev);
  978. pci_disable_device(pdev);
  979. free_netdev(dev);
  980. }
  981. static int __devinit
  982. rtl8169_init_board(struct pci_dev *pdev, struct net_device **dev_out,
  983. void __iomem **ioaddr_out)
  984. {
  985. void __iomem *ioaddr;
  986. struct net_device *dev;
  987. struct rtl8169_private *tp;
  988. int rc = -ENOMEM, i, acpi_idle_state = 0, pm_cap;
  989. assert(ioaddr_out != NULL);
  990. /* dev zeroed in alloc_etherdev */
  991. dev = alloc_etherdev(sizeof (*tp));
  992. if (dev == NULL) {
  993. printk(KERN_ERR PFX "unable to alloc new ethernet\n");
  994. goto err_out;
  995. }
  996. SET_MODULE_OWNER(dev);
  997. SET_NETDEV_DEV(dev, &pdev->dev);
  998. tp = netdev_priv(dev);
  999. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1000. rc = pci_enable_device(pdev);
  1001. if (rc) {
  1002. printk(KERN_ERR PFX "%s: enable failure\n", pci_name(pdev));
  1003. goto err_out_free_dev;
  1004. }
  1005. rc = pci_set_mwi(pdev);
  1006. if (rc < 0)
  1007. goto err_out_disable;
  1008. /* save power state before pci_enable_device overwrites it */
  1009. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1010. if (pm_cap) {
  1011. u16 pwr_command;
  1012. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1013. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1014. } else {
  1015. printk(KERN_ERR PFX
  1016. "Cannot find PowerManagement capability, aborting.\n");
  1017. goto err_out_mwi;
  1018. }
  1019. /* make sure PCI base addr 1 is MMIO */
  1020. if (!(pci_resource_flags(pdev, 1) & IORESOURCE_MEM)) {
  1021. printk(KERN_ERR PFX
  1022. "region #1 not an MMIO resource, aborting\n");
  1023. rc = -ENODEV;
  1024. goto err_out_mwi;
  1025. }
  1026. /* check for weird/broken PCI region reporting */
  1027. if (pci_resource_len(pdev, 1) < R8169_REGS_SIZE) {
  1028. printk(KERN_ERR PFX "Invalid PCI region size(s), aborting\n");
  1029. rc = -ENODEV;
  1030. goto err_out_mwi;
  1031. }
  1032. rc = pci_request_regions(pdev, MODULENAME);
  1033. if (rc) {
  1034. printk(KERN_ERR PFX "%s: could not request regions.\n",
  1035. pci_name(pdev));
  1036. goto err_out_mwi;
  1037. }
  1038. tp->cp_cmd = PCIMulRW | RxChkSum;
  1039. if ((sizeof(dma_addr_t) > 4) &&
  1040. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1041. tp->cp_cmd |= PCIDAC;
  1042. dev->features |= NETIF_F_HIGHDMA;
  1043. } else {
  1044. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1045. if (rc < 0) {
  1046. printk(KERN_ERR PFX "DMA configuration failed.\n");
  1047. goto err_out_free_res;
  1048. }
  1049. }
  1050. pci_set_master(pdev);
  1051. /* ioremap MMIO region */
  1052. ioaddr = ioremap(pci_resource_start(pdev, 1), R8169_REGS_SIZE);
  1053. if (ioaddr == NULL) {
  1054. printk(KERN_ERR PFX "cannot remap MMIO, aborting\n");
  1055. rc = -EIO;
  1056. goto err_out_free_res;
  1057. }
  1058. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1059. rtl8169_irq_mask_and_ack(ioaddr);
  1060. /* Soft reset the chip. */
  1061. RTL_W8(ChipCmd, CmdReset);
  1062. /* Check that the chip has finished the reset. */
  1063. for (i = 1000; i > 0; i--) {
  1064. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1065. break;
  1066. udelay(10);
  1067. }
  1068. /* Identify chip attached to board */
  1069. rtl8169_get_mac_version(tp, ioaddr);
  1070. rtl8169_get_phy_version(tp, ioaddr);
  1071. rtl8169_print_mac_version(tp);
  1072. rtl8169_print_phy_version(tp);
  1073. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1074. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1075. break;
  1076. }
  1077. if (i < 0) {
  1078. /* Unknown chip: assume array element #0, original RTL-8169 */
  1079. printk(KERN_DEBUG PFX
  1080. "PCI device %s: unknown chip version, assuming %s\n",
  1081. pci_name(pdev), rtl_chip_info[0].name);
  1082. i++;
  1083. }
  1084. tp->chipset = i;
  1085. *ioaddr_out = ioaddr;
  1086. *dev_out = dev;
  1087. out:
  1088. return rc;
  1089. err_out_free_res:
  1090. pci_release_regions(pdev);
  1091. err_out_mwi:
  1092. pci_clear_mwi(pdev);
  1093. err_out_disable:
  1094. pci_disable_device(pdev);
  1095. err_out_free_dev:
  1096. free_netdev(dev);
  1097. err_out:
  1098. *ioaddr_out = NULL;
  1099. *dev_out = NULL;
  1100. goto out;
  1101. }
  1102. static int __devinit
  1103. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1104. {
  1105. struct net_device *dev = NULL;
  1106. struct rtl8169_private *tp;
  1107. void __iomem *ioaddr = NULL;
  1108. static int board_idx = -1;
  1109. static int printed_version = 0;
  1110. u8 autoneg, duplex;
  1111. u16 speed;
  1112. int i, rc;
  1113. assert(pdev != NULL);
  1114. assert(ent != NULL);
  1115. board_idx++;
  1116. if (!printed_version) {
  1117. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1118. MODULENAME, RTL8169_VERSION);
  1119. printed_version = 1;
  1120. }
  1121. rc = rtl8169_init_board(pdev, &dev, &ioaddr);
  1122. if (rc)
  1123. return rc;
  1124. tp = netdev_priv(dev);
  1125. assert(ioaddr != NULL);
  1126. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1127. tp->set_speed = rtl8169_set_speed_tbi;
  1128. tp->get_settings = rtl8169_gset_tbi;
  1129. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1130. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1131. tp->link_ok = rtl8169_tbi_link_ok;
  1132. tp->phy_1000_ctrl_reg = PHY_Cap_1000_Full; /* Implied by TBI */
  1133. } else {
  1134. tp->set_speed = rtl8169_set_speed_xmii;
  1135. tp->get_settings = rtl8169_gset_xmii;
  1136. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1137. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1138. tp->link_ok = rtl8169_xmii_link_ok;
  1139. }
  1140. /* Get MAC address. FIXME: read EEPROM */
  1141. for (i = 0; i < MAC_ADDR_LEN; i++)
  1142. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1143. dev->open = rtl8169_open;
  1144. dev->hard_start_xmit = rtl8169_start_xmit;
  1145. dev->get_stats = rtl8169_get_stats;
  1146. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1147. dev->stop = rtl8169_close;
  1148. dev->tx_timeout = rtl8169_tx_timeout;
  1149. dev->set_multicast_list = rtl8169_set_rx_mode;
  1150. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1151. dev->irq = pdev->irq;
  1152. dev->base_addr = (unsigned long) ioaddr;
  1153. dev->change_mtu = rtl8169_change_mtu;
  1154. #ifdef CONFIG_R8169_NAPI
  1155. dev->poll = rtl8169_poll;
  1156. dev->weight = R8169_NAPI_WEIGHT;
  1157. #endif
  1158. #ifdef CONFIG_R8169_VLAN
  1159. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1160. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1161. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1162. #endif
  1163. #ifdef CONFIG_NET_POLL_CONTROLLER
  1164. dev->poll_controller = rtl8169_netpoll;
  1165. #endif
  1166. tp->intr_mask = 0xffff;
  1167. tp->pci_dev = pdev;
  1168. tp->mmio_addr = ioaddr;
  1169. spin_lock_init(&tp->lock);
  1170. rc = register_netdev(dev);
  1171. if (rc) {
  1172. rtl8169_release_board(pdev, dev, ioaddr);
  1173. return rc;
  1174. }
  1175. printk(KERN_DEBUG "%s: Identified chip type is '%s'.\n", dev->name,
  1176. rtl_chip_info[tp->chipset].name);
  1177. pci_set_drvdata(pdev, dev);
  1178. printk(KERN_INFO "%s: %s at 0x%lx, "
  1179. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1180. "IRQ %d\n",
  1181. dev->name,
  1182. rtl_chip_info[ent->driver_data].name,
  1183. dev->base_addr,
  1184. dev->dev_addr[0], dev->dev_addr[1],
  1185. dev->dev_addr[2], dev->dev_addr[3],
  1186. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1187. rtl8169_hw_phy_config(dev);
  1188. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1189. RTL_W8(0x82, 0x01);
  1190. if (tp->mac_version < RTL_GIGA_MAC_VER_E) {
  1191. dprintk("Set PCI Latency=0x40\n");
  1192. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  1193. }
  1194. if (tp->mac_version == RTL_GIGA_MAC_VER_D) {
  1195. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1196. RTL_W8(0x82, 0x01);
  1197. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1198. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1199. }
  1200. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1201. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1202. if (RTL_R8(PHYstatus) & TBI_Enable)
  1203. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1204. return 0;
  1205. }
  1206. static void __devexit
  1207. rtl8169_remove_one(struct pci_dev *pdev)
  1208. {
  1209. struct net_device *dev = pci_get_drvdata(pdev);
  1210. struct rtl8169_private *tp = netdev_priv(dev);
  1211. assert(dev != NULL);
  1212. assert(tp != NULL);
  1213. unregister_netdev(dev);
  1214. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1215. pci_set_drvdata(pdev, NULL);
  1216. }
  1217. #ifdef CONFIG_PM
  1218. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  1219. {
  1220. struct net_device *dev = pci_get_drvdata(pdev);
  1221. struct rtl8169_private *tp = netdev_priv(dev);
  1222. void __iomem *ioaddr = tp->mmio_addr;
  1223. unsigned long flags;
  1224. if (!netif_running(dev))
  1225. return 0;
  1226. netif_device_detach(dev);
  1227. netif_stop_queue(dev);
  1228. spin_lock_irqsave(&tp->lock, flags);
  1229. /* Disable interrupts, stop Rx and Tx */
  1230. RTL_W16(IntrMask, 0);
  1231. RTL_W8(ChipCmd, 0);
  1232. /* Update the error counts. */
  1233. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1234. RTL_W32(RxMissed, 0);
  1235. spin_unlock_irqrestore(&tp->lock, flags);
  1236. return 0;
  1237. }
  1238. static int rtl8169_resume(struct pci_dev *pdev)
  1239. {
  1240. struct net_device *dev = pci_get_drvdata(pdev);
  1241. if (!netif_running(dev))
  1242. return 0;
  1243. netif_device_attach(dev);
  1244. rtl8169_hw_start(dev);
  1245. return 0;
  1246. }
  1247. #endif /* CONFIG_PM */
  1248. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1249. struct net_device *dev)
  1250. {
  1251. unsigned int mtu = dev->mtu;
  1252. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1253. }
  1254. static int rtl8169_open(struct net_device *dev)
  1255. {
  1256. struct rtl8169_private *tp = netdev_priv(dev);
  1257. struct pci_dev *pdev = tp->pci_dev;
  1258. int retval;
  1259. rtl8169_set_rxbufsize(tp, dev);
  1260. retval =
  1261. request_irq(dev->irq, rtl8169_interrupt, SA_SHIRQ, dev->name, dev);
  1262. if (retval < 0)
  1263. goto out;
  1264. retval = -ENOMEM;
  1265. /*
  1266. * Rx and Tx desscriptors needs 256 bytes alignment.
  1267. * pci_alloc_consistent provides more.
  1268. */
  1269. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1270. &tp->TxPhyAddr);
  1271. if (!tp->TxDescArray)
  1272. goto err_free_irq;
  1273. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1274. &tp->RxPhyAddr);
  1275. if (!tp->RxDescArray)
  1276. goto err_free_tx;
  1277. retval = rtl8169_init_ring(dev);
  1278. if (retval < 0)
  1279. goto err_free_rx;
  1280. INIT_WORK(&tp->task, NULL, dev);
  1281. rtl8169_hw_start(dev);
  1282. rtl8169_request_timer(dev);
  1283. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1284. out:
  1285. return retval;
  1286. err_free_rx:
  1287. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1288. tp->RxPhyAddr);
  1289. err_free_tx:
  1290. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1291. tp->TxPhyAddr);
  1292. err_free_irq:
  1293. free_irq(dev->irq, dev);
  1294. goto out;
  1295. }
  1296. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1297. {
  1298. /* Disable interrupts */
  1299. rtl8169_irq_mask_and_ack(ioaddr);
  1300. /* Reset the chipset */
  1301. RTL_W8(ChipCmd, CmdReset);
  1302. /* PCI commit */
  1303. RTL_R8(ChipCmd);
  1304. }
  1305. static void
  1306. rtl8169_hw_start(struct net_device *dev)
  1307. {
  1308. struct rtl8169_private *tp = netdev_priv(dev);
  1309. void __iomem *ioaddr = tp->mmio_addr;
  1310. u32 i;
  1311. /* Soft reset the chip. */
  1312. RTL_W8(ChipCmd, CmdReset);
  1313. /* Check that the chip has finished the reset. */
  1314. for (i = 1000; i > 0; i--) {
  1315. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1316. break;
  1317. udelay(10);
  1318. }
  1319. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1320. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1321. RTL_W8(EarlyTxThres, EarlyTxThld);
  1322. /* Low hurts. Let's disable the filtering. */
  1323. RTL_W16(RxMaxSize, 16383);
  1324. /* Set Rx Config register */
  1325. i = rtl8169_rx_config |
  1326. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1327. RTL_W32(RxConfig, i);
  1328. /* Set DMA burst size and Interframe Gap Time */
  1329. RTL_W32(TxConfig,
  1330. (TX_DMA_BURST << TxDMAShift) | (InterFrameGap <<
  1331. TxInterFrameGapShift));
  1332. tp->cp_cmd |= RTL_R16(CPlusCmd);
  1333. RTL_W16(CPlusCmd, tp->cp_cmd);
  1334. if ((tp->mac_version == RTL_GIGA_MAC_VER_D) ||
  1335. (tp->mac_version == RTL_GIGA_MAC_VER_E)) {
  1336. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1337. "Bit-3 and bit-14 MUST be 1\n");
  1338. tp->cp_cmd |= (1 << 14) | PCIMulRW;
  1339. RTL_W16(CPlusCmd, tp->cp_cmd);
  1340. }
  1341. /*
  1342. * Undocumented corner. Supposedly:
  1343. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1344. */
  1345. RTL_W16(IntrMitigate, 0x0000);
  1346. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1347. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1348. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1349. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1350. RTL_W8(Cfg9346, Cfg9346_Lock);
  1351. udelay(10);
  1352. RTL_W32(RxMissed, 0);
  1353. rtl8169_set_rx_mode(dev);
  1354. /* no early-rx interrupts */
  1355. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1356. /* Enable all known interrupts by setting the interrupt mask. */
  1357. RTL_W16(IntrMask, rtl8169_intr_mask);
  1358. netif_start_queue(dev);
  1359. }
  1360. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1361. {
  1362. struct rtl8169_private *tp = netdev_priv(dev);
  1363. int ret = 0;
  1364. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1365. return -EINVAL;
  1366. dev->mtu = new_mtu;
  1367. if (!netif_running(dev))
  1368. goto out;
  1369. rtl8169_down(dev);
  1370. rtl8169_set_rxbufsize(tp, dev);
  1371. ret = rtl8169_init_ring(dev);
  1372. if (ret < 0)
  1373. goto out;
  1374. netif_poll_enable(dev);
  1375. rtl8169_hw_start(dev);
  1376. rtl8169_request_timer(dev);
  1377. out:
  1378. return ret;
  1379. }
  1380. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1381. {
  1382. desc->addr = 0x0badbadbadbadbadull;
  1383. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1384. }
  1385. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1386. struct sk_buff **sk_buff, struct RxDesc *desc)
  1387. {
  1388. struct pci_dev *pdev = tp->pci_dev;
  1389. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1390. PCI_DMA_FROMDEVICE);
  1391. dev_kfree_skb(*sk_buff);
  1392. *sk_buff = NULL;
  1393. rtl8169_make_unusable_by_asic(desc);
  1394. }
  1395. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1396. {
  1397. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1398. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1399. }
  1400. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1401. u32 rx_buf_sz)
  1402. {
  1403. desc->addr = cpu_to_le64(mapping);
  1404. wmb();
  1405. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1406. }
  1407. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1408. struct RxDesc *desc, int rx_buf_sz)
  1409. {
  1410. struct sk_buff *skb;
  1411. dma_addr_t mapping;
  1412. int ret = 0;
  1413. skb = dev_alloc_skb(rx_buf_sz + NET_IP_ALIGN);
  1414. if (!skb)
  1415. goto err_out;
  1416. skb_reserve(skb, NET_IP_ALIGN);
  1417. *sk_buff = skb;
  1418. mapping = pci_map_single(pdev, skb->tail, rx_buf_sz,
  1419. PCI_DMA_FROMDEVICE);
  1420. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1421. out:
  1422. return ret;
  1423. err_out:
  1424. ret = -ENOMEM;
  1425. rtl8169_make_unusable_by_asic(desc);
  1426. goto out;
  1427. }
  1428. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1429. {
  1430. int i;
  1431. for (i = 0; i < NUM_RX_DESC; i++) {
  1432. if (tp->Rx_skbuff[i]) {
  1433. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1434. tp->RxDescArray + i);
  1435. }
  1436. }
  1437. }
  1438. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1439. u32 start, u32 end)
  1440. {
  1441. u32 cur;
  1442. for (cur = start; end - cur > 0; cur++) {
  1443. int ret, i = cur % NUM_RX_DESC;
  1444. if (tp->Rx_skbuff[i])
  1445. continue;
  1446. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1447. tp->RxDescArray + i, tp->rx_buf_sz);
  1448. if (ret < 0)
  1449. break;
  1450. }
  1451. return cur - start;
  1452. }
  1453. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1454. {
  1455. desc->opts1 |= cpu_to_le32(RingEnd);
  1456. }
  1457. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1458. {
  1459. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1460. }
  1461. static int rtl8169_init_ring(struct net_device *dev)
  1462. {
  1463. struct rtl8169_private *tp = netdev_priv(dev);
  1464. rtl8169_init_ring_indexes(tp);
  1465. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1466. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1467. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1468. goto err_out;
  1469. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1470. return 0;
  1471. err_out:
  1472. rtl8169_rx_clear(tp);
  1473. return -ENOMEM;
  1474. }
  1475. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1476. struct TxDesc *desc)
  1477. {
  1478. unsigned int len = tx_skb->len;
  1479. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1480. desc->opts1 = 0x00;
  1481. desc->opts2 = 0x00;
  1482. desc->addr = 0x00;
  1483. tx_skb->len = 0;
  1484. }
  1485. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1486. {
  1487. unsigned int i;
  1488. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1489. unsigned int entry = i % NUM_TX_DESC;
  1490. struct ring_info *tx_skb = tp->tx_skb + entry;
  1491. unsigned int len = tx_skb->len;
  1492. if (len) {
  1493. struct sk_buff *skb = tx_skb->skb;
  1494. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1495. tp->TxDescArray + entry);
  1496. if (skb) {
  1497. dev_kfree_skb(skb);
  1498. tx_skb->skb = NULL;
  1499. }
  1500. tp->stats.tx_dropped++;
  1501. }
  1502. }
  1503. tp->cur_tx = tp->dirty_tx = 0;
  1504. }
  1505. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1506. {
  1507. struct rtl8169_private *tp = netdev_priv(dev);
  1508. PREPARE_WORK(&tp->task, task, dev);
  1509. schedule_delayed_work(&tp->task, 4);
  1510. }
  1511. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1512. {
  1513. struct rtl8169_private *tp = netdev_priv(dev);
  1514. void __iomem *ioaddr = tp->mmio_addr;
  1515. synchronize_irq(dev->irq);
  1516. /* Wait for any pending NAPI task to complete */
  1517. netif_poll_disable(dev);
  1518. rtl8169_irq_mask_and_ack(ioaddr);
  1519. netif_poll_enable(dev);
  1520. }
  1521. static void rtl8169_reinit_task(void *_data)
  1522. {
  1523. struct net_device *dev = _data;
  1524. int ret;
  1525. if (netif_running(dev)) {
  1526. rtl8169_wait_for_quiescence(dev);
  1527. rtl8169_close(dev);
  1528. }
  1529. ret = rtl8169_open(dev);
  1530. if (unlikely(ret < 0)) {
  1531. if (net_ratelimit()) {
  1532. printk(PFX KERN_ERR "%s: reinit failure (status = %d)."
  1533. " Rescheduling.\n", dev->name, ret);
  1534. }
  1535. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1536. }
  1537. }
  1538. static void rtl8169_reset_task(void *_data)
  1539. {
  1540. struct net_device *dev = _data;
  1541. struct rtl8169_private *tp = netdev_priv(dev);
  1542. if (!netif_running(dev))
  1543. return;
  1544. rtl8169_wait_for_quiescence(dev);
  1545. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1546. rtl8169_tx_clear(tp);
  1547. if (tp->dirty_rx == tp->cur_rx) {
  1548. rtl8169_init_ring_indexes(tp);
  1549. rtl8169_hw_start(dev);
  1550. netif_wake_queue(dev);
  1551. } else {
  1552. if (net_ratelimit()) {
  1553. printk(PFX KERN_EMERG "%s: Rx buffers shortage\n",
  1554. dev->name);
  1555. }
  1556. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1557. }
  1558. }
  1559. static void rtl8169_tx_timeout(struct net_device *dev)
  1560. {
  1561. struct rtl8169_private *tp = netdev_priv(dev);
  1562. rtl8169_hw_reset(tp->mmio_addr);
  1563. /* Let's wait a bit while any (async) irq lands on */
  1564. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1565. }
  1566. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1567. u32 opts1)
  1568. {
  1569. struct skb_shared_info *info = skb_shinfo(skb);
  1570. unsigned int cur_frag, entry;
  1571. struct TxDesc *txd;
  1572. entry = tp->cur_tx;
  1573. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1574. skb_frag_t *frag = info->frags + cur_frag;
  1575. dma_addr_t mapping;
  1576. u32 status, len;
  1577. void *addr;
  1578. entry = (entry + 1) % NUM_TX_DESC;
  1579. txd = tp->TxDescArray + entry;
  1580. len = frag->size;
  1581. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1582. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1583. /* anti gcc 2.95.3 bugware (sic) */
  1584. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1585. txd->opts1 = cpu_to_le32(status);
  1586. txd->addr = cpu_to_le64(mapping);
  1587. tp->tx_skb[entry].len = len;
  1588. }
  1589. if (cur_frag) {
  1590. tp->tx_skb[entry].skb = skb;
  1591. txd->opts1 |= cpu_to_le32(LastFrag);
  1592. }
  1593. return cur_frag;
  1594. }
  1595. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1596. {
  1597. if (dev->features & NETIF_F_TSO) {
  1598. u32 mss = skb_shinfo(skb)->tso_size;
  1599. if (mss)
  1600. return LargeSend | ((mss & MSSMask) << MSSShift);
  1601. }
  1602. if (skb->ip_summed == CHECKSUM_HW) {
  1603. const struct iphdr *ip = skb->nh.iph;
  1604. if (ip->protocol == IPPROTO_TCP)
  1605. return IPCS | TCPCS;
  1606. else if (ip->protocol == IPPROTO_UDP)
  1607. return IPCS | UDPCS;
  1608. WARN_ON(1); /* we need a WARN() */
  1609. }
  1610. return 0;
  1611. }
  1612. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1613. {
  1614. struct rtl8169_private *tp = netdev_priv(dev);
  1615. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1616. struct TxDesc *txd = tp->TxDescArray + entry;
  1617. void __iomem *ioaddr = tp->mmio_addr;
  1618. dma_addr_t mapping;
  1619. u32 status, len;
  1620. u32 opts1;
  1621. int ret = 0;
  1622. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1623. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  1624. dev->name);
  1625. goto err_stop;
  1626. }
  1627. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1628. goto err_stop;
  1629. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1630. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1631. if (frags) {
  1632. len = skb_headlen(skb);
  1633. opts1 |= FirstFrag;
  1634. } else {
  1635. len = skb->len;
  1636. if (unlikely(len < ETH_ZLEN)) {
  1637. skb = skb_padto(skb, ETH_ZLEN);
  1638. if (!skb)
  1639. goto err_update_stats;
  1640. len = ETH_ZLEN;
  1641. }
  1642. opts1 |= FirstFrag | LastFrag;
  1643. tp->tx_skb[entry].skb = skb;
  1644. }
  1645. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1646. tp->tx_skb[entry].len = len;
  1647. txd->addr = cpu_to_le64(mapping);
  1648. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1649. wmb();
  1650. /* anti gcc 2.95.3 bugware (sic) */
  1651. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1652. txd->opts1 = cpu_to_le32(status);
  1653. dev->trans_start = jiffies;
  1654. tp->cur_tx += frags + 1;
  1655. smp_wmb();
  1656. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1657. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1658. netif_stop_queue(dev);
  1659. smp_rmb();
  1660. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1661. netif_wake_queue(dev);
  1662. }
  1663. out:
  1664. return ret;
  1665. err_stop:
  1666. netif_stop_queue(dev);
  1667. ret = 1;
  1668. err_update_stats:
  1669. tp->stats.tx_dropped++;
  1670. goto out;
  1671. }
  1672. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1673. {
  1674. struct rtl8169_private *tp = netdev_priv(dev);
  1675. struct pci_dev *pdev = tp->pci_dev;
  1676. void __iomem *ioaddr = tp->mmio_addr;
  1677. u16 pci_status, pci_cmd;
  1678. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1679. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1680. printk(KERN_ERR PFX "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1681. dev->name, pci_cmd, pci_status);
  1682. /*
  1683. * The recovery sequence below admits a very elaborated explanation:
  1684. * - it seems to work;
  1685. * - I did not see what else could be done.
  1686. *
  1687. * Feel free to adjust to your needs.
  1688. */
  1689. pci_write_config_word(pdev, PCI_COMMAND,
  1690. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1691. pci_write_config_word(pdev, PCI_STATUS,
  1692. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1693. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1694. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1695. /* The infamous DAC f*ckup only happens at boot time */
  1696. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1697. printk(KERN_INFO PFX "%s: disabling PCI DAC.\n", dev->name);
  1698. tp->cp_cmd &= ~PCIDAC;
  1699. RTL_W16(CPlusCmd, tp->cp_cmd);
  1700. dev->features &= ~NETIF_F_HIGHDMA;
  1701. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1702. }
  1703. rtl8169_hw_reset(ioaddr);
  1704. }
  1705. static void
  1706. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1707. void __iomem *ioaddr)
  1708. {
  1709. unsigned int dirty_tx, tx_left;
  1710. assert(dev != NULL);
  1711. assert(tp != NULL);
  1712. assert(ioaddr != NULL);
  1713. dirty_tx = tp->dirty_tx;
  1714. smp_rmb();
  1715. tx_left = tp->cur_tx - dirty_tx;
  1716. while (tx_left > 0) {
  1717. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1718. struct ring_info *tx_skb = tp->tx_skb + entry;
  1719. u32 len = tx_skb->len;
  1720. u32 status;
  1721. rmb();
  1722. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1723. if (status & DescOwn)
  1724. break;
  1725. tp->stats.tx_bytes += len;
  1726. tp->stats.tx_packets++;
  1727. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1728. if (status & LastFrag) {
  1729. dev_kfree_skb_irq(tx_skb->skb);
  1730. tx_skb->skb = NULL;
  1731. }
  1732. dirty_tx++;
  1733. tx_left--;
  1734. }
  1735. if (tp->dirty_tx != dirty_tx) {
  1736. tp->dirty_tx = dirty_tx;
  1737. smp_wmb();
  1738. if (netif_queue_stopped(dev) &&
  1739. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  1740. netif_wake_queue(dev);
  1741. }
  1742. }
  1743. }
  1744. static inline int rtl8169_fragmented_frame(u32 status)
  1745. {
  1746. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  1747. }
  1748. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  1749. {
  1750. u32 opts1 = le32_to_cpu(desc->opts1);
  1751. u32 status = opts1 & RxProtoMask;
  1752. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  1753. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  1754. ((status == RxProtoIP) && !(opts1 & IPFail)))
  1755. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1756. else
  1757. skb->ip_summed = CHECKSUM_NONE;
  1758. }
  1759. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  1760. struct RxDesc *desc, int rx_buf_sz)
  1761. {
  1762. int ret = -1;
  1763. if (pkt_size < rx_copybreak) {
  1764. struct sk_buff *skb;
  1765. skb = dev_alloc_skb(pkt_size + NET_IP_ALIGN);
  1766. if (skb) {
  1767. skb_reserve(skb, NET_IP_ALIGN);
  1768. eth_copy_and_sum(skb, sk_buff[0]->tail, pkt_size, 0);
  1769. *sk_buff = skb;
  1770. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1771. ret = 0;
  1772. }
  1773. }
  1774. return ret;
  1775. }
  1776. static int
  1777. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1778. void __iomem *ioaddr)
  1779. {
  1780. unsigned int cur_rx, rx_left;
  1781. unsigned int delta, count;
  1782. assert(dev != NULL);
  1783. assert(tp != NULL);
  1784. assert(ioaddr != NULL);
  1785. cur_rx = tp->cur_rx;
  1786. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  1787. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  1788. while (rx_left > 0) {
  1789. unsigned int entry = cur_rx % NUM_RX_DESC;
  1790. struct RxDesc *desc = tp->RxDescArray + entry;
  1791. u32 status;
  1792. rmb();
  1793. status = le32_to_cpu(desc->opts1);
  1794. if (status & DescOwn)
  1795. break;
  1796. if (status & RxRES) {
  1797. printk(KERN_INFO "%s: Rx ERROR. status = %08x\n",
  1798. dev->name, status);
  1799. tp->stats.rx_errors++;
  1800. if (status & (RxRWT | RxRUNT))
  1801. tp->stats.rx_length_errors++;
  1802. if (status & RxCRC)
  1803. tp->stats.rx_crc_errors++;
  1804. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1805. } else {
  1806. struct sk_buff *skb = tp->Rx_skbuff[entry];
  1807. int pkt_size = (status & 0x00001FFF) - 4;
  1808. void (*pci_action)(struct pci_dev *, dma_addr_t,
  1809. size_t, int) = pci_dma_sync_single_for_device;
  1810. /*
  1811. * The driver does not support incoming fragmented
  1812. * frames. They are seen as a symptom of over-mtu
  1813. * sized frames.
  1814. */
  1815. if (unlikely(rtl8169_fragmented_frame(status))) {
  1816. tp->stats.rx_dropped++;
  1817. tp->stats.rx_length_errors++;
  1818. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  1819. goto move_on;
  1820. }
  1821. rtl8169_rx_csum(skb, desc);
  1822. pci_dma_sync_single_for_cpu(tp->pci_dev,
  1823. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1824. PCI_DMA_FROMDEVICE);
  1825. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  1826. tp->rx_buf_sz)) {
  1827. pci_action = pci_unmap_single;
  1828. tp->Rx_skbuff[entry] = NULL;
  1829. }
  1830. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  1831. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  1832. skb->dev = dev;
  1833. skb_put(skb, pkt_size);
  1834. skb->protocol = eth_type_trans(skb, dev);
  1835. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  1836. rtl8169_rx_skb(skb);
  1837. dev->last_rx = jiffies;
  1838. tp->stats.rx_bytes += pkt_size;
  1839. tp->stats.rx_packets++;
  1840. }
  1841. move_on:
  1842. cur_rx++;
  1843. rx_left--;
  1844. }
  1845. count = cur_rx - tp->cur_rx;
  1846. tp->cur_rx = cur_rx;
  1847. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  1848. if (!delta && count)
  1849. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  1850. tp->dirty_rx += delta;
  1851. /*
  1852. * FIXME: until there is periodic timer to try and refill the ring,
  1853. * a temporary shortage may definitely kill the Rx process.
  1854. * - disable the asic to try and avoid an overflow and kick it again
  1855. * after refill ?
  1856. * - how do others driver handle this condition (Uh oh...).
  1857. */
  1858. if (tp->dirty_rx + NUM_RX_DESC == tp->cur_rx)
  1859. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  1860. return count;
  1861. }
  1862. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  1863. static irqreturn_t
  1864. rtl8169_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  1865. {
  1866. struct net_device *dev = (struct net_device *) dev_instance;
  1867. struct rtl8169_private *tp = netdev_priv(dev);
  1868. int boguscnt = max_interrupt_work;
  1869. void __iomem *ioaddr = tp->mmio_addr;
  1870. int status;
  1871. int handled = 0;
  1872. do {
  1873. status = RTL_R16(IntrStatus);
  1874. /* hotplug/major error/no more work/shared irq */
  1875. if ((status == 0xFFFF) || !status)
  1876. break;
  1877. handled = 1;
  1878. if (unlikely(!netif_running(dev))) {
  1879. rtl8169_asic_down(ioaddr);
  1880. goto out;
  1881. }
  1882. status &= tp->intr_mask;
  1883. RTL_W16(IntrStatus,
  1884. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  1885. if (!(status & rtl8169_intr_mask))
  1886. break;
  1887. if (unlikely(status & SYSErr)) {
  1888. rtl8169_pcierr_interrupt(dev);
  1889. break;
  1890. }
  1891. if (status & LinkChg)
  1892. rtl8169_check_link_status(dev, tp, ioaddr);
  1893. #ifdef CONFIG_R8169_NAPI
  1894. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  1895. tp->intr_mask = ~rtl8169_napi_event;
  1896. if (likely(netif_rx_schedule_prep(dev)))
  1897. __netif_rx_schedule(dev);
  1898. else {
  1899. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  1900. dev->name, status);
  1901. }
  1902. break;
  1903. #else
  1904. /* Rx interrupt */
  1905. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  1906. rtl8169_rx_interrupt(dev, tp, ioaddr);
  1907. }
  1908. /* Tx interrupt */
  1909. if (status & (TxOK | TxErr))
  1910. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1911. #endif
  1912. boguscnt--;
  1913. } while (boguscnt > 0);
  1914. if (boguscnt <= 0) {
  1915. printk(KERN_WARNING "%s: Too much work at interrupt!\n",
  1916. dev->name);
  1917. /* Clear all interrupt sources. */
  1918. RTL_W16(IntrStatus, 0xffff);
  1919. }
  1920. out:
  1921. return IRQ_RETVAL(handled);
  1922. }
  1923. #ifdef CONFIG_R8169_NAPI
  1924. static int rtl8169_poll(struct net_device *dev, int *budget)
  1925. {
  1926. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  1927. struct rtl8169_private *tp = netdev_priv(dev);
  1928. void __iomem *ioaddr = tp->mmio_addr;
  1929. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  1930. rtl8169_tx_interrupt(dev, tp, ioaddr);
  1931. *budget -= work_done;
  1932. dev->quota -= work_done;
  1933. if (work_done < work_to_do) {
  1934. netif_rx_complete(dev);
  1935. tp->intr_mask = 0xffff;
  1936. /*
  1937. * 20040426: the barrier is not strictly required but the
  1938. * behavior of the irq handler could be less predictable
  1939. * without it. Btw, the lack of flush for the posted pci
  1940. * write is safe - FR
  1941. */
  1942. smp_wmb();
  1943. RTL_W16(IntrMask, rtl8169_intr_mask);
  1944. }
  1945. return (work_done >= work_to_do);
  1946. }
  1947. #endif
  1948. static void rtl8169_down(struct net_device *dev)
  1949. {
  1950. struct rtl8169_private *tp = netdev_priv(dev);
  1951. void __iomem *ioaddr = tp->mmio_addr;
  1952. unsigned int poll_locked = 0;
  1953. rtl8169_delete_timer(dev);
  1954. netif_stop_queue(dev);
  1955. flush_scheduled_work();
  1956. core_down:
  1957. spin_lock_irq(&tp->lock);
  1958. rtl8169_asic_down(ioaddr);
  1959. /* Update the error counts. */
  1960. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  1961. RTL_W32(RxMissed, 0);
  1962. spin_unlock_irq(&tp->lock);
  1963. synchronize_irq(dev->irq);
  1964. if (!poll_locked) {
  1965. netif_poll_disable(dev);
  1966. poll_locked++;
  1967. }
  1968. /* Give a racing hard_start_xmit a few cycles to complete. */
  1969. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  1970. /*
  1971. * And now for the 50k$ question: are IRQ disabled or not ?
  1972. *
  1973. * Two paths lead here:
  1974. * 1) dev->close
  1975. * -> netif_running() is available to sync the current code and the
  1976. * IRQ handler. See rtl8169_interrupt for details.
  1977. * 2) dev->change_mtu
  1978. * -> rtl8169_poll can not be issued again and re-enable the
  1979. * interruptions. Let's simply issue the IRQ down sequence again.
  1980. */
  1981. if (RTL_R16(IntrMask))
  1982. goto core_down;
  1983. rtl8169_tx_clear(tp);
  1984. rtl8169_rx_clear(tp);
  1985. }
  1986. static int rtl8169_close(struct net_device *dev)
  1987. {
  1988. struct rtl8169_private *tp = netdev_priv(dev);
  1989. struct pci_dev *pdev = tp->pci_dev;
  1990. rtl8169_down(dev);
  1991. free_irq(dev->irq, dev);
  1992. netif_poll_enable(dev);
  1993. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1994. tp->RxPhyAddr);
  1995. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1996. tp->TxPhyAddr);
  1997. tp->TxDescArray = NULL;
  1998. tp->RxDescArray = NULL;
  1999. return 0;
  2000. }
  2001. static void
  2002. rtl8169_set_rx_mode(struct net_device *dev)
  2003. {
  2004. struct rtl8169_private *tp = netdev_priv(dev);
  2005. void __iomem *ioaddr = tp->mmio_addr;
  2006. unsigned long flags;
  2007. u32 mc_filter[2]; /* Multicast hash filter */
  2008. int i, rx_mode;
  2009. u32 tmp = 0;
  2010. if (dev->flags & IFF_PROMISC) {
  2011. /* Unconditionally log net taps. */
  2012. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2013. dev->name);
  2014. rx_mode =
  2015. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2016. AcceptAllPhys;
  2017. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2018. } else if ((dev->mc_count > multicast_filter_limit)
  2019. || (dev->flags & IFF_ALLMULTI)) {
  2020. /* Too many to filter perfectly -- accept all multicasts. */
  2021. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2022. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2023. } else {
  2024. struct dev_mc_list *mclist;
  2025. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2026. mc_filter[1] = mc_filter[0] = 0;
  2027. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2028. i++, mclist = mclist->next) {
  2029. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2030. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2031. rx_mode |= AcceptMulticast;
  2032. }
  2033. }
  2034. spin_lock_irqsave(&tp->lock, flags);
  2035. tmp = rtl8169_rx_config | rx_mode |
  2036. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2037. RTL_W32(RxConfig, tmp);
  2038. RTL_W32(MAR0 + 0, mc_filter[0]);
  2039. RTL_W32(MAR0 + 4, mc_filter[1]);
  2040. spin_unlock_irqrestore(&tp->lock, flags);
  2041. }
  2042. /**
  2043. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2044. * @dev: The Ethernet Device to get statistics for
  2045. *
  2046. * Get TX/RX statistics for rtl8169
  2047. */
  2048. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2049. {
  2050. struct rtl8169_private *tp = netdev_priv(dev);
  2051. void __iomem *ioaddr = tp->mmio_addr;
  2052. unsigned long flags;
  2053. if (netif_running(dev)) {
  2054. spin_lock_irqsave(&tp->lock, flags);
  2055. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2056. RTL_W32(RxMissed, 0);
  2057. spin_unlock_irqrestore(&tp->lock, flags);
  2058. }
  2059. return &tp->stats;
  2060. }
  2061. static struct pci_driver rtl8169_pci_driver = {
  2062. .name = MODULENAME,
  2063. .id_table = rtl8169_pci_tbl,
  2064. .probe = rtl8169_init_one,
  2065. .remove = __devexit_p(rtl8169_remove_one),
  2066. #ifdef CONFIG_PM
  2067. .suspend = rtl8169_suspend,
  2068. .resume = rtl8169_resume,
  2069. #endif
  2070. };
  2071. static int __init
  2072. rtl8169_init_module(void)
  2073. {
  2074. return pci_module_init(&rtl8169_pci_driver);
  2075. }
  2076. static void __exit
  2077. rtl8169_cleanup_module(void)
  2078. {
  2079. pci_unregister_driver(&rtl8169_pci_driver);
  2080. }
  2081. module_init(rtl8169_init_module);
  2082. module_exit(rtl8169_cleanup_module);