sdhci-esdhc-imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622
  1. /*
  2. * Freescale eSDHC i.MX controller driver for the platform bus.
  3. *
  4. * derived from the OF-version.
  5. *
  6. * Copyright (c) 2010 Pengutronix e.K.
  7. * Author: Wolfram Sang <w.sang@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/module.h>
  19. #include <linux/slab.h>
  20. #include <linux/mmc/host.h>
  21. #include <linux/mmc/mmc.h>
  22. #include <linux/mmc/sdio.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_gpio.h>
  26. #include <linux/pinctrl/consumer.h>
  27. #include <mach/esdhc.h>
  28. #include "sdhci-pltfm.h"
  29. #include "sdhci-esdhc.h"
  30. #define SDHCI_CTRL_D3CD 0x08
  31. /* VENDOR SPEC register */
  32. #define SDHCI_VENDOR_SPEC 0xC0
  33. #define SDHCI_VENDOR_SPEC_SDIO_QUIRK 0x00000002
  34. #define SDHCI_WTMK_LVL 0x44
  35. #define SDHCI_MIX_CTRL 0x48
  36. /*
  37. * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
  38. * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
  39. * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
  40. * Define this macro DMA error INT for fsl eSDHC
  41. */
  42. #define SDHCI_INT_VENDOR_SPEC_DMA_ERR 0x10000000
  43. /*
  44. * The CMDTYPE of the CMD register (offset 0xE) should be set to
  45. * "11" when the STOP CMD12 is issued on imx53 to abort one
  46. * open ended multi-blk IO. Otherwise the TC INT wouldn't
  47. * be generated.
  48. * In exact block transfer, the controller doesn't complete the
  49. * operations automatically as required at the end of the
  50. * transfer and remains on hold if the abort command is not sent.
  51. * As a result, the TC flag is not asserted and SW received timeout
  52. * exeception. Bit1 of Vendor Spec registor is used to fix it.
  53. */
  54. #define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
  55. enum imx_esdhc_type {
  56. IMX25_ESDHC,
  57. IMX35_ESDHC,
  58. IMX51_ESDHC,
  59. IMX53_ESDHC,
  60. IMX6Q_USDHC,
  61. };
  62. struct pltfm_imx_data {
  63. int flags;
  64. u32 scratchpad;
  65. enum imx_esdhc_type devtype;
  66. struct pinctrl *pinctrl;
  67. struct esdhc_platform_data boarddata;
  68. };
  69. static struct platform_device_id imx_esdhc_devtype[] = {
  70. {
  71. .name = "sdhci-esdhc-imx25",
  72. .driver_data = IMX25_ESDHC,
  73. }, {
  74. .name = "sdhci-esdhc-imx35",
  75. .driver_data = IMX35_ESDHC,
  76. }, {
  77. .name = "sdhci-esdhc-imx51",
  78. .driver_data = IMX51_ESDHC,
  79. }, {
  80. .name = "sdhci-esdhc-imx53",
  81. .driver_data = IMX53_ESDHC,
  82. }, {
  83. .name = "sdhci-usdhc-imx6q",
  84. .driver_data = IMX6Q_USDHC,
  85. }, {
  86. /* sentinel */
  87. }
  88. };
  89. MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
  90. static const struct of_device_id imx_esdhc_dt_ids[] = {
  91. { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
  92. { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
  93. { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
  94. { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
  95. { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
  96. { /* sentinel */ }
  97. };
  98. MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
  99. static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
  100. {
  101. return data->devtype == IMX25_ESDHC;
  102. }
  103. static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
  104. {
  105. return data->devtype == IMX35_ESDHC;
  106. }
  107. static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
  108. {
  109. return data->devtype == IMX51_ESDHC;
  110. }
  111. static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
  112. {
  113. return data->devtype == IMX53_ESDHC;
  114. }
  115. static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
  116. {
  117. return data->devtype == IMX6Q_USDHC;
  118. }
  119. static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
  120. {
  121. void __iomem *base = host->ioaddr + (reg & ~0x3);
  122. u32 shift = (reg & 0x3) * 8;
  123. writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
  124. }
  125. static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
  126. {
  127. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  128. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  129. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  130. /* fake CARD_PRESENT flag */
  131. u32 val = readl(host->ioaddr + reg);
  132. if (unlikely((reg == SDHCI_PRESENT_STATE)
  133. && gpio_is_valid(boarddata->cd_gpio))) {
  134. if (gpio_get_value(boarddata->cd_gpio))
  135. /* no card, if a valid gpio says so... */
  136. val &= ~SDHCI_CARD_PRESENT;
  137. else
  138. /* ... in all other cases assume card is present */
  139. val |= SDHCI_CARD_PRESENT;
  140. }
  141. if (unlikely(reg == SDHCI_CAPABILITIES)) {
  142. /* In FSL esdhc IC module, only bit20 is used to indicate the
  143. * ADMA2 capability of esdhc, but this bit is messed up on
  144. * some SOCs (e.g. on MX25, MX35 this bit is set, but they
  145. * don't actually support ADMA2). So set the BROKEN_ADMA
  146. * uirk on MX25/35 platforms.
  147. */
  148. if (val & SDHCI_CAN_DO_ADMA1) {
  149. val &= ~SDHCI_CAN_DO_ADMA1;
  150. val |= SDHCI_CAN_DO_ADMA2;
  151. }
  152. }
  153. if (unlikely(reg == SDHCI_INT_STATUS)) {
  154. if (val & SDHCI_INT_VENDOR_SPEC_DMA_ERR) {
  155. val &= ~SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  156. val |= SDHCI_INT_ADMA_ERROR;
  157. }
  158. }
  159. return val;
  160. }
  161. static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
  162. {
  163. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  164. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  165. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  166. u32 data;
  167. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  168. if (boarddata->cd_type == ESDHC_CD_GPIO)
  169. /*
  170. * These interrupts won't work with a custom
  171. * card_detect gpio (only applied to mx25/35)
  172. */
  173. val &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  174. if (val & SDHCI_INT_CARD_INT) {
  175. /*
  176. * Clear and then set D3CD bit to avoid missing the
  177. * card interrupt. This is a eSDHC controller problem
  178. * so we need to apply the following workaround: clear
  179. * and set D3CD bit will make eSDHC re-sample the card
  180. * interrupt. In case a card interrupt was lost,
  181. * re-sample it by the following steps.
  182. */
  183. data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
  184. data &= ~SDHCI_CTRL_D3CD;
  185. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  186. data |= SDHCI_CTRL_D3CD;
  187. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  188. }
  189. }
  190. if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  191. && (reg == SDHCI_INT_STATUS)
  192. && (val & SDHCI_INT_DATA_END))) {
  193. u32 v;
  194. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  195. v &= ~SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  196. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  197. }
  198. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  199. if (val & SDHCI_INT_ADMA_ERROR) {
  200. val &= ~SDHCI_INT_ADMA_ERROR;
  201. val |= SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  202. }
  203. }
  204. writel(val, host->ioaddr + reg);
  205. }
  206. static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
  207. {
  208. if (unlikely(reg == SDHCI_HOST_VERSION)) {
  209. u16 val = readw(host->ioaddr + (reg ^ 2));
  210. /*
  211. * uSDHC supports SDHCI v3.0, but it's encoded as value
  212. * 0x3 in host controller version register, which violates
  213. * SDHCI_SPEC_300 definition. Work it around here.
  214. */
  215. if ((val & SDHCI_SPEC_VER_MASK) == 3)
  216. return --val;
  217. }
  218. return readw(host->ioaddr + reg);
  219. }
  220. static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
  221. {
  222. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  223. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  224. switch (reg) {
  225. case SDHCI_TRANSFER_MODE:
  226. /*
  227. * Postpone this write, we must do it together with a
  228. * command write that is down below.
  229. */
  230. if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  231. && (host->cmd->opcode == SD_IO_RW_EXTENDED)
  232. && (host->cmd->data->blocks > 1)
  233. && (host->cmd->data->flags & MMC_DATA_READ)) {
  234. u32 v;
  235. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  236. v |= SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  237. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  238. }
  239. imx_data->scratchpad = val;
  240. return;
  241. case SDHCI_COMMAND:
  242. if ((host->cmd->opcode == MMC_STOP_TRANSMISSION ||
  243. host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
  244. (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
  245. val |= SDHCI_CMD_ABORTCMD;
  246. if (is_imx6q_usdhc(imx_data)) {
  247. u32 m = readl(host->ioaddr + SDHCI_MIX_CTRL);
  248. m = imx_data->scratchpad | (m & 0xffff0000);
  249. writel(m, host->ioaddr + SDHCI_MIX_CTRL);
  250. writel(val << 16,
  251. host->ioaddr + SDHCI_TRANSFER_MODE);
  252. } else {
  253. writel(val << 16 | imx_data->scratchpad,
  254. host->ioaddr + SDHCI_TRANSFER_MODE);
  255. }
  256. return;
  257. case SDHCI_BLOCK_SIZE:
  258. val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
  259. break;
  260. }
  261. esdhc_clrset_le(host, 0xffff, val, reg);
  262. }
  263. static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
  264. {
  265. u32 new_val;
  266. switch (reg) {
  267. case SDHCI_POWER_CONTROL:
  268. /*
  269. * FSL put some DMA bits here
  270. * If your board has a regulator, code should be here
  271. */
  272. return;
  273. case SDHCI_HOST_CONTROL:
  274. /* FSL messed up here, so we can just keep those three */
  275. new_val = val & (SDHCI_CTRL_LED | \
  276. SDHCI_CTRL_4BITBUS | \
  277. SDHCI_CTRL_D3CD);
  278. /* ensure the endianess */
  279. new_val |= ESDHC_HOST_CONTROL_LE;
  280. /* DMA mode bits are shifted */
  281. new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
  282. esdhc_clrset_le(host, 0xffff, new_val, reg);
  283. return;
  284. }
  285. esdhc_clrset_le(host, 0xff, val, reg);
  286. /*
  287. * The esdhc has a design violation to SDHC spec which tells
  288. * that software reset should not affect card detection circuit.
  289. * But esdhc clears its SYSCTL register bits [0..2] during the
  290. * software reset. This will stop those clocks that card detection
  291. * circuit relies on. To work around it, we turn the clocks on back
  292. * to keep card detection circuit functional.
  293. */
  294. if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
  295. esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
  296. }
  297. static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
  298. {
  299. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  300. return clk_get_rate(pltfm_host->clk);
  301. }
  302. static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
  303. {
  304. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  305. return clk_get_rate(pltfm_host->clk) / 256 / 16;
  306. }
  307. static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
  308. {
  309. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  310. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  311. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  312. switch (boarddata->wp_type) {
  313. case ESDHC_WP_GPIO:
  314. if (gpio_is_valid(boarddata->wp_gpio))
  315. return gpio_get_value(boarddata->wp_gpio);
  316. case ESDHC_WP_CONTROLLER:
  317. return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  318. SDHCI_WRITE_PROTECT);
  319. case ESDHC_WP_NONE:
  320. break;
  321. }
  322. return -ENOSYS;
  323. }
  324. static struct sdhci_ops sdhci_esdhc_ops = {
  325. .read_l = esdhc_readl_le,
  326. .read_w = esdhc_readw_le,
  327. .write_l = esdhc_writel_le,
  328. .write_w = esdhc_writew_le,
  329. .write_b = esdhc_writeb_le,
  330. .set_clock = esdhc_set_clock,
  331. .get_max_clock = esdhc_pltfm_get_max_clock,
  332. .get_min_clock = esdhc_pltfm_get_min_clock,
  333. .get_ro = esdhc_pltfm_get_ro,
  334. };
  335. static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
  336. .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
  337. | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
  338. | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
  339. | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
  340. .ops = &sdhci_esdhc_ops,
  341. };
  342. static irqreturn_t cd_irq(int irq, void *data)
  343. {
  344. struct sdhci_host *sdhost = (struct sdhci_host *)data;
  345. tasklet_schedule(&sdhost->card_tasklet);
  346. return IRQ_HANDLED;
  347. };
  348. #ifdef CONFIG_OF
  349. static int __devinit
  350. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  351. struct esdhc_platform_data *boarddata)
  352. {
  353. struct device_node *np = pdev->dev.of_node;
  354. if (!np)
  355. return -ENODEV;
  356. if (of_get_property(np, "fsl,card-wired", NULL))
  357. boarddata->cd_type = ESDHC_CD_PERMANENT;
  358. if (of_get_property(np, "fsl,cd-controller", NULL))
  359. boarddata->cd_type = ESDHC_CD_CONTROLLER;
  360. if (of_get_property(np, "fsl,wp-controller", NULL))
  361. boarddata->wp_type = ESDHC_WP_CONTROLLER;
  362. boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
  363. if (gpio_is_valid(boarddata->cd_gpio))
  364. boarddata->cd_type = ESDHC_CD_GPIO;
  365. boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
  366. if (gpio_is_valid(boarddata->wp_gpio))
  367. boarddata->wp_type = ESDHC_WP_GPIO;
  368. return 0;
  369. }
  370. #else
  371. static inline int
  372. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  373. struct esdhc_platform_data *boarddata)
  374. {
  375. return -ENODEV;
  376. }
  377. #endif
  378. static int __devinit sdhci_esdhc_imx_probe(struct platform_device *pdev)
  379. {
  380. const struct of_device_id *of_id =
  381. of_match_device(imx_esdhc_dt_ids, &pdev->dev);
  382. struct sdhci_pltfm_host *pltfm_host;
  383. struct sdhci_host *host;
  384. struct esdhc_platform_data *boarddata;
  385. struct clk *clk;
  386. int err;
  387. struct pltfm_imx_data *imx_data;
  388. host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
  389. if (IS_ERR(host))
  390. return PTR_ERR(host);
  391. pltfm_host = sdhci_priv(host);
  392. imx_data = kzalloc(sizeof(struct pltfm_imx_data), GFP_KERNEL);
  393. if (!imx_data) {
  394. err = -ENOMEM;
  395. goto err_imx_data;
  396. }
  397. if (of_id)
  398. pdev->id_entry = of_id->data;
  399. imx_data->devtype = pdev->id_entry->driver_data;
  400. pltfm_host->priv = imx_data;
  401. clk = clk_get(mmc_dev(host->mmc), NULL);
  402. if (IS_ERR(clk)) {
  403. dev_err(mmc_dev(host->mmc), "clk err\n");
  404. err = PTR_ERR(clk);
  405. goto err_clk_get;
  406. }
  407. clk_prepare_enable(clk);
  408. pltfm_host->clk = clk;
  409. imx_data->pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
  410. if (IS_ERR(imx_data->pinctrl)) {
  411. err = PTR_ERR(imx_data->pinctrl);
  412. goto pin_err;
  413. }
  414. host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
  415. if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
  416. /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
  417. host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
  418. | SDHCI_QUIRK_BROKEN_ADMA;
  419. if (is_imx53_esdhc(imx_data))
  420. imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
  421. /*
  422. * The imx6q ROM code will change the default watermark level setting
  423. * to something insane. Change it back here.
  424. */
  425. if (is_imx6q_usdhc(imx_data))
  426. writel(0x08100810, host->ioaddr + SDHCI_WTMK_LVL);
  427. boarddata = &imx_data->boarddata;
  428. if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
  429. if (!host->mmc->parent->platform_data) {
  430. dev_err(mmc_dev(host->mmc), "no board data!\n");
  431. err = -EINVAL;
  432. goto no_board_data;
  433. }
  434. imx_data->boarddata = *((struct esdhc_platform_data *)
  435. host->mmc->parent->platform_data);
  436. }
  437. /* write_protect */
  438. if (boarddata->wp_type == ESDHC_WP_GPIO) {
  439. err = gpio_request_one(boarddata->wp_gpio, GPIOF_IN, "ESDHC_WP");
  440. if (err) {
  441. dev_warn(mmc_dev(host->mmc),
  442. "no write-protect pin available!\n");
  443. boarddata->wp_gpio = -EINVAL;
  444. }
  445. } else {
  446. boarddata->wp_gpio = -EINVAL;
  447. }
  448. /* card_detect */
  449. if (boarddata->cd_type != ESDHC_CD_GPIO)
  450. boarddata->cd_gpio = -EINVAL;
  451. switch (boarddata->cd_type) {
  452. case ESDHC_CD_GPIO:
  453. err = gpio_request_one(boarddata->cd_gpio, GPIOF_IN, "ESDHC_CD");
  454. if (err) {
  455. dev_err(mmc_dev(host->mmc),
  456. "no card-detect pin available!\n");
  457. goto no_card_detect_pin;
  458. }
  459. err = request_irq(gpio_to_irq(boarddata->cd_gpio), cd_irq,
  460. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  461. mmc_hostname(host->mmc), host);
  462. if (err) {
  463. dev_err(mmc_dev(host->mmc), "request irq error\n");
  464. goto no_card_detect_irq;
  465. }
  466. /* fall through */
  467. case ESDHC_CD_CONTROLLER:
  468. /* we have a working card_detect back */
  469. host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  470. break;
  471. case ESDHC_CD_PERMANENT:
  472. host->mmc->caps = MMC_CAP_NONREMOVABLE;
  473. break;
  474. case ESDHC_CD_NONE:
  475. break;
  476. }
  477. err = sdhci_add_host(host);
  478. if (err)
  479. goto err_add_host;
  480. return 0;
  481. err_add_host:
  482. if (gpio_is_valid(boarddata->cd_gpio))
  483. free_irq(gpio_to_irq(boarddata->cd_gpio), host);
  484. no_card_detect_irq:
  485. if (gpio_is_valid(boarddata->cd_gpio))
  486. gpio_free(boarddata->cd_gpio);
  487. if (gpio_is_valid(boarddata->wp_gpio))
  488. gpio_free(boarddata->wp_gpio);
  489. no_card_detect_pin:
  490. no_board_data:
  491. pin_err:
  492. clk_disable_unprepare(pltfm_host->clk);
  493. clk_put(pltfm_host->clk);
  494. err_clk_get:
  495. kfree(imx_data);
  496. err_imx_data:
  497. sdhci_pltfm_free(pdev);
  498. return err;
  499. }
  500. static int __devexit sdhci_esdhc_imx_remove(struct platform_device *pdev)
  501. {
  502. struct sdhci_host *host = platform_get_drvdata(pdev);
  503. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  504. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  505. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  506. int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
  507. sdhci_remove_host(host, dead);
  508. if (gpio_is_valid(boarddata->wp_gpio))
  509. gpio_free(boarddata->wp_gpio);
  510. if (gpio_is_valid(boarddata->cd_gpio)) {
  511. free_irq(gpio_to_irq(boarddata->cd_gpio), host);
  512. gpio_free(boarddata->cd_gpio);
  513. }
  514. clk_disable_unprepare(pltfm_host->clk);
  515. clk_put(pltfm_host->clk);
  516. kfree(imx_data);
  517. sdhci_pltfm_free(pdev);
  518. return 0;
  519. }
  520. static struct platform_driver sdhci_esdhc_imx_driver = {
  521. .driver = {
  522. .name = "sdhci-esdhc-imx",
  523. .owner = THIS_MODULE,
  524. .of_match_table = imx_esdhc_dt_ids,
  525. .pm = SDHCI_PLTFM_PMOPS,
  526. },
  527. .id_table = imx_esdhc_devtype,
  528. .probe = sdhci_esdhc_imx_probe,
  529. .remove = __devexit_p(sdhci_esdhc_imx_remove),
  530. };
  531. module_platform_driver(sdhci_esdhc_imx_driver);
  532. MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
  533. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  534. MODULE_LICENSE("GPL v2");