i915_gem_gtt.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = pte_encode(ppgtt->dev, ppgtt->scratch_page_dma_addr,
  80. I915_CACHE_LLC);
  81. while (num_entries) {
  82. last_pte = first_pte + num_entries;
  83. if (last_pte > I915_PPGTT_PT_ENTRIES)
  84. last_pte = I915_PPGTT_PT_ENTRIES;
  85. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  86. for (i = first_pte; i < last_pte; i++)
  87. pt_vaddr[i] = scratch_pte;
  88. kunmap_atomic(pt_vaddr);
  89. num_entries -= last_pte - first_pte;
  90. first_pte = 0;
  91. act_pd++;
  92. }
  93. }
  94. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  95. struct sg_table *pages,
  96. unsigned first_entry,
  97. enum i915_cache_level cache_level)
  98. {
  99. gtt_pte_t *pt_vaddr;
  100. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  101. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  102. unsigned i, j, m, segment_len;
  103. dma_addr_t page_addr;
  104. struct scatterlist *sg;
  105. /* init sg walking */
  106. sg = pages->sgl;
  107. i = 0;
  108. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  109. m = 0;
  110. while (i < pages->nents) {
  111. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  112. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  113. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  114. pt_vaddr[j] = pte_encode(ppgtt->dev, page_addr,
  115. cache_level);
  116. /* grab the next page */
  117. if (++m == segment_len) {
  118. if (++i == pages->nents)
  119. break;
  120. sg = sg_next(sg);
  121. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  122. m = 0;
  123. }
  124. }
  125. kunmap_atomic(pt_vaddr);
  126. first_pte = 0;
  127. act_pd++;
  128. }
  129. }
  130. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  131. {
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct i915_hw_ppgtt *ppgtt;
  134. unsigned first_pd_entry_in_global_pt;
  135. int i;
  136. int ret = -ENOMEM;
  137. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  138. * entries. For aliasing ppgtt support we just steal them at the end for
  139. * now. */
  140. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  141. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  142. if (!ppgtt)
  143. return ret;
  144. ppgtt->dev = dev;
  145. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  146. ppgtt->clear_range = gen6_ppgtt_clear_range;
  147. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  148. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  149. GFP_KERNEL);
  150. if (!ppgtt->pt_pages)
  151. goto err_ppgtt;
  152. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  153. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  154. if (!ppgtt->pt_pages[i])
  155. goto err_pt_alloc;
  156. }
  157. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  158. GFP_KERNEL);
  159. if (!ppgtt->pt_dma_addr)
  160. goto err_pt_alloc;
  161. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  162. dma_addr_t pt_addr;
  163. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  164. PCI_DMA_BIDIRECTIONAL);
  165. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  166. ret = -EIO;
  167. goto err_pd_pin;
  168. }
  169. ppgtt->pt_dma_addr[i] = pt_addr;
  170. }
  171. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  172. ppgtt->clear_range(ppgtt, 0,
  173. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  174. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  175. dev_priv->mm.aliasing_ppgtt = ppgtt;
  176. return 0;
  177. err_pd_pin:
  178. if (ppgtt->pt_dma_addr) {
  179. for (i--; i >= 0; i--)
  180. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  181. 4096, PCI_DMA_BIDIRECTIONAL);
  182. }
  183. err_pt_alloc:
  184. kfree(ppgtt->pt_dma_addr);
  185. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  186. if (ppgtt->pt_pages[i])
  187. __free_page(ppgtt->pt_pages[i]);
  188. }
  189. kfree(ppgtt->pt_pages);
  190. err_ppgtt:
  191. kfree(ppgtt);
  192. return ret;
  193. }
  194. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  195. {
  196. struct drm_i915_private *dev_priv = dev->dev_private;
  197. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  198. int i;
  199. if (!ppgtt)
  200. return;
  201. if (ppgtt->pt_dma_addr) {
  202. for (i = 0; i < ppgtt->num_pd_entries; i++)
  203. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  204. 4096, PCI_DMA_BIDIRECTIONAL);
  205. }
  206. kfree(ppgtt->pt_dma_addr);
  207. for (i = 0; i < ppgtt->num_pd_entries; i++)
  208. __free_page(ppgtt->pt_pages[i]);
  209. kfree(ppgtt->pt_pages);
  210. kfree(ppgtt);
  211. }
  212. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  213. struct drm_i915_gem_object *obj,
  214. enum i915_cache_level cache_level)
  215. {
  216. ppgtt->insert_entries(ppgtt, obj->pages,
  217. obj->gtt_space->start >> PAGE_SHIFT,
  218. cache_level);
  219. }
  220. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  221. struct drm_i915_gem_object *obj)
  222. {
  223. ppgtt->clear_range(ppgtt,
  224. obj->gtt_space->start >> PAGE_SHIFT,
  225. obj->base.size >> PAGE_SHIFT);
  226. }
  227. void i915_gem_init_ppgtt(struct drm_device *dev)
  228. {
  229. drm_i915_private_t *dev_priv = dev->dev_private;
  230. uint32_t pd_offset;
  231. struct intel_ring_buffer *ring;
  232. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  233. gtt_pte_t __iomem *pd_addr;
  234. uint32_t pd_entry;
  235. int i;
  236. if (!dev_priv->mm.aliasing_ppgtt)
  237. return;
  238. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  239. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  240. dma_addr_t pt_addr;
  241. pt_addr = ppgtt->pt_dma_addr[i];
  242. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  243. pd_entry |= GEN6_PDE_VALID;
  244. writel(pd_entry, pd_addr + i);
  245. }
  246. readl(pd_addr);
  247. pd_offset = ppgtt->pd_offset;
  248. pd_offset /= 64; /* in cachelines, */
  249. pd_offset <<= 16;
  250. if (INTEL_INFO(dev)->gen == 6) {
  251. uint32_t ecochk, gab_ctl, ecobits;
  252. ecobits = I915_READ(GAC_ECO_BITS);
  253. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  254. gab_ctl = I915_READ(GAB_CTL);
  255. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  256. ecochk = I915_READ(GAM_ECOCHK);
  257. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  258. ECOCHK_PPGTT_CACHE64B);
  259. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  260. } else if (INTEL_INFO(dev)->gen >= 7) {
  261. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  262. /* GFX_MODE is per-ring on gen7+ */
  263. }
  264. for_each_ring(ring, dev_priv, i) {
  265. if (INTEL_INFO(dev)->gen >= 7)
  266. I915_WRITE(RING_MODE_GEN7(ring),
  267. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  268. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  269. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  270. }
  271. }
  272. extern int intel_iommu_gfx_mapped;
  273. /* Certain Gen5 chipsets require require idling the GPU before
  274. * unmapping anything from the GTT when VT-d is enabled.
  275. */
  276. static inline bool needs_idle_maps(struct drm_device *dev)
  277. {
  278. #ifdef CONFIG_INTEL_IOMMU
  279. /* Query intel_iommu to see if we need the workaround. Presumably that
  280. * was loaded first.
  281. */
  282. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  283. return true;
  284. #endif
  285. return false;
  286. }
  287. static bool do_idling(struct drm_i915_private *dev_priv)
  288. {
  289. bool ret = dev_priv->mm.interruptible;
  290. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  291. dev_priv->mm.interruptible = false;
  292. if (i915_gpu_idle(dev_priv->dev)) {
  293. DRM_ERROR("Couldn't idle GPU\n");
  294. /* Wait a bit, in hopes it avoids the hang */
  295. udelay(10);
  296. }
  297. }
  298. return ret;
  299. }
  300. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  301. {
  302. if (unlikely(dev_priv->gtt.do_idle_maps))
  303. dev_priv->mm.interruptible = interruptible;
  304. }
  305. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  306. {
  307. struct drm_i915_private *dev_priv = dev->dev_private;
  308. struct drm_i915_gem_object *obj;
  309. /* First fill our portion of the GTT with scratch pages */
  310. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  311. dev_priv->gtt.total / PAGE_SIZE);
  312. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  313. i915_gem_clflush_object(obj);
  314. i915_gem_gtt_bind_object(obj, obj->cache_level);
  315. }
  316. i915_gem_chipset_flush(dev);
  317. }
  318. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  319. {
  320. if (obj->has_dma_mapping)
  321. return 0;
  322. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  323. obj->pages->sgl, obj->pages->nents,
  324. PCI_DMA_BIDIRECTIONAL))
  325. return -ENOSPC;
  326. return 0;
  327. }
  328. /*
  329. * Binds an object into the global gtt with the specified cache level. The object
  330. * will be accessible to the GPU via commands whose operands reference offsets
  331. * within the global GTT as well as accessible by the GPU through the GMADR
  332. * mapped BAR (dev_priv->mm.gtt->gtt).
  333. */
  334. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  335. struct sg_table *st,
  336. unsigned int first_entry,
  337. enum i915_cache_level level)
  338. {
  339. struct drm_i915_private *dev_priv = dev->dev_private;
  340. struct scatterlist *sg = st->sgl;
  341. gtt_pte_t __iomem *gtt_entries =
  342. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  343. int unused, i = 0;
  344. unsigned int len, m = 0;
  345. dma_addr_t addr;
  346. for_each_sg(st->sgl, sg, st->nents, unused) {
  347. len = sg_dma_len(sg) >> PAGE_SHIFT;
  348. for (m = 0; m < len; m++) {
  349. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  350. iowrite32(pte_encode(dev, addr, level), &gtt_entries[i]);
  351. i++;
  352. }
  353. }
  354. /* XXX: This serves as a posting read to make sure that the PTE has
  355. * actually been updated. There is some concern that even though
  356. * registers and PTEs are within the same BAR that they are potentially
  357. * of NUMA access patterns. Therefore, even with the way we assume
  358. * hardware should work, we must keep this posting read for paranoia.
  359. */
  360. if (i != 0)
  361. WARN_ON(readl(&gtt_entries[i-1]) != pte_encode(dev, addr, level));
  362. /* This next bit makes the above posting read even more important. We
  363. * want to flush the TLBs only after we're certain all the PTE updates
  364. * have finished.
  365. */
  366. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  367. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  368. }
  369. static void gen6_ggtt_clear_range(struct drm_device *dev,
  370. unsigned int first_entry,
  371. unsigned int num_entries)
  372. {
  373. struct drm_i915_private *dev_priv = dev->dev_private;
  374. gtt_pte_t scratch_pte;
  375. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  376. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  377. int i;
  378. if (WARN(num_entries > max_entries,
  379. "First entry = %d; Num entries = %d (max=%d)\n",
  380. first_entry, num_entries, max_entries))
  381. num_entries = max_entries;
  382. scratch_pte = pte_encode(dev, dev_priv->gtt.scratch_page_dma, I915_CACHE_LLC);
  383. for (i = 0; i < num_entries; i++)
  384. iowrite32(scratch_pte, &gtt_base[i]);
  385. readl(gtt_base);
  386. }
  387. static void i915_ggtt_insert_entries(struct drm_device *dev,
  388. struct sg_table *st,
  389. unsigned int pg_start,
  390. enum i915_cache_level cache_level)
  391. {
  392. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  393. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  394. intel_gtt_insert_sg_entries(st, pg_start, flags);
  395. }
  396. static void i915_ggtt_clear_range(struct drm_device *dev,
  397. unsigned int first_entry,
  398. unsigned int num_entries)
  399. {
  400. intel_gtt_clear_range(first_entry, num_entries);
  401. }
  402. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  403. enum i915_cache_level cache_level)
  404. {
  405. struct drm_device *dev = obj->base.dev;
  406. struct drm_i915_private *dev_priv = dev->dev_private;
  407. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  408. obj->gtt_space->start >> PAGE_SHIFT,
  409. cache_level);
  410. obj->has_global_gtt_mapping = 1;
  411. }
  412. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  413. {
  414. struct drm_device *dev = obj->base.dev;
  415. struct drm_i915_private *dev_priv = dev->dev_private;
  416. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  417. obj->gtt_space->start >> PAGE_SHIFT,
  418. obj->base.size >> PAGE_SHIFT);
  419. obj->has_global_gtt_mapping = 0;
  420. }
  421. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  422. {
  423. struct drm_device *dev = obj->base.dev;
  424. struct drm_i915_private *dev_priv = dev->dev_private;
  425. bool interruptible;
  426. interruptible = do_idling(dev_priv);
  427. if (!obj->has_dma_mapping)
  428. dma_unmap_sg(&dev->pdev->dev,
  429. obj->pages->sgl, obj->pages->nents,
  430. PCI_DMA_BIDIRECTIONAL);
  431. undo_idling(dev_priv, interruptible);
  432. }
  433. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  434. unsigned long color,
  435. unsigned long *start,
  436. unsigned long *end)
  437. {
  438. if (node->color != color)
  439. *start += 4096;
  440. if (!list_empty(&node->node_list)) {
  441. node = list_entry(node->node_list.next,
  442. struct drm_mm_node,
  443. node_list);
  444. if (node->allocated && node->color != color)
  445. *end -= 4096;
  446. }
  447. }
  448. void i915_gem_setup_global_gtt(struct drm_device *dev,
  449. unsigned long start,
  450. unsigned long mappable_end,
  451. unsigned long end)
  452. {
  453. drm_i915_private_t *dev_priv = dev->dev_private;
  454. struct drm_mm_node *entry;
  455. struct drm_i915_gem_object *obj;
  456. unsigned long hole_start, hole_end;
  457. BUG_ON(mappable_end > end);
  458. /* Subtract the guard page ... */
  459. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  460. if (!HAS_LLC(dev))
  461. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  462. /* Mark any preallocated objects as occupied */
  463. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  464. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  465. obj->gtt_offset, obj->base.size);
  466. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  467. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  468. obj->gtt_offset,
  469. obj->base.size,
  470. false);
  471. obj->has_global_gtt_mapping = 1;
  472. }
  473. dev_priv->gtt.start = start;
  474. dev_priv->gtt.total = end - start;
  475. /* Clear any non-preallocated blocks */
  476. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  477. hole_start, hole_end) {
  478. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  479. hole_start, hole_end);
  480. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  481. (hole_end-hole_start) / PAGE_SIZE);
  482. }
  483. /* And finally clear the reserved guard page */
  484. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  485. }
  486. static bool
  487. intel_enable_ppgtt(struct drm_device *dev)
  488. {
  489. if (i915_enable_ppgtt >= 0)
  490. return i915_enable_ppgtt;
  491. #ifdef CONFIG_INTEL_IOMMU
  492. /* Disable ppgtt on SNB if VT-d is on. */
  493. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  494. return false;
  495. #endif
  496. return true;
  497. }
  498. void i915_gem_init_global_gtt(struct drm_device *dev)
  499. {
  500. struct drm_i915_private *dev_priv = dev->dev_private;
  501. unsigned long gtt_size, mappable_size;
  502. int ret;
  503. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  504. mappable_size = dev_priv->gtt.mappable_end;
  505. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  506. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  507. * aperture accordingly when using aliasing ppgtt. */
  508. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  509. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  510. ret = i915_gem_init_aliasing_ppgtt(dev);
  511. if (ret) {
  512. mutex_unlock(&dev->struct_mutex);
  513. return;
  514. }
  515. } else {
  516. /* Let GEM Manage all of the aperture.
  517. *
  518. * However, leave one page at the end still bound to the scratch
  519. * page. There are a number of places where the hardware
  520. * apparently prefetches past the end of the object, and we've
  521. * seen multiple hangs with the GPU head pointer stuck in a
  522. * batchbuffer bound at the last page of the aperture. One page
  523. * should be enough to keep any prefetching inside of the
  524. * aperture.
  525. */
  526. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  527. }
  528. }
  529. static int setup_scratch_page(struct drm_device *dev)
  530. {
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct page *page;
  533. dma_addr_t dma_addr;
  534. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  535. if (page == NULL)
  536. return -ENOMEM;
  537. get_page(page);
  538. set_pages_uc(page, 1);
  539. #ifdef CONFIG_INTEL_IOMMU
  540. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  541. PCI_DMA_BIDIRECTIONAL);
  542. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  543. return -EINVAL;
  544. #else
  545. dma_addr = page_to_phys(page);
  546. #endif
  547. dev_priv->gtt.scratch_page = page;
  548. dev_priv->gtt.scratch_page_dma = dma_addr;
  549. return 0;
  550. }
  551. static void teardown_scratch_page(struct drm_device *dev)
  552. {
  553. struct drm_i915_private *dev_priv = dev->dev_private;
  554. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  555. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  556. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  557. put_page(dev_priv->gtt.scratch_page);
  558. __free_page(dev_priv->gtt.scratch_page);
  559. }
  560. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  561. {
  562. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  563. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  564. return snb_gmch_ctl << 20;
  565. }
  566. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  567. {
  568. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  569. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  570. return snb_gmch_ctl << 25; /* 32 MB units */
  571. }
  572. static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
  573. {
  574. static const int stolen_decoder[] = {
  575. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  576. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  577. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  578. return stolen_decoder[snb_gmch_ctl] << 20;
  579. }
  580. int i915_gem_gtt_init(struct drm_device *dev)
  581. {
  582. struct drm_i915_private *dev_priv = dev->dev_private;
  583. phys_addr_t gtt_bus_addr;
  584. u16 snb_gmch_ctl;
  585. int ret;
  586. dev_priv->gtt.mappable_base = pci_resource_start(dev->pdev, 2);
  587. dev_priv->gtt.mappable_end = pci_resource_len(dev->pdev, 2);
  588. /* On modern platforms we need not worry ourself with the legacy
  589. * hostbridge query stuff. Skip it entirely
  590. */
  591. if (INTEL_INFO(dev)->gen < 6) {
  592. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  593. if (!ret) {
  594. DRM_ERROR("failed to set up gmch\n");
  595. return -EIO;
  596. }
  597. dev_priv->mm.gtt = intel_gtt_get();
  598. if (!dev_priv->mm.gtt) {
  599. DRM_ERROR("Failed to initialize GTT\n");
  600. intel_gmch_remove();
  601. return -ENODEV;
  602. }
  603. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev);
  604. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  605. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  606. return 0;
  607. }
  608. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  609. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  610. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  611. if (!dev_priv->mm.gtt)
  612. return -ENOMEM;
  613. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  614. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  615. /* i9xx_setup */
  616. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  617. dev_priv->mm.gtt->gtt_total_entries =
  618. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  619. if (INTEL_INFO(dev)->gen < 7)
  620. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  621. else
  622. dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
  623. /* 64/512MB is the current min/max we actually know of, but this is just a
  624. * coarse sanity check.
  625. */
  626. if ((dev_priv->gtt.mappable_end < (64<<20) ||
  627. (dev_priv->gtt.mappable_end > (512<<20)))) {
  628. DRM_ERROR("Unknown GMADR size (%lx)\n",
  629. dev_priv->gtt.mappable_end);
  630. ret = -ENXIO;
  631. goto err_out;
  632. }
  633. ret = setup_scratch_page(dev);
  634. if (ret) {
  635. DRM_ERROR("Scratch setup failed\n");
  636. goto err_out;
  637. }
  638. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr,
  639. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  640. if (!dev_priv->gtt.gsm) {
  641. DRM_ERROR("Failed to map the gtt page table\n");
  642. teardown_scratch_page(dev);
  643. ret = -ENOMEM;
  644. goto err_out;
  645. }
  646. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  647. DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
  648. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", dev_priv->gtt.mappable_end >> 20);
  649. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  650. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  651. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  652. return 0;
  653. err_out:
  654. kfree(dev_priv->mm.gtt);
  655. if (INTEL_INFO(dev)->gen < 6)
  656. intel_gmch_remove();
  657. return ret;
  658. }
  659. void i915_gem_gtt_fini(struct drm_device *dev)
  660. {
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. iounmap(dev_priv->gtt.gsm);
  663. teardown_scratch_page(dev);
  664. if (INTEL_INFO(dev)->gen < 6)
  665. intel_gmch_remove();
  666. kfree(dev_priv->mm.gtt);
  667. }