mpc85xx_mds.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. /*
  2. * Copyright (C) Freescale Semicondutor, Inc. 2006-2010. All rights reserved.
  3. *
  4. * Author: Andy Fleming <afleming@freescale.com>
  5. *
  6. * Based on 83xx/mpc8360e_pb.c by:
  7. * Li Yang <LeoLi@freescale.com>
  8. * Yin Olivia <Hong-hua.Yin@freescale.com>
  9. *
  10. * Description:
  11. * MPC85xx MDS board specific routines.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/reboot.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdev_t.h>
  25. #include <linux/major.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/initrd.h>
  30. #include <linux/module.h>
  31. #include <linux/fsl_devices.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_device.h>
  34. #include <linux/phy.h>
  35. #include <linux/lmb.h>
  36. #include <asm/system.h>
  37. #include <asm/atomic.h>
  38. #include <asm/time.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/irq.h>
  43. #include <mm/mmu_decl.h>
  44. #include <asm/prom.h>
  45. #include <asm/udbg.h>
  46. #include <sysdev/fsl_soc.h>
  47. #include <sysdev/fsl_pci.h>
  48. #include <sysdev/simple_gpio.h>
  49. #include <asm/qe.h>
  50. #include <asm/qe_ic.h>
  51. #include <asm/mpic.h>
  52. #include <asm/swiotlb.h>
  53. #undef DEBUG
  54. #ifdef DEBUG
  55. #define DBG(fmt...) udbg_printf(fmt)
  56. #else
  57. #define DBG(fmt...)
  58. #endif
  59. #define MV88E1111_SCR 0x10
  60. #define MV88E1111_SCR_125CLK 0x0010
  61. static int mpc8568_fixup_125_clock(struct phy_device *phydev)
  62. {
  63. int scr;
  64. int err;
  65. /* Workaround for the 125 CLK Toggle */
  66. scr = phy_read(phydev, MV88E1111_SCR);
  67. if (scr < 0)
  68. return scr;
  69. err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
  70. if (err)
  71. return err;
  72. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  73. if (err)
  74. return err;
  75. scr = phy_read(phydev, MV88E1111_SCR);
  76. if (scr < 0)
  77. return scr;
  78. err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
  79. return err;
  80. }
  81. static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
  82. {
  83. int temp;
  84. int err;
  85. /* Errata */
  86. err = phy_write(phydev,29, 0x0006);
  87. if (err)
  88. return err;
  89. temp = phy_read(phydev, 30);
  90. if (temp < 0)
  91. return temp;
  92. temp = (temp & (~0x8000)) | 0x4000;
  93. err = phy_write(phydev,30, temp);
  94. if (err)
  95. return err;
  96. err = phy_write(phydev,29, 0x000a);
  97. if (err)
  98. return err;
  99. temp = phy_read(phydev, 30);
  100. if (temp < 0)
  101. return temp;
  102. temp = phy_read(phydev, 30);
  103. if (temp < 0)
  104. return temp;
  105. temp &= ~0x0020;
  106. err = phy_write(phydev,30,temp);
  107. if (err)
  108. return err;
  109. /* Disable automatic MDI/MDIX selection */
  110. temp = phy_read(phydev, 16);
  111. if (temp < 0)
  112. return temp;
  113. temp &= ~0x0060;
  114. err = phy_write(phydev,16,temp);
  115. return err;
  116. }
  117. /* ************************************************************************
  118. *
  119. * Setup the architecture
  120. *
  121. */
  122. #ifdef CONFIG_SMP
  123. extern void __init mpc85xx_smp_init(void);
  124. #endif
  125. #ifdef CONFIG_QUICC_ENGINE
  126. static struct of_device_id mpc85xx_qe_ids[] __initdata = {
  127. { .type = "qe", },
  128. { .compatible = "fsl,qe", },
  129. { },
  130. };
  131. static void __init mpc85xx_publish_qe_devices(void)
  132. {
  133. struct device_node *np;
  134. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  135. if (!of_device_is_available(np)) {
  136. of_node_put(np);
  137. return;
  138. }
  139. of_platform_bus_probe(NULL, mpc85xx_qe_ids, NULL);
  140. }
  141. #else
  142. static void __init mpc85xx_publish_qe_devices(void) { }
  143. #endif /* CONFIG_QUICC_ENGINE */
  144. static void __init mpc85xx_mds_setup_arch(void)
  145. {
  146. struct device_node *np;
  147. static u8 __iomem *bcsr_regs = NULL;
  148. #ifdef CONFIG_PCI
  149. struct pci_controller *hose;
  150. #endif
  151. dma_addr_t max = 0xffffffff;
  152. if (ppc_md.progress)
  153. ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
  154. /* Map BCSR area */
  155. np = of_find_node_by_name(NULL, "bcsr");
  156. if (np != NULL) {
  157. struct resource res;
  158. of_address_to_resource(np, 0, &res);
  159. bcsr_regs = ioremap(res.start, res.end - res.start +1);
  160. of_node_put(np);
  161. }
  162. #ifdef CONFIG_PCI
  163. for_each_node_by_type(np, "pci") {
  164. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  165. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  166. struct resource rsrc;
  167. of_address_to_resource(np, 0, &rsrc);
  168. if ((rsrc.start & 0xfffff) == 0x8000)
  169. fsl_add_bridge(np, 1);
  170. else
  171. fsl_add_bridge(np, 0);
  172. hose = pci_find_hose_for_OF_device(np);
  173. max = min(max, hose->dma_window_base_cur +
  174. hose->dma_window_size);
  175. }
  176. }
  177. #endif
  178. #ifdef CONFIG_SMP
  179. mpc85xx_smp_init();
  180. #endif
  181. #ifdef CONFIG_SWIOTLB
  182. if (lmb_end_of_DRAM() > max) {
  183. ppc_swiotlb_enable = 1;
  184. set_pci_dma_ops(&swiotlb_dma_ops);
  185. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
  186. }
  187. #endif
  188. #ifdef CONFIG_QUICC_ENGINE
  189. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  190. if (!np) {
  191. np = of_find_node_by_name(NULL, "qe");
  192. if (!np)
  193. return;
  194. }
  195. if (!of_device_is_available(np)) {
  196. of_node_put(np);
  197. return;
  198. }
  199. qe_reset();
  200. of_node_put(np);
  201. np = of_find_node_by_name(NULL, "par_io");
  202. if (np) {
  203. struct device_node *ucc;
  204. par_io_init(np);
  205. of_node_put(np);
  206. for_each_node_by_name(ucc, "ucc")
  207. par_io_of_config(ucc);
  208. }
  209. if (bcsr_regs) {
  210. if (machine_is(mpc8568_mds)) {
  211. #define BCSR_UCC1_GETH_EN (0x1 << 7)
  212. #define BCSR_UCC2_GETH_EN (0x1 << 7)
  213. #define BCSR_UCC1_MODE_MSK (0x3 << 4)
  214. #define BCSR_UCC2_MODE_MSK (0x3 << 0)
  215. /* Turn off UCC1 & UCC2 */
  216. clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  217. clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  218. /* Mode is RGMII, all bits clear */
  219. clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
  220. BCSR_UCC2_MODE_MSK);
  221. /* Turn UCC1 & UCC2 on */
  222. setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  223. setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  224. } else if (machine_is(mpc8569_mds)) {
  225. #define BCSR7_UCC12_GETHnRST (0x1 << 2)
  226. #define BCSR8_UEM_MARVELL_RST (0x1 << 1)
  227. #define BCSR_UCC_RGMII (0x1 << 6)
  228. #define BCSR_UCC_RTBI (0x1 << 5)
  229. /*
  230. * U-Boot mangles interrupt polarity for Marvell PHYs,
  231. * so reset built-in and UEM Marvell PHYs, this puts
  232. * the PHYs into their normal state.
  233. */
  234. clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  235. setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  236. setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  237. clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  238. for (np = NULL; (np = of_find_compatible_node(np,
  239. "network",
  240. "ucc_geth")) != NULL;) {
  241. const unsigned int *prop;
  242. int ucc_num;
  243. prop = of_get_property(np, "cell-index", NULL);
  244. if (prop == NULL)
  245. continue;
  246. ucc_num = *prop - 1;
  247. prop = of_get_property(np, "phy-connection-type", NULL);
  248. if (prop == NULL)
  249. continue;
  250. if (strcmp("rtbi", (const char *)prop) == 0)
  251. clrsetbits_8(&bcsr_regs[7 + ucc_num],
  252. BCSR_UCC_RGMII, BCSR_UCC_RTBI);
  253. }
  254. } else if (machine_is(p1021_mds)) {
  255. #define BCSR11_ENET_MICRST (0x1 << 5)
  256. /* Reset Micrel PHY */
  257. clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
  258. setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
  259. }
  260. iounmap(bcsr_regs);
  261. }
  262. if (machine_is(p1021_mds)) {
  263. #define MPC85xx_PMUXCR_OFFSET 0x60
  264. #define MPC85xx_PMUXCR_QE0 0x00008000
  265. #define MPC85xx_PMUXCR_QE3 0x00001000
  266. #define MPC85xx_PMUXCR_QE9 0x00000040
  267. #define MPC85xx_PMUXCR_QE12 0x00000008
  268. static __be32 __iomem *pmuxcr;
  269. np = of_find_node_by_name(NULL, "global-utilities");
  270. if (np) {
  271. pmuxcr = of_iomap(np, 0) + MPC85xx_PMUXCR_OFFSET;
  272. if (!pmuxcr)
  273. printk(KERN_EMERG "Error: Alternate function"
  274. " signal multiplex control register not"
  275. " mapped!\n");
  276. else
  277. /* P1021 has pins muxed for QE and other functions. To
  278. * enable QE UEC mode, we need to set bit QE0 for UCC1
  279. * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
  280. * and QE12 for QE MII management singals in PMUXCR
  281. * register.
  282. */
  283. setbits32(pmuxcr, MPC85xx_PMUXCR_QE0 |
  284. MPC85xx_PMUXCR_QE3 |
  285. MPC85xx_PMUXCR_QE9 |
  286. MPC85xx_PMUXCR_QE12);
  287. of_node_put(np);
  288. }
  289. }
  290. #endif /* CONFIG_QUICC_ENGINE */
  291. }
  292. static int __init board_fixups(void)
  293. {
  294. char phy_id[20];
  295. char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
  296. struct device_node *mdio;
  297. struct resource res;
  298. int i;
  299. for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
  300. mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
  301. of_address_to_resource(mdio, 0, &res);
  302. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  303. (unsigned long long)res.start, 1);
  304. phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
  305. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  306. /* Register a workaround for errata */
  307. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  308. (unsigned long long)res.start, 7);
  309. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  310. of_node_put(mdio);
  311. }
  312. return 0;
  313. }
  314. machine_arch_initcall(mpc8568_mds, board_fixups);
  315. machine_arch_initcall(mpc8569_mds, board_fixups);
  316. static struct of_device_id mpc85xx_ids[] = {
  317. { .type = "soc", },
  318. { .compatible = "soc", },
  319. { .compatible = "simple-bus", },
  320. { .compatible = "gianfar", },
  321. { .compatible = "fsl,rapidio-delta", },
  322. { .compatible = "fsl,mpc8548-guts", },
  323. { .compatible = "gpio-leds", },
  324. {},
  325. };
  326. static struct of_device_id p1021_ids[] = {
  327. { .type = "soc", },
  328. { .compatible = "soc", },
  329. { .compatible = "simple-bus", },
  330. { .compatible = "gianfar", },
  331. {},
  332. };
  333. static int __init mpc85xx_publish_devices(void)
  334. {
  335. if (machine_is(mpc8568_mds))
  336. simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio");
  337. if (machine_is(mpc8569_mds))
  338. simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
  339. of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
  340. mpc85xx_publish_qe_devices();
  341. return 0;
  342. }
  343. static int __init p1021_publish_devices(void)
  344. {
  345. of_platform_bus_probe(NULL, p1021_ids, NULL);
  346. mpc85xx_publish_qe_devices();
  347. return 0;
  348. }
  349. machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
  350. machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
  351. machine_device_initcall(p1021_mds, p1021_publish_devices);
  352. machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
  353. machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
  354. machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
  355. static void __init mpc85xx_mds_pic_init(void)
  356. {
  357. struct mpic *mpic;
  358. struct resource r;
  359. struct device_node *np = NULL;
  360. np = of_find_node_by_type(NULL, "open-pic");
  361. if (!np)
  362. return;
  363. if (of_address_to_resource(np, 0, &r)) {
  364. printk(KERN_ERR "Failed to map mpic register space\n");
  365. of_node_put(np);
  366. return;
  367. }
  368. mpic = mpic_alloc(np, r.start,
  369. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN |
  370. MPIC_BROKEN_FRR_NIRQS | MPIC_SINGLE_DEST_CPU,
  371. 0, 256, " OpenPIC ");
  372. BUG_ON(mpic == NULL);
  373. of_node_put(np);
  374. mpic_init(mpic);
  375. #ifdef CONFIG_QUICC_ENGINE
  376. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  377. if (!of_device_is_available(np)) {
  378. of_node_put(np);
  379. return;
  380. }
  381. np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
  382. if (!np) {
  383. np = of_find_node_by_type(NULL, "qeic");
  384. if (!np)
  385. return;
  386. }
  387. if (machine_is(p1021_mds))
  388. qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
  389. qe_ic_cascade_high_mpic);
  390. else
  391. qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
  392. of_node_put(np);
  393. #endif /* CONFIG_QUICC_ENGINE */
  394. }
  395. static int __init mpc85xx_mds_probe(void)
  396. {
  397. unsigned long root = of_get_flat_dt_root();
  398. return of_flat_dt_is_compatible(root, "MPC85xxMDS");
  399. }
  400. define_machine(mpc8568_mds) {
  401. .name = "MPC8568 MDS",
  402. .probe = mpc85xx_mds_probe,
  403. .setup_arch = mpc85xx_mds_setup_arch,
  404. .init_IRQ = mpc85xx_mds_pic_init,
  405. .get_irq = mpic_get_irq,
  406. .restart = fsl_rstcr_restart,
  407. .calibrate_decr = generic_calibrate_decr,
  408. .progress = udbg_progress,
  409. #ifdef CONFIG_PCI
  410. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  411. #endif
  412. };
  413. static int __init mpc8569_mds_probe(void)
  414. {
  415. unsigned long root = of_get_flat_dt_root();
  416. return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
  417. }
  418. define_machine(mpc8569_mds) {
  419. .name = "MPC8569 MDS",
  420. .probe = mpc8569_mds_probe,
  421. .setup_arch = mpc85xx_mds_setup_arch,
  422. .init_IRQ = mpc85xx_mds_pic_init,
  423. .get_irq = mpic_get_irq,
  424. .restart = fsl_rstcr_restart,
  425. .calibrate_decr = generic_calibrate_decr,
  426. .progress = udbg_progress,
  427. #ifdef CONFIG_PCI
  428. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  429. #endif
  430. };
  431. static int __init p1021_mds_probe(void)
  432. {
  433. unsigned long root = of_get_flat_dt_root();
  434. return of_flat_dt_is_compatible(root, "fsl,P1021MDS");
  435. }
  436. define_machine(p1021_mds) {
  437. .name = "P1021 MDS",
  438. .probe = p1021_mds_probe,
  439. .setup_arch = mpc85xx_mds_setup_arch,
  440. .init_IRQ = mpc85xx_mds_pic_init,
  441. .get_irq = mpic_get_irq,
  442. .restart = fsl_rstcr_restart,
  443. .calibrate_decr = generic_calibrate_decr,
  444. .progress = udbg_progress,
  445. #ifdef CONFIG_PCI
  446. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  447. #endif
  448. };