setup.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * linux/arch/sh/boards/magicpanel/setup.c
  3. *
  4. * Copyright (C) 2007 Markus Brunner, Mark Jonas
  5. *
  6. * Magic Panel Release 2 board setup
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/irq.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/ide.h>
  16. #include <linux/irq.h>
  17. #include <linux/delay.h>
  18. #include <asm/magicpanelr2.h>
  19. #include <asm/heartbeat.h>
  20. #define LAN9115_READY (ctrl_inl(0xA8000084UL) & 0x00000001UL)
  21. /* Wait until reset finished. Timeout is 100ms. */
  22. static int __init ethernet_reset_finished(void)
  23. {
  24. int i;
  25. if (LAN9115_READY)
  26. return 1;
  27. for (i = 0; i < 10; ++i) {
  28. mdelay(10);
  29. if (LAN9115_READY)
  30. return 1;
  31. }
  32. return 0;
  33. }
  34. static void __init reset_ethernet(void)
  35. {
  36. /* PMDR: LAN_RESET=on */
  37. CLRBITS_OUTB(0x10, PORT_PMDR);
  38. udelay(200);
  39. /* PMDR: LAN_RESET=off */
  40. SETBITS_OUTB(0x10, PORT_PMDR);
  41. }
  42. static void __init setup_chip_select(void)
  43. {
  44. /* CS2: LAN (0x08000000 - 0x0bffffff) */
  45. /* no idle cycles, normal space, 8 bit data bus */
  46. ctrl_outl(0x36db0400, CS2BCR);
  47. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  48. ctrl_outl(0x000003c0, CS2WCR);
  49. /* CS4: CAN1 (0xb0000000 - 0xb3ffffff) */
  50. /* no idle cycles, normal space, 8 bit data bus */
  51. ctrl_outl(0x00000200, CS4BCR);
  52. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  53. ctrl_outl(0x00100981, CS4WCR);
  54. /* CS5a: CAN2 (0xb4000000 - 0xb5ffffff) */
  55. /* no idle cycles, normal space, 8 bit data bus */
  56. ctrl_outl(0x00000200, CS5ABCR);
  57. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  58. ctrl_outl(0x00100981, CS5AWCR);
  59. /* CS5b: CAN3 (0xb6000000 - 0xb7ffffff) */
  60. /* no idle cycles, normal space, 8 bit data bus */
  61. ctrl_outl(0x00000200, CS5BBCR);
  62. /* (SW:1.5 WR:3 HW:1.5), ext. wait */
  63. ctrl_outl(0x00100981, CS5BWCR);
  64. /* CS6a: Rotary (0xb8000000 - 0xb9ffffff) */
  65. /* no idle cycles, normal space, 8 bit data bus */
  66. ctrl_outl(0x00000200, CS6ABCR);
  67. /* (SW:1.5 WR:3 HW:1.5), no ext. wait */
  68. ctrl_outl(0x001009C1, CS6AWCR);
  69. }
  70. static void __init setup_port_multiplexing(void)
  71. {
  72. /* A7 GPO(LED8); A6 GPO(LED7); A5 GPO(LED6); A4 GPO(LED5);
  73. * A3 GPO(LED4); A2 GPO(LED3); A1 GPO(LED2); A0 GPO(LED1);
  74. */
  75. ctrl_outw(0x5555, PORT_PACR); /* 01 01 01 01 01 01 01 01 */
  76. /* B7 GPO(RST4); B6 GPO(RST3); B5 GPO(RST2); B4 GPO(RST1);
  77. * B3 GPO(PB3); B2 GPO(PB2); B1 GPO(PB1); B0 GPO(PB0);
  78. */
  79. ctrl_outw(0x5555, PORT_PBCR); /* 01 01 01 01 01 01 01 01 */
  80. /* C7 GPO(PC7); C6 GPO(PC6); C5 GPO(PC5); C4 GPO(PC4);
  81. * C3 LCD_DATA3; C2 LCD_DATA2; C1 LCD_DATA1; C0 LCD_DATA0;
  82. */
  83. ctrl_outw(0x5500, PORT_PCCR); /* 01 01 01 01 00 00 00 00 */
  84. /* D7 GPO(PD7); D6 GPO(PD6); D5 GPO(PD5); D4 GPO(PD4);
  85. * D3 GPO(PD3); D2 GPO(PD2); D1 GPO(PD1); D0 GPO(PD0);
  86. */
  87. ctrl_outw(0x5555, PORT_PDCR); /* 01 01 01 01 01 01 01 01 */
  88. /* E7 (x); E6 GPI(nu); E5 GPI(nu); E4 LCD_M_DISP;
  89. * E3 LCD_CL1; E2 LCD_CL2; E1 LCD_DON; E0 LCD_FLM;
  90. */
  91. ctrl_outw(0x3C00, PORT_PECR); /* 00 11 11 00 00 00 00 00 */
  92. /* F7 (x); F6 DA1(VLCD); F5 DA0(nc); F4 AN3;
  93. * F3 AN2(MID_AD); F2 AN1(EARTH_AD); F1 AN0(TEMP); F0 GPI+(nc);
  94. */
  95. ctrl_outw(0x0002, PORT_PFCR); /* 00 00 00 00 00 00 00 10 */
  96. /* G7 (x); G6 IRQ5(TOUCH_BUSY); G5 IRQ4(TOUCH_IRQ); G4 GPI(KEY2);
  97. * G3 GPI(KEY1); G2 GPO(LED11); G1 GPO(LED10); G0 GPO(LED9);
  98. */
  99. ctrl_outw(0x03D5, PORT_PGCR); /* 00 00 00 11 11 01 01 01 */
  100. /* H7 (x); H6 /RAS(BRAS); H5 /CAS(BCAS); H4 CKE(BCKE);
  101. * H3 GPO(EARTH_OFF); H2 GPO(EARTH_TEST); H1 USB2_PWR; H0 USB1_PWR;
  102. */
  103. ctrl_outw(0x0050, PORT_PHCR); /* 00 00 00 00 01 01 00 00 */
  104. /* J7 (x); J6 AUDCK; J5 ASEBRKAK; J4 AUDATA3;
  105. * J3 AUDATA2; J2 AUDATA1; J1 AUDATA0; J0 AUDSYNC;
  106. */
  107. ctrl_outw(0x0000, PORT_PJCR); /* 00 00 00 00 00 00 00 00 */
  108. /* K7 (x); K6 (x); K5 (x); K4 (x);
  109. * K3 PINT7(/PWR2); K2 PINT6(/PWR1); K1 PINT5(nu); K0 PINT4(FLASH_READY)
  110. */
  111. ctrl_outw(0x00FF, PORT_PKCR); /* 00 00 00 00 11 11 11 11 */
  112. /* L7 TRST; L6 TMS; L5 TDO; L4 TDI;
  113. * L3 TCK; L2 (x); L1 (x); L0 (x);
  114. */
  115. ctrl_outw(0x0000, PORT_PLCR); /* 00 00 00 00 00 00 00 00 */
  116. /* M7 GPO(CURRENT_SINK); M6 GPO(PWR_SWITCH); M5 GPO(LAN_SPEED);
  117. * M4 GPO(LAN_RESET); M3 GPO(BUZZER); M2 GPO(LCD_BL);
  118. * M1 CS5B(CAN3_CS); M0 GPI+(nc);
  119. */
  120. ctrl_outw(0x5552, PORT_PMCR); /* 01 01 01 01 01 01 00 10 */
  121. /* CURRENT_SINK=off, PWR_SWITCH=off, LAN_SPEED=100MBit,
  122. * LAN_RESET=off, BUZZER=off, LCD_BL=off
  123. */
  124. #if CONFIG_SH_MAGIC_PANEL_R2_VERSION == 2
  125. ctrl_outb(0x30, PORT_PMDR);
  126. #elif CONFIG_SH_MAGIC_PANEL_R2_VERSION == 3
  127. ctrl_outb(0xF0, PORT_PMDR);
  128. #else
  129. #error Unknown revision of PLATFORM_MP_R2
  130. #endif
  131. /* P7 (x); P6 (x); P5 (x);
  132. * P4 GPO(nu); P3 IRQ3(LAN_IRQ); P2 IRQ2(CAN3_IRQ);
  133. * P1 IRQ1(CAN2_IRQ); P0 IRQ0(CAN1_IRQ)
  134. */
  135. ctrl_outw(0x0100, PORT_PPCR); /* 00 00 00 01 00 00 00 00 */
  136. ctrl_outb(0x10, PORT_PPDR);
  137. /* R7 A25; R6 A24; R5 A23; R4 A22;
  138. * R3 A21; R2 A20; R1 A19; R0 A0;
  139. */
  140. ctrl_outw(0x0000, PORT_PRCR); /* 00 00 00 00 00 00 00 00 */
  141. /* S7 (x); S6 (x); S5 (x); S4 GPO(EEPROM_CS2);
  142. * S3 GPO(EEPROM_CS1); S2 SIOF0_TXD; S1 SIOF0_RXD; S0 SIOF0_SCK;
  143. */
  144. ctrl_outw(0x0140, PORT_PSCR); /* 00 00 00 01 01 00 00 00 */
  145. /* T7 (x); T6 (x); T5 (x); T4 COM1_CTS;
  146. * T3 COM1_RTS; T2 COM1_TXD; T1 COM1_RXD; T0 GPO(WDOG)
  147. */
  148. ctrl_outw(0x0001, PORT_PTCR); /* 00 00 00 00 00 00 00 01 */
  149. /* U7 (x); U6 (x); U5 (x); U4 GPI+(/AC_FAULT);
  150. * U3 GPO(TOUCH_CS); U2 TOUCH_TXD; U1 TOUCH_RXD; U0 TOUCH_SCK;
  151. */
  152. ctrl_outw(0x0240, PORT_PUCR); /* 00 00 00 10 01 00 00 00 */
  153. /* V7 (x); V6 (x); V5 (x); V4 GPO(MID2);
  154. * V3 GPO(MID1); V2 CARD_TxD; V1 CARD_RxD; V0 GPI+(/BAT_FAULT);
  155. */
  156. ctrl_outw(0x0142, PORT_PVCR); /* 00 00 00 01 01 00 00 10 */
  157. }
  158. static void __init mpr2_setup(char **cmdline_p)
  159. {
  160. __set_io_port_base(0xa0000000);
  161. /* set Pin Select Register A:
  162. * /PCC_CD1, /PCC_CD2, PCC_BVD1, PCC_BVD2,
  163. * /IOIS16, IRQ4, IRQ5, USB1d_SUSPEND
  164. */
  165. ctrl_outw(0xAABC, PORT_PSELA);
  166. /* set Pin Select Register B:
  167. * /SCIF0_RTS, /SCIF0_CTS, LCD_VCPWC,
  168. * LCD_VEPWC, IIC_SDA, IIC_SCL, Reserved
  169. */
  170. ctrl_outw(0x3C00, PORT_PSELB);
  171. /* set Pin Select Register C:
  172. * SIOF1_SCK, SIOF1_RxD, SCIF1_RxD, SCIF1_TxD, Reserved
  173. */
  174. ctrl_outw(0x0000, PORT_PSELC);
  175. /* set Pin Select Register D: Reserved, SIOF1_TxD, Reserved, SIOF1_MCLK,
  176. * Reserved, SIOF1_SYNC, Reserved, SCIF1_SCK, Reserved
  177. */
  178. ctrl_outw(0x0000, PORT_PSELD);
  179. /* set USB TxRx Control: Reserved, DRV, Reserved, USB_TRANS, USB_SEL */
  180. ctrl_outw(0x0101, PORT_UTRCTL);
  181. /* set USB Clock Control: USSCS, USSTB, Reserved (HighByte always A5) */
  182. ctrl_outw(0xA5C0, PORT_UCLKCR_W);
  183. setup_chip_select();
  184. setup_port_multiplexing();
  185. reset_ethernet();
  186. printk(KERN_INFO "Magic Panel Release 2 A.%i\n",
  187. CONFIG_SH_MAGIC_PANEL_R2_VERSION);
  188. if (ethernet_reset_finished() == 0)
  189. printk(KERN_WARNING "Ethernet not ready\n");
  190. }
  191. static struct resource smc911x_resources[] = {
  192. [0] = {
  193. .start = 0xa8000000,
  194. .end = 0xabffffff,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. [1] = {
  198. .start = 35,
  199. .end = 35,
  200. .flags = IORESOURCE_IRQ,
  201. },
  202. };
  203. static struct platform_device smc911x_device = {
  204. .name = "smc911x",
  205. .id = -1,
  206. .num_resources = ARRAY_SIZE(smc911x_resources),
  207. .resource = smc911x_resources,
  208. };
  209. static struct resource heartbeat_resources[] = {
  210. [0] = {
  211. .start = PA_LED,
  212. .end = PA_LED,
  213. .flags = IORESOURCE_MEM,
  214. },
  215. };
  216. static struct heartbeat_data heartbeat_data = {
  217. .flags = HEARTBEAT_INVERTED,
  218. };
  219. static struct platform_device heartbeat_device = {
  220. .name = "heartbeat",
  221. .id = -1,
  222. .dev = {
  223. .platform_data = &heartbeat_data,
  224. },
  225. .num_resources = ARRAY_SIZE(heartbeat_resources),
  226. .resource = heartbeat_resources,
  227. };
  228. static struct platform_device *mpr2_devices[] __initdata = {
  229. &heartbeat_device,
  230. &smc911x_device,
  231. };
  232. static int __init mpr2_devices_setup(void)
  233. {
  234. return platform_add_devices(mpr2_devices, ARRAY_SIZE(mpr2_devices));
  235. }
  236. device_initcall(mpr2_devices_setup);
  237. /*
  238. * Initialize IRQ setting
  239. */
  240. static void __init init_mpr2_IRQ(void)
  241. {
  242. plat_irq_setup_pins(IRQ_MODE_IRQ); /* install handlers for IRQ0-5 */
  243. set_irq_type(32, IRQ_TYPE_LEVEL_LOW); /* IRQ0 CAN1 */
  244. set_irq_type(33, IRQ_TYPE_LEVEL_LOW); /* IRQ1 CAN2 */
  245. set_irq_type(34, IRQ_TYPE_LEVEL_LOW); /* IRQ2 CAN3 */
  246. set_irq_type(35, IRQ_TYPE_LEVEL_LOW); /* IRQ3 SMSC9115 */
  247. set_irq_type(36, IRQ_TYPE_EDGE_RISING); /* IRQ4 touchscreen */
  248. set_irq_type(37, IRQ_TYPE_EDGE_FALLING); /* IRQ5 touchscreen */
  249. intc_set_priority(32, 13); /* IRQ0 CAN1 */
  250. intc_set_priority(33, 13); /* IRQ0 CAN2 */
  251. intc_set_priority(34, 13); /* IRQ0 CAN3 */
  252. intc_set_priority(35, 6); /* IRQ3 SMSC9115 */
  253. }
  254. /*
  255. * The Machine Vector
  256. */
  257. static struct sh_machine_vector mv_mpr2 __initmv = {
  258. .mv_name = "mpr2",
  259. .mv_setup = mpr2_setup,
  260. .mv_init_irq = init_mpr2_IRQ,
  261. };