gpio.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Miscellaneous functions for IDT EB434 board
  3. *
  4. * Copyright 2004 IDT Inc. (rischelp@idt.com)
  5. * Copyright 2006 Phil Sutter <n0-1@freewrt.org>
  6. * Copyright 2007 Florian Fainelli <florian@openwrt.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  14. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  15. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  16. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  17. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  18. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  19. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/kernel.h>
  29. #include <linux/init.h>
  30. #include <linux/types.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/gpio.h>
  34. #include <asm/mach-rc32434/rb.h>
  35. #include <asm/mach-rc32434/gpio.h>
  36. struct rb532_gpio_chip {
  37. struct gpio_chip chip;
  38. void __iomem *regbase;
  39. };
  40. struct mpmc_device dev3;
  41. static struct resource rb532_gpio_reg0_res[] = {
  42. {
  43. .name = "gpio_reg0",
  44. .start = REGBASE + GPIOBASE,
  45. .end = REGBASE + GPIOBASE + sizeof(struct rb532_gpio_reg) - 1,
  46. .flags = IORESOURCE_MEM,
  47. }
  48. };
  49. static struct resource rb532_dev3_ctl_res[] = {
  50. {
  51. .name = "dev3_ctl",
  52. .flags = IORESOURCE_MEM,
  53. }
  54. };
  55. void set_434_reg(unsigned reg_offs, unsigned bit, unsigned len, unsigned val)
  56. {
  57. unsigned long flags;
  58. unsigned data;
  59. unsigned i = 0;
  60. spin_lock_irqsave(&dev3.lock, flags);
  61. data = readl(IDT434_REG_BASE + reg_offs);
  62. for (i = 0; i != len; ++i) {
  63. if (val & (1 << i))
  64. data |= (1 << (i + bit));
  65. else
  66. data &= ~(1 << (i + bit));
  67. }
  68. writel(data, (IDT434_REG_BASE + reg_offs));
  69. spin_unlock_irqrestore(&dev3.lock, flags);
  70. }
  71. EXPORT_SYMBOL(set_434_reg);
  72. unsigned get_434_reg(unsigned reg_offs)
  73. {
  74. return readl(IDT434_REG_BASE + reg_offs);
  75. }
  76. EXPORT_SYMBOL(get_434_reg);
  77. void set_latch_u5(unsigned char or_mask, unsigned char nand_mask)
  78. {
  79. unsigned long flags;
  80. spin_lock_irqsave(&dev3.lock, flags);
  81. dev3.state = (dev3.state | or_mask) & ~nand_mask;
  82. writel(dev3.state, &dev3.base);
  83. spin_unlock_irqrestore(&dev3.lock, flags);
  84. }
  85. EXPORT_SYMBOL(set_latch_u5);
  86. unsigned char get_latch_u5(void)
  87. {
  88. return dev3.state;
  89. }
  90. EXPORT_SYMBOL(get_latch_u5);
  91. /* rb532_set_bit - sanely set a bit
  92. *
  93. * bitval: new value for the bit
  94. * offset: bit index in the 4 byte address range
  95. * ioaddr: 4 byte aligned address being altered
  96. */
  97. static inline void rb532_set_bit(unsigned bitval,
  98. unsigned offset, void __iomem *ioaddr)
  99. {
  100. unsigned long flags;
  101. u32 val;
  102. local_irq_save(flags);
  103. val = readl(ioaddr);
  104. val &= ~(!bitval << offset); /* unset bit if bitval == 0 */
  105. val |= (!!bitval << offset); /* set bit if bitval == 1 */
  106. writel(val, ioaddr);
  107. local_irq_restore(flags);
  108. }
  109. /* rb532_get_bit - read a bit
  110. *
  111. * returns the boolean state of the bit, which may be > 1
  112. */
  113. static inline int rb532_get_bit(unsigned offset, void __iomem *ioaddr)
  114. {
  115. return (readl(ioaddr) & (1 << offset));
  116. }
  117. /*
  118. * Return GPIO level */
  119. static int rb532_gpio_get(struct gpio_chip *chip, unsigned offset)
  120. {
  121. struct rb532_gpio_chip *gpch;
  122. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  123. return rb532_get_bit(offset, gpch->regbase + GPIOD);
  124. }
  125. /*
  126. * Set output GPIO level
  127. */
  128. static void rb532_gpio_set(struct gpio_chip *chip,
  129. unsigned offset, int value)
  130. {
  131. struct rb532_gpio_chip *gpch;
  132. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  133. rb532_set_bit(value, offset, gpch->regbase + GPIOD);
  134. }
  135. /*
  136. * Set GPIO direction to input
  137. */
  138. static int rb532_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  139. {
  140. struct rb532_gpio_chip *gpch;
  141. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  142. /* disable alternate function in case it's set */
  143. rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
  144. rb532_set_bit(0, offset, gpch->regbase + GPIOCFG);
  145. return 0;
  146. }
  147. /*
  148. * Set GPIO direction to output
  149. */
  150. static int rb532_gpio_direction_output(struct gpio_chip *chip,
  151. unsigned offset, int value)
  152. {
  153. struct rb532_gpio_chip *gpch;
  154. gpch = container_of(chip, struct rb532_gpio_chip, chip);
  155. /* disable alternate function in case it's set */
  156. rb532_set_bit(0, offset, gpch->regbase + GPIOFUNC);
  157. /* set the initial output value */
  158. rb532_set_bit(value, offset, gpch->regbase + GPIOD);
  159. rb532_set_bit(1, offset, gpch->regbase + GPIOCFG);
  160. return 0;
  161. }
  162. static struct rb532_gpio_chip rb532_gpio_chip[] = {
  163. [0] = {
  164. .chip = {
  165. .label = "gpio0",
  166. .direction_input = rb532_gpio_direction_input,
  167. .direction_output = rb532_gpio_direction_output,
  168. .get = rb532_gpio_get,
  169. .set = rb532_gpio_set,
  170. .base = 0,
  171. .ngpio = 32,
  172. },
  173. },
  174. };
  175. /*
  176. * Set GPIO interrupt level
  177. */
  178. void rb532_gpio_set_ilevel(int bit, unsigned gpio)
  179. {
  180. rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOILEVEL);
  181. }
  182. EXPORT_SYMBOL(rb532_gpio_set_ilevel);
  183. /*
  184. * Set GPIO interrupt status
  185. */
  186. void rb532_gpio_set_istat(int bit, unsigned gpio)
  187. {
  188. rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOISTAT);
  189. }
  190. EXPORT_SYMBOL(rb532_gpio_set_istat);
  191. /*
  192. * Configure GPIO alternate function
  193. */
  194. static void rb532_gpio_set_func(int bit, unsigned gpio)
  195. {
  196. rb532_set_bit(bit, gpio, rb532_gpio_chip->regbase + GPIOFUNC);
  197. }
  198. int __init rb532_gpio_init(void)
  199. {
  200. struct resource *r;
  201. r = rb532_gpio_reg0_res;
  202. rb532_gpio_chip->regbase = ioremap_nocache(r->start, r->end - r->start);
  203. if (!rb532_gpio_chip->regbase) {
  204. printk(KERN_ERR "rb532: cannot remap GPIO register 0\n");
  205. return -ENXIO;
  206. }
  207. /* Register our GPIO chip */
  208. gpiochip_add(&rb532_gpio_chip->chip);
  209. rb532_dev3_ctl_res[0].start = readl(IDT434_REG_BASE + DEV3BASE);
  210. rb532_dev3_ctl_res[0].end = rb532_dev3_ctl_res[0].start + 0x1000;
  211. r = rb532_dev3_ctl_res;
  212. dev3.base = ioremap_nocache(r->start, r->end - r->start);
  213. if (!dev3.base) {
  214. printk(KERN_ERR "rb532: cannot remap device controller 3\n");
  215. return -ENXIO;
  216. }
  217. return 0;
  218. }
  219. arch_initcall(rb532_gpio_init);