qla_def.h 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2005 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_DEF_H
  8. #define __QLA_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/completion.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/firmware.h>
  25. #include <asm/semaphore.h>
  26. #include <scsi/scsi.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_device.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_transport_fc.h>
  31. #define QLA2XXX_DRIVER_NAME "qla2xxx"
  32. /*
  33. * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
  34. * but that's fine as we don't look at the last 24 ones for
  35. * ISP2100 HBAs.
  36. */
  37. #define MAILBOX_REGISTER_COUNT_2100 8
  38. #define MAILBOX_REGISTER_COUNT 32
  39. #define QLA2200A_RISC_ROM_VER 4
  40. #define FPM_2300 6
  41. #define FPM_2310 7
  42. #include "qla_settings.h"
  43. /*
  44. * Data bit definitions
  45. */
  46. #define BIT_0 0x1
  47. #define BIT_1 0x2
  48. #define BIT_2 0x4
  49. #define BIT_3 0x8
  50. #define BIT_4 0x10
  51. #define BIT_5 0x20
  52. #define BIT_6 0x40
  53. #define BIT_7 0x80
  54. #define BIT_8 0x100
  55. #define BIT_9 0x200
  56. #define BIT_10 0x400
  57. #define BIT_11 0x800
  58. #define BIT_12 0x1000
  59. #define BIT_13 0x2000
  60. #define BIT_14 0x4000
  61. #define BIT_15 0x8000
  62. #define BIT_16 0x10000
  63. #define BIT_17 0x20000
  64. #define BIT_18 0x40000
  65. #define BIT_19 0x80000
  66. #define BIT_20 0x100000
  67. #define BIT_21 0x200000
  68. #define BIT_22 0x400000
  69. #define BIT_23 0x800000
  70. #define BIT_24 0x1000000
  71. #define BIT_25 0x2000000
  72. #define BIT_26 0x4000000
  73. #define BIT_27 0x8000000
  74. #define BIT_28 0x10000000
  75. #define BIT_29 0x20000000
  76. #define BIT_30 0x40000000
  77. #define BIT_31 0x80000000
  78. #define LSB(x) ((uint8_t)(x))
  79. #define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
  80. #define LSW(x) ((uint16_t)(x))
  81. #define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
  82. #define LSD(x) ((uint32_t)((uint64_t)(x)))
  83. #define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
  84. /*
  85. * I/O register
  86. */
  87. #define RD_REG_BYTE(addr) readb(addr)
  88. #define RD_REG_WORD(addr) readw(addr)
  89. #define RD_REG_DWORD(addr) readl(addr)
  90. #define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
  91. #define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
  92. #define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
  93. #define WRT_REG_BYTE(addr, data) writeb(data,addr)
  94. #define WRT_REG_WORD(addr, data) writew(data,addr)
  95. #define WRT_REG_DWORD(addr, data) writel(data,addr)
  96. /*
  97. * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
  98. * 133Mhz slot.
  99. */
  100. #define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
  101. #define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
  102. /*
  103. * Fibre Channel device definitions.
  104. */
  105. #define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
  106. #define MAX_FIBRE_DEVICES 512
  107. #define MAX_FIBRE_LUNS 0xFFFF
  108. #define MAX_RSCN_COUNT 32
  109. #define MAX_HOST_COUNT 16
  110. /*
  111. * Host adapter default definitions.
  112. */
  113. #define MAX_BUSES 1 /* We only have one bus today */
  114. #define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
  115. #define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
  116. #define MIN_LUNS 8
  117. #define MAX_LUNS MAX_FIBRE_LUNS
  118. #define MAX_CMDS_PER_LUN 255
  119. /*
  120. * Fibre Channel device definitions.
  121. */
  122. #define SNS_LAST_LOOP_ID_2100 0xfe
  123. #define SNS_LAST_LOOP_ID_2300 0x7ff
  124. #define LAST_LOCAL_LOOP_ID 0x7d
  125. #define SNS_FL_PORT 0x7e
  126. #define FABRIC_CONTROLLER 0x7f
  127. #define SIMPLE_NAME_SERVER 0x80
  128. #define SNS_FIRST_LOOP_ID 0x81
  129. #define MANAGEMENT_SERVER 0xfe
  130. #define BROADCAST 0xff
  131. /*
  132. * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
  133. * valid range of an N-PORT id is 0 through 0x7ef.
  134. */
  135. #define NPH_LAST_HANDLE 0x7ef
  136. #define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
  137. #define NPH_SNS 0x7fc /* FFFFFC */
  138. #define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
  139. #define NPH_F_PORT 0x7fe /* FFFFFE */
  140. #define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
  141. #define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
  142. #include "qla_fw.h"
  143. /*
  144. * Timeout timer counts in seconds
  145. */
  146. #define PORT_RETRY_TIME 1
  147. #define LOOP_DOWN_TIMEOUT 60
  148. #define LOOP_DOWN_TIME 255 /* 240 */
  149. #define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
  150. /* Maximum outstanding commands in ISP queues (1-65535) */
  151. #define MAX_OUTSTANDING_COMMANDS 1024
  152. /* ISP request and response entry counts (37-65535) */
  153. #define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
  154. #define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
  155. #define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
  156. #define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
  157. #define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
  158. #define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
  159. /*
  160. * SCSI Request Block
  161. */
  162. typedef struct srb {
  163. struct list_head list;
  164. struct scsi_qla_host *ha; /* HA the SP is queued on */
  165. struct fc_port *fcport;
  166. struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
  167. uint16_t flags;
  168. /* Single transfer DMA context */
  169. dma_addr_t dma_handle;
  170. uint32_t request_sense_length;
  171. uint8_t *request_sense_ptr;
  172. } srb_t;
  173. /*
  174. * SRB flag definitions
  175. */
  176. #define SRB_TIMEOUT BIT_0 /* Command timed out */
  177. #define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
  178. #define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
  179. #define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
  180. #define SRB_ABORTED BIT_4 /* Command aborted command already */
  181. #define SRB_RETRY BIT_5 /* Command needs retrying */
  182. #define SRB_GOT_SENSE BIT_6 /* Command has sense data */
  183. #define SRB_FAILOVER BIT_7 /* Command in failover state */
  184. #define SRB_BUSY BIT_8 /* Command is in busy retry state */
  185. #define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
  186. #define SRB_IOCTL BIT_10 /* IOCTL command. */
  187. #define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
  188. /*
  189. * ISP I/O Register Set structure definitions.
  190. */
  191. struct device_reg_2xxx {
  192. uint16_t flash_address; /* Flash BIOS address */
  193. uint16_t flash_data; /* Flash BIOS data */
  194. uint16_t unused_1[1]; /* Gap */
  195. uint16_t ctrl_status; /* Control/Status */
  196. #define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
  197. #define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
  198. #define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
  199. uint16_t ictrl; /* Interrupt control */
  200. #define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
  201. #define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
  202. uint16_t istatus; /* Interrupt status */
  203. #define ISR_RISC_INT BIT_3 /* RISC interrupt */
  204. uint16_t semaphore; /* Semaphore */
  205. uint16_t nvram; /* NVRAM register. */
  206. #define NVR_DESELECT 0
  207. #define NVR_BUSY BIT_15
  208. #define NVR_WRT_ENABLE BIT_14 /* Write enable */
  209. #define NVR_PR_ENABLE BIT_13 /* Protection register enable */
  210. #define NVR_DATA_IN BIT_3
  211. #define NVR_DATA_OUT BIT_2
  212. #define NVR_SELECT BIT_1
  213. #define NVR_CLOCK BIT_0
  214. #define NVR_WAIT_CNT 20000
  215. union {
  216. struct {
  217. uint16_t mailbox0;
  218. uint16_t mailbox1;
  219. uint16_t mailbox2;
  220. uint16_t mailbox3;
  221. uint16_t mailbox4;
  222. uint16_t mailbox5;
  223. uint16_t mailbox6;
  224. uint16_t mailbox7;
  225. uint16_t unused_2[59]; /* Gap */
  226. } __attribute__((packed)) isp2100;
  227. struct {
  228. /* Request Queue */
  229. uint16_t req_q_in; /* In-Pointer */
  230. uint16_t req_q_out; /* Out-Pointer */
  231. /* Response Queue */
  232. uint16_t rsp_q_in; /* In-Pointer */
  233. uint16_t rsp_q_out; /* Out-Pointer */
  234. /* RISC to Host Status */
  235. uint32_t host_status;
  236. #define HSR_RISC_INT BIT_15 /* RISC interrupt */
  237. #define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
  238. /* Host to Host Semaphore */
  239. uint16_t host_semaphore;
  240. uint16_t unused_3[17]; /* Gap */
  241. uint16_t mailbox0;
  242. uint16_t mailbox1;
  243. uint16_t mailbox2;
  244. uint16_t mailbox3;
  245. uint16_t mailbox4;
  246. uint16_t mailbox5;
  247. uint16_t mailbox6;
  248. uint16_t mailbox7;
  249. uint16_t mailbox8;
  250. uint16_t mailbox9;
  251. uint16_t mailbox10;
  252. uint16_t mailbox11;
  253. uint16_t mailbox12;
  254. uint16_t mailbox13;
  255. uint16_t mailbox14;
  256. uint16_t mailbox15;
  257. uint16_t mailbox16;
  258. uint16_t mailbox17;
  259. uint16_t mailbox18;
  260. uint16_t mailbox19;
  261. uint16_t mailbox20;
  262. uint16_t mailbox21;
  263. uint16_t mailbox22;
  264. uint16_t mailbox23;
  265. uint16_t mailbox24;
  266. uint16_t mailbox25;
  267. uint16_t mailbox26;
  268. uint16_t mailbox27;
  269. uint16_t mailbox28;
  270. uint16_t mailbox29;
  271. uint16_t mailbox30;
  272. uint16_t mailbox31;
  273. uint16_t fb_cmd;
  274. uint16_t unused_4[10]; /* Gap */
  275. } __attribute__((packed)) isp2300;
  276. } u;
  277. uint16_t fpm_diag_config;
  278. uint16_t unused_5[0x6]; /* Gap */
  279. uint16_t pcr; /* Processor Control Register. */
  280. uint16_t unused_6[0x5]; /* Gap */
  281. uint16_t mctr; /* Memory Configuration and Timing. */
  282. uint16_t unused_7[0x3]; /* Gap */
  283. uint16_t fb_cmd_2100; /* Unused on 23XX */
  284. uint16_t unused_8[0x3]; /* Gap */
  285. uint16_t hccr; /* Host command & control register. */
  286. #define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
  287. #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
  288. /* HCCR commands */
  289. #define HCCR_RESET_RISC 0x1000 /* Reset RISC */
  290. #define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
  291. #define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
  292. #define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
  293. #define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
  294. #define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
  295. #define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
  296. #define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
  297. uint16_t unused_9[5]; /* Gap */
  298. uint16_t gpiod; /* GPIO Data register. */
  299. uint16_t gpioe; /* GPIO Enable register. */
  300. #define GPIO_LED_MASK 0x00C0
  301. #define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
  302. #define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
  303. #define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
  304. #define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
  305. #define GPIO_LED_ALL_OFF 0x0000
  306. #define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
  307. #define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
  308. union {
  309. struct {
  310. uint16_t unused_10[8]; /* Gap */
  311. uint16_t mailbox8;
  312. uint16_t mailbox9;
  313. uint16_t mailbox10;
  314. uint16_t mailbox11;
  315. uint16_t mailbox12;
  316. uint16_t mailbox13;
  317. uint16_t mailbox14;
  318. uint16_t mailbox15;
  319. uint16_t mailbox16;
  320. uint16_t mailbox17;
  321. uint16_t mailbox18;
  322. uint16_t mailbox19;
  323. uint16_t mailbox20;
  324. uint16_t mailbox21;
  325. uint16_t mailbox22;
  326. uint16_t mailbox23; /* Also probe reg. */
  327. } __attribute__((packed)) isp2200;
  328. } u_end;
  329. };
  330. typedef union {
  331. struct device_reg_2xxx isp;
  332. struct device_reg_24xx isp24;
  333. } device_reg_t;
  334. #define ISP_REQ_Q_IN(ha, reg) \
  335. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  336. &(reg)->u.isp2100.mailbox4 : \
  337. &(reg)->u.isp2300.req_q_in)
  338. #define ISP_REQ_Q_OUT(ha, reg) \
  339. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  340. &(reg)->u.isp2100.mailbox4 : \
  341. &(reg)->u.isp2300.req_q_out)
  342. #define ISP_RSP_Q_IN(ha, reg) \
  343. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  344. &(reg)->u.isp2100.mailbox5 : \
  345. &(reg)->u.isp2300.rsp_q_in)
  346. #define ISP_RSP_Q_OUT(ha, reg) \
  347. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  348. &(reg)->u.isp2100.mailbox5 : \
  349. &(reg)->u.isp2300.rsp_q_out)
  350. #define MAILBOX_REG(ha, reg, num) \
  351. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  352. (num < 8 ? \
  353. &(reg)->u.isp2100.mailbox0 + (num) : \
  354. &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
  355. &(reg)->u.isp2300.mailbox0 + (num))
  356. #define RD_MAILBOX_REG(ha, reg, num) \
  357. RD_REG_WORD(MAILBOX_REG(ha, reg, num))
  358. #define WRT_MAILBOX_REG(ha, reg, num, data) \
  359. WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
  360. #define FB_CMD_REG(ha, reg) \
  361. (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
  362. &(reg)->fb_cmd_2100 : \
  363. &(reg)->u.isp2300.fb_cmd)
  364. #define RD_FB_CMD_REG(ha, reg) \
  365. RD_REG_WORD(FB_CMD_REG(ha, reg))
  366. #define WRT_FB_CMD_REG(ha, reg, data) \
  367. WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
  368. typedef struct {
  369. uint32_t out_mb; /* outbound from driver */
  370. uint32_t in_mb; /* Incoming from RISC */
  371. uint16_t mb[MAILBOX_REGISTER_COUNT];
  372. long buf_size;
  373. void *bufp;
  374. uint32_t tov;
  375. uint8_t flags;
  376. #define MBX_DMA_IN BIT_0
  377. #define MBX_DMA_OUT BIT_1
  378. #define IOCTL_CMD BIT_2
  379. } mbx_cmd_t;
  380. #define MBX_TOV_SECONDS 30
  381. /*
  382. * ISP product identification definitions in mailboxes after reset.
  383. */
  384. #define PROD_ID_1 0x4953
  385. #define PROD_ID_2 0x0000
  386. #define PROD_ID_2a 0x5020
  387. #define PROD_ID_3 0x2020
  388. /*
  389. * ISP mailbox Self-Test status codes
  390. */
  391. #define MBS_FRM_ALIVE 0 /* Firmware Alive. */
  392. #define MBS_CHKSUM_ERR 1 /* Checksum Error. */
  393. #define MBS_BUSY 4 /* Busy. */
  394. /*
  395. * ISP mailbox command complete status codes
  396. */
  397. #define MBS_COMMAND_COMPLETE 0x4000
  398. #define MBS_INVALID_COMMAND 0x4001
  399. #define MBS_HOST_INTERFACE_ERROR 0x4002
  400. #define MBS_TEST_FAILED 0x4003
  401. #define MBS_COMMAND_ERROR 0x4005
  402. #define MBS_COMMAND_PARAMETER_ERROR 0x4006
  403. #define MBS_PORT_ID_USED 0x4007
  404. #define MBS_LOOP_ID_USED 0x4008
  405. #define MBS_ALL_IDS_IN_USE 0x4009
  406. #define MBS_NOT_LOGGED_IN 0x400A
  407. #define MBS_LINK_DOWN_ERROR 0x400B
  408. #define MBS_DIAG_ECHO_TEST_ERROR 0x400C
  409. /*
  410. * ISP mailbox asynchronous event status codes
  411. */
  412. #define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
  413. #define MBA_RESET 0x8001 /* Reset Detected. */
  414. #define MBA_SYSTEM_ERR 0x8002 /* System Error. */
  415. #define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
  416. #define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
  417. #define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
  418. #define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
  419. /* occurred. */
  420. #define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
  421. #define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
  422. #define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
  423. #define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
  424. #define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
  425. #define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
  426. #define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
  427. #define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
  428. #define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
  429. #define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
  430. #define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
  431. #define MBA_IP_RECEIVE 0x8023 /* IP Received. */
  432. #define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
  433. #define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
  434. #define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
  435. #define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
  436. /* used. */
  437. #define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
  438. #define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
  439. #define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
  440. #define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
  441. #define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
  442. #define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
  443. #define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
  444. #define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
  445. #define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
  446. #define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
  447. #define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
  448. #define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
  449. #define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
  450. #define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
  451. /*
  452. * Firmware options 1, 2, 3.
  453. */
  454. #define FO1_AE_ON_LIPF8 BIT_0
  455. #define FO1_AE_ALL_LIP_RESET BIT_1
  456. #define FO1_CTIO_RETRY BIT_3
  457. #define FO1_DISABLE_LIP_F7_SW BIT_4
  458. #define FO1_DISABLE_100MS_LOS_WAIT BIT_5
  459. #define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
  460. #define FO1_AE_ON_LOOP_INIT_ERR BIT_7
  461. #define FO1_SET_EMPHASIS_SWING BIT_8
  462. #define FO1_AE_AUTO_BYPASS BIT_9
  463. #define FO1_ENABLE_PURE_IOCB BIT_10
  464. #define FO1_AE_PLOGI_RJT BIT_11
  465. #define FO1_ENABLE_ABORT_SEQUENCE BIT_12
  466. #define FO1_AE_QUEUE_FULL BIT_13
  467. #define FO2_ENABLE_ATIO_TYPE_3 BIT_0
  468. #define FO2_REV_LOOPBACK BIT_1
  469. #define FO3_ENABLE_EMERG_IOCB BIT_0
  470. #define FO3_AE_RND_ERROR BIT_1
  471. /* 24XX additional firmware options */
  472. #define ADD_FO_COUNT 3
  473. #define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
  474. #define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
  475. #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
  476. #define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
  477. /*
  478. * ISP mailbox commands
  479. */
  480. #define MBC_LOAD_RAM 1 /* Load RAM. */
  481. #define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
  482. #define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
  483. #define MBC_READ_RAM_WORD 5 /* Read RAM word. */
  484. #define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
  485. #define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
  486. #define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
  487. #define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
  488. #define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
  489. #define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
  490. #define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
  491. #define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
  492. #define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
  493. #define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
  494. #define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
  495. #define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
  496. #define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
  497. #define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
  498. #define MBC_RESET 0x18 /* Reset. */
  499. #define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
  500. #define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
  501. #define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
  502. #define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
  503. #define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
  504. #define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
  505. #define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
  506. #define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
  507. #define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
  508. #define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
  509. #define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
  510. #define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
  511. #define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
  512. #define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
  513. #define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
  514. #define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
  515. #define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
  516. #define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
  517. #define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
  518. #define MBC_DATA_RATE 0x5d /* Get RNID parameters */
  519. #define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
  520. #define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
  521. /* Initialization Procedure */
  522. #define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
  523. #define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
  524. #define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
  525. #define MBC_TARGET_RESET 0x66 /* Target Reset. */
  526. #define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
  527. #define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
  528. #define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
  529. #define MBC_GET_PORT_NAME 0x6a /* Get port name. */
  530. #define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
  531. #define MBC_LIP_RESET 0x6c /* LIP reset. */
  532. #define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
  533. /* commandd. */
  534. #define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
  535. #define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
  536. #define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
  537. #define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
  538. #define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
  539. #define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
  540. #define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
  541. #define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
  542. #define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
  543. #define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
  544. #define MBC_LUN_RESET 0x7E /* Send LUN reset */
  545. /*
  546. * ISP24xx mailbox commands
  547. */
  548. #define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
  549. #define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
  550. #define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
  551. #define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
  552. #define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
  553. #define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
  554. #define MBC_READ_SFP 0x31 /* Read SFP Data. */
  555. #define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
  556. #define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
  557. #define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
  558. #define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
  559. #define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
  560. #define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
  561. #define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
  562. #define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
  563. #define TC_ENABLE 4
  564. #define TC_DISABLE 5
  565. /* Firmware return data sizes */
  566. #define FCAL_MAP_SIZE 128
  567. /* Mailbox bit definitions for out_mb and in_mb */
  568. #define MBX_31 BIT_31
  569. #define MBX_30 BIT_30
  570. #define MBX_29 BIT_29
  571. #define MBX_28 BIT_28
  572. #define MBX_27 BIT_27
  573. #define MBX_26 BIT_26
  574. #define MBX_25 BIT_25
  575. #define MBX_24 BIT_24
  576. #define MBX_23 BIT_23
  577. #define MBX_22 BIT_22
  578. #define MBX_21 BIT_21
  579. #define MBX_20 BIT_20
  580. #define MBX_19 BIT_19
  581. #define MBX_18 BIT_18
  582. #define MBX_17 BIT_17
  583. #define MBX_16 BIT_16
  584. #define MBX_15 BIT_15
  585. #define MBX_14 BIT_14
  586. #define MBX_13 BIT_13
  587. #define MBX_12 BIT_12
  588. #define MBX_11 BIT_11
  589. #define MBX_10 BIT_10
  590. #define MBX_9 BIT_9
  591. #define MBX_8 BIT_8
  592. #define MBX_7 BIT_7
  593. #define MBX_6 BIT_6
  594. #define MBX_5 BIT_5
  595. #define MBX_4 BIT_4
  596. #define MBX_3 BIT_3
  597. #define MBX_2 BIT_2
  598. #define MBX_1 BIT_1
  599. #define MBX_0 BIT_0
  600. /*
  601. * Firmware state codes from get firmware state mailbox command
  602. */
  603. #define FSTATE_CONFIG_WAIT 0
  604. #define FSTATE_WAIT_AL_PA 1
  605. #define FSTATE_WAIT_LOGIN 2
  606. #define FSTATE_READY 3
  607. #define FSTATE_LOSS_OF_SYNC 4
  608. #define FSTATE_ERROR 5
  609. #define FSTATE_REINIT 6
  610. #define FSTATE_NON_PART 7
  611. #define FSTATE_CONFIG_CORRECT 0
  612. #define FSTATE_P2P_RCV_LIP 1
  613. #define FSTATE_P2P_CHOOSE_LOOP 2
  614. #define FSTATE_P2P_RCV_UNIDEN_LIP 3
  615. #define FSTATE_FATAL_ERROR 4
  616. #define FSTATE_LOOP_BACK_CONN 5
  617. /*
  618. * Port Database structure definition
  619. * Little endian except where noted.
  620. */
  621. #define PORT_DATABASE_SIZE 128 /* bytes */
  622. typedef struct {
  623. uint8_t options;
  624. uint8_t control;
  625. uint8_t master_state;
  626. uint8_t slave_state;
  627. uint8_t reserved[2];
  628. uint8_t hard_address;
  629. uint8_t reserved_1;
  630. uint8_t port_id[4];
  631. uint8_t node_name[WWN_SIZE];
  632. uint8_t port_name[WWN_SIZE];
  633. uint16_t execution_throttle;
  634. uint16_t execution_count;
  635. uint8_t reset_count;
  636. uint8_t reserved_2;
  637. uint16_t resource_allocation;
  638. uint16_t current_allocation;
  639. uint16_t queue_head;
  640. uint16_t queue_tail;
  641. uint16_t transmit_execution_list_next;
  642. uint16_t transmit_execution_list_previous;
  643. uint16_t common_features;
  644. uint16_t total_concurrent_sequences;
  645. uint16_t RO_by_information_category;
  646. uint8_t recipient;
  647. uint8_t initiator;
  648. uint16_t receive_data_size;
  649. uint16_t concurrent_sequences;
  650. uint16_t open_sequences_per_exchange;
  651. uint16_t lun_abort_flags;
  652. uint16_t lun_stop_flags;
  653. uint16_t stop_queue_head;
  654. uint16_t stop_queue_tail;
  655. uint16_t port_retry_timer;
  656. uint16_t next_sequence_id;
  657. uint16_t frame_count;
  658. uint16_t PRLI_payload_length;
  659. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  660. /* Bits 15-0 of word 0 */
  661. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  662. /* Bits 15-0 of word 3 */
  663. uint16_t loop_id;
  664. uint16_t extended_lun_info_list_pointer;
  665. uint16_t extended_lun_stop_list_pointer;
  666. } port_database_t;
  667. /*
  668. * Port database slave/master states
  669. */
  670. #define PD_STATE_DISCOVERY 0
  671. #define PD_STATE_WAIT_DISCOVERY_ACK 1
  672. #define PD_STATE_PORT_LOGIN 2
  673. #define PD_STATE_WAIT_PORT_LOGIN_ACK 3
  674. #define PD_STATE_PROCESS_LOGIN 4
  675. #define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
  676. #define PD_STATE_PORT_LOGGED_IN 6
  677. #define PD_STATE_PORT_UNAVAILABLE 7
  678. #define PD_STATE_PROCESS_LOGOUT 8
  679. #define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
  680. #define PD_STATE_PORT_LOGOUT 10
  681. #define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
  682. #define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
  683. #define QLA_ZIO_DISABLED 0
  684. #define QLA_ZIO_DEFAULT_TIMER 2
  685. /*
  686. * ISP Initialization Control Block.
  687. * Little endian except where noted.
  688. */
  689. #define ICB_VERSION 1
  690. typedef struct {
  691. uint8_t version;
  692. uint8_t reserved_1;
  693. /*
  694. * LSB BIT 0 = Enable Hard Loop Id
  695. * LSB BIT 1 = Enable Fairness
  696. * LSB BIT 2 = Enable Full-Duplex
  697. * LSB BIT 3 = Enable Fast Posting
  698. * LSB BIT 4 = Enable Target Mode
  699. * LSB BIT 5 = Disable Initiator Mode
  700. * LSB BIT 6 = Enable ADISC
  701. * LSB BIT 7 = Enable Target Inquiry Data
  702. *
  703. * MSB BIT 0 = Enable PDBC Notify
  704. * MSB BIT 1 = Non Participating LIP
  705. * MSB BIT 2 = Descending Loop ID Search
  706. * MSB BIT 3 = Acquire Loop ID in LIPA
  707. * MSB BIT 4 = Stop PortQ on Full Status
  708. * MSB BIT 5 = Full Login after LIP
  709. * MSB BIT 6 = Node Name Option
  710. * MSB BIT 7 = Ext IFWCB enable bit
  711. */
  712. uint8_t firmware_options[2];
  713. uint16_t frame_payload_size;
  714. uint16_t max_iocb_allocation;
  715. uint16_t execution_throttle;
  716. uint8_t retry_count;
  717. uint8_t retry_delay; /* unused */
  718. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  719. uint16_t hard_address;
  720. uint8_t inquiry_data;
  721. uint8_t login_timeout;
  722. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  723. uint16_t request_q_outpointer;
  724. uint16_t response_q_inpointer;
  725. uint16_t request_q_length;
  726. uint16_t response_q_length;
  727. uint32_t request_q_address[2];
  728. uint32_t response_q_address[2];
  729. uint16_t lun_enables;
  730. uint8_t command_resource_count;
  731. uint8_t immediate_notify_resource_count;
  732. uint16_t timeout;
  733. uint8_t reserved_2[2];
  734. /*
  735. * LSB BIT 0 = Timer Operation mode bit 0
  736. * LSB BIT 1 = Timer Operation mode bit 1
  737. * LSB BIT 2 = Timer Operation mode bit 2
  738. * LSB BIT 3 = Timer Operation mode bit 3
  739. * LSB BIT 4 = Init Config Mode bit 0
  740. * LSB BIT 5 = Init Config Mode bit 1
  741. * LSB BIT 6 = Init Config Mode bit 2
  742. * LSB BIT 7 = Enable Non part on LIHA failure
  743. *
  744. * MSB BIT 0 = Enable class 2
  745. * MSB BIT 1 = Enable ACK0
  746. * MSB BIT 2 =
  747. * MSB BIT 3 =
  748. * MSB BIT 4 = FC Tape Enable
  749. * MSB BIT 5 = Enable FC Confirm
  750. * MSB BIT 6 = Enable command queuing in target mode
  751. * MSB BIT 7 = No Logo On Link Down
  752. */
  753. uint8_t add_firmware_options[2];
  754. uint8_t response_accumulation_timer;
  755. uint8_t interrupt_delay_timer;
  756. /*
  757. * LSB BIT 0 = Enable Read xfr_rdy
  758. * LSB BIT 1 = Soft ID only
  759. * LSB BIT 2 =
  760. * LSB BIT 3 =
  761. * LSB BIT 4 = FCP RSP Payload [0]
  762. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  763. * LSB BIT 6 = Enable Out-of-Order frame handling
  764. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  765. *
  766. * MSB BIT 0 = Sbus enable - 2300
  767. * MSB BIT 1 =
  768. * MSB BIT 2 =
  769. * MSB BIT 3 =
  770. * MSB BIT 4 = LED mode
  771. * MSB BIT 5 = enable 50 ohm termination
  772. * MSB BIT 6 = Data Rate (2300 only)
  773. * MSB BIT 7 = Data Rate (2300 only)
  774. */
  775. uint8_t special_options[2];
  776. uint8_t reserved_3[26];
  777. } init_cb_t;
  778. /*
  779. * Get Link Status mailbox command return buffer.
  780. */
  781. #define GLSO_SEND_RPS BIT_0
  782. #define GLSO_USE_DID BIT_3
  783. typedef struct {
  784. uint32_t link_fail_cnt;
  785. uint32_t loss_sync_cnt;
  786. uint32_t loss_sig_cnt;
  787. uint32_t prim_seq_err_cnt;
  788. uint32_t inval_xmit_word_cnt;
  789. uint32_t inval_crc_cnt;
  790. } link_stat_t;
  791. /*
  792. * NVRAM Command values.
  793. */
  794. #define NV_START_BIT BIT_2
  795. #define NV_WRITE_OP (BIT_26+BIT_24)
  796. #define NV_READ_OP (BIT_26+BIT_25)
  797. #define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
  798. #define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
  799. #define NV_DELAY_COUNT 10
  800. /*
  801. * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
  802. */
  803. typedef struct {
  804. /*
  805. * NVRAM header
  806. */
  807. uint8_t id[4];
  808. uint8_t nvram_version;
  809. uint8_t reserved_0;
  810. /*
  811. * NVRAM RISC parameter block
  812. */
  813. uint8_t parameter_block_version;
  814. uint8_t reserved_1;
  815. /*
  816. * LSB BIT 0 = Enable Hard Loop Id
  817. * LSB BIT 1 = Enable Fairness
  818. * LSB BIT 2 = Enable Full-Duplex
  819. * LSB BIT 3 = Enable Fast Posting
  820. * LSB BIT 4 = Enable Target Mode
  821. * LSB BIT 5 = Disable Initiator Mode
  822. * LSB BIT 6 = Enable ADISC
  823. * LSB BIT 7 = Enable Target Inquiry Data
  824. *
  825. * MSB BIT 0 = Enable PDBC Notify
  826. * MSB BIT 1 = Non Participating LIP
  827. * MSB BIT 2 = Descending Loop ID Search
  828. * MSB BIT 3 = Acquire Loop ID in LIPA
  829. * MSB BIT 4 = Stop PortQ on Full Status
  830. * MSB BIT 5 = Full Login after LIP
  831. * MSB BIT 6 = Node Name Option
  832. * MSB BIT 7 = Ext IFWCB enable bit
  833. */
  834. uint8_t firmware_options[2];
  835. uint16_t frame_payload_size;
  836. uint16_t max_iocb_allocation;
  837. uint16_t execution_throttle;
  838. uint8_t retry_count;
  839. uint8_t retry_delay; /* unused */
  840. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  841. uint16_t hard_address;
  842. uint8_t inquiry_data;
  843. uint8_t login_timeout;
  844. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  845. /*
  846. * LSB BIT 0 = Timer Operation mode bit 0
  847. * LSB BIT 1 = Timer Operation mode bit 1
  848. * LSB BIT 2 = Timer Operation mode bit 2
  849. * LSB BIT 3 = Timer Operation mode bit 3
  850. * LSB BIT 4 = Init Config Mode bit 0
  851. * LSB BIT 5 = Init Config Mode bit 1
  852. * LSB BIT 6 = Init Config Mode bit 2
  853. * LSB BIT 7 = Enable Non part on LIHA failure
  854. *
  855. * MSB BIT 0 = Enable class 2
  856. * MSB BIT 1 = Enable ACK0
  857. * MSB BIT 2 =
  858. * MSB BIT 3 =
  859. * MSB BIT 4 = FC Tape Enable
  860. * MSB BIT 5 = Enable FC Confirm
  861. * MSB BIT 6 = Enable command queuing in target mode
  862. * MSB BIT 7 = No Logo On Link Down
  863. */
  864. uint8_t add_firmware_options[2];
  865. uint8_t response_accumulation_timer;
  866. uint8_t interrupt_delay_timer;
  867. /*
  868. * LSB BIT 0 = Enable Read xfr_rdy
  869. * LSB BIT 1 = Soft ID only
  870. * LSB BIT 2 =
  871. * LSB BIT 3 =
  872. * LSB BIT 4 = FCP RSP Payload [0]
  873. * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
  874. * LSB BIT 6 = Enable Out-of-Order frame handling
  875. * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
  876. *
  877. * MSB BIT 0 = Sbus enable - 2300
  878. * MSB BIT 1 =
  879. * MSB BIT 2 =
  880. * MSB BIT 3 =
  881. * MSB BIT 4 = LED mode
  882. * MSB BIT 5 = enable 50 ohm termination
  883. * MSB BIT 6 = Data Rate (2300 only)
  884. * MSB BIT 7 = Data Rate (2300 only)
  885. */
  886. uint8_t special_options[2];
  887. /* Reserved for expanded RISC parameter block */
  888. uint8_t reserved_2[22];
  889. /*
  890. * LSB BIT 0 = Tx Sensitivity 1G bit 0
  891. * LSB BIT 1 = Tx Sensitivity 1G bit 1
  892. * LSB BIT 2 = Tx Sensitivity 1G bit 2
  893. * LSB BIT 3 = Tx Sensitivity 1G bit 3
  894. * LSB BIT 4 = Rx Sensitivity 1G bit 0
  895. * LSB BIT 5 = Rx Sensitivity 1G bit 1
  896. * LSB BIT 6 = Rx Sensitivity 1G bit 2
  897. * LSB BIT 7 = Rx Sensitivity 1G bit 3
  898. *
  899. * MSB BIT 0 = Tx Sensitivity 2G bit 0
  900. * MSB BIT 1 = Tx Sensitivity 2G bit 1
  901. * MSB BIT 2 = Tx Sensitivity 2G bit 2
  902. * MSB BIT 3 = Tx Sensitivity 2G bit 3
  903. * MSB BIT 4 = Rx Sensitivity 2G bit 0
  904. * MSB BIT 5 = Rx Sensitivity 2G bit 1
  905. * MSB BIT 6 = Rx Sensitivity 2G bit 2
  906. * MSB BIT 7 = Rx Sensitivity 2G bit 3
  907. *
  908. * LSB BIT 0 = Output Swing 1G bit 0
  909. * LSB BIT 1 = Output Swing 1G bit 1
  910. * LSB BIT 2 = Output Swing 1G bit 2
  911. * LSB BIT 3 = Output Emphasis 1G bit 0
  912. * LSB BIT 4 = Output Emphasis 1G bit 1
  913. * LSB BIT 5 = Output Swing 2G bit 0
  914. * LSB BIT 6 = Output Swing 2G bit 1
  915. * LSB BIT 7 = Output Swing 2G bit 2
  916. *
  917. * MSB BIT 0 = Output Emphasis 2G bit 0
  918. * MSB BIT 1 = Output Emphasis 2G bit 1
  919. * MSB BIT 2 = Output Enable
  920. * MSB BIT 3 =
  921. * MSB BIT 4 =
  922. * MSB BIT 5 =
  923. * MSB BIT 6 =
  924. * MSB BIT 7 =
  925. */
  926. uint8_t seriallink_options[4];
  927. /*
  928. * NVRAM host parameter block
  929. *
  930. * LSB BIT 0 = Enable spinup delay
  931. * LSB BIT 1 = Disable BIOS
  932. * LSB BIT 2 = Enable Memory Map BIOS
  933. * LSB BIT 3 = Enable Selectable Boot
  934. * LSB BIT 4 = Disable RISC code load
  935. * LSB BIT 5 = Set cache line size 1
  936. * LSB BIT 6 = PCI Parity Disable
  937. * LSB BIT 7 = Enable extended logging
  938. *
  939. * MSB BIT 0 = Enable 64bit addressing
  940. * MSB BIT 1 = Enable lip reset
  941. * MSB BIT 2 = Enable lip full login
  942. * MSB BIT 3 = Enable target reset
  943. * MSB BIT 4 = Enable database storage
  944. * MSB BIT 5 = Enable cache flush read
  945. * MSB BIT 6 = Enable database load
  946. * MSB BIT 7 = Enable alternate WWN
  947. */
  948. uint8_t host_p[2];
  949. uint8_t boot_node_name[WWN_SIZE];
  950. uint8_t boot_lun_number;
  951. uint8_t reset_delay;
  952. uint8_t port_down_retry_count;
  953. uint8_t boot_id_number;
  954. uint16_t max_luns_per_target;
  955. uint8_t fcode_boot_port_name[WWN_SIZE];
  956. uint8_t alternate_port_name[WWN_SIZE];
  957. uint8_t alternate_node_name[WWN_SIZE];
  958. /*
  959. * BIT 0 = Selective Login
  960. * BIT 1 = Alt-Boot Enable
  961. * BIT 2 =
  962. * BIT 3 = Boot Order List
  963. * BIT 4 =
  964. * BIT 5 = Selective LUN
  965. * BIT 6 =
  966. * BIT 7 = unused
  967. */
  968. uint8_t efi_parameters;
  969. uint8_t link_down_timeout;
  970. uint8_t adapter_id[16];
  971. uint8_t alt1_boot_node_name[WWN_SIZE];
  972. uint16_t alt1_boot_lun_number;
  973. uint8_t alt2_boot_node_name[WWN_SIZE];
  974. uint16_t alt2_boot_lun_number;
  975. uint8_t alt3_boot_node_name[WWN_SIZE];
  976. uint16_t alt3_boot_lun_number;
  977. uint8_t alt4_boot_node_name[WWN_SIZE];
  978. uint16_t alt4_boot_lun_number;
  979. uint8_t alt5_boot_node_name[WWN_SIZE];
  980. uint16_t alt5_boot_lun_number;
  981. uint8_t alt6_boot_node_name[WWN_SIZE];
  982. uint16_t alt6_boot_lun_number;
  983. uint8_t alt7_boot_node_name[WWN_SIZE];
  984. uint16_t alt7_boot_lun_number;
  985. uint8_t reserved_3[2];
  986. /* Offset 200-215 : Model Number */
  987. uint8_t model_number[16];
  988. /* OEM related items */
  989. uint8_t oem_specific[16];
  990. /*
  991. * NVRAM Adapter Features offset 232-239
  992. *
  993. * LSB BIT 0 = External GBIC
  994. * LSB BIT 1 = Risc RAM parity
  995. * LSB BIT 2 = Buffer Plus Module
  996. * LSB BIT 3 = Multi Chip Adapter
  997. * LSB BIT 4 = Internal connector
  998. * LSB BIT 5 =
  999. * LSB BIT 6 =
  1000. * LSB BIT 7 =
  1001. *
  1002. * MSB BIT 0 =
  1003. * MSB BIT 1 =
  1004. * MSB BIT 2 =
  1005. * MSB BIT 3 =
  1006. * MSB BIT 4 =
  1007. * MSB BIT 5 =
  1008. * MSB BIT 6 =
  1009. * MSB BIT 7 =
  1010. */
  1011. uint8_t adapter_features[2];
  1012. uint8_t reserved_4[16];
  1013. /* Subsystem vendor ID for ISP2200 */
  1014. uint16_t subsystem_vendor_id_2200;
  1015. /* Subsystem device ID for ISP2200 */
  1016. uint16_t subsystem_device_id_2200;
  1017. uint8_t reserved_5;
  1018. uint8_t checksum;
  1019. } nvram_t;
  1020. /*
  1021. * ISP queue - response queue entry definition.
  1022. */
  1023. typedef struct {
  1024. uint8_t data[60];
  1025. uint32_t signature;
  1026. #define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
  1027. } response_t;
  1028. typedef union {
  1029. uint16_t extended;
  1030. struct {
  1031. uint8_t reserved;
  1032. uint8_t standard;
  1033. } id;
  1034. } target_id_t;
  1035. #define SET_TARGET_ID(ha, to, from) \
  1036. do { \
  1037. if (HAS_EXTENDED_IDS(ha)) \
  1038. to.extended = cpu_to_le16(from); \
  1039. else \
  1040. to.id.standard = (uint8_t)from; \
  1041. } while (0)
  1042. /*
  1043. * ISP queue - command entry structure definition.
  1044. */
  1045. #define COMMAND_TYPE 0x11 /* Command entry */
  1046. typedef struct {
  1047. uint8_t entry_type; /* Entry type. */
  1048. uint8_t entry_count; /* Entry count. */
  1049. uint8_t sys_define; /* System defined. */
  1050. uint8_t entry_status; /* Entry Status. */
  1051. uint32_t handle; /* System handle. */
  1052. target_id_t target; /* SCSI ID */
  1053. uint16_t lun; /* SCSI LUN */
  1054. uint16_t control_flags; /* Control flags. */
  1055. #define CF_WRITE BIT_6
  1056. #define CF_READ BIT_5
  1057. #define CF_SIMPLE_TAG BIT_3
  1058. #define CF_ORDERED_TAG BIT_2
  1059. #define CF_HEAD_TAG BIT_1
  1060. uint16_t reserved_1;
  1061. uint16_t timeout; /* Command timeout. */
  1062. uint16_t dseg_count; /* Data segment count. */
  1063. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1064. uint32_t byte_count; /* Total byte count. */
  1065. uint32_t dseg_0_address; /* Data segment 0 address. */
  1066. uint32_t dseg_0_length; /* Data segment 0 length. */
  1067. uint32_t dseg_1_address; /* Data segment 1 address. */
  1068. uint32_t dseg_1_length; /* Data segment 1 length. */
  1069. uint32_t dseg_2_address; /* Data segment 2 address. */
  1070. uint32_t dseg_2_length; /* Data segment 2 length. */
  1071. } cmd_entry_t;
  1072. /*
  1073. * ISP queue - 64-Bit addressing, command entry structure definition.
  1074. */
  1075. #define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
  1076. typedef struct {
  1077. uint8_t entry_type; /* Entry type. */
  1078. uint8_t entry_count; /* Entry count. */
  1079. uint8_t sys_define; /* System defined. */
  1080. uint8_t entry_status; /* Entry Status. */
  1081. uint32_t handle; /* System handle. */
  1082. target_id_t target; /* SCSI ID */
  1083. uint16_t lun; /* SCSI LUN */
  1084. uint16_t control_flags; /* Control flags. */
  1085. uint16_t reserved_1;
  1086. uint16_t timeout; /* Command timeout. */
  1087. uint16_t dseg_count; /* Data segment count. */
  1088. uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
  1089. uint32_t byte_count; /* Total byte count. */
  1090. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1091. uint32_t dseg_0_length; /* Data segment 0 length. */
  1092. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1093. uint32_t dseg_1_length; /* Data segment 1 length. */
  1094. } cmd_a64_entry_t, request_t;
  1095. /*
  1096. * ISP queue - continuation entry structure definition.
  1097. */
  1098. #define CONTINUE_TYPE 0x02 /* Continuation entry. */
  1099. typedef struct {
  1100. uint8_t entry_type; /* Entry type. */
  1101. uint8_t entry_count; /* Entry count. */
  1102. uint8_t sys_define; /* System defined. */
  1103. uint8_t entry_status; /* Entry Status. */
  1104. uint32_t reserved;
  1105. uint32_t dseg_0_address; /* Data segment 0 address. */
  1106. uint32_t dseg_0_length; /* Data segment 0 length. */
  1107. uint32_t dseg_1_address; /* Data segment 1 address. */
  1108. uint32_t dseg_1_length; /* Data segment 1 length. */
  1109. uint32_t dseg_2_address; /* Data segment 2 address. */
  1110. uint32_t dseg_2_length; /* Data segment 2 length. */
  1111. uint32_t dseg_3_address; /* Data segment 3 address. */
  1112. uint32_t dseg_3_length; /* Data segment 3 length. */
  1113. uint32_t dseg_4_address; /* Data segment 4 address. */
  1114. uint32_t dseg_4_length; /* Data segment 4 length. */
  1115. uint32_t dseg_5_address; /* Data segment 5 address. */
  1116. uint32_t dseg_5_length; /* Data segment 5 length. */
  1117. uint32_t dseg_6_address; /* Data segment 6 address. */
  1118. uint32_t dseg_6_length; /* Data segment 6 length. */
  1119. } cont_entry_t;
  1120. /*
  1121. * ISP queue - 64-Bit addressing, continuation entry structure definition.
  1122. */
  1123. #define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
  1124. typedef struct {
  1125. uint8_t entry_type; /* Entry type. */
  1126. uint8_t entry_count; /* Entry count. */
  1127. uint8_t sys_define; /* System defined. */
  1128. uint8_t entry_status; /* Entry Status. */
  1129. uint32_t dseg_0_address[2]; /* Data segment 0 address. */
  1130. uint32_t dseg_0_length; /* Data segment 0 length. */
  1131. uint32_t dseg_1_address[2]; /* Data segment 1 address. */
  1132. uint32_t dseg_1_length; /* Data segment 1 length. */
  1133. uint32_t dseg_2_address [2]; /* Data segment 2 address. */
  1134. uint32_t dseg_2_length; /* Data segment 2 length. */
  1135. uint32_t dseg_3_address[2]; /* Data segment 3 address. */
  1136. uint32_t dseg_3_length; /* Data segment 3 length. */
  1137. uint32_t dseg_4_address[2]; /* Data segment 4 address. */
  1138. uint32_t dseg_4_length; /* Data segment 4 length. */
  1139. } cont_a64_entry_t;
  1140. /*
  1141. * ISP queue - status entry structure definition.
  1142. */
  1143. #define STATUS_TYPE 0x03 /* Status entry. */
  1144. typedef struct {
  1145. uint8_t entry_type; /* Entry type. */
  1146. uint8_t entry_count; /* Entry count. */
  1147. uint8_t sys_define; /* System defined. */
  1148. uint8_t entry_status; /* Entry Status. */
  1149. uint32_t handle; /* System handle. */
  1150. uint16_t scsi_status; /* SCSI status. */
  1151. uint16_t comp_status; /* Completion status. */
  1152. uint16_t state_flags; /* State flags. */
  1153. uint16_t status_flags; /* Status flags. */
  1154. uint16_t rsp_info_len; /* Response Info Length. */
  1155. uint16_t req_sense_length; /* Request sense data length. */
  1156. uint32_t residual_length; /* Residual transfer length. */
  1157. uint8_t rsp_info[8]; /* FCP response information. */
  1158. uint8_t req_sense_data[32]; /* Request sense data. */
  1159. } sts_entry_t;
  1160. /*
  1161. * Status entry entry status
  1162. */
  1163. #define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
  1164. #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
  1165. #define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
  1166. #define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
  1167. #define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
  1168. #define RF_BUSY BIT_1 /* Busy */
  1169. #define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
  1170. RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
  1171. #define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
  1172. RF_INV_E_TYPE)
  1173. /*
  1174. * Status entry SCSI status bit definitions.
  1175. */
  1176. #define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
  1177. #define SS_RESIDUAL_UNDER BIT_11
  1178. #define SS_RESIDUAL_OVER BIT_10
  1179. #define SS_SENSE_LEN_VALID BIT_9
  1180. #define SS_RESPONSE_INFO_LEN_VALID BIT_8
  1181. #define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
  1182. #define SS_BUSY_CONDITION BIT_3
  1183. #define SS_CONDITION_MET BIT_2
  1184. #define SS_CHECK_CONDITION BIT_1
  1185. /*
  1186. * Status entry completion status
  1187. */
  1188. #define CS_COMPLETE 0x0 /* No errors */
  1189. #define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
  1190. #define CS_DMA 0x2 /* A DMA direction error. */
  1191. #define CS_TRANSPORT 0x3 /* Transport error. */
  1192. #define CS_RESET 0x4 /* SCSI bus reset occurred */
  1193. #define CS_ABORTED 0x5 /* System aborted command. */
  1194. #define CS_TIMEOUT 0x6 /* Timeout error. */
  1195. #define CS_DATA_OVERRUN 0x7 /* Data overrun. */
  1196. #define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
  1197. #define CS_QUEUE_FULL 0x1C /* Queue Full. */
  1198. #define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
  1199. /* (selection timeout) */
  1200. #define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
  1201. #define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
  1202. #define CS_PORT_BUSY 0x2B /* Port Busy */
  1203. #define CS_COMPLETE_CHKCOND 0x30 /* Error? */
  1204. #define CS_BAD_PAYLOAD 0x80 /* Driver defined */
  1205. #define CS_UNKNOWN 0x81 /* Driver defined */
  1206. #define CS_RETRY 0x82 /* Driver defined */
  1207. #define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
  1208. /*
  1209. * Status entry status flags
  1210. */
  1211. #define SF_ABTS_TERMINATED BIT_10
  1212. #define SF_LOGOUT_SENT BIT_13
  1213. /*
  1214. * ISP queue - status continuation entry structure definition.
  1215. */
  1216. #define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
  1217. typedef struct {
  1218. uint8_t entry_type; /* Entry type. */
  1219. uint8_t entry_count; /* Entry count. */
  1220. uint8_t sys_define; /* System defined. */
  1221. uint8_t entry_status; /* Entry Status. */
  1222. uint8_t data[60]; /* data */
  1223. } sts_cont_entry_t;
  1224. /*
  1225. * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
  1226. * structure definition.
  1227. */
  1228. #define STATUS_TYPE_21 0x21 /* Status entry. */
  1229. typedef struct {
  1230. uint8_t entry_type; /* Entry type. */
  1231. uint8_t entry_count; /* Entry count. */
  1232. uint8_t handle_count; /* Handle count. */
  1233. uint8_t entry_status; /* Entry Status. */
  1234. uint32_t handle[15]; /* System handles. */
  1235. } sts21_entry_t;
  1236. /*
  1237. * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
  1238. * structure definition.
  1239. */
  1240. #define STATUS_TYPE_22 0x22 /* Status entry. */
  1241. typedef struct {
  1242. uint8_t entry_type; /* Entry type. */
  1243. uint8_t entry_count; /* Entry count. */
  1244. uint8_t handle_count; /* Handle count. */
  1245. uint8_t entry_status; /* Entry Status. */
  1246. uint16_t handle[30]; /* System handles. */
  1247. } sts22_entry_t;
  1248. /*
  1249. * ISP queue - marker entry structure definition.
  1250. */
  1251. #define MARKER_TYPE 0x04 /* Marker entry. */
  1252. typedef struct {
  1253. uint8_t entry_type; /* Entry type. */
  1254. uint8_t entry_count; /* Entry count. */
  1255. uint8_t handle_count; /* Handle count. */
  1256. uint8_t entry_status; /* Entry Status. */
  1257. uint32_t sys_define_2; /* System defined. */
  1258. target_id_t target; /* SCSI ID */
  1259. uint8_t modifier; /* Modifier (7-0). */
  1260. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  1261. #define MK_SYNC_ID 1 /* Synchronize ID */
  1262. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  1263. #define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
  1264. /* clear port changed, */
  1265. /* use sequence number. */
  1266. uint8_t reserved_1;
  1267. uint16_t sequence_number; /* Sequence number of event */
  1268. uint16_t lun; /* SCSI LUN */
  1269. uint8_t reserved_2[48];
  1270. } mrk_entry_t;
  1271. /*
  1272. * ISP queue - Management Server entry structure definition.
  1273. */
  1274. #define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
  1275. typedef struct {
  1276. uint8_t entry_type; /* Entry type. */
  1277. uint8_t entry_count; /* Entry count. */
  1278. uint8_t handle_count; /* Handle count. */
  1279. uint8_t entry_status; /* Entry Status. */
  1280. uint32_t handle1; /* System handle. */
  1281. target_id_t loop_id;
  1282. uint16_t status;
  1283. uint16_t control_flags; /* Control flags. */
  1284. uint16_t reserved2;
  1285. uint16_t timeout;
  1286. uint16_t cmd_dsd_count;
  1287. uint16_t total_dsd_count;
  1288. uint8_t type;
  1289. uint8_t r_ctl;
  1290. uint16_t rx_id;
  1291. uint16_t reserved3;
  1292. uint32_t handle2;
  1293. uint32_t rsp_bytecount;
  1294. uint32_t req_bytecount;
  1295. uint32_t dseg_req_address[2]; /* Data segment 0 address. */
  1296. uint32_t dseg_req_length; /* Data segment 0 length. */
  1297. uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
  1298. uint32_t dseg_rsp_length; /* Data segment 1 length. */
  1299. } ms_iocb_entry_t;
  1300. /*
  1301. * ISP queue - Mailbox Command entry structure definition.
  1302. */
  1303. #define MBX_IOCB_TYPE 0x39
  1304. struct mbx_entry {
  1305. uint8_t entry_type;
  1306. uint8_t entry_count;
  1307. uint8_t sys_define1;
  1308. /* Use sys_define1 for source type */
  1309. #define SOURCE_SCSI 0x00
  1310. #define SOURCE_IP 0x01
  1311. #define SOURCE_VI 0x02
  1312. #define SOURCE_SCTP 0x03
  1313. #define SOURCE_MP 0x04
  1314. #define SOURCE_MPIOCTL 0x05
  1315. #define SOURCE_ASYNC_IOCB 0x07
  1316. uint8_t entry_status;
  1317. uint32_t handle;
  1318. target_id_t loop_id;
  1319. uint16_t status;
  1320. uint16_t state_flags;
  1321. uint16_t status_flags;
  1322. uint32_t sys_define2[2];
  1323. uint16_t mb0;
  1324. uint16_t mb1;
  1325. uint16_t mb2;
  1326. uint16_t mb3;
  1327. uint16_t mb6;
  1328. uint16_t mb7;
  1329. uint16_t mb9;
  1330. uint16_t mb10;
  1331. uint32_t reserved_2[2];
  1332. uint8_t node_name[WWN_SIZE];
  1333. uint8_t port_name[WWN_SIZE];
  1334. };
  1335. /*
  1336. * ISP request and response queue entry sizes
  1337. */
  1338. #define RESPONSE_ENTRY_SIZE (sizeof(response_t))
  1339. #define REQUEST_ENTRY_SIZE (sizeof(request_t))
  1340. /*
  1341. * 24 bit port ID type definition.
  1342. */
  1343. typedef union {
  1344. uint32_t b24 : 24;
  1345. struct {
  1346. #ifdef __BIG_ENDIAN
  1347. uint8_t domain;
  1348. uint8_t area;
  1349. uint8_t al_pa;
  1350. #elif __LITTLE_ENDIAN
  1351. uint8_t al_pa;
  1352. uint8_t area;
  1353. uint8_t domain;
  1354. #else
  1355. #error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
  1356. #endif
  1357. uint8_t rsvd_1;
  1358. } b;
  1359. } port_id_t;
  1360. #define INVALID_PORT_ID 0xFFFFFF
  1361. /*
  1362. * Switch info gathering structure.
  1363. */
  1364. typedef struct {
  1365. port_id_t d_id;
  1366. uint8_t node_name[WWN_SIZE];
  1367. uint8_t port_name[WWN_SIZE];
  1368. uint8_t fabric_port_name[WWN_SIZE];
  1369. uint16_t fp_speeds;
  1370. uint16_t fp_speed;
  1371. } sw_info_t;
  1372. /*
  1373. * Fibre channel port type.
  1374. */
  1375. typedef enum {
  1376. FCT_UNKNOWN,
  1377. FCT_RSCN,
  1378. FCT_SWITCH,
  1379. FCT_BROADCAST,
  1380. FCT_INITIATOR,
  1381. FCT_TARGET
  1382. } fc_port_type_t;
  1383. /*
  1384. * Fibre channel port structure.
  1385. */
  1386. typedef struct fc_port {
  1387. struct list_head list;
  1388. struct scsi_qla_host *ha;
  1389. uint8_t node_name[WWN_SIZE];
  1390. uint8_t port_name[WWN_SIZE];
  1391. port_id_t d_id;
  1392. uint16_t loop_id;
  1393. uint16_t old_loop_id;
  1394. uint8_t fabric_port_name[WWN_SIZE];
  1395. uint16_t fp_speed;
  1396. fc_port_type_t port_type;
  1397. atomic_t state;
  1398. uint32_t flags;
  1399. unsigned int os_target_id;
  1400. int port_login_retry_count;
  1401. int login_retry;
  1402. atomic_t port_down_timer;
  1403. spinlock_t rport_lock;
  1404. struct fc_rport *rport, *drport;
  1405. u32 supported_classes;
  1406. unsigned long last_queue_full;
  1407. unsigned long last_ramp_up;
  1408. struct list_head vp_fcport;
  1409. uint16_t vp_idx;
  1410. } fc_port_t;
  1411. /*
  1412. * Fibre channel port/lun states.
  1413. */
  1414. #define FCS_UNCONFIGURED 1
  1415. #define FCS_DEVICE_DEAD 2
  1416. #define FCS_DEVICE_LOST 3
  1417. #define FCS_ONLINE 4
  1418. #define FCS_NOT_SUPPORTED 5
  1419. #define FCS_FAILOVER 6
  1420. #define FCS_FAILOVER_FAILED 7
  1421. /*
  1422. * FC port flags.
  1423. */
  1424. #define FCF_FABRIC_DEVICE BIT_0
  1425. #define FCF_LOGIN_NEEDED BIT_1
  1426. #define FCF_FO_MASKED BIT_2
  1427. #define FCF_FAILOVER_NEEDED BIT_3
  1428. #define FCF_RESET_NEEDED BIT_4
  1429. #define FCF_PERSISTENT_BOUND BIT_5
  1430. #define FCF_TAPE_PRESENT BIT_6
  1431. #define FCF_FARP_DONE BIT_7
  1432. #define FCF_FARP_FAILED BIT_8
  1433. #define FCF_FARP_REPLY_NEEDED BIT_9
  1434. #define FCF_AUTH_REQ BIT_10
  1435. #define FCF_SEND_AUTH_REQ BIT_11
  1436. #define FCF_RECEIVE_AUTH_REQ BIT_12
  1437. #define FCF_AUTH_SUCCESS BIT_13
  1438. #define FCF_RLC_SUPPORT BIT_14
  1439. #define FCF_CONFIG BIT_15 /* Needed? */
  1440. #define FCF_RESCAN_NEEDED BIT_16
  1441. #define FCF_XP_DEVICE BIT_17
  1442. #define FCF_MSA_DEVICE BIT_18
  1443. #define FCF_EVA_DEVICE BIT_19
  1444. #define FCF_MSA_PORT_ACTIVE BIT_20
  1445. #define FCF_FAILBACK_DISABLE BIT_21
  1446. #define FCF_FAILOVER_DISABLE BIT_22
  1447. #define FCF_DSXXX_DEVICE BIT_23
  1448. #define FCF_AA_EVA_DEVICE BIT_24
  1449. #define FCF_AA_MSA_DEVICE BIT_25
  1450. /* No loop ID flag. */
  1451. #define FC_NO_LOOP_ID 0x1000
  1452. /*
  1453. * FC-CT interface
  1454. *
  1455. * NOTE: All structures are big-endian in form.
  1456. */
  1457. #define CT_REJECT_RESPONSE 0x8001
  1458. #define CT_ACCEPT_RESPONSE 0x8002
  1459. #define CT_REASON_INVALID_COMMAND_CODE 0x01
  1460. #define CT_REASON_CANNOT_PERFORM 0x09
  1461. #define CT_EXPL_ALREADY_REGISTERED 0x10
  1462. #define NS_N_PORT_TYPE 0x01
  1463. #define NS_NL_PORT_TYPE 0x02
  1464. #define NS_NX_PORT_TYPE 0x7F
  1465. #define GA_NXT_CMD 0x100
  1466. #define GA_NXT_REQ_SIZE (16 + 4)
  1467. #define GA_NXT_RSP_SIZE (16 + 620)
  1468. #define GID_PT_CMD 0x1A1
  1469. #define GID_PT_REQ_SIZE (16 + 4)
  1470. #define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
  1471. #define GPN_ID_CMD 0x112
  1472. #define GPN_ID_REQ_SIZE (16 + 4)
  1473. #define GPN_ID_RSP_SIZE (16 + 8)
  1474. #define GNN_ID_CMD 0x113
  1475. #define GNN_ID_REQ_SIZE (16 + 4)
  1476. #define GNN_ID_RSP_SIZE (16 + 8)
  1477. #define GFT_ID_CMD 0x117
  1478. #define GFT_ID_REQ_SIZE (16 + 4)
  1479. #define GFT_ID_RSP_SIZE (16 + 32)
  1480. #define RFT_ID_CMD 0x217
  1481. #define RFT_ID_REQ_SIZE (16 + 4 + 32)
  1482. #define RFT_ID_RSP_SIZE 16
  1483. #define RFF_ID_CMD 0x21F
  1484. #define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
  1485. #define RFF_ID_RSP_SIZE 16
  1486. #define RNN_ID_CMD 0x213
  1487. #define RNN_ID_REQ_SIZE (16 + 4 + 8)
  1488. #define RNN_ID_RSP_SIZE 16
  1489. #define RSNN_NN_CMD 0x239
  1490. #define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
  1491. #define RSNN_NN_RSP_SIZE 16
  1492. #define GFPN_ID_CMD 0x11C
  1493. #define GFPN_ID_REQ_SIZE (16 + 4)
  1494. #define GFPN_ID_RSP_SIZE (16 + 8)
  1495. #define GPSC_CMD 0x127
  1496. #define GPSC_REQ_SIZE (16 + 8)
  1497. #define GPSC_RSP_SIZE (16 + 2 + 2)
  1498. /*
  1499. * HBA attribute types.
  1500. */
  1501. #define FDMI_HBA_ATTR_COUNT 9
  1502. #define FDMI_HBA_NODE_NAME 1
  1503. #define FDMI_HBA_MANUFACTURER 2
  1504. #define FDMI_HBA_SERIAL_NUMBER 3
  1505. #define FDMI_HBA_MODEL 4
  1506. #define FDMI_HBA_MODEL_DESCRIPTION 5
  1507. #define FDMI_HBA_HARDWARE_VERSION 6
  1508. #define FDMI_HBA_DRIVER_VERSION 7
  1509. #define FDMI_HBA_OPTION_ROM_VERSION 8
  1510. #define FDMI_HBA_FIRMWARE_VERSION 9
  1511. #define FDMI_HBA_OS_NAME_AND_VERSION 0xa
  1512. #define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
  1513. struct ct_fdmi_hba_attr {
  1514. uint16_t type;
  1515. uint16_t len;
  1516. union {
  1517. uint8_t node_name[WWN_SIZE];
  1518. uint8_t manufacturer[32];
  1519. uint8_t serial_num[8];
  1520. uint8_t model[16];
  1521. uint8_t model_desc[80];
  1522. uint8_t hw_version[16];
  1523. uint8_t driver_version[32];
  1524. uint8_t orom_version[16];
  1525. uint8_t fw_version[16];
  1526. uint8_t os_version[128];
  1527. uint8_t max_ct_len[4];
  1528. } a;
  1529. };
  1530. struct ct_fdmi_hba_attributes {
  1531. uint32_t count;
  1532. struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
  1533. };
  1534. /*
  1535. * Port attribute types.
  1536. */
  1537. #define FDMI_PORT_ATTR_COUNT 5
  1538. #define FDMI_PORT_FC4_TYPES 1
  1539. #define FDMI_PORT_SUPPORT_SPEED 2
  1540. #define FDMI_PORT_CURRENT_SPEED 3
  1541. #define FDMI_PORT_MAX_FRAME_SIZE 4
  1542. #define FDMI_PORT_OS_DEVICE_NAME 5
  1543. #define FDMI_PORT_HOST_NAME 6
  1544. #define FDMI_PORT_SPEED_1GB 0x1
  1545. #define FDMI_PORT_SPEED_2GB 0x2
  1546. #define FDMI_PORT_SPEED_10GB 0x4
  1547. #define FDMI_PORT_SPEED_4GB 0x8
  1548. #define FDMI_PORT_SPEED_8GB 0x10
  1549. #define FDMI_PORT_SPEED_16GB 0x20
  1550. #define FDMI_PORT_SPEED_UNKNOWN 0x8000
  1551. struct ct_fdmi_port_attr {
  1552. uint16_t type;
  1553. uint16_t len;
  1554. union {
  1555. uint8_t fc4_types[32];
  1556. uint32_t sup_speed;
  1557. uint32_t cur_speed;
  1558. uint32_t max_frame_size;
  1559. uint8_t os_dev_name[32];
  1560. uint8_t host_name[32];
  1561. } a;
  1562. };
  1563. /*
  1564. * Port Attribute Block.
  1565. */
  1566. struct ct_fdmi_port_attributes {
  1567. uint32_t count;
  1568. struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
  1569. };
  1570. /* FDMI definitions. */
  1571. #define GRHL_CMD 0x100
  1572. #define GHAT_CMD 0x101
  1573. #define GRPL_CMD 0x102
  1574. #define GPAT_CMD 0x110
  1575. #define RHBA_CMD 0x200
  1576. #define RHBA_RSP_SIZE 16
  1577. #define RHAT_CMD 0x201
  1578. #define RPRT_CMD 0x210
  1579. #define RPA_CMD 0x211
  1580. #define RPA_RSP_SIZE 16
  1581. #define DHBA_CMD 0x300
  1582. #define DHBA_REQ_SIZE (16 + 8)
  1583. #define DHBA_RSP_SIZE 16
  1584. #define DHAT_CMD 0x301
  1585. #define DPRT_CMD 0x310
  1586. #define DPA_CMD 0x311
  1587. /* CT command header -- request/response common fields */
  1588. struct ct_cmd_hdr {
  1589. uint8_t revision;
  1590. uint8_t in_id[3];
  1591. uint8_t gs_type;
  1592. uint8_t gs_subtype;
  1593. uint8_t options;
  1594. uint8_t reserved;
  1595. };
  1596. /* CT command request */
  1597. struct ct_sns_req {
  1598. struct ct_cmd_hdr header;
  1599. uint16_t command;
  1600. uint16_t max_rsp_size;
  1601. uint8_t fragment_id;
  1602. uint8_t reserved[3];
  1603. union {
  1604. /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
  1605. struct {
  1606. uint8_t reserved;
  1607. uint8_t port_id[3];
  1608. } port_id;
  1609. struct {
  1610. uint8_t port_type;
  1611. uint8_t domain;
  1612. uint8_t area;
  1613. uint8_t reserved;
  1614. } gid_pt;
  1615. struct {
  1616. uint8_t reserved;
  1617. uint8_t port_id[3];
  1618. uint8_t fc4_types[32];
  1619. } rft_id;
  1620. struct {
  1621. uint8_t reserved;
  1622. uint8_t port_id[3];
  1623. uint16_t reserved2;
  1624. uint8_t fc4_feature;
  1625. uint8_t fc4_type;
  1626. } rff_id;
  1627. struct {
  1628. uint8_t reserved;
  1629. uint8_t port_id[3];
  1630. uint8_t node_name[8];
  1631. } rnn_id;
  1632. struct {
  1633. uint8_t node_name[8];
  1634. uint8_t name_len;
  1635. uint8_t sym_node_name[255];
  1636. } rsnn_nn;
  1637. struct {
  1638. uint8_t hba_indentifier[8];
  1639. } ghat;
  1640. struct {
  1641. uint8_t hba_identifier[8];
  1642. uint32_t entry_count;
  1643. uint8_t port_name[8];
  1644. struct ct_fdmi_hba_attributes attrs;
  1645. } rhba;
  1646. struct {
  1647. uint8_t hba_identifier[8];
  1648. struct ct_fdmi_hba_attributes attrs;
  1649. } rhat;
  1650. struct {
  1651. uint8_t port_name[8];
  1652. struct ct_fdmi_port_attributes attrs;
  1653. } rpa;
  1654. struct {
  1655. uint8_t port_name[8];
  1656. } dhba;
  1657. struct {
  1658. uint8_t port_name[8];
  1659. } dhat;
  1660. struct {
  1661. uint8_t port_name[8];
  1662. } dprt;
  1663. struct {
  1664. uint8_t port_name[8];
  1665. } dpa;
  1666. struct {
  1667. uint8_t port_name[8];
  1668. } gpsc;
  1669. } req;
  1670. };
  1671. /* CT command response header */
  1672. struct ct_rsp_hdr {
  1673. struct ct_cmd_hdr header;
  1674. uint16_t response;
  1675. uint16_t residual;
  1676. uint8_t fragment_id;
  1677. uint8_t reason_code;
  1678. uint8_t explanation_code;
  1679. uint8_t vendor_unique;
  1680. };
  1681. struct ct_sns_gid_pt_data {
  1682. uint8_t control_byte;
  1683. uint8_t port_id[3];
  1684. };
  1685. struct ct_sns_rsp {
  1686. struct ct_rsp_hdr header;
  1687. union {
  1688. struct {
  1689. uint8_t port_type;
  1690. uint8_t port_id[3];
  1691. uint8_t port_name[8];
  1692. uint8_t sym_port_name_len;
  1693. uint8_t sym_port_name[255];
  1694. uint8_t node_name[8];
  1695. uint8_t sym_node_name_len;
  1696. uint8_t sym_node_name[255];
  1697. uint8_t init_proc_assoc[8];
  1698. uint8_t node_ip_addr[16];
  1699. uint8_t class_of_service[4];
  1700. uint8_t fc4_types[32];
  1701. uint8_t ip_address[16];
  1702. uint8_t fabric_port_name[8];
  1703. uint8_t reserved;
  1704. uint8_t hard_address[3];
  1705. } ga_nxt;
  1706. struct {
  1707. struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
  1708. } gid_pt;
  1709. struct {
  1710. uint8_t port_name[8];
  1711. } gpn_id;
  1712. struct {
  1713. uint8_t node_name[8];
  1714. } gnn_id;
  1715. struct {
  1716. uint8_t fc4_types[32];
  1717. } gft_id;
  1718. struct {
  1719. uint32_t entry_count;
  1720. uint8_t port_name[8];
  1721. struct ct_fdmi_hba_attributes attrs;
  1722. } ghat;
  1723. struct {
  1724. uint8_t port_name[8];
  1725. } gfpn_id;
  1726. struct {
  1727. uint16_t speeds;
  1728. uint16_t speed;
  1729. } gpsc;
  1730. } rsp;
  1731. };
  1732. struct ct_sns_pkt {
  1733. union {
  1734. struct ct_sns_req req;
  1735. struct ct_sns_rsp rsp;
  1736. } p;
  1737. };
  1738. /*
  1739. * SNS command structures -- for 2200 compatability.
  1740. */
  1741. #define RFT_ID_SNS_SCMD_LEN 22
  1742. #define RFT_ID_SNS_CMD_SIZE 60
  1743. #define RFT_ID_SNS_DATA_SIZE 16
  1744. #define RNN_ID_SNS_SCMD_LEN 10
  1745. #define RNN_ID_SNS_CMD_SIZE 36
  1746. #define RNN_ID_SNS_DATA_SIZE 16
  1747. #define GA_NXT_SNS_SCMD_LEN 6
  1748. #define GA_NXT_SNS_CMD_SIZE 28
  1749. #define GA_NXT_SNS_DATA_SIZE (620 + 16)
  1750. #define GID_PT_SNS_SCMD_LEN 6
  1751. #define GID_PT_SNS_CMD_SIZE 28
  1752. #define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
  1753. #define GPN_ID_SNS_SCMD_LEN 6
  1754. #define GPN_ID_SNS_CMD_SIZE 28
  1755. #define GPN_ID_SNS_DATA_SIZE (8 + 16)
  1756. #define GNN_ID_SNS_SCMD_LEN 6
  1757. #define GNN_ID_SNS_CMD_SIZE 28
  1758. #define GNN_ID_SNS_DATA_SIZE (8 + 16)
  1759. struct sns_cmd_pkt {
  1760. union {
  1761. struct {
  1762. uint16_t buffer_length;
  1763. uint16_t reserved_1;
  1764. uint32_t buffer_address[2];
  1765. uint16_t subcommand_length;
  1766. uint16_t reserved_2;
  1767. uint16_t subcommand;
  1768. uint16_t size;
  1769. uint32_t reserved_3;
  1770. uint8_t param[36];
  1771. } cmd;
  1772. uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
  1773. uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
  1774. uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
  1775. uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
  1776. uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
  1777. uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
  1778. } p;
  1779. };
  1780. struct fw_blob {
  1781. char *name;
  1782. uint32_t segs[4];
  1783. const struct firmware *fw;
  1784. };
  1785. /* Return data from MBC_GET_ID_LIST call. */
  1786. struct gid_list_info {
  1787. uint8_t al_pa;
  1788. uint8_t area;
  1789. uint8_t domain;
  1790. uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
  1791. uint16_t loop_id; /* ISP23XX -- 6 bytes. */
  1792. uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
  1793. };
  1794. #define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
  1795. /* NPIV */
  1796. typedef struct vport_info {
  1797. uint8_t port_name[WWN_SIZE];
  1798. uint8_t node_name[WWN_SIZE];
  1799. int vp_id;
  1800. uint16_t loop_id;
  1801. unsigned long host_no;
  1802. uint8_t port_id[3];
  1803. int loop_state;
  1804. } vport_info_t;
  1805. typedef struct vport_params {
  1806. uint8_t port_name[WWN_SIZE];
  1807. uint8_t node_name[WWN_SIZE];
  1808. uint32_t options;
  1809. #define VP_OPTS_RETRY_ENABLE BIT_0
  1810. #define VP_OPTS_VP_DISABLE BIT_1
  1811. } vport_params_t;
  1812. /* NPIV - return codes of VP create and modify */
  1813. #define VP_RET_CODE_OK 0
  1814. #define VP_RET_CODE_FATAL 1
  1815. #define VP_RET_CODE_WRONG_ID 2
  1816. #define VP_RET_CODE_WWPN 3
  1817. #define VP_RET_CODE_RESOURCES 4
  1818. #define VP_RET_CODE_NO_MEM 5
  1819. #define VP_RET_CODE_NOT_FOUND 6
  1820. #define to_qla_parent(x) (((x)->parent) ? (x)->parent : (x))
  1821. /*
  1822. * ISP operations
  1823. */
  1824. struct isp_operations {
  1825. int (*pci_config) (struct scsi_qla_host *);
  1826. void (*reset_chip) (struct scsi_qla_host *);
  1827. int (*chip_diag) (struct scsi_qla_host *);
  1828. void (*config_rings) (struct scsi_qla_host *);
  1829. void (*reset_adapter) (struct scsi_qla_host *);
  1830. int (*nvram_config) (struct scsi_qla_host *);
  1831. void (*update_fw_options) (struct scsi_qla_host *);
  1832. int (*load_risc) (struct scsi_qla_host *, uint32_t *);
  1833. char * (*pci_info_str) (struct scsi_qla_host *, char *);
  1834. char * (*fw_version_str) (struct scsi_qla_host *, char *);
  1835. irq_handler_t intr_handler;
  1836. void (*enable_intrs) (struct scsi_qla_host *);
  1837. void (*disable_intrs) (struct scsi_qla_host *);
  1838. int (*abort_command) (struct scsi_qla_host *, srb_t *);
  1839. int (*abort_target) (struct fc_port *);
  1840. int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
  1841. uint8_t, uint8_t, uint16_t *, uint8_t);
  1842. int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
  1843. uint8_t, uint8_t);
  1844. uint16_t (*calc_req_entries) (uint16_t);
  1845. void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
  1846. void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
  1847. void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
  1848. uint32_t);
  1849. uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
  1850. uint32_t, uint32_t);
  1851. int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1852. uint32_t);
  1853. void (*fw_dump) (struct scsi_qla_host *, int);
  1854. int (*beacon_on) (struct scsi_qla_host *);
  1855. int (*beacon_off) (struct scsi_qla_host *);
  1856. void (*beacon_blink) (struct scsi_qla_host *);
  1857. uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
  1858. uint32_t, uint32_t);
  1859. int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
  1860. uint32_t);
  1861. int (*get_flash_version) (struct scsi_qla_host *, void *);
  1862. };
  1863. /* MSI-X Support *************************************************************/
  1864. #define QLA_MSIX_CHIP_REV_24XX 3
  1865. #define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
  1866. #define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
  1867. #define QLA_MSIX_DEFAULT 0x00
  1868. #define QLA_MSIX_RSP_Q 0x01
  1869. #define QLA_MSIX_ENTRIES 2
  1870. #define QLA_MIDX_DEFAULT 0
  1871. #define QLA_MIDX_RSP_Q 1
  1872. struct scsi_qla_host;
  1873. struct qla_msix_entry {
  1874. int have_irq;
  1875. uint16_t msix_vector;
  1876. uint16_t msix_entry;
  1877. };
  1878. #define WATCH_INTERVAL 1 /* number of seconds */
  1879. /* NPIV */
  1880. #define MAX_MULTI_ID_LOOP 126
  1881. #define MAX_MULTI_ID_FABRIC 64
  1882. #define MAX_NUM_VPORT_LOOP (MAX_MULTI_ID_LOOP - 1)
  1883. #define MAX_NUM_VPORT_FABRIC (MAX_MULTI_ID_FABRIC - 1)
  1884. #define MAX_NUM_VHBA_LOOP (MAX_MULTI_ID_LOOP - 1)
  1885. #define MAX_NUM_VHBA_FABRIC (MAX_MULTI_ID_FABRIC - 1)
  1886. /*
  1887. * Linux Host Adapter structure
  1888. */
  1889. typedef struct scsi_qla_host {
  1890. struct list_head list;
  1891. /* Commonly used flags and state information. */
  1892. struct Scsi_Host *host;
  1893. struct pci_dev *pdev;
  1894. unsigned long host_no;
  1895. unsigned long instance;
  1896. volatile struct {
  1897. uint32_t init_done :1;
  1898. uint32_t online :1;
  1899. uint32_t mbox_int :1;
  1900. uint32_t mbox_busy :1;
  1901. uint32_t rscn_queue_overflow :1;
  1902. uint32_t reset_active :1;
  1903. uint32_t management_server_logged_in :1;
  1904. uint32_t process_response_queue :1;
  1905. uint32_t disable_risc_code_load :1;
  1906. uint32_t enable_64bit_addressing :1;
  1907. uint32_t enable_lip_reset :1;
  1908. uint32_t enable_lip_full_login :1;
  1909. uint32_t enable_target_reset :1;
  1910. uint32_t enable_led_scheme :1;
  1911. uint32_t inta_enabled :1;
  1912. uint32_t msi_enabled :1;
  1913. uint32_t msix_enabled :1;
  1914. uint32_t disable_serdes :1;
  1915. uint32_t gpsc_supported :1;
  1916. uint32_t vsan_enabled :1;
  1917. uint32_t npiv_supported :1;
  1918. } flags;
  1919. atomic_t loop_state;
  1920. #define LOOP_TIMEOUT 1
  1921. #define LOOP_DOWN 2
  1922. #define LOOP_UP 3
  1923. #define LOOP_UPDATE 4
  1924. #define LOOP_READY 5
  1925. #define LOOP_DEAD 6
  1926. unsigned long dpc_flags;
  1927. #define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
  1928. #define RESET_ACTIVE 1
  1929. #define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
  1930. #define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
  1931. #define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
  1932. #define LOOP_RESYNC_ACTIVE 5
  1933. #define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
  1934. #define RSCN_UPDATE 7 /* Perform an RSCN update. */
  1935. #define MAILBOX_RETRY 8
  1936. #define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
  1937. #define FAILOVER_EVENT_NEEDED 10
  1938. #define FAILOVER_EVENT 11
  1939. #define FAILOVER_NEEDED 12
  1940. #define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
  1941. #define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
  1942. #define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
  1943. #define ABORT_QUEUES_NEEDED 16
  1944. #define RELOGIN_NEEDED 17
  1945. #define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
  1946. #define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
  1947. #define ISP_ABORT_RETRY 20 /* ISP aborted. */
  1948. #define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
  1949. #define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
  1950. #define IOCTL_ERROR_RECOVERY 23
  1951. #define LOOP_RESET_NEEDED 24
  1952. #define BEACON_BLINK_NEEDED 25
  1953. #define REGISTER_FDMI_NEEDED 26
  1954. #define FCPORT_UPDATE_NEEDED 27
  1955. #define VP_DPC_NEEDED 28 /* wake up for VP dpc handling */
  1956. uint32_t device_flags;
  1957. #define DFLG_LOCAL_DEVICES BIT_0
  1958. #define DFLG_RETRY_LOCAL_DEVICES BIT_1
  1959. #define DFLG_FABRIC_DEVICES BIT_2
  1960. #define SWITCH_FOUND BIT_3
  1961. #define DFLG_NO_CABLE BIT_4
  1962. #define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
  1963. uint32_t device_type;
  1964. #define DT_ISP2100 BIT_0
  1965. #define DT_ISP2200 BIT_1
  1966. #define DT_ISP2300 BIT_2
  1967. #define DT_ISP2312 BIT_3
  1968. #define DT_ISP2322 BIT_4
  1969. #define DT_ISP6312 BIT_5
  1970. #define DT_ISP6322 BIT_6
  1971. #define DT_ISP2422 BIT_7
  1972. #define DT_ISP2432 BIT_8
  1973. #define DT_ISP5422 BIT_9
  1974. #define DT_ISP5432 BIT_10
  1975. #define DT_ISP2532 BIT_11
  1976. #define DT_ISP_LAST (DT_ISP2532 << 1)
  1977. #define DT_IIDMA BIT_26
  1978. #define DT_FWI2 BIT_27
  1979. #define DT_ZIO_SUPPORTED BIT_28
  1980. #define DT_OEM_001 BIT_29
  1981. #define DT_ISP2200A BIT_30
  1982. #define DT_EXTENDED_IDS BIT_31
  1983. #define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
  1984. #define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
  1985. #define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
  1986. #define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
  1987. #define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
  1988. #define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
  1989. #define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
  1990. #define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
  1991. #define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
  1992. #define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
  1993. #define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
  1994. #define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
  1995. #define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
  1996. #define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
  1997. IS_QLA6312(ha) || IS_QLA6322(ha))
  1998. #define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
  1999. #define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
  2000. #define IS_QLA25XX(ha) (IS_QLA2532(ha))
  2001. #define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
  2002. #define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
  2003. #define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
  2004. #define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
  2005. #define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
  2006. /* SRB cache. */
  2007. #define SRB_MIN_REQ 128
  2008. mempool_t *srb_mempool;
  2009. /* This spinlock is used to protect "io transactions", you must
  2010. * acquire it before doing any IO to the card, eg with RD_REG*() and
  2011. * WRT_REG*() for the duration of your entire commandtransaction.
  2012. *
  2013. * This spinlock is of lower priority than the io request lock.
  2014. */
  2015. spinlock_t hardware_lock ____cacheline_aligned;
  2016. device_reg_t __iomem *iobase; /* Base I/O address */
  2017. unsigned long pio_address;
  2018. unsigned long pio_length;
  2019. #define MIN_IOBASE_LEN 0x100
  2020. /* ISP ring lock, rings, and indexes */
  2021. dma_addr_t request_dma; /* Physical address. */
  2022. request_t *request_ring; /* Base virtual address */
  2023. request_t *request_ring_ptr; /* Current address. */
  2024. uint16_t req_ring_index; /* Current index. */
  2025. uint16_t req_q_cnt; /* Number of available entries. */
  2026. uint16_t request_q_length;
  2027. dma_addr_t response_dma; /* Physical address. */
  2028. response_t *response_ring; /* Base virtual address */
  2029. response_t *response_ring_ptr; /* Current address. */
  2030. uint16_t rsp_ring_index; /* Current index. */
  2031. uint16_t response_q_length;
  2032. struct isp_operations *isp_ops;
  2033. /* Outstandings ISP commands. */
  2034. srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
  2035. uint32_t current_outstanding_cmd;
  2036. srb_t *status_srb; /* Status continuation entry. */
  2037. /* ISP configuration data. */
  2038. uint16_t loop_id; /* Host adapter loop id */
  2039. uint16_t switch_cap;
  2040. #define FLOGI_SEQ_DEL BIT_8
  2041. #define FLOGI_MID_SUPPORT BIT_10
  2042. #define FLOGI_VSAN_SUPPORT BIT_12
  2043. #define FLOGI_SP_SUPPORT BIT_13
  2044. uint16_t fb_rev;
  2045. port_id_t d_id; /* Host adapter port id */
  2046. uint16_t max_public_loop_ids;
  2047. uint16_t min_external_loopid; /* First external loop Id */
  2048. #define PORT_SPEED_UNKNOWN 0xFFFF
  2049. #define PORT_SPEED_1GB 0x00
  2050. #define PORT_SPEED_2GB 0x01
  2051. #define PORT_SPEED_4GB 0x03
  2052. #define PORT_SPEED_8GB 0x04
  2053. uint16_t link_data_rate; /* F/W operating speed */
  2054. uint8_t current_topology;
  2055. uint8_t prev_topology;
  2056. #define ISP_CFG_NL 1
  2057. #define ISP_CFG_N 2
  2058. #define ISP_CFG_FL 4
  2059. #define ISP_CFG_F 8
  2060. uint8_t operating_mode; /* F/W operating mode */
  2061. #define LOOP 0
  2062. #define P2P 1
  2063. #define LOOP_P2P 2
  2064. #define P2P_LOOP 3
  2065. uint8_t marker_needed;
  2066. uint8_t interrupts_on;
  2067. /* HBA serial number */
  2068. uint8_t serial0;
  2069. uint8_t serial1;
  2070. uint8_t serial2;
  2071. /* NVRAM configuration data */
  2072. #define MAX_NVRAM_SIZE 4096
  2073. #define VPD_OFFSET MAX_NVRAM_SIZE / 2
  2074. uint16_t nvram_size;
  2075. uint16_t nvram_base;
  2076. void *nvram;
  2077. uint16_t vpd_size;
  2078. uint16_t vpd_base;
  2079. void *vpd;
  2080. uint16_t loop_reset_delay;
  2081. uint8_t retry_count;
  2082. uint8_t login_timeout;
  2083. uint16_t r_a_tov;
  2084. int port_down_retry_count;
  2085. uint8_t mbx_count;
  2086. uint16_t last_loop_id;
  2087. uint16_t mgmt_svr_loop_id;
  2088. uint32_t login_retry_count;
  2089. int max_q_depth;
  2090. /* Fibre Channel Device List. */
  2091. struct list_head fcports;
  2092. /* RSCN queue. */
  2093. uint32_t rscn_queue[MAX_RSCN_COUNT];
  2094. uint8_t rscn_in_ptr;
  2095. uint8_t rscn_out_ptr;
  2096. /* SNS command interfaces. */
  2097. ms_iocb_entry_t *ms_iocb;
  2098. dma_addr_t ms_iocb_dma;
  2099. struct ct_sns_pkt *ct_sns;
  2100. dma_addr_t ct_sns_dma;
  2101. /* SNS command interfaces for 2200. */
  2102. struct sns_cmd_pkt *sns_cmd;
  2103. dma_addr_t sns_cmd_dma;
  2104. #define SFP_DEV_SIZE 256
  2105. #define SFP_BLOCK_SIZE 64
  2106. void *sfp_data;
  2107. dma_addr_t sfp_data_dma;
  2108. struct task_struct *dpc_thread;
  2109. uint8_t dpc_active; /* DPC routine is active */
  2110. /* Timeout timers. */
  2111. uint8_t loop_down_abort_time; /* port down timer */
  2112. atomic_t loop_down_timer; /* loop down timer */
  2113. uint8_t link_down_timeout; /* link down timeout */
  2114. uint32_t timer_active;
  2115. struct timer_list timer;
  2116. dma_addr_t gid_list_dma;
  2117. struct gid_list_info *gid_list;
  2118. int gid_list_info_size;
  2119. /* Small DMA pool allocations -- maximum 256 bytes in length. */
  2120. #define DMA_POOL_SIZE 256
  2121. struct dma_pool *s_dma_pool;
  2122. dma_addr_t init_cb_dma;
  2123. init_cb_t *init_cb;
  2124. int init_cb_size;
  2125. /* These are used by mailbox operations. */
  2126. volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
  2127. mbx_cmd_t *mcp;
  2128. unsigned long mbx_cmd_flags;
  2129. #define MBX_INTERRUPT 1
  2130. #define MBX_INTR_WAIT 2
  2131. #define MBX_UPDATE_FLASH_ACTIVE 3
  2132. struct semaphore mbx_cmd_sem; /* Serialialize mbx access */
  2133. struct semaphore vport_sem; /* Virtual port synchronization */
  2134. struct semaphore mbx_intr_sem; /* Used for completion notification */
  2135. uint32_t mbx_flags;
  2136. #define MBX_IN_PROGRESS BIT_0
  2137. #define MBX_BUSY BIT_1 /* Got the Access */
  2138. #define MBX_SLEEPING_ON_SEM BIT_2
  2139. #define MBX_POLLING_FOR_COMP BIT_3
  2140. #define MBX_COMPLETED BIT_4
  2141. #define MBX_TIMEDOUT BIT_5
  2142. #define MBX_ACCESS_TIMEDOUT BIT_6
  2143. mbx_cmd_t mc;
  2144. /* Basic firmware related information. */
  2145. uint16_t fw_major_version;
  2146. uint16_t fw_minor_version;
  2147. uint16_t fw_subminor_version;
  2148. uint16_t fw_attributes;
  2149. uint32_t fw_memory_size;
  2150. uint32_t fw_transfer_size;
  2151. uint32_t fw_srisc_address;
  2152. #define RISC_START_ADDRESS_2100 0x1000
  2153. #define RISC_START_ADDRESS_2300 0x800
  2154. #define RISC_START_ADDRESS_2400 0x100000
  2155. uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
  2156. uint8_t fw_seriallink_options[4];
  2157. uint16_t fw_seriallink_options24[4];
  2158. /* Firmware dump information. */
  2159. struct qla2xxx_fw_dump *fw_dump;
  2160. uint32_t fw_dump_len;
  2161. int fw_dumped;
  2162. int fw_dump_reading;
  2163. dma_addr_t eft_dma;
  2164. void *eft;
  2165. uint8_t host_str[16];
  2166. uint32_t pci_attr;
  2167. uint16_t chip_revision;
  2168. uint16_t product_id[4];
  2169. uint8_t model_number[16+1];
  2170. #define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
  2171. char *model_desc;
  2172. uint8_t adapter_id[16+1];
  2173. uint8_t *node_name;
  2174. uint8_t *port_name;
  2175. uint8_t fabric_node_name[WWN_SIZE];
  2176. uint32_t isp_abort_cnt;
  2177. /* Option ROM information. */
  2178. char *optrom_buffer;
  2179. uint32_t optrom_size;
  2180. int optrom_state;
  2181. #define QLA_SWAITING 0
  2182. #define QLA_SREADING 1
  2183. #define QLA_SWRITING 2
  2184. /* PCI expansion ROM image information. */
  2185. #define ROM_CODE_TYPE_BIOS 0
  2186. #define ROM_CODE_TYPE_FCODE 1
  2187. #define ROM_CODE_TYPE_EFI 3
  2188. uint8_t bios_revision[2];
  2189. uint8_t efi_revision[2];
  2190. uint8_t fcode_revision[16];
  2191. uint32_t fw_revision[4];
  2192. /* Needed for BEACON */
  2193. uint16_t beacon_blink_led;
  2194. uint8_t beacon_color_state;
  2195. #define QLA_LED_GRN_ON 0x01
  2196. #define QLA_LED_YLW_ON 0x02
  2197. #define QLA_LED_ABR_ON 0x04
  2198. #define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
  2199. /* ISP2322: red, green, amber. */
  2200. uint16_t zio_mode;
  2201. uint16_t zio_timer;
  2202. struct fc_host_statistics fc_host_stat;
  2203. struct qla_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  2204. struct list_head vp_list; /* list of VP */
  2205. struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
  2206. uint8_t vp_idx_map[16];
  2207. uint16_t num_vhosts; /* number of vports created */
  2208. uint16_t num_vsans; /* number of vsan created */
  2209. uint16_t vp_idx; /* vport ID */
  2210. struct scsi_qla_host *parent; /* holds pport */
  2211. unsigned long vp_flags;
  2212. struct list_head vp_fcports; /* list of fcports */
  2213. #define VP_IDX_ACQUIRED 0 /* bit no 0 */
  2214. #define VP_CREATE_NEEDED 1
  2215. #define VP_BIND_NEEDED 2
  2216. #define VP_DELETE_NEEDED 3
  2217. #define VP_SCR_NEEDED 4 /* State Change Request registration */
  2218. atomic_t vp_state;
  2219. #define VP_OFFLINE 0
  2220. #define VP_ACTIVE 1
  2221. #define VP_FAILED 2
  2222. // #define VP_DISABLE 3
  2223. uint16_t vp_err_state;
  2224. uint16_t vp_prev_err_state;
  2225. #define VP_ERR_UNKWN 0
  2226. #define VP_ERR_PORTDWN 1
  2227. #define VP_ERR_FAB_UNSUPPORTED 2
  2228. #define VP_ERR_FAB_NORESOURCES 3
  2229. #define VP_ERR_FAB_LOGOUT 4
  2230. #define VP_ERR_ADAP_NORESOURCES 5
  2231. int max_npiv_vports; /* 63 or 125 per topoloty */
  2232. int cur_vport_count;
  2233. } scsi_qla_host_t;
  2234. /*
  2235. * Macros to help code, maintain, etc.
  2236. */
  2237. #define LOOP_TRANSITION(ha) \
  2238. (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
  2239. test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
  2240. atomic_read(&ha->loop_state) == LOOP_DOWN)
  2241. #define to_qla_host(x) ((scsi_qla_host_t *) (x)->hostdata)
  2242. #define qla_printk(level, ha, format, arg...) \
  2243. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  2244. /*
  2245. * qla2x00 local function return status codes
  2246. */
  2247. #define MBS_MASK 0x3fff
  2248. #define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
  2249. #define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
  2250. #define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
  2251. #define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
  2252. #define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
  2253. #define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
  2254. #define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
  2255. #define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
  2256. #define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
  2257. #define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
  2258. #define QLA_FUNCTION_TIMEOUT 0x100
  2259. #define QLA_FUNCTION_PARAMETER_ERROR 0x101
  2260. #define QLA_FUNCTION_FAILED 0x102
  2261. #define QLA_MEMORY_ALLOC_FAILED 0x103
  2262. #define QLA_LOCK_TIMEOUT 0x104
  2263. #define QLA_ABORTED 0x105
  2264. #define QLA_SUSPENDED 0x106
  2265. #define QLA_BUSY 0x107
  2266. #define QLA_RSCNS_HANDLED 0x108
  2267. #define QLA_ALREADY_REGISTERED 0x109
  2268. #define NVRAM_DELAY() udelay(10)
  2269. #define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
  2270. /*
  2271. * Flash support definitions
  2272. */
  2273. #define OPTROM_SIZE_2300 0x20000
  2274. #define OPTROM_SIZE_2322 0x100000
  2275. #define OPTROM_SIZE_24XX 0x100000
  2276. #define OPTROM_SIZE_25XX 0x200000
  2277. #include "qla_gbl.h"
  2278. #include "qla_dbg.h"
  2279. #include "qla_inline.h"
  2280. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  2281. #define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
  2282. #define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
  2283. #define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
  2284. #define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
  2285. #define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
  2286. #endif