dme1737.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080
  1. /*
  2. * dme1737.c - driver for the SMSC DME1737 and Asus A8000 Super-I/O chips
  3. * integrated hardware monitoring features.
  4. * Copyright (c) 2007 Juerg Haefliger <juergh@gmail.com>
  5. *
  6. * This driver is based on the LM85 driver. The hardware monitoring
  7. * capabilities of the DME1737 are very similar to the LM85 with some
  8. * additional features. Even though the DME1737 is a Super-I/O chip, the
  9. * hardware monitoring registers are only accessible via SMBus.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/slab.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/i2c.h>
  30. #include <linux/hwmon.h>
  31. #include <linux/hwmon-sysfs.h>
  32. #include <linux/hwmon-vid.h>
  33. #include <linux/err.h>
  34. #include <linux/mutex.h>
  35. #include <asm/io.h>
  36. /* Module load parameters */
  37. static int force_start;
  38. module_param(force_start, bool, 0);
  39. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  40. /* Addresses to scan */
  41. static unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  42. /* Insmod parameters */
  43. I2C_CLIENT_INSMOD_1(dme1737);
  44. /* ---------------------------------------------------------------------
  45. * Registers
  46. *
  47. * The sensors are defined as follows:
  48. *
  49. * Voltages Temperatures
  50. * -------- ------------
  51. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  52. * in1 Vccp (proc core) temp2 Internal temp
  53. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  54. * in3 +5V
  55. * in4 +12V
  56. * in5 VTR (+3.3V stby)
  57. * in6 Vbat
  58. *
  59. * --------------------------------------------------------------------- */
  60. /* Voltages (in) numbered 0-6 (ix) */
  61. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) \
  62. : 0x94 + (ix))
  63. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  64. : 0x91 + (ix) * 2)
  65. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  66. : 0x92 + (ix) * 2)
  67. /* Temperatures (temp) numbered 0-2 (ix) */
  68. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  69. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  70. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  71. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  72. : 0x1c + (ix))
  73. /* Voltage and temperature LSBs
  74. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  75. * IN_TEMP_LSB(0) = [in5, in6]
  76. * IN_TEMP_LSB(1) = [temp3, temp1]
  77. * IN_TEMP_LSB(2) = [in4, temp2]
  78. * IN_TEMP_LSB(3) = [in3, in0]
  79. * IN_TEMP_LSB(4) = [in2, in1] */
  80. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  81. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0};
  82. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4};
  83. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  84. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  85. /* Fans numbered 0-5 (ix) */
  86. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  87. : 0xa1 + (ix) * 2)
  88. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  89. : 0xa5 + (ix) * 2)
  90. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  91. : 0xb2 + (ix))
  92. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  93. /* PWMs numbered 0-2, 4-5 (ix) */
  94. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  95. : 0xa1 + (ix))
  96. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  97. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  98. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  99. : 0xa3 + (ix))
  100. /* The layout of the ramp rate registers is different from the other pwm
  101. * registers. The bits for the 3 PWMs are stored in 2 registers:
  102. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  103. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0] */
  104. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  105. /* Thermal zones 0-2 */
  106. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  107. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  108. /* The layout of the hysteresis registers is different from the other zone
  109. * registers. The bits for the 3 zones are stored in 2 registers:
  110. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  111. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES] */
  112. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  113. /* Alarm registers and bit mapping
  114. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  115. * alarm value [0, ALARM3, ALARM2, ALARM1]. */
  116. #define DME1737_REG_ALARM1 0x41
  117. #define DME1737_REG_ALARM2 0x42
  118. #define DME1737_REG_ALARM3 0x83
  119. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17};
  120. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  121. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  122. /* Miscellaneous registers */
  123. #define DME1737_REG_COMPANY 0x3e
  124. #define DME1737_REG_VERSTEP 0x3f
  125. #define DME1737_REG_CONFIG 0x40
  126. #define DME1737_REG_CONFIG2 0x7f
  127. #define DME1737_REG_VID 0x43
  128. #define DME1737_REG_TACH_PWM 0x81
  129. /* ---------------------------------------------------------------------
  130. * Misc defines
  131. * --------------------------------------------------------------------- */
  132. /* Chip identification */
  133. #define DME1737_COMPANY_SMSC 0x5c
  134. #define DME1737_VERSTEP 0x88
  135. #define DME1737_VERSTEP_MASK 0xf8
  136. /* ---------------------------------------------------------------------
  137. * Data structures and manipulation thereof
  138. * --------------------------------------------------------------------- */
  139. struct dme1737_data {
  140. struct i2c_client client;
  141. struct class_device *class_dev;
  142. struct mutex update_lock;
  143. int valid; /* !=0 if following fields are valid */
  144. unsigned long last_update; /* in jiffies */
  145. unsigned long last_vbat; /* in jiffies */
  146. u8 vid;
  147. u8 pwm_rr_en;
  148. u8 has_pwm;
  149. u8 has_fan;
  150. /* Register values */
  151. u16 in[7];
  152. u8 in_min[7];
  153. u8 in_max[7];
  154. s16 temp[3];
  155. s8 temp_min[3];
  156. s8 temp_max[3];
  157. s8 temp_offset[3];
  158. u8 config;
  159. u8 config2;
  160. u8 vrm;
  161. u16 fan[6];
  162. u16 fan_min[6];
  163. u8 fan_max[2];
  164. u8 fan_opt[6];
  165. u8 pwm[6];
  166. u8 pwm_min[3];
  167. u8 pwm_config[3];
  168. u8 pwm_acz[3];
  169. u8 pwm_freq[6];
  170. u8 pwm_rr[2];
  171. u8 zone_low[3];
  172. u8 zone_abs[3];
  173. u8 zone_hyst[2];
  174. u32 alarms;
  175. };
  176. /* Nominal voltage values */
  177. static const int IN_NOMINAL[] = {5000, 2250, 3300, 5000, 12000, 3300, 3300};
  178. /* Voltage input
  179. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  180. * resolution. */
  181. static inline int IN_FROM_REG(int reg, int ix, int res)
  182. {
  183. return (reg * IN_NOMINAL[ix] + (3 << (res - 3))) / (3 << (res - 2));
  184. }
  185. static inline int IN_TO_REG(int val, int ix)
  186. {
  187. return SENSORS_LIMIT((val * 192 + IN_NOMINAL[ix] / 2) /
  188. IN_NOMINAL[ix], 0, 255);
  189. }
  190. /* Temperature input
  191. * The register values represent temperatures in 2's complement notation from
  192. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  193. * values have 8 bits resolution. */
  194. static inline int TEMP_FROM_REG(int reg, int res)
  195. {
  196. return (reg * 1000) >> (res - 8);
  197. }
  198. static inline int TEMP_TO_REG(int val)
  199. {
  200. return SENSORS_LIMIT((val < 0 ? val - 500 : val + 500) / 1000,
  201. -128, 127);
  202. }
  203. /* Temperature range */
  204. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  205. 10000, 13333, 16000, 20000, 26666, 32000,
  206. 40000, 53333, 80000};
  207. static inline int TEMP_RANGE_FROM_REG(int reg)
  208. {
  209. return TEMP_RANGE[(reg >> 4) & 0x0f];
  210. }
  211. static int TEMP_RANGE_TO_REG(int val, int reg)
  212. {
  213. int i;
  214. for (i = 15; i > 0; i--) {
  215. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2) {
  216. break;
  217. }
  218. }
  219. return (reg & 0x0f) | (i << 4);
  220. }
  221. /* Temperature hysteresis
  222. * Register layout:
  223. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  224. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx] */
  225. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  226. {
  227. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  228. }
  229. static inline int TEMP_HYST_TO_REG(int val, int ix, int reg)
  230. {
  231. int hyst = SENSORS_LIMIT((val + 500) / 1000, 0, 15);
  232. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  233. }
  234. /* Fan input RPM */
  235. static inline int FAN_FROM_REG(int reg, int tpc)
  236. {
  237. return (reg == 0 || reg == 0xffff) ? 0 :
  238. (tpc == 0) ? 90000 * 60 / reg : tpc * reg;
  239. }
  240. static inline int FAN_TO_REG(int val, int tpc)
  241. {
  242. return SENSORS_LIMIT((tpc == 0) ? 90000 * 60 / val : val / tpc,
  243. 0, 0xffff);
  244. }
  245. /* Fan TPC (tach pulse count)
  246. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  247. * is configured in legacy (non-tpc) mode */
  248. static inline int FAN_TPC_FROM_REG(int reg)
  249. {
  250. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  251. }
  252. /* Fan type
  253. * The type of a fan is expressed in number of pulses-per-revolution that it
  254. * emits */
  255. static inline int FAN_TYPE_FROM_REG(int reg)
  256. {
  257. int edge = (reg >> 1) & 0x03;
  258. return (edge > 0) ? 1 << (edge - 1) : 0;
  259. }
  260. static inline int FAN_TYPE_TO_REG(int val, int reg)
  261. {
  262. int edge = (val == 4) ? 3 : val;
  263. return (reg & 0xf9) | (edge << 1);
  264. }
  265. /* Fan max RPM */
  266. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  267. 0x11, 0x0f, 0x0e};
  268. static int FAN_MAX_FROM_REG(int reg)
  269. {
  270. int i;
  271. for (i = 10; i > 0; i--) {
  272. if (reg == FAN_MAX[i]) {
  273. break;
  274. }
  275. }
  276. return 1000 + i * 500;
  277. }
  278. static int FAN_MAX_TO_REG(int val)
  279. {
  280. int i;
  281. for (i = 10; i > 0; i--) {
  282. if (val > (1000 + (i - 1) * 500)) {
  283. break;
  284. }
  285. }
  286. return FAN_MAX[i];
  287. }
  288. /* PWM enable
  289. * Register to enable mapping:
  290. * 000: 2 fan on zone 1 auto
  291. * 001: 2 fan on zone 2 auto
  292. * 010: 2 fan on zone 3 auto
  293. * 011: 0 fan full on
  294. * 100: -1 fan disabled
  295. * 101: 2 fan on hottest of zones 2,3 auto
  296. * 110: 2 fan on hottest of zones 1,2,3 auto
  297. * 111: 1 fan in manual mode */
  298. static inline int PWM_EN_FROM_REG(int reg)
  299. {
  300. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  301. return en[(reg >> 5) & 0x07];
  302. }
  303. static inline int PWM_EN_TO_REG(int val, int reg)
  304. {
  305. int en = (val == 1) ? 7 : 3;
  306. return (reg & 0x1f) | ((en & 0x07) << 5);
  307. }
  308. /* PWM auto channels zone
  309. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  310. * corresponding to zone x+1):
  311. * 000: 001 fan on zone 1 auto
  312. * 001: 010 fan on zone 2 auto
  313. * 010: 100 fan on zone 3 auto
  314. * 011: 000 fan full on
  315. * 100: 000 fan disabled
  316. * 101: 110 fan on hottest of zones 2,3 auto
  317. * 110: 111 fan on hottest of zones 1,2,3 auto
  318. * 111: 000 fan in manual mode */
  319. static inline int PWM_ACZ_FROM_REG(int reg)
  320. {
  321. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  322. return acz[(reg >> 5) & 0x07];
  323. }
  324. static inline int PWM_ACZ_TO_REG(int val, int reg)
  325. {
  326. int acz = (val == 4) ? 2 : val - 1;
  327. return (reg & 0x1f) | ((acz & 0x07) << 5);
  328. }
  329. /* PWM frequency */
  330. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  331. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  332. static inline int PWM_FREQ_FROM_REG(int reg)
  333. {
  334. return PWM_FREQ[reg & 0x0f];
  335. }
  336. static int PWM_FREQ_TO_REG(int val, int reg)
  337. {
  338. int i;
  339. /* the first two cases are special - stupid chip design! */
  340. if (val > 27500) {
  341. i = 10;
  342. } else if (val > 22500) {
  343. i = 11;
  344. } else {
  345. for (i = 9; i > 0; i--) {
  346. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2) {
  347. break;
  348. }
  349. }
  350. }
  351. return (reg & 0xf0) | i;
  352. }
  353. /* PWM ramp rate
  354. * Register layout:
  355. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  356. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0] */
  357. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  358. static inline int PWM_RR_FROM_REG(int reg, int ix)
  359. {
  360. int rr = (ix == 1) ? reg >> 4 : reg;
  361. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  362. }
  363. static int PWM_RR_TO_REG(int val, int ix, int reg)
  364. {
  365. int i;
  366. for (i = 0; i < 7; i++) {
  367. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2) {
  368. break;
  369. }
  370. }
  371. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  372. }
  373. /* PWM ramp rate enable */
  374. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  375. {
  376. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  377. }
  378. static inline int PWM_RR_EN_TO_REG(int val, int ix, int reg)
  379. {
  380. int en = (ix == 1) ? 0x80 : 0x08;
  381. return val ? reg | en : reg & ~en;
  382. }
  383. /* PWM min/off
  384. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  385. * the register layout). */
  386. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  387. {
  388. return (reg >> (ix + 5)) & 0x01;
  389. }
  390. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  391. {
  392. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  393. }
  394. /* ---------------------------------------------------------------------
  395. * Device I/O access
  396. * --------------------------------------------------------------------- */
  397. static u8 dme1737_read(struct i2c_client *client, u8 reg)
  398. {
  399. s32 val = i2c_smbus_read_byte_data(client, reg);
  400. if (val < 0) {
  401. dev_warn(&client->dev, "Read from register 0x%02x failed! "
  402. "Please report to the driver maintainer.\n", reg);
  403. }
  404. return val;
  405. }
  406. static s32 dme1737_write(struct i2c_client *client, u8 reg, u8 value)
  407. {
  408. s32 res = i2c_smbus_write_byte_data(client, reg, value);
  409. if (res < 0) {
  410. dev_warn(&client->dev, "Write to register 0x%02x failed! "
  411. "Please report to the driver maintainer.\n", reg);
  412. }
  413. return res;
  414. }
  415. static struct dme1737_data *dme1737_update_device(struct device *dev)
  416. {
  417. struct i2c_client *client = to_i2c_client(dev);
  418. struct dme1737_data *data = i2c_get_clientdata(client);
  419. int ix;
  420. u8 lsb[5];
  421. mutex_lock(&data->update_lock);
  422. /* Enable a Vbat monitoring cycle every 10 mins */
  423. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  424. dme1737_write(client, DME1737_REG_CONFIG, dme1737_read(client,
  425. DME1737_REG_CONFIG) | 0x10);
  426. data->last_vbat = jiffies;
  427. }
  428. /* Sample register contents every 1 sec */
  429. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  430. data->vid = dme1737_read(client, DME1737_REG_VID) & 0x3f;
  431. /* In (voltage) registers */
  432. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  433. /* Voltage inputs are stored as 16 bit values even
  434. * though they have only 12 bits resolution. This is
  435. * to make it consistent with the temp inputs. */
  436. data->in[ix] = dme1737_read(client,
  437. DME1737_REG_IN(ix)) << 8;
  438. data->in_min[ix] = dme1737_read(client,
  439. DME1737_REG_IN_MIN(ix));
  440. data->in_max[ix] = dme1737_read(client,
  441. DME1737_REG_IN_MAX(ix));
  442. }
  443. /* Temp registers */
  444. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  445. /* Temp inputs are stored as 16 bit values even
  446. * though they have only 12 bits resolution. This is
  447. * to take advantage of implicit conversions between
  448. * register values (2's complement) and temp values
  449. * (signed decimal). */
  450. data->temp[ix] = dme1737_read(client,
  451. DME1737_REG_TEMP(ix)) << 8;
  452. data->temp_min[ix] = dme1737_read(client,
  453. DME1737_REG_TEMP_MIN(ix));
  454. data->temp_max[ix] = dme1737_read(client,
  455. DME1737_REG_TEMP_MAX(ix));
  456. data->temp_offset[ix] = dme1737_read(client,
  457. DME1737_REG_TEMP_OFFSET(ix));
  458. }
  459. /* In and temp LSB registers
  460. * The LSBs are latched when the MSBs are read, so the order in
  461. * which the registers are read (MSB first, then LSB) is
  462. * important! */
  463. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  464. lsb[ix] = dme1737_read(client,
  465. DME1737_REG_IN_TEMP_LSB(ix));
  466. }
  467. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  468. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  469. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  470. }
  471. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  472. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  473. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  474. }
  475. /* Fan registers */
  476. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  477. /* Skip reading registers if optional fans are not
  478. * present */
  479. if (!(data->has_fan & (1 << ix))) {
  480. continue;
  481. }
  482. data->fan[ix] = dme1737_read(client,
  483. DME1737_REG_FAN(ix));
  484. data->fan[ix] |= dme1737_read(client,
  485. DME1737_REG_FAN(ix) + 1) << 8;
  486. data->fan_min[ix] = dme1737_read(client,
  487. DME1737_REG_FAN_MIN(ix));
  488. data->fan_min[ix] |= dme1737_read(client,
  489. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  490. data->fan_opt[ix] = dme1737_read(client,
  491. DME1737_REG_FAN_OPT(ix));
  492. /* fan_max exists only for fan[5-6] */
  493. if (ix > 3) {
  494. data->fan_max[ix - 4] = dme1737_read(client,
  495. DME1737_REG_FAN_MAX(ix));
  496. }
  497. }
  498. /* PWM registers */
  499. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  500. /* Skip reading registers if optional PWMs are not
  501. * present */
  502. if (!(data->has_pwm & (1 << ix))) {
  503. continue;
  504. }
  505. data->pwm[ix] = dme1737_read(client,
  506. DME1737_REG_PWM(ix));
  507. data->pwm_freq[ix] = dme1737_read(client,
  508. DME1737_REG_PWM_FREQ(ix));
  509. /* pwm_config and pwm_min exist only for pwm[1-3] */
  510. if (ix < 3) {
  511. data->pwm_config[ix] = dme1737_read(client,
  512. DME1737_REG_PWM_CONFIG(ix));
  513. data->pwm_min[ix] = dme1737_read(client,
  514. DME1737_REG_PWM_MIN(ix));
  515. }
  516. }
  517. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  518. data->pwm_rr[ix] = dme1737_read(client,
  519. DME1737_REG_PWM_RR(ix));
  520. }
  521. /* Thermal zone registers */
  522. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  523. data->zone_low[ix] = dme1737_read(client,
  524. DME1737_REG_ZONE_LOW(ix));
  525. data->zone_abs[ix] = dme1737_read(client,
  526. DME1737_REG_ZONE_ABS(ix));
  527. }
  528. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  529. data->zone_hyst[ix] = dme1737_read(client,
  530. DME1737_REG_ZONE_HYST(ix));
  531. }
  532. /* Alarm registers */
  533. data->alarms = dme1737_read(client,
  534. DME1737_REG_ALARM1);
  535. /* Bit 7 tells us if the other alarm registers are non-zero and
  536. * therefore also need to be read */
  537. if (data->alarms & 0x80) {
  538. data->alarms |= dme1737_read(client,
  539. DME1737_REG_ALARM2) << 8;
  540. data->alarms |= dme1737_read(client,
  541. DME1737_REG_ALARM3) << 16;
  542. }
  543. data->last_update = jiffies;
  544. data->valid = 1;
  545. }
  546. mutex_unlock(&data->update_lock);
  547. return data;
  548. }
  549. /* ---------------------------------------------------------------------
  550. * Voltage sysfs attributes
  551. * ix = [0-5]
  552. * --------------------------------------------------------------------- */
  553. #define SYS_IN_INPUT 0
  554. #define SYS_IN_MIN 1
  555. #define SYS_IN_MAX 2
  556. #define SYS_IN_ALARM 3
  557. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  558. char *buf)
  559. {
  560. struct dme1737_data *data = dme1737_update_device(dev);
  561. struct sensor_device_attribute_2
  562. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  563. int ix = sensor_attr_2->index;
  564. int fn = sensor_attr_2->nr;
  565. int res;
  566. switch (fn) {
  567. case SYS_IN_INPUT:
  568. res = IN_FROM_REG(data->in[ix], ix, 16);
  569. break;
  570. case SYS_IN_MIN:
  571. res = IN_FROM_REG(data->in_min[ix], ix, 8);
  572. break;
  573. case SYS_IN_MAX:
  574. res = IN_FROM_REG(data->in_max[ix], ix, 8);
  575. break;
  576. case SYS_IN_ALARM:
  577. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  578. break;
  579. default:
  580. res = 0;
  581. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  582. }
  583. return sprintf(buf, "%d\n", res);
  584. }
  585. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  586. const char *buf, size_t count)
  587. {
  588. struct i2c_client *client = to_i2c_client(dev);
  589. struct dme1737_data *data = i2c_get_clientdata(client);
  590. struct sensor_device_attribute_2
  591. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  592. int ix = sensor_attr_2->index;
  593. int fn = sensor_attr_2->nr;
  594. long val = simple_strtol(buf, NULL, 10);
  595. mutex_lock(&data->update_lock);
  596. switch (fn) {
  597. case SYS_IN_MIN:
  598. data->in_min[ix] = IN_TO_REG(val, ix);
  599. dme1737_write(client, DME1737_REG_IN_MIN(ix),
  600. data->in_min[ix]);
  601. break;
  602. case SYS_IN_MAX:
  603. data->in_max[ix] = IN_TO_REG(val, ix);
  604. dme1737_write(client, DME1737_REG_IN_MAX(ix),
  605. data->in_max[ix]);
  606. break;
  607. default:
  608. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  609. }
  610. mutex_unlock(&data->update_lock);
  611. return count;
  612. }
  613. /* ---------------------------------------------------------------------
  614. * Temperature sysfs attributes
  615. * ix = [0-2]
  616. * --------------------------------------------------------------------- */
  617. #define SYS_TEMP_INPUT 0
  618. #define SYS_TEMP_MIN 1
  619. #define SYS_TEMP_MAX 2
  620. #define SYS_TEMP_OFFSET 3
  621. #define SYS_TEMP_ALARM 4
  622. #define SYS_TEMP_FAULT 5
  623. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  624. char *buf)
  625. {
  626. struct dme1737_data *data = dme1737_update_device(dev);
  627. struct sensor_device_attribute_2
  628. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  629. int ix = sensor_attr_2->index;
  630. int fn = sensor_attr_2->nr;
  631. int res;
  632. switch (fn) {
  633. case SYS_TEMP_INPUT:
  634. res = TEMP_FROM_REG(data->temp[ix], 16);
  635. break;
  636. case SYS_TEMP_MIN:
  637. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  638. break;
  639. case SYS_TEMP_MAX:
  640. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  641. break;
  642. case SYS_TEMP_OFFSET:
  643. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  644. break;
  645. case SYS_TEMP_ALARM:
  646. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  647. break;
  648. case SYS_TEMP_FAULT:
  649. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  650. break;
  651. default:
  652. res = 0;
  653. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  654. }
  655. return sprintf(buf, "%d\n", res);
  656. }
  657. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  658. const char *buf, size_t count)
  659. {
  660. struct i2c_client *client = to_i2c_client(dev);
  661. struct dme1737_data *data = i2c_get_clientdata(client);
  662. struct sensor_device_attribute_2
  663. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  664. int ix = sensor_attr_2->index;
  665. int fn = sensor_attr_2->nr;
  666. long val = simple_strtol(buf, NULL, 10);
  667. mutex_lock(&data->update_lock);
  668. switch (fn) {
  669. case SYS_TEMP_MIN:
  670. data->temp_min[ix] = TEMP_TO_REG(val);
  671. dme1737_write(client, DME1737_REG_TEMP_MIN(ix),
  672. data->temp_min[ix]);
  673. break;
  674. case SYS_TEMP_MAX:
  675. data->temp_max[ix] = TEMP_TO_REG(val);
  676. dme1737_write(client, DME1737_REG_TEMP_MAX(ix),
  677. data->temp_max[ix]);
  678. break;
  679. case SYS_TEMP_OFFSET:
  680. data->temp_offset[ix] = TEMP_TO_REG(val);
  681. dme1737_write(client, DME1737_REG_TEMP_OFFSET(ix),
  682. data->temp_offset[ix]);
  683. break;
  684. default:
  685. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  686. }
  687. mutex_unlock(&data->update_lock);
  688. return count;
  689. }
  690. /* ---------------------------------------------------------------------
  691. * Zone sysfs attributes
  692. * ix = [0-2]
  693. * --------------------------------------------------------------------- */
  694. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  695. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  696. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  697. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  698. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  699. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  700. char *buf)
  701. {
  702. struct dme1737_data *data = dme1737_update_device(dev);
  703. struct sensor_device_attribute_2
  704. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  705. int ix = sensor_attr_2->index;
  706. int fn = sensor_attr_2->nr;
  707. int res;
  708. switch (fn) {
  709. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  710. /* check config2 for non-standard temp-to-zone mapping */
  711. if ((ix == 1) && (data->config2 & 0x02)) {
  712. res = 4;
  713. } else {
  714. res = 1 << ix;
  715. }
  716. break;
  717. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  718. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  719. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  720. break;
  721. case SYS_ZONE_AUTO_POINT1_TEMP:
  722. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  723. break;
  724. case SYS_ZONE_AUTO_POINT2_TEMP:
  725. /* pwm_freq holds the temp range bits in the upper nibble */
  726. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  727. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  728. break;
  729. case SYS_ZONE_AUTO_POINT3_TEMP:
  730. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  731. break;
  732. default:
  733. res = 0;
  734. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  735. }
  736. return sprintf(buf, "%d\n", res);
  737. }
  738. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  739. const char *buf, size_t count)
  740. {
  741. struct i2c_client *client = to_i2c_client(dev);
  742. struct dme1737_data *data = i2c_get_clientdata(client);
  743. struct sensor_device_attribute_2
  744. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  745. int ix = sensor_attr_2->index;
  746. int fn = sensor_attr_2->nr;
  747. long val = simple_strtol(buf, NULL, 10);
  748. mutex_lock(&data->update_lock);
  749. switch (fn) {
  750. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  751. /* Refresh the cache */
  752. data->zone_low[ix] = dme1737_read(client,
  753. DME1737_REG_ZONE_LOW(ix));
  754. /* Modify the temp hyst value */
  755. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(
  756. TEMP_FROM_REG(data->zone_low[ix], 8) -
  757. val, ix, dme1737_read(client,
  758. DME1737_REG_ZONE_HYST(ix == 2)));
  759. dme1737_write(client, DME1737_REG_ZONE_HYST(ix == 2),
  760. data->zone_hyst[ix == 2]);
  761. break;
  762. case SYS_ZONE_AUTO_POINT1_TEMP:
  763. data->zone_low[ix] = TEMP_TO_REG(val);
  764. dme1737_write(client, DME1737_REG_ZONE_LOW(ix),
  765. data->zone_low[ix]);
  766. break;
  767. case SYS_ZONE_AUTO_POINT2_TEMP:
  768. /* Refresh the cache */
  769. data->zone_low[ix] = dme1737_read(client,
  770. DME1737_REG_ZONE_LOW(ix));
  771. /* Modify the temp range value (which is stored in the upper
  772. * nibble of the pwm_freq register) */
  773. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val -
  774. TEMP_FROM_REG(data->zone_low[ix], 8),
  775. dme1737_read(client,
  776. DME1737_REG_PWM_FREQ(ix)));
  777. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  778. data->pwm_freq[ix]);
  779. break;
  780. case SYS_ZONE_AUTO_POINT3_TEMP:
  781. data->zone_abs[ix] = TEMP_TO_REG(val);
  782. dme1737_write(client, DME1737_REG_ZONE_ABS(ix),
  783. data->zone_abs[ix]);
  784. break;
  785. default:
  786. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  787. }
  788. mutex_unlock(&data->update_lock);
  789. return count;
  790. }
  791. /* ---------------------------------------------------------------------
  792. * Fan sysfs attributes
  793. * ix = [0-5]
  794. * --------------------------------------------------------------------- */
  795. #define SYS_FAN_INPUT 0
  796. #define SYS_FAN_MIN 1
  797. #define SYS_FAN_MAX 2
  798. #define SYS_FAN_ALARM 3
  799. #define SYS_FAN_TYPE 4
  800. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  801. char *buf)
  802. {
  803. struct dme1737_data *data = dme1737_update_device(dev);
  804. struct sensor_device_attribute_2
  805. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  806. int ix = sensor_attr_2->index;
  807. int fn = sensor_attr_2->nr;
  808. int res;
  809. switch (fn) {
  810. case SYS_FAN_INPUT:
  811. res = FAN_FROM_REG(data->fan[ix],
  812. ix < 4 ? 0 :
  813. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  814. break;
  815. case SYS_FAN_MIN:
  816. res = FAN_FROM_REG(data->fan_min[ix],
  817. ix < 4 ? 0 :
  818. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  819. break;
  820. case SYS_FAN_MAX:
  821. /* only valid for fan[5-6] */
  822. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  823. break;
  824. case SYS_FAN_ALARM:
  825. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  826. break;
  827. case SYS_FAN_TYPE:
  828. /* only valid for fan[1-4] */
  829. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  830. break;
  831. default:
  832. res = 0;
  833. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  834. }
  835. return sprintf(buf, "%d\n", res);
  836. }
  837. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  838. const char *buf, size_t count)
  839. {
  840. struct i2c_client *client = to_i2c_client(dev);
  841. struct dme1737_data *data = i2c_get_clientdata(client);
  842. struct sensor_device_attribute_2
  843. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  844. int ix = sensor_attr_2->index;
  845. int fn = sensor_attr_2->nr;
  846. long val = simple_strtol(buf, NULL, 10);
  847. mutex_lock(&data->update_lock);
  848. switch (fn) {
  849. case SYS_FAN_MIN:
  850. if (ix < 4) {
  851. data->fan_min[ix] = FAN_TO_REG(val, 0);
  852. } else {
  853. /* Refresh the cache */
  854. data->fan_opt[ix] = dme1737_read(client,
  855. DME1737_REG_FAN_OPT(ix));
  856. /* Modify the fan min value */
  857. data->fan_min[ix] = FAN_TO_REG(val,
  858. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  859. }
  860. dme1737_write(client, DME1737_REG_FAN_MIN(ix),
  861. data->fan_min[ix] & 0xff);
  862. dme1737_write(client, DME1737_REG_FAN_MIN(ix) + 1,
  863. data->fan_min[ix] >> 8);
  864. break;
  865. case SYS_FAN_MAX:
  866. /* Only valid for fan[5-6] */
  867. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  868. dme1737_write(client, DME1737_REG_FAN_MAX(ix),
  869. data->fan_max[ix - 4]);
  870. break;
  871. case SYS_FAN_TYPE:
  872. /* Only valid for fan[1-4] */
  873. if (!(val == 1 || val == 2 || val == 4)) {
  874. count = -EINVAL;
  875. dev_warn(&client->dev, "Fan type value %ld not "
  876. "supported. Choose one of 1, 2, or 4.\n",
  877. val);
  878. goto exit;
  879. }
  880. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(client,
  881. DME1737_REG_FAN_OPT(ix)));
  882. dme1737_write(client, DME1737_REG_FAN_OPT(ix),
  883. data->fan_opt[ix]);
  884. break;
  885. default:
  886. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  887. }
  888. exit:
  889. mutex_unlock(&data->update_lock);
  890. return count;
  891. }
  892. /* ---------------------------------------------------------------------
  893. * PWM sysfs attributes
  894. * ix = [0-4]
  895. * --------------------------------------------------------------------- */
  896. #define SYS_PWM 0
  897. #define SYS_PWM_FREQ 1
  898. #define SYS_PWM_ENABLE 2
  899. #define SYS_PWM_RAMP_RATE 3
  900. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  901. #define SYS_PWM_AUTO_PWM_MIN 5
  902. #define SYS_PWM_AUTO_POINT1_PWM 6
  903. #define SYS_PWM_AUTO_POINT2_PWM 7
  904. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  905. char *buf)
  906. {
  907. struct dme1737_data *data = dme1737_update_device(dev);
  908. struct sensor_device_attribute_2
  909. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  910. int ix = sensor_attr_2->index;
  911. int fn = sensor_attr_2->nr;
  912. int res;
  913. switch (fn) {
  914. case SYS_PWM:
  915. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0) {
  916. res = 255;
  917. } else {
  918. res = data->pwm[ix];
  919. }
  920. break;
  921. case SYS_PWM_FREQ:
  922. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  923. break;
  924. case SYS_PWM_ENABLE:
  925. if (ix > 3) {
  926. res = 1; /* pwm[5-6] hard-wired to manual mode */
  927. } else {
  928. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  929. }
  930. break;
  931. case SYS_PWM_RAMP_RATE:
  932. /* Only valid for pwm[1-3] */
  933. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  934. break;
  935. case SYS_PWM_AUTO_CHANNELS_ZONE:
  936. /* Only valid for pwm[1-3] */
  937. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  938. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  939. } else {
  940. res = data->pwm_acz[ix];
  941. }
  942. break;
  943. case SYS_PWM_AUTO_PWM_MIN:
  944. /* Only valid for pwm[1-3] */
  945. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix)) {
  946. res = data->pwm_min[ix];
  947. } else {
  948. res = 0;
  949. }
  950. break;
  951. case SYS_PWM_AUTO_POINT1_PWM:
  952. /* Only valid for pwm[1-3] */
  953. res = data->pwm_min[ix];
  954. break;
  955. case SYS_PWM_AUTO_POINT2_PWM:
  956. /* Only valid for pwm[1-3] */
  957. res = 255; /* hard-wired */
  958. break;
  959. default:
  960. res = 0;
  961. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  962. }
  963. return sprintf(buf, "%d\n", res);
  964. }
  965. static struct attribute *dme1737_attr_pwm[];
  966. static void dme1737_chmod_file(struct i2c_client*, struct attribute*, mode_t);
  967. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  968. const char *buf, size_t count)
  969. {
  970. struct i2c_client *client = to_i2c_client(dev);
  971. struct dme1737_data *data = i2c_get_clientdata(client);
  972. struct sensor_device_attribute_2
  973. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  974. int ix = sensor_attr_2->index;
  975. int fn = sensor_attr_2->nr;
  976. long val = simple_strtol(buf, NULL, 10);
  977. mutex_lock(&data->update_lock);
  978. switch (fn) {
  979. case SYS_PWM:
  980. data->pwm[ix] = SENSORS_LIMIT(val, 0, 255);
  981. dme1737_write(client, DME1737_REG_PWM(ix), data->pwm[ix]);
  982. break;
  983. case SYS_PWM_FREQ:
  984. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(client,
  985. DME1737_REG_PWM_FREQ(ix)));
  986. dme1737_write(client, DME1737_REG_PWM_FREQ(ix),
  987. data->pwm_freq[ix]);
  988. break;
  989. case SYS_PWM_ENABLE:
  990. /* Only valid for pwm[1-3] */
  991. if (val < 0 || val > 2) {
  992. count = -EINVAL;
  993. dev_warn(&client->dev, "PWM enable %ld not "
  994. "supported. Choose one of 0, 1, or 2.\n",
  995. val);
  996. goto exit;
  997. }
  998. /* Refresh the cache */
  999. data->pwm_config[ix] = dme1737_read(client,
  1000. DME1737_REG_PWM_CONFIG(ix));
  1001. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1002. /* Bail out if no change */
  1003. goto exit;
  1004. }
  1005. /* Do some housekeeping if we are currently in auto mode */
  1006. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1007. /* Save the current zone channel assignment */
  1008. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1009. data->pwm_config[ix]);
  1010. /* Save the current ramp rate state and disable it */
  1011. data->pwm_rr[ix > 0] = dme1737_read(client,
  1012. DME1737_REG_PWM_RR(ix > 0));
  1013. data->pwm_rr_en &= ~(1 << ix);
  1014. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1015. data->pwm_rr_en |= (1 << ix);
  1016. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1017. data->pwm_rr[ix > 0]);
  1018. dme1737_write(client,
  1019. DME1737_REG_PWM_RR(ix > 0),
  1020. data->pwm_rr[ix > 0]);
  1021. }
  1022. }
  1023. /* Set the new PWM mode */
  1024. switch (val) {
  1025. case 0:
  1026. /* Change permissions of pwm[ix] to read-only */
  1027. dme1737_chmod_file(client, dme1737_attr_pwm[ix],
  1028. S_IRUGO);
  1029. /* Turn fan fully on */
  1030. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1031. data->pwm_config[ix]);
  1032. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1033. data->pwm_config[ix]);
  1034. break;
  1035. case 1:
  1036. /* Turn on manual mode */
  1037. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1038. data->pwm_config[ix]);
  1039. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1040. data->pwm_config[ix]);
  1041. /* Change permissions of pwm[ix] to read-writeable */
  1042. dme1737_chmod_file(client, dme1737_attr_pwm[ix],
  1043. S_IRUGO | S_IWUSR);
  1044. break;
  1045. case 2:
  1046. /* Change permissions of pwm[ix] to read-only */
  1047. dme1737_chmod_file(client, dme1737_attr_pwm[ix],
  1048. S_IRUGO);
  1049. /* Turn on auto mode using the saved zone channel
  1050. * assignment */
  1051. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1052. data->pwm_acz[ix],
  1053. data->pwm_config[ix]);
  1054. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1055. data->pwm_config[ix]);
  1056. /* Enable PWM ramp rate if previously enabled */
  1057. if (data->pwm_rr_en & (1 << ix)) {
  1058. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1059. dme1737_read(client,
  1060. DME1737_REG_PWM_RR(ix > 0)));
  1061. dme1737_write(client,
  1062. DME1737_REG_PWM_RR(ix > 0),
  1063. data->pwm_rr[ix > 0]);
  1064. }
  1065. break;
  1066. }
  1067. break;
  1068. case SYS_PWM_RAMP_RATE:
  1069. /* Only valid for pwm[1-3] */
  1070. /* Refresh the cache */
  1071. data->pwm_config[ix] = dme1737_read(client,
  1072. DME1737_REG_PWM_CONFIG(ix));
  1073. data->pwm_rr[ix > 0] = dme1737_read(client,
  1074. DME1737_REG_PWM_RR(ix > 0));
  1075. /* Set the ramp rate value */
  1076. if (val > 0) {
  1077. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1078. data->pwm_rr[ix > 0]);
  1079. }
  1080. /* Enable/disable the feature only if the associated PWM
  1081. * output is in automatic mode. */
  1082. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1083. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1084. data->pwm_rr[ix > 0]);
  1085. }
  1086. dme1737_write(client, DME1737_REG_PWM_RR(ix > 0),
  1087. data->pwm_rr[ix > 0]);
  1088. break;
  1089. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1090. /* Only valid for pwm[1-3] */
  1091. if (!(val == 1 || val == 2 || val == 4 ||
  1092. val == 6 || val == 7)) {
  1093. count = -EINVAL;
  1094. dev_warn(&client->dev, "PWM auto channels zone %ld "
  1095. "not supported. Choose one of 1, 2, 4, 6, "
  1096. "or 7.\n", val);
  1097. goto exit;
  1098. }
  1099. /* Refresh the cache */
  1100. data->pwm_config[ix] = dme1737_read(client,
  1101. DME1737_REG_PWM_CONFIG(ix));
  1102. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1103. /* PWM is already in auto mode so update the temp
  1104. * channel assignment */
  1105. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1106. data->pwm_config[ix]);
  1107. dme1737_write(client, DME1737_REG_PWM_CONFIG(ix),
  1108. data->pwm_config[ix]);
  1109. } else {
  1110. /* PWM is not in auto mode so we save the temp
  1111. * channel assignment for later use */
  1112. data->pwm_acz[ix] = val;
  1113. }
  1114. break;
  1115. case SYS_PWM_AUTO_PWM_MIN:
  1116. /* Only valid for pwm[1-3] */
  1117. /* Refresh the cache */
  1118. data->pwm_min[ix] = dme1737_read(client,
  1119. DME1737_REG_PWM_MIN(ix));
  1120. /* There are only 2 values supported for the auto_pwm_min
  1121. * value: 0 or auto_point1_pwm. So if the temperature drops
  1122. * below the auto_point1_temp_hyst value, the fan either turns
  1123. * off or runs at auto_point1_pwm duty-cycle. */
  1124. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1125. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1126. dme1737_read(client,
  1127. DME1737_REG_PWM_RR(0)));
  1128. } else {
  1129. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1130. dme1737_read(client,
  1131. DME1737_REG_PWM_RR(0)));
  1132. }
  1133. dme1737_write(client, DME1737_REG_PWM_RR(0),
  1134. data->pwm_rr[0]);
  1135. break;
  1136. case SYS_PWM_AUTO_POINT1_PWM:
  1137. /* Only valid for pwm[1-3] */
  1138. data->pwm_min[ix] = SENSORS_LIMIT(val, 0, 255);
  1139. dme1737_write(client, DME1737_REG_PWM_MIN(ix),
  1140. data->pwm_min[ix]);
  1141. break;
  1142. default:
  1143. dev_dbg(dev, "Unknown attr fetch (%d)\n", fn);
  1144. }
  1145. exit:
  1146. mutex_unlock(&data->update_lock);
  1147. return count;
  1148. }
  1149. /* ---------------------------------------------------------------------
  1150. * Miscellaneous sysfs attributes
  1151. * --------------------------------------------------------------------- */
  1152. static ssize_t show_vrm(struct device *dev, struct device_attribute *attr,
  1153. char *buf)
  1154. {
  1155. struct i2c_client *client = to_i2c_client(dev);
  1156. struct dme1737_data *data = i2c_get_clientdata(client);
  1157. return sprintf(buf, "%d\n", data->vrm);
  1158. }
  1159. static ssize_t set_vrm(struct device *dev, struct device_attribute *attr,
  1160. const char *buf, size_t count)
  1161. {
  1162. struct i2c_client *client = to_i2c_client(dev);
  1163. struct dme1737_data *data = i2c_get_clientdata(client);
  1164. long val = simple_strtol(buf, NULL, 10);
  1165. data->vrm = val;
  1166. return count;
  1167. }
  1168. static ssize_t show_vid(struct device *dev, struct device_attribute *attr,
  1169. char *buf)
  1170. {
  1171. struct dme1737_data *data = dme1737_update_device(dev);
  1172. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1173. }
  1174. /* ---------------------------------------------------------------------
  1175. * Sysfs device attribute defines and structs
  1176. * --------------------------------------------------------------------- */
  1177. /* Voltages 0-6 */
  1178. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1179. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1180. show_in, NULL, SYS_IN_INPUT, ix); \
  1181. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1182. show_in, set_in, SYS_IN_MIN, ix); \
  1183. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1184. show_in, set_in, SYS_IN_MAX, ix); \
  1185. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1186. show_in, NULL, SYS_IN_ALARM, ix)
  1187. SENSOR_DEVICE_ATTR_IN(0);
  1188. SENSOR_DEVICE_ATTR_IN(1);
  1189. SENSOR_DEVICE_ATTR_IN(2);
  1190. SENSOR_DEVICE_ATTR_IN(3);
  1191. SENSOR_DEVICE_ATTR_IN(4);
  1192. SENSOR_DEVICE_ATTR_IN(5);
  1193. SENSOR_DEVICE_ATTR_IN(6);
  1194. /* Temperatures 1-3 */
  1195. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1196. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1197. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1198. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1199. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1200. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1201. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1202. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1203. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1204. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1205. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1206. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1207. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1208. SENSOR_DEVICE_ATTR_TEMP(1);
  1209. SENSOR_DEVICE_ATTR_TEMP(2);
  1210. SENSOR_DEVICE_ATTR_TEMP(3);
  1211. /* Zones 1-3 */
  1212. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1213. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1214. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1215. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1216. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1217. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1218. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1219. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1220. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1221. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1222. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1223. SENSOR_DEVICE_ATTR_ZONE(1);
  1224. SENSOR_DEVICE_ATTR_ZONE(2);
  1225. SENSOR_DEVICE_ATTR_ZONE(3);
  1226. /* Fans 1-4 */
  1227. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1228. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1229. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1230. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1231. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1232. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1233. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1234. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1235. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1236. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1237. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1238. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1239. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1240. /* Fans 5-6 */
  1241. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1242. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1243. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1244. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1245. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1246. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1247. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1248. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1249. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1250. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1251. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1252. /* PWMs 1-3 */
  1253. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1254. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1255. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1256. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1257. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1258. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1259. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1260. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1261. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1262. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1263. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1264. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1265. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1266. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1267. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1268. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1269. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1270. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1271. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1272. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1273. /* PWMs 5-6 */
  1274. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1275. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO | S_IWUSR, \
  1276. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1277. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO | S_IWUSR, \
  1278. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1279. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1280. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1281. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1282. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1283. /* Misc */
  1284. static DEVICE_ATTR(vrm, S_IRUGO | S_IWUSR, show_vrm, set_vrm);
  1285. static DEVICE_ATTR(cpu0_vid, S_IRUGO, show_vid, NULL);
  1286. #define SENSOR_DEV_ATTR_IN(ix) \
  1287. &sensor_dev_attr_in##ix##_input.dev_attr.attr, \
  1288. &sensor_dev_attr_in##ix##_min.dev_attr.attr, \
  1289. &sensor_dev_attr_in##ix##_max.dev_attr.attr, \
  1290. &sensor_dev_attr_in##ix##_alarm.dev_attr.attr
  1291. /* These attributes are read-writeable only if the chip is *not* locked */
  1292. #define SENSOR_DEV_ATTR_TEMP_LOCK(ix) \
  1293. &sensor_dev_attr_temp##ix##_offset.dev_attr.attr
  1294. #define SENSOR_DEV_ATTR_TEMP(ix) \
  1295. SENSOR_DEV_ATTR_TEMP_LOCK(ix), \
  1296. &sensor_dev_attr_temp##ix##_input.dev_attr.attr, \
  1297. &sensor_dev_attr_temp##ix##_min.dev_attr.attr, \
  1298. &sensor_dev_attr_temp##ix##_max.dev_attr.attr, \
  1299. &sensor_dev_attr_temp##ix##_alarm.dev_attr.attr, \
  1300. &sensor_dev_attr_temp##ix##_fault.dev_attr.attr
  1301. /* These attributes are read-writeable only if the chip is *not* locked */
  1302. #define SENSOR_DEV_ATTR_ZONE_LOCK(ix) \
  1303. &sensor_dev_attr_zone##ix##_auto_point1_temp_hyst.dev_attr.attr, \
  1304. &sensor_dev_attr_zone##ix##_auto_point1_temp.dev_attr.attr, \
  1305. &sensor_dev_attr_zone##ix##_auto_point2_temp.dev_attr.attr, \
  1306. &sensor_dev_attr_zone##ix##_auto_point3_temp.dev_attr.attr
  1307. #define SENSOR_DEV_ATTR_ZONE(ix) \
  1308. SENSOR_DEV_ATTR_ZONE_LOCK(ix), \
  1309. &sensor_dev_attr_zone##ix##_auto_channels_temp.dev_attr.attr
  1310. #define SENSOR_DEV_ATTR_FAN_1TO4(ix) \
  1311. &sensor_dev_attr_fan##ix##_input.dev_attr.attr, \
  1312. &sensor_dev_attr_fan##ix##_min.dev_attr.attr, \
  1313. &sensor_dev_attr_fan##ix##_alarm.dev_attr.attr, \
  1314. &sensor_dev_attr_fan##ix##_type.dev_attr.attr
  1315. #define SENSOR_DEV_ATTR_FAN_5TO6(ix) \
  1316. &sensor_dev_attr_fan##ix##_input.dev_attr.attr, \
  1317. &sensor_dev_attr_fan##ix##_min.dev_attr.attr, \
  1318. &sensor_dev_attr_fan##ix##_alarm.dev_attr.attr, \
  1319. &sensor_dev_attr_fan##ix##_max.dev_attr.attr
  1320. /* These attributes are read-writeable only if the chip is *not* locked */
  1321. #define SENSOR_DEV_ATTR_PWM_1TO3_LOCK(ix) \
  1322. &sensor_dev_attr_pwm##ix##_freq.dev_attr.attr, \
  1323. &sensor_dev_attr_pwm##ix##_enable.dev_attr.attr, \
  1324. &sensor_dev_attr_pwm##ix##_ramp_rate.dev_attr.attr, \
  1325. &sensor_dev_attr_pwm##ix##_auto_channels_zone.dev_attr.attr, \
  1326. &sensor_dev_attr_pwm##ix##_auto_pwm_min.dev_attr.attr, \
  1327. &sensor_dev_attr_pwm##ix##_auto_point1_pwm.dev_attr.attr
  1328. #define SENSOR_DEV_ATTR_PWM_1TO3(ix) \
  1329. SENSOR_DEV_ATTR_PWM_1TO3_LOCK(ix), \
  1330. &sensor_dev_attr_pwm##ix.dev_attr.attr, \
  1331. &sensor_dev_attr_pwm##ix##_auto_point2_pwm.dev_attr.attr
  1332. /* These attributes are read-writeable only if the chip is *not* locked */
  1333. #define SENSOR_DEV_ATTR_PWM_5TO6_LOCK(ix) \
  1334. &sensor_dev_attr_pwm##ix.dev_attr.attr, \
  1335. &sensor_dev_attr_pwm##ix##_freq.dev_attr.attr
  1336. #define SENSOR_DEV_ATTR_PWM_5TO6(ix) \
  1337. SENSOR_DEV_ATTR_PWM_5TO6_LOCK(ix), \
  1338. &sensor_dev_attr_pwm##ix##_enable.dev_attr.attr
  1339. /* This struct holds all the attributes that are always present and need to be
  1340. * created unconditionally. The attributes that need modification of their
  1341. * permissions are created read-only and write permissions are added or removed
  1342. * on the fly when required */
  1343. static struct attribute *dme1737_attr[] ={
  1344. /* Voltages */
  1345. SENSOR_DEV_ATTR_IN(0),
  1346. SENSOR_DEV_ATTR_IN(1),
  1347. SENSOR_DEV_ATTR_IN(2),
  1348. SENSOR_DEV_ATTR_IN(3),
  1349. SENSOR_DEV_ATTR_IN(4),
  1350. SENSOR_DEV_ATTR_IN(5),
  1351. SENSOR_DEV_ATTR_IN(6),
  1352. /* Temperatures */
  1353. SENSOR_DEV_ATTR_TEMP(1),
  1354. SENSOR_DEV_ATTR_TEMP(2),
  1355. SENSOR_DEV_ATTR_TEMP(3),
  1356. /* Zones */
  1357. SENSOR_DEV_ATTR_ZONE(1),
  1358. SENSOR_DEV_ATTR_ZONE(2),
  1359. SENSOR_DEV_ATTR_ZONE(3),
  1360. /* Misc */
  1361. &dev_attr_vrm.attr,
  1362. &dev_attr_cpu0_vid.attr,
  1363. NULL
  1364. };
  1365. static const struct attribute_group dme1737_group = {
  1366. .attrs = dme1737_attr,
  1367. };
  1368. /* The following structs hold the PWM attributes, some of which are optional.
  1369. * Their creation depends on the chip configuration which is determined during
  1370. * module load. */
  1371. static struct attribute *dme1737_attr_pwm1[] = {
  1372. SENSOR_DEV_ATTR_PWM_1TO3(1),
  1373. NULL
  1374. };
  1375. static struct attribute *dme1737_attr_pwm2[] = {
  1376. SENSOR_DEV_ATTR_PWM_1TO3(2),
  1377. NULL
  1378. };
  1379. static struct attribute *dme1737_attr_pwm3[] = {
  1380. SENSOR_DEV_ATTR_PWM_1TO3(3),
  1381. NULL
  1382. };
  1383. static struct attribute *dme1737_attr_pwm5[] = {
  1384. SENSOR_DEV_ATTR_PWM_5TO6(5),
  1385. NULL
  1386. };
  1387. static struct attribute *dme1737_attr_pwm6[] = {
  1388. SENSOR_DEV_ATTR_PWM_5TO6(6),
  1389. NULL
  1390. };
  1391. static const struct attribute_group dme1737_pwm_group[] = {
  1392. { .attrs = dme1737_attr_pwm1 },
  1393. { .attrs = dme1737_attr_pwm2 },
  1394. { .attrs = dme1737_attr_pwm3 },
  1395. { .attrs = NULL },
  1396. { .attrs = dme1737_attr_pwm5 },
  1397. { .attrs = dme1737_attr_pwm6 },
  1398. };
  1399. /* The following structs hold the fan attributes, some of which are optional.
  1400. * Their creation depends on the chip configuration which is determined during
  1401. * module load. */
  1402. static struct attribute *dme1737_attr_fan1[] = {
  1403. SENSOR_DEV_ATTR_FAN_1TO4(1),
  1404. NULL
  1405. };
  1406. static struct attribute *dme1737_attr_fan2[] = {
  1407. SENSOR_DEV_ATTR_FAN_1TO4(2),
  1408. NULL
  1409. };
  1410. static struct attribute *dme1737_attr_fan3[] = {
  1411. SENSOR_DEV_ATTR_FAN_1TO4(3),
  1412. NULL
  1413. };
  1414. static struct attribute *dme1737_attr_fan4[] = {
  1415. SENSOR_DEV_ATTR_FAN_1TO4(4),
  1416. NULL
  1417. };
  1418. static struct attribute *dme1737_attr_fan5[] = {
  1419. SENSOR_DEV_ATTR_FAN_5TO6(5),
  1420. NULL
  1421. };
  1422. static struct attribute *dme1737_attr_fan6[] = {
  1423. SENSOR_DEV_ATTR_FAN_5TO6(6),
  1424. NULL
  1425. };
  1426. static const struct attribute_group dme1737_fan_group[] = {
  1427. { .attrs = dme1737_attr_fan1 },
  1428. { .attrs = dme1737_attr_fan2 },
  1429. { .attrs = dme1737_attr_fan3 },
  1430. { .attrs = dme1737_attr_fan4 },
  1431. { .attrs = dme1737_attr_fan5 },
  1432. { .attrs = dme1737_attr_fan6 },
  1433. };
  1434. /* The permissions of all of the following attributes are changed to read-
  1435. * writeable if the chip is *not* locked. Otherwise they stay read-only. */
  1436. static struct attribute *dme1737_attr_lock[] = {
  1437. /* Temperatures */
  1438. SENSOR_DEV_ATTR_TEMP_LOCK(1),
  1439. SENSOR_DEV_ATTR_TEMP_LOCK(2),
  1440. SENSOR_DEV_ATTR_TEMP_LOCK(3),
  1441. /* Zones */
  1442. SENSOR_DEV_ATTR_ZONE_LOCK(1),
  1443. SENSOR_DEV_ATTR_ZONE_LOCK(2),
  1444. SENSOR_DEV_ATTR_ZONE_LOCK(3),
  1445. NULL
  1446. };
  1447. static const struct attribute_group dme1737_lock_group = {
  1448. .attrs = dme1737_attr_lock,
  1449. };
  1450. /* The permissions of the following PWM attributes are changed to read-
  1451. * writeable if the chip is *not* locked and the respective PWM is available.
  1452. * Otherwise they stay read-only. */
  1453. static struct attribute *dme1737_attr_pwm1_lock[] = {
  1454. SENSOR_DEV_ATTR_PWM_1TO3_LOCK(1),
  1455. NULL
  1456. };
  1457. static struct attribute *dme1737_attr_pwm2_lock[] = {
  1458. SENSOR_DEV_ATTR_PWM_1TO3_LOCK(2),
  1459. NULL
  1460. };
  1461. static struct attribute *dme1737_attr_pwm3_lock[] = {
  1462. SENSOR_DEV_ATTR_PWM_1TO3_LOCK(3),
  1463. NULL
  1464. };
  1465. static struct attribute *dme1737_attr_pwm5_lock[] = {
  1466. SENSOR_DEV_ATTR_PWM_5TO6_LOCK(5),
  1467. NULL
  1468. };
  1469. static struct attribute *dme1737_attr_pwm6_lock[] = {
  1470. SENSOR_DEV_ATTR_PWM_5TO6_LOCK(6),
  1471. NULL
  1472. };
  1473. static const struct attribute_group dme1737_pwm_lock_group[] = {
  1474. { .attrs = dme1737_attr_pwm1_lock },
  1475. { .attrs = dme1737_attr_pwm2_lock },
  1476. { .attrs = dme1737_attr_pwm3_lock },
  1477. { .attrs = NULL },
  1478. { .attrs = dme1737_attr_pwm5_lock },
  1479. { .attrs = dme1737_attr_pwm6_lock },
  1480. };
  1481. /* Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1482. * chip is not locked. Otherwise they are read-only. */
  1483. static struct attribute *dme1737_attr_pwm[] = {
  1484. &sensor_dev_attr_pwm1.dev_attr.attr,
  1485. &sensor_dev_attr_pwm2.dev_attr.attr,
  1486. &sensor_dev_attr_pwm3.dev_attr.attr,
  1487. };
  1488. /* ---------------------------------------------------------------------
  1489. * Super-IO functions
  1490. * --------------------------------------------------------------------- */
  1491. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1492. {
  1493. outb(reg, sio_cip);
  1494. return inb(sio_cip + 1);
  1495. }
  1496. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1497. {
  1498. outb(reg, sio_cip);
  1499. outb(val, sio_cip + 1);
  1500. }
  1501. static int dme1737_sio_get_features(int sio_cip, struct i2c_client *client)
  1502. {
  1503. struct dme1737_data *data = i2c_get_clientdata(client);
  1504. int err = 0, reg;
  1505. u16 addr;
  1506. /* Enter configuration mode */
  1507. outb(0x55, sio_cip);
  1508. /* Check device ID
  1509. * The DME1737 can return either 0x78 or 0x77 as its device ID. */
  1510. reg = dme1737_sio_inb(sio_cip, 0x20);
  1511. if (!(reg == 0x77 || reg == 0x78)) {
  1512. err = -ENODEV;
  1513. goto exit;
  1514. }
  1515. /* Select logical device A (runtime registers) */
  1516. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  1517. /* Get the base address of the runtime registers */
  1518. if (!(addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  1519. dme1737_sio_inb(sio_cip, 0x61))) {
  1520. err = -ENODEV;
  1521. goto exit;
  1522. }
  1523. /* Read the runtime registers to determine which optional features
  1524. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  1525. * to '10' if the respective feature is enabled. */
  1526. if ((inb(addr + 0x43) & 0x0c) == 0x08) { /* fan6 */
  1527. data->has_fan |= (1 << 5);
  1528. }
  1529. if ((inb(addr + 0x44) & 0x0c) == 0x08) { /* pwm6 */
  1530. data->has_pwm |= (1 << 5);
  1531. }
  1532. if ((inb(addr + 0x45) & 0x0c) == 0x08) { /* fan5 */
  1533. data->has_fan |= (1 << 4);
  1534. }
  1535. if ((inb(addr + 0x46) & 0x0c) == 0x08) { /* pwm5 */
  1536. data->has_pwm |= (1 << 4);
  1537. }
  1538. exit:
  1539. /* Exit configuration mode */
  1540. outb(0xaa, sio_cip);
  1541. return err;
  1542. }
  1543. /* ---------------------------------------------------------------------
  1544. * Device detection, registration and initialization
  1545. * --------------------------------------------------------------------- */
  1546. static struct i2c_driver dme1737_driver;
  1547. static void dme1737_chmod_file(struct i2c_client *client,
  1548. struct attribute *attr, mode_t mode)
  1549. {
  1550. if (sysfs_chmod_file(&client->dev.kobj, attr, mode)) {
  1551. dev_warn(&client->dev, "Failed to change permissions of %s.\n",
  1552. attr->name);
  1553. }
  1554. }
  1555. static void dme1737_chmod_group(struct i2c_client *client,
  1556. const struct attribute_group *group,
  1557. mode_t mode)
  1558. {
  1559. struct attribute **attr;
  1560. for (attr = group->attrs; *attr; attr++) {
  1561. dme1737_chmod_file(client, *attr, mode);
  1562. }
  1563. }
  1564. static int dme1737_init_client(struct i2c_client *client)
  1565. {
  1566. struct dme1737_data *data = i2c_get_clientdata(client);
  1567. int ix;
  1568. u8 reg;
  1569. data->config = dme1737_read(client, DME1737_REG_CONFIG);
  1570. /* Inform if part is not monitoring/started */
  1571. if (!(data->config & 0x01)) {
  1572. if (!force_start) {
  1573. dev_err(&client->dev, "Device is not monitoring. "
  1574. "Use the force_start load parameter to "
  1575. "override.\n");
  1576. return -EFAULT;
  1577. }
  1578. /* Force monitoring */
  1579. data->config |= 0x01;
  1580. dme1737_write(client, DME1737_REG_CONFIG, data->config);
  1581. }
  1582. /* Inform if part is not ready */
  1583. if (!(data->config & 0x04)) {
  1584. dev_err(&client->dev, "Device is not ready.\n");
  1585. return -EFAULT;
  1586. }
  1587. data->config2 = dme1737_read(client, DME1737_REG_CONFIG2);
  1588. /* Check if optional fan3 input is enabled */
  1589. if (data->config2 & 0x04) {
  1590. data->has_fan |= (1 << 2);
  1591. }
  1592. /* Fan4 and pwm3 are only available if the client's I2C address
  1593. * is the default 0x2e. Otherwise the I/Os associated with these
  1594. * functions are used for addr enable/select. */
  1595. if (client->addr == 0x2e) {
  1596. data->has_fan |= (1 << 3);
  1597. data->has_pwm |= (1 << 2);
  1598. }
  1599. /* Determine if the optional fan[5-6] and/or pwm[5-6] are enabled.
  1600. * For this, we need to query the runtime registers through the
  1601. * Super-IO LPC interface. Try both config ports 0x2e and 0x4e. */
  1602. if (dme1737_sio_get_features(0x2e, client) &&
  1603. dme1737_sio_get_features(0x4e, client)) {
  1604. dev_warn(&client->dev, "Failed to query Super-IO for optional "
  1605. "features.\n");
  1606. }
  1607. /* Fan1, fan2, pwm1, and pwm2 are always present */
  1608. data->has_fan |= 0x03;
  1609. data->has_pwm |= 0x03;
  1610. dev_info(&client->dev, "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, "
  1611. "fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  1612. (data->has_pwm & (1 << 2)) ? "yes" : "no",
  1613. (data->has_pwm & (1 << 4)) ? "yes" : "no",
  1614. (data->has_pwm & (1 << 5)) ? "yes" : "no",
  1615. (data->has_fan & (1 << 2)) ? "yes" : "no",
  1616. (data->has_fan & (1 << 3)) ? "yes" : "no",
  1617. (data->has_fan & (1 << 4)) ? "yes" : "no",
  1618. (data->has_fan & (1 << 5)) ? "yes" : "no");
  1619. reg = dme1737_read(client, DME1737_REG_TACH_PWM);
  1620. /* Inform if fan-to-pwm mapping differs from the default */
  1621. if (reg != 0xa4) {
  1622. dev_warn(&client->dev, "Non-standard fan to pwm mapping: "
  1623. "fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, "
  1624. "fan4->pwm%d. Please report to the driver "
  1625. "maintainer.\n",
  1626. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  1627. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1);
  1628. }
  1629. /* Switch pwm[1-3] to manual mode if they are currently disabled and
  1630. * set the duty-cycles to 0% (which is identical to the PWMs being
  1631. * disabled). */
  1632. if (!(data->config & 0x02)) {
  1633. for (ix = 0; ix < 3; ix++) {
  1634. data->pwm_config[ix] = dme1737_read(client,
  1635. DME1737_REG_PWM_CONFIG(ix));
  1636. if ((data->has_pwm & (1 << ix)) &&
  1637. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  1638. dev_info(&client->dev, "Switching pwm%d to "
  1639. "manual mode.\n", ix + 1);
  1640. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1641. data->pwm_config[ix]);
  1642. dme1737_write(client, DME1737_REG_PWM(ix), 0);
  1643. dme1737_write(client,
  1644. DME1737_REG_PWM_CONFIG(ix),
  1645. data->pwm_config[ix]);
  1646. }
  1647. }
  1648. }
  1649. /* Initialize the default PWM auto channels zone (acz) assignments */
  1650. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  1651. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  1652. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  1653. /* Set VRM */
  1654. data->vrm = vid_which_vrm();
  1655. return 0;
  1656. }
  1657. static int dme1737_detect(struct i2c_adapter *adapter, int address,
  1658. int kind)
  1659. {
  1660. u8 company, verstep = 0;
  1661. struct i2c_client *client;
  1662. struct dme1737_data *data;
  1663. int ix, err = 0;
  1664. const char *name;
  1665. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA)) {
  1666. goto exit;
  1667. }
  1668. if (!(data = kzalloc(sizeof(struct dme1737_data), GFP_KERNEL))) {
  1669. err = -ENOMEM;
  1670. goto exit;
  1671. }
  1672. client = &data->client;
  1673. i2c_set_clientdata(client, data);
  1674. client->addr = address;
  1675. client->adapter = adapter;
  1676. client->driver = &dme1737_driver;
  1677. /* A negative kind means that the driver was loaded with no force
  1678. * parameter (default), so we must identify the chip. */
  1679. if (kind < 0) {
  1680. company = dme1737_read(client, DME1737_REG_COMPANY);
  1681. verstep = dme1737_read(client, DME1737_REG_VERSTEP);
  1682. if (!((company == DME1737_COMPANY_SMSC) &&
  1683. ((verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP))) {
  1684. err = -ENODEV;
  1685. goto exit_kfree;
  1686. }
  1687. }
  1688. kind = dme1737;
  1689. name = "dme1737";
  1690. /* Fill in the remaining client fields and put it into the global
  1691. * list */
  1692. strlcpy(client->name, name, I2C_NAME_SIZE);
  1693. mutex_init(&data->update_lock);
  1694. /* Tell the I2C layer a new client has arrived */
  1695. if ((err = i2c_attach_client(client))) {
  1696. goto exit_kfree;
  1697. }
  1698. /* Initialize the DME1737 chip */
  1699. if ((err = dme1737_init_client(client))) {
  1700. goto exit_detach;
  1701. }
  1702. /* Create standard sysfs attributes */
  1703. if ((err = sysfs_create_group(&client->dev.kobj, &dme1737_group))) {
  1704. goto exit_detach;
  1705. }
  1706. /* Create fan sysfs attributes */
  1707. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1708. if (data->has_fan & (1 << ix)) {
  1709. if ((err = sysfs_create_group(&client->dev.kobj,
  1710. &dme1737_fan_group[ix]))) {
  1711. goto exit_remove;
  1712. }
  1713. }
  1714. }
  1715. /* Create PWM sysfs attributes */
  1716. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1717. if (data->has_pwm & (1 << ix)) {
  1718. if ((err = sysfs_create_group(&client->dev.kobj,
  1719. &dme1737_pwm_group[ix]))) {
  1720. goto exit_remove;
  1721. }
  1722. }
  1723. }
  1724. /* Inform if the device is locked. Otherwise change the permissions of
  1725. * selected attributes from read-only to read-writeable. */
  1726. if (data->config & 0x02) {
  1727. dev_info(&client->dev, "Device is locked. Some attributes "
  1728. "will be read-only.\n");
  1729. } else {
  1730. /* Change permissions of standard attributes */
  1731. dme1737_chmod_group(client, &dme1737_lock_group,
  1732. S_IRUGO | S_IWUSR);
  1733. /* Change permissions of PWM attributes */
  1734. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_lock_group); ix++) {
  1735. if (data->has_pwm & (1 << ix)) {
  1736. dme1737_chmod_group(client,
  1737. &dme1737_pwm_lock_group[ix],
  1738. S_IRUGO | S_IWUSR);
  1739. }
  1740. }
  1741. /* Change permissions of pwm[1-3] if in manual mode */
  1742. for (ix = 0; ix < 3; ix++) {
  1743. if ((data->has_pwm & (1 << ix)) &&
  1744. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1745. dme1737_chmod_file(client,
  1746. dme1737_attr_pwm[ix],
  1747. S_IRUGO | S_IWUSR);
  1748. }
  1749. }
  1750. }
  1751. /* Register device */
  1752. data->class_dev = hwmon_device_register(&client->dev);
  1753. if (IS_ERR(data->class_dev)) {
  1754. err = PTR_ERR(data->class_dev);
  1755. goto exit_remove;
  1756. }
  1757. dev_info(&adapter->dev, "Found a DME1737 chip at 0x%02x "
  1758. "(rev 0x%02x)\n", client->addr, verstep);
  1759. return 0;
  1760. exit_remove:
  1761. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1762. if (data->has_fan & (1 << ix)) {
  1763. sysfs_remove_group(&client->dev.kobj,
  1764. &dme1737_fan_group[ix]);
  1765. }
  1766. }
  1767. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1768. if (data->has_pwm & (1 << ix)) {
  1769. sysfs_remove_group(&client->dev.kobj,
  1770. &dme1737_pwm_group[ix]);
  1771. }
  1772. }
  1773. sysfs_remove_group(&client->dev.kobj, &dme1737_group);
  1774. exit_detach:
  1775. i2c_detach_client(client);
  1776. exit_kfree:
  1777. kfree(data);
  1778. exit:
  1779. return err;
  1780. }
  1781. static int dme1737_attach_adapter(struct i2c_adapter *adapter)
  1782. {
  1783. if (!(adapter->class & I2C_CLASS_HWMON)) {
  1784. return 0;
  1785. }
  1786. return i2c_probe(adapter, &addr_data, dme1737_detect);
  1787. }
  1788. static int dme1737_detach_client(struct i2c_client *client)
  1789. {
  1790. struct dme1737_data *data = i2c_get_clientdata(client);
  1791. int ix, err;
  1792. hwmon_device_unregister(data->class_dev);
  1793. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1794. if (data->has_fan & (1 << ix)) {
  1795. sysfs_remove_group(&client->dev.kobj,
  1796. &dme1737_fan_group[ix]);
  1797. }
  1798. }
  1799. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1800. if (data->has_pwm & (1 << ix)) {
  1801. sysfs_remove_group(&client->dev.kobj,
  1802. &dme1737_pwm_group[ix]);
  1803. }
  1804. }
  1805. sysfs_remove_group(&client->dev.kobj, &dme1737_group);
  1806. if ((err = i2c_detach_client(client))) {
  1807. return err;
  1808. }
  1809. kfree(data);
  1810. return 0;
  1811. }
  1812. static struct i2c_driver dme1737_driver = {
  1813. .driver = {
  1814. .name = "dme1737",
  1815. },
  1816. .attach_adapter = dme1737_attach_adapter,
  1817. .detach_client = dme1737_detach_client,
  1818. };
  1819. static int __init dme1737_init(void)
  1820. {
  1821. return i2c_add_driver(&dme1737_driver);
  1822. }
  1823. static void __exit dme1737_exit(void)
  1824. {
  1825. i2c_del_driver(&dme1737_driver);
  1826. }
  1827. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  1828. MODULE_DESCRIPTION("DME1737 sensors");
  1829. MODULE_LICENSE("GPL");
  1830. module_init(dme1737_init);
  1831. module_exit(dme1737_exit);