setup-sh7780.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * SH7780 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <asm/sci.h>
  14. static struct resource rtc_resources[] = {
  15. [0] = {
  16. .start = 0xffe80000,
  17. .end = 0xffe80000 + 0x58 - 1,
  18. .flags = IORESOURCE_IO,
  19. },
  20. [1] = {
  21. /* Period IRQ */
  22. .start = 21,
  23. .flags = IORESOURCE_IRQ,
  24. },
  25. [2] = {
  26. /* Carry IRQ */
  27. .start = 22,
  28. .flags = IORESOURCE_IRQ,
  29. },
  30. [3] = {
  31. /* Alarm IRQ */
  32. .start = 20,
  33. .flags = IORESOURCE_IRQ,
  34. },
  35. };
  36. static struct platform_device rtc_device = {
  37. .name = "sh-rtc",
  38. .id = -1,
  39. .num_resources = ARRAY_SIZE(rtc_resources),
  40. .resource = rtc_resources,
  41. };
  42. static struct plat_sci_port sci_platform_data[] = {
  43. {
  44. .mapbase = 0xffe00000,
  45. .flags = UPF_BOOT_AUTOCONF,
  46. .type = PORT_SCIF,
  47. .irqs = { 40, 41, 43, 42 },
  48. }, {
  49. .mapbase = 0xffe10000,
  50. .flags = UPF_BOOT_AUTOCONF,
  51. .type = PORT_SCIF,
  52. .irqs = { 76, 77, 79, 78 },
  53. }, {
  54. .flags = 0,
  55. }
  56. };
  57. static struct platform_device sci_device = {
  58. .name = "sh-sci",
  59. .id = -1,
  60. .dev = {
  61. .platform_data = sci_platform_data,
  62. },
  63. };
  64. static struct platform_device *sh7780_devices[] __initdata = {
  65. &rtc_device,
  66. &sci_device,
  67. };
  68. static int __init sh7780_devices_setup(void)
  69. {
  70. return platform_add_devices(sh7780_devices,
  71. ARRAY_SIZE(sh7780_devices));
  72. }
  73. __initcall(sh7780_devices_setup);
  74. enum {
  75. UNUSED = 0,
  76. /* interrupt sources */
  77. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  78. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  79. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  80. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  81. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  82. RTC_ATI, RTC_PRI, RTC_CUI,
  83. WDT,
  84. TMU0, TMU1, TMU2, TMU2_TICPI,
  85. HUDI,
  86. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3, DMAC0_DMAE,
  87. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  88. DMAC0_DMINT4, DMAC0_DMINT5, DMAC1_DMINT6, DMAC1_DMINT7,
  89. CMT, HAC,
  90. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD,
  91. PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0,
  92. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  93. SIOF, HSPI,
  94. MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY,
  95. DMAC1_DMINT8, DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11,
  96. TMU3, TMU4, TMU5,
  97. SSI,
  98. FLCTL_FLSTE, FLCTL_FLEND, FLCTL_FLTRQ0, FLCTL_FLTRQ1,
  99. GPIOI0, GPIOI1, GPIOI2, GPIOI3,
  100. /* interrupt groups */
  101. RTC, TMU012, DMAC0, SCIF0, DMAC45, DMAC1,
  102. PCIC5, SCIF1, MMCIF, TMU345, FLCTL, GPIO,
  103. };
  104. static struct intc_vect vectors[] = {
  105. INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0),
  106. INTC_VECT(RTC_CUI, 0x4c0),
  107. INTC_VECT(WDT, 0x560),
  108. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  109. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  110. INTC_VECT(HUDI, 0x600),
  111. INTC_VECT(DMAC0_DMINT0, 0x640), INTC_VECT(DMAC0_DMINT1, 0x660),
  112. INTC_VECT(DMAC0_DMINT2, 0x680), INTC_VECT(DMAC0_DMINT3, 0x6a0),
  113. INTC_VECT(DMAC0_DMAE, 0x6c0),
  114. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  115. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  116. INTC_VECT(DMAC0_DMINT4, 0x780), INTC_VECT(DMAC0_DMINT5, 0x7a0),
  117. INTC_VECT(DMAC1_DMINT6, 0x7c0), INTC_VECT(DMAC1_DMINT7, 0x7e0),
  118. INTC_VECT(CMT, 0x900), INTC_VECT(HAC, 0x980),
  119. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  120. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  121. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIERR, 0xaa0),
  122. INTC_VECT(PCIPWD3, 0xac0), INTC_VECT(PCIPWD2, 0xae0),
  123. INTC_VECT(PCIPWD1, 0xb00), INTC_VECT(PCIPWD0, 0xb20),
  124. INTC_VECT(SCIF1_ERI, 0xb80), INTC_VECT(SCIF1_RXI, 0xba0),
  125. INTC_VECT(SCIF1_BRI, 0xbc0), INTC_VECT(SCIF1_TXI, 0xbe0),
  126. INTC_VECT(SIOF, 0xc00), INTC_VECT(HSPI, 0xc80),
  127. INTC_VECT(MMCIF_FSTAT, 0xd00), INTC_VECT(MMCIF_TRAN, 0xd20),
  128. INTC_VECT(MMCIF_ERR, 0xd40), INTC_VECT(MMCIF_FRDY, 0xd60),
  129. INTC_VECT(DMAC1_DMINT8, 0xd80), INTC_VECT(DMAC1_DMINT9, 0xda0),
  130. INTC_VECT(DMAC1_DMINT10, 0xdc0), INTC_VECT(DMAC1_DMINT11, 0xde0),
  131. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  132. INTC_VECT(TMU5, 0xe40),
  133. INTC_VECT(SSI, 0xe80),
  134. INTC_VECT(FLCTL_FLSTE, 0xf00), INTC_VECT(FLCTL_FLEND, 0xf20),
  135. INTC_VECT(FLCTL_FLTRQ0, 0xf40), INTC_VECT(FLCTL_FLTRQ1, 0xf60),
  136. INTC_VECT(GPIOI0, 0xf80), INTC_VECT(GPIOI1, 0xfa0),
  137. INTC_VECT(GPIOI2, 0xfc0), INTC_VECT(GPIOI3, 0xfe0),
  138. };
  139. static struct intc_group groups[] = {
  140. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  141. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  142. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  143. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  144. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  145. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  146. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  147. INTC_GROUP(PCIC5, PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0),
  148. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  149. INTC_GROUP(MMCIF, MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY),
  150. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  151. INTC_GROUP(FLCTL, FLCTL_FLSTE, FLCTL_FLEND,
  152. FLCTL_FLTRQ0, FLCTL_FLTRQ1),
  153. INTC_GROUP(GPIO, GPIOI0, GPIOI1, GPIOI2, GPIOI3),
  154. };
  155. static struct intc_prio priorities[] = {
  156. INTC_PRIO(SCIF0, 3),
  157. INTC_PRIO(SCIF1, 3),
  158. };
  159. static struct intc_mask_reg mask_registers[] = {
  160. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  161. { 0, 0, 0, 0, 0, 0, GPIO, FLCTL,
  162. SSI, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  163. PCIINTA, PCISERR, HAC, CMT, 0, 0, DMAC1, DMAC0,
  164. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  165. };
  166. static struct intc_prio_reg prio_registers[] = {
  167. { 0xffd40000, 32, 8, /* INT2PRI0 */ { TMU0, TMU1, TMU2, TMU2_TICPI } },
  168. { 0xffd40004, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  169. { 0xffd40008, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  170. { 0xffd4000c, 32, 8, /* INT2PRI3 */ { HUDI, DMAC0, DMAC1 } },
  171. { 0xffd40010, 32, 8, /* INT2PRI4 */ { CMT, HAC, PCISERR, PCIINTA, } },
  172. { 0xffd40014, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  173. PCIINTD, PCIC5 } },
  174. { 0xffd40018, 32, 8, /* INT2PRI6 */ { SIOF, HSPI, MMCIF, SSI } },
  175. { 0xffd4001c, 32, 8, /* INT2PRI7 */ { FLCTL, GPIO } },
  176. };
  177. static DECLARE_INTC_DESC(intc_desc, "sh7780", vectors, groups, priorities,
  178. mask_registers, prio_registers, NULL);
  179. /* Support for external interrupt pins in IRQ mode */
  180. static struct intc_vect irq_vectors[] = {
  181. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  182. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  183. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  184. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  185. };
  186. static struct intc_mask_reg irq_mask_registers[] = {
  187. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  188. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  189. };
  190. static struct intc_prio_reg irq_prio_registers[] = {
  191. { 0xffd00010, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  192. IRQ4, IRQ5, IRQ6, IRQ7 } },
  193. };
  194. static struct intc_sense_reg irq_sense_registers[] = {
  195. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  196. IRQ4, IRQ5, IRQ6, IRQ7 } },
  197. };
  198. static DECLARE_INTC_DESC(intc_irq_desc, "sh7780-irq", irq_vectors,
  199. NULL, NULL, irq_mask_registers, irq_prio_registers,
  200. irq_sense_registers);
  201. /* External interrupt pins in IRL mode */
  202. static struct intc_vect irl_vectors[] = {
  203. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  204. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  205. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  206. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  207. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  208. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  209. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  210. INTC_VECT(IRL_HHHL, 0x3c0),
  211. };
  212. static struct intc_mask_reg irl3210_mask_registers[] = {
  213. { 0xffd00080, 0xffd00084, 32, /* INTMSK2 / INTMSKCLR2 */
  214. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  215. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  216. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  217. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  218. };
  219. static struct intc_mask_reg irl7654_mask_registers[] = {
  220. { 0xffd00080, 0xffd00084, 32, /* INTMSK2 / INTMSKCLR2 */
  221. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  222. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  223. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  224. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  225. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  226. };
  227. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7780-irl7654", irl_vectors,
  228. NULL, NULL, irl7654_mask_registers, NULL, NULL);
  229. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7780-irl3210", irl_vectors,
  230. NULL, NULL, irl3210_mask_registers, NULL, NULL);
  231. void __init plat_irq_setup(void)
  232. {
  233. register_intc_controller(&intc_desc);
  234. }
  235. void __init plat_irq_setup_pins(int mode)
  236. {
  237. switch (mode) {
  238. case IRQ_MODE_IRQ:
  239. register_intc_controller(&intc_irq_desc);
  240. break;
  241. case IRQ_MODE_IRL7654:
  242. register_intc_controller(&intc_irl7654_desc);
  243. break;
  244. case IRQ_MODE_IRL3210:
  245. register_intc_controller(&intc_irl3210_desc);
  246. break;
  247. default:
  248. BUG();
  249. }
  250. }