intc.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #define _INTC_MK(fn, idx, bit, value) \
  24. ((fn) << 24 | ((value) << 16) | ((idx) << 8) | (bit))
  25. #define _INTC_FN(h) (h >> 24)
  26. #define _INTC_VALUE(h) ((h >> 16) & 0xff)
  27. #define _INTC_IDX(h) ((h >> 8) & 0xff)
  28. #define _INTC_BIT(h) (h & 0xff)
  29. #define _INTC_PTR(desc, member, data) \
  30. (desc->member + _INTC_IDX(data))
  31. static inline struct intc_desc *get_intc_desc(unsigned int irq)
  32. {
  33. struct irq_chip *chip = get_irq_chip(irq);
  34. return (void *)((char *)chip - offsetof(struct intc_desc, chip));
  35. }
  36. static inline unsigned int set_field(unsigned int value,
  37. unsigned int field_value,
  38. unsigned int width,
  39. unsigned int shift)
  40. {
  41. value &= ~(((1 << width) - 1) << shift);
  42. value |= field_value << shift;
  43. return value;
  44. }
  45. static inline unsigned int set_prio_field(struct intc_desc *desc,
  46. unsigned int value,
  47. unsigned int priority,
  48. unsigned int data)
  49. {
  50. unsigned int width = _INTC_PTR(desc, prio_regs, data)->field_width;
  51. return set_field(value, priority, width, _INTC_BIT(data));
  52. }
  53. static void disable_prio_16(struct intc_desc *desc, unsigned int data)
  54. {
  55. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->reg;
  56. ctrl_outw(set_prio_field(desc, ctrl_inw(addr), 0, data), addr);
  57. }
  58. static void enable_prio_16(struct intc_desc *desc, unsigned int data)
  59. {
  60. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->reg;
  61. unsigned int prio = _INTC_VALUE(data);
  62. ctrl_outw(set_prio_field(desc, ctrl_inw(addr), prio, data), addr);
  63. }
  64. static void disable_prio_32(struct intc_desc *desc, unsigned int data)
  65. {
  66. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->reg;
  67. ctrl_outl(set_prio_field(desc, ctrl_inl(addr), 0, data), addr);
  68. }
  69. static void enable_prio_32(struct intc_desc *desc, unsigned int data)
  70. {
  71. unsigned long addr = _INTC_PTR(desc, prio_regs, data)->reg;
  72. unsigned int prio = _INTC_VALUE(data);
  73. ctrl_outl(set_prio_field(desc, ctrl_inl(addr), prio, data), addr);
  74. }
  75. static void disable_mask_8(struct intc_desc *desc, unsigned int data)
  76. {
  77. ctrl_outb(1 << _INTC_BIT(data),
  78. _INTC_PTR(desc, mask_regs, data)->set_reg);
  79. }
  80. static void enable_mask_8(struct intc_desc *desc, unsigned int data)
  81. {
  82. ctrl_outb(1 << _INTC_BIT(data),
  83. _INTC_PTR(desc, mask_regs, data)->clr_reg);
  84. }
  85. static void disable_mask_32(struct intc_desc *desc, unsigned int data)
  86. {
  87. ctrl_outl(1 << _INTC_BIT(data),
  88. _INTC_PTR(desc, mask_regs, data)->set_reg);
  89. }
  90. static void enable_mask_32(struct intc_desc *desc, unsigned int data)
  91. {
  92. ctrl_outl(1 << _INTC_BIT(data),
  93. _INTC_PTR(desc, mask_regs, data)->clr_reg);
  94. }
  95. enum { REG_FN_ERROR=0,
  96. REG_FN_MASK_8, REG_FN_MASK_32,
  97. REG_FN_PRIO_16, REG_FN_PRIO_32 };
  98. static struct {
  99. void (*enable)(struct intc_desc *, unsigned int);
  100. void (*disable)(struct intc_desc *, unsigned int);
  101. } intc_reg_fns[] = {
  102. [REG_FN_MASK_8] = { enable_mask_8, disable_mask_8 },
  103. [REG_FN_MASK_32] = { enable_mask_32, disable_mask_32 },
  104. [REG_FN_PRIO_16] = { enable_prio_16, disable_prio_16 },
  105. [REG_FN_PRIO_32] = { enable_prio_32, disable_prio_32 },
  106. };
  107. static void intc_enable(unsigned int irq)
  108. {
  109. struct intc_desc *desc = get_intc_desc(irq);
  110. unsigned int data = (unsigned int) get_irq_chip_data(irq);
  111. intc_reg_fns[_INTC_FN(data)].enable(desc, data);
  112. }
  113. static void intc_disable(unsigned int irq)
  114. {
  115. struct intc_desc *desc = get_intc_desc(irq);
  116. unsigned int data = (unsigned int) get_irq_chip_data(irq);
  117. intc_reg_fns[_INTC_FN(data)].disable(desc, data);
  118. }
  119. static void set_sense_16(struct intc_desc *desc, unsigned int data)
  120. {
  121. unsigned long addr = _INTC_PTR(desc, sense_regs, data)->reg;
  122. unsigned int width = _INTC_PTR(desc, sense_regs, data)->field_width;
  123. unsigned int bit = _INTC_BIT(data);
  124. unsigned int value = _INTC_VALUE(data);
  125. ctrl_outw(set_field(ctrl_inw(addr), value, width, bit), addr);
  126. }
  127. static void set_sense_32(struct intc_desc *desc, unsigned int data)
  128. {
  129. unsigned long addr = _INTC_PTR(desc, sense_regs, data)->reg;
  130. unsigned int width = _INTC_PTR(desc, sense_regs, data)->field_width;
  131. unsigned int bit = _INTC_BIT(data);
  132. unsigned int value = _INTC_VALUE(data);
  133. ctrl_outl(set_field(ctrl_inl(addr), value, width, bit), addr);
  134. }
  135. #define VALID(x) (x | 0x80)
  136. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  137. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  138. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  139. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  140. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  141. };
  142. static int intc_set_sense(unsigned int irq, unsigned int type)
  143. {
  144. struct intc_desc *desc = get_intc_desc(irq);
  145. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  146. unsigned int i, j, data, bit;
  147. intc_enum enum_id = 0;
  148. for (i = 0; i < desc->nr_vectors; i++) {
  149. struct intc_vect *vect = desc->vectors + i;
  150. if (evt2irq(vect->vect) != irq)
  151. continue;
  152. enum_id = vect->enum_id;
  153. break;
  154. }
  155. if (!enum_id || !value)
  156. return -EINVAL;
  157. value ^= VALID(0);
  158. for (i = 0; i < desc->nr_sense_regs; i++) {
  159. struct intc_sense_reg *sr = desc->sense_regs + i;
  160. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  161. if (sr->enum_ids[j] != enum_id)
  162. continue;
  163. bit = sr->reg_width - ((j + 1) * sr->field_width);
  164. data = _INTC_MK(0, i, bit, value);
  165. switch(sr->reg_width) {
  166. case 16:
  167. set_sense_16(desc, data);
  168. break;
  169. case 32:
  170. set_sense_32(desc, data);
  171. break;
  172. }
  173. return 0;
  174. }
  175. }
  176. return -EINVAL;
  177. }
  178. static unsigned int __init intc_find_mask_handler(unsigned int width)
  179. {
  180. switch (width) {
  181. case 8:
  182. return REG_FN_MASK_8;
  183. case 32:
  184. return REG_FN_MASK_32;
  185. }
  186. BUG();
  187. return REG_FN_ERROR;
  188. }
  189. static unsigned int __init intc_find_prio_handler(unsigned int width)
  190. {
  191. switch (width) {
  192. case 16:
  193. return REG_FN_PRIO_16;
  194. case 32:
  195. return REG_FN_PRIO_32;
  196. }
  197. BUG();
  198. return REG_FN_ERROR;
  199. }
  200. static intc_enum __init intc_grp_id(struct intc_desc *desc, intc_enum enum_id)
  201. {
  202. struct intc_group *g = desc->groups;
  203. unsigned int i, j;
  204. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  205. g = desc->groups + i;
  206. for (j = 0; g->enum_ids[j]; j++) {
  207. if (g->enum_ids[j] != enum_id)
  208. continue;
  209. return g->enum_id;
  210. }
  211. }
  212. return 0;
  213. }
  214. static unsigned int __init intc_prio_value(struct intc_desc *desc,
  215. intc_enum enum_id, int do_grps)
  216. {
  217. struct intc_prio *p = desc->priorities;
  218. unsigned int i;
  219. for (i = 0; p && enum_id && i < desc->nr_priorities; i++) {
  220. p = desc->priorities + i;
  221. if (p->enum_id != enum_id)
  222. continue;
  223. return p->priority;
  224. }
  225. if (do_grps)
  226. return intc_prio_value(desc, intc_grp_id(desc, enum_id), 0);
  227. /* default to the lowest priority possible if no priority is set
  228. * - this needs to be at least 2 for 5-bit priorities on 7780
  229. */
  230. return 2;
  231. }
  232. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  233. intc_enum enum_id, int do_grps)
  234. {
  235. struct intc_mask_reg *mr = desc->mask_regs;
  236. unsigned int i, j, fn;
  237. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  238. mr = desc->mask_regs + i;
  239. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  240. if (mr->enum_ids[j] != enum_id)
  241. continue;
  242. fn = intc_find_mask_handler(mr->reg_width);
  243. if (fn == REG_FN_ERROR)
  244. return 0;
  245. return _INTC_MK(fn, i, (mr->reg_width - 1) - j, 0);
  246. }
  247. }
  248. if (do_grps)
  249. return intc_mask_data(desc, intc_grp_id(desc, enum_id), 0);
  250. return 0;
  251. }
  252. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  253. intc_enum enum_id, int do_grps)
  254. {
  255. struct intc_prio_reg *pr = desc->prio_regs;
  256. unsigned int i, j, fn, bit, prio;
  257. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  258. pr = desc->prio_regs + i;
  259. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  260. if (pr->enum_ids[j] != enum_id)
  261. continue;
  262. fn = intc_find_prio_handler(pr->reg_width);
  263. if (fn == REG_FN_ERROR)
  264. return 0;
  265. prio = intc_prio_value(desc, enum_id, 1);
  266. bit = pr->reg_width - ((j + 1) * pr->field_width);
  267. BUG_ON(bit < 0);
  268. return _INTC_MK(fn, i, bit, prio);
  269. }
  270. }
  271. if (do_grps)
  272. return intc_prio_data(desc, intc_grp_id(desc, enum_id), 0);
  273. return 0;
  274. }
  275. static void __init intc_register_irq(struct intc_desc *desc, intc_enum enum_id,
  276. unsigned int irq)
  277. {
  278. unsigned int data[2], primary;
  279. /* Prefer single interrupt source bitmap over other combinations:
  280. * 1. bitmap, single interrupt source
  281. * 2. priority, single interrupt source
  282. * 3. bitmap, multiple interrupt sources (groups)
  283. * 4. priority, multiple interrupt sources (groups)
  284. */
  285. data[0] = intc_mask_data(desc, enum_id, 0);
  286. data[1] = intc_prio_data(desc, enum_id, 0);
  287. primary = 0;
  288. if (!data[0] && data[1])
  289. primary = 1;
  290. data[0] = data[0] ? data[0] : intc_mask_data(desc, enum_id, 1);
  291. data[1] = data[1] ? data[1] : intc_prio_data(desc, enum_id, 1);
  292. if (!data[primary])
  293. primary ^= 1;
  294. BUG_ON(!data[primary]); /* must have primary masking method */
  295. disable_irq_nosync(irq);
  296. set_irq_chip_and_handler_name(irq, &desc->chip,
  297. handle_level_irq, "level");
  298. set_irq_chip_data(irq, (void *)data[primary]);
  299. /* enable secondary masking method if present */
  300. if (data[!primary])
  301. intc_reg_fns[_INTC_FN(data[!primary])].enable(desc,
  302. data[!primary]);
  303. /* irq should be disabled by default */
  304. desc->chip.mask(irq);
  305. }
  306. void __init register_intc_controller(struct intc_desc *desc)
  307. {
  308. unsigned int i;
  309. desc->chip.mask = intc_disable;
  310. desc->chip.unmask = intc_enable;
  311. desc->chip.mask_ack = intc_disable;
  312. desc->chip.set_type = intc_set_sense;
  313. for (i = 0; i < desc->nr_vectors; i++) {
  314. struct intc_vect *vect = desc->vectors + i;
  315. intc_register_irq(desc, vect->enum_id, evt2irq(vect->vect));
  316. }
  317. }