mpc8548cds.dts 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * MPC8548 CDS Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. / {
  12. model = "MPC8548CDS";
  13. compatible = "MPC8548CDS", "MPC85xxCDS";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,8548@0 {
  20. device_type = "cpu";
  21. reg = <0>;
  22. d-cache-line-size = <20>; // 32 bytes
  23. i-cache-line-size = <20>; // 32 bytes
  24. d-cache-size = <8000>; // L1, 32K
  25. i-cache-size = <8000>; // L1, 32K
  26. timebase-frequency = <0>; // 33 MHz, from uboot
  27. bus-frequency = <0>; // 166 MHz
  28. clock-frequency = <0>; // 825 MHz, from uboot
  29. 32-bit;
  30. };
  31. };
  32. memory {
  33. device_type = "memory";
  34. reg = <00000000 08000000>; // 128M at 0x0
  35. };
  36. soc8548@e0000000 {
  37. #address-cells = <1>;
  38. #size-cells = <1>;
  39. #interrupt-cells = <2>;
  40. device_type = "soc";
  41. ranges = <00001000 e0001000 000ff000
  42. 80000000 80000000 10000000
  43. e2000000 e2000000 00800000
  44. 90000000 90000000 10000000
  45. e2800000 e2800000 00800000
  46. a0000000 a0000000 20000000
  47. e3000000 e3000000 01000000>;
  48. reg = <e0000000 00001000>; // CCSRBAR
  49. bus-frequency = <0>;
  50. memory-controller@2000 {
  51. compatible = "fsl,8548-memory-controller";
  52. reg = <2000 1000>;
  53. interrupt-parent = <&mpic>;
  54. interrupts = <12 2>;
  55. };
  56. l2-cache-controller@20000 {
  57. compatible = "fsl,8548-l2-cache-controller";
  58. reg = <20000 1000>;
  59. cache-line-size = <20>; // 32 bytes
  60. cache-size = <80000>; // L2, 512K
  61. interrupt-parent = <&mpic>;
  62. interrupts = <10 2>;
  63. };
  64. i2c@3000 {
  65. device_type = "i2c";
  66. compatible = "fsl-i2c";
  67. reg = <3000 100>;
  68. interrupts = <2b 2>;
  69. interrupt-parent = <&mpic>;
  70. dfsrr;
  71. };
  72. mdio@24520 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. device_type = "mdio";
  76. compatible = "gianfar";
  77. reg = <24520 20>;
  78. phy0: ethernet-phy@0 {
  79. interrupt-parent = <&mpic>;
  80. interrupts = <5 1>;
  81. reg = <0>;
  82. device_type = "ethernet-phy";
  83. };
  84. phy1: ethernet-phy@1 {
  85. interrupt-parent = <&mpic>;
  86. interrupts = <5 1>;
  87. reg = <1>;
  88. device_type = "ethernet-phy";
  89. };
  90. phy2: ethernet-phy@2 {
  91. interrupt-parent = <&mpic>;
  92. interrupts = <5 1>;
  93. reg = <2>;
  94. device_type = "ethernet-phy";
  95. };
  96. phy3: ethernet-phy@3 {
  97. interrupt-parent = <&mpic>;
  98. interrupts = <5 1>;
  99. reg = <3>;
  100. device_type = "ethernet-phy";
  101. };
  102. };
  103. ethernet@24000 {
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. device_type = "network";
  107. model = "eTSEC";
  108. compatible = "gianfar";
  109. reg = <24000 1000>;
  110. local-mac-address = [ 00 00 00 00 00 00 ];
  111. interrupts = <1d 2 1e 2 22 2>;
  112. interrupt-parent = <&mpic>;
  113. phy-handle = <&phy0>;
  114. };
  115. ethernet@25000 {
  116. #address-cells = <1>;
  117. #size-cells = <0>;
  118. device_type = "network";
  119. model = "eTSEC";
  120. compatible = "gianfar";
  121. reg = <25000 1000>;
  122. local-mac-address = [ 00 00 00 00 00 00 ];
  123. interrupts = <23 2 24 2 28 2>;
  124. interrupt-parent = <&mpic>;
  125. phy-handle = <&phy1>;
  126. };
  127. /* eTSEC 3/4 are currently broken
  128. ethernet@26000 {
  129. #address-cells = <1>;
  130. #size-cells = <0>;
  131. device_type = "network";
  132. model = "eTSEC";
  133. compatible = "gianfar";
  134. reg = <26000 1000>;
  135. local-mac-address = [ 00 00 00 00 00 00 ];
  136. interrupts = <1f 2 20 2 21 2>;
  137. interrupt-parent = <&mpic>;
  138. phy-handle = <&phy2>;
  139. };
  140. ethernet@27000 {
  141. #address-cells = <1>;
  142. #size-cells = <0>;
  143. device_type = "network";
  144. model = "eTSEC";
  145. compatible = "gianfar";
  146. reg = <27000 1000>;
  147. local-mac-address = [ 00 00 00 00 00 00 ];
  148. interrupts = <25 2 26 2 27 2>;
  149. interrupt-parent = <&mpic>;
  150. phy-handle = <&phy3>;
  151. };
  152. */
  153. serial@4500 {
  154. device_type = "serial";
  155. compatible = "ns16550";
  156. reg = <4500 100>; // reg base, size
  157. clock-frequency = <0>; // should we fill in in uboot?
  158. interrupts = <2a 2>;
  159. interrupt-parent = <&mpic>;
  160. };
  161. serial@4600 {
  162. device_type = "serial";
  163. compatible = "ns16550";
  164. reg = <4600 100>; // reg base, size
  165. clock-frequency = <0>; // should we fill in in uboot?
  166. interrupts = <2a 2>;
  167. interrupt-parent = <&mpic>;
  168. };
  169. global-utilities@e0000 { //global utilities reg
  170. compatible = "fsl,mpc8548-guts";
  171. reg = <e0000 1000>;
  172. fsl,has-rstcr;
  173. };
  174. pci@8000 {
  175. interrupt-map-mask = <f800 0 0 7>;
  176. interrupt-map = <
  177. /* IDSEL 0x4 (PCIX Slot 2) */
  178. 02000 0 0 1 &mpic 0 1
  179. 02000 0 0 2 &mpic 1 1
  180. 02000 0 0 3 &mpic 2 1
  181. 02000 0 0 4 &mpic 3 1
  182. /* IDSEL 0x5 (PCIX Slot 3) */
  183. 02800 0 0 1 &mpic 1 1
  184. 02800 0 0 2 &mpic 2 1
  185. 02800 0 0 3 &mpic 3 1
  186. 02800 0 0 4 &mpic 0 1
  187. /* IDSEL 0x6 (PCIX Slot 4) */
  188. 03000 0 0 1 &mpic 2 1
  189. 03000 0 0 2 &mpic 3 1
  190. 03000 0 0 3 &mpic 0 1
  191. 03000 0 0 4 &mpic 1 1
  192. /* IDSEL 0x8 (PCIX Slot 5) */
  193. 04000 0 0 1 &mpic 0 1
  194. 04000 0 0 2 &mpic 1 1
  195. 04000 0 0 3 &mpic 2 1
  196. 04000 0 0 4 &mpic 3 1
  197. /* IDSEL 0xC (Tsi310 bridge) */
  198. 06000 0 0 1 &mpic 0 1
  199. 06000 0 0 2 &mpic 1 1
  200. 06000 0 0 3 &mpic 2 1
  201. 06000 0 0 4 &mpic 3 1
  202. /* IDSEL 0x14 (Slot 2) */
  203. 0a000 0 0 1 &mpic 0 1
  204. 0a000 0 0 2 &mpic 1 1
  205. 0a000 0 0 3 &mpic 2 1
  206. 0a000 0 0 4 &mpic 3 1
  207. /* IDSEL 0x15 (Slot 3) */
  208. 0a800 0 0 1 &mpic 1 1
  209. 0a800 0 0 2 &mpic 2 1
  210. 0a800 0 0 3 &mpic 3 1
  211. 0a800 0 0 4 &mpic 0 1
  212. /* IDSEL 0x16 (Slot 4) */
  213. 0b000 0 0 1 &mpic 2 1
  214. 0b000 0 0 2 &mpic 3 1
  215. 0b000 0 0 3 &mpic 0 1
  216. 0b000 0 0 4 &mpic 1 1
  217. /* IDSEL 0x18 (Slot 5) */
  218. 0c000 0 0 1 &mpic 0 1
  219. 0c000 0 0 2 &mpic 1 1
  220. 0c000 0 0 3 &mpic 2 1
  221. 0c000 0 0 4 &mpic 3 1
  222. /* IDSEL 0x1C (Tsi310 bridge PCI primary) */
  223. 0E000 0 0 1 &mpic 0 1
  224. 0E000 0 0 2 &mpic 1 1
  225. 0E000 0 0 3 &mpic 2 1
  226. 0E000 0 0 4 &mpic 3 1>;
  227. interrupt-parent = <&mpic>;
  228. interrupts = <18 2>;
  229. bus-range = <0 0>;
  230. ranges = <02000000 0 80000000 80000000 0 10000000
  231. 01000000 0 00000000 e2000000 0 00800000>;
  232. clock-frequency = <3f940aa>;
  233. #interrupt-cells = <1>;
  234. #size-cells = <2>;
  235. #address-cells = <3>;
  236. reg = <8000 1000>;
  237. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  238. device_type = "pci";
  239. pci_bridge@1c {
  240. interrupt-map-mask = <f800 0 0 7>;
  241. interrupt-map = <
  242. /* IDSEL 0x00 (PrPMC Site) */
  243. 0000 0 0 1 &mpic 0 1
  244. 0000 0 0 2 &mpic 1 1
  245. 0000 0 0 3 &mpic 2 1
  246. 0000 0 0 4 &mpic 3 1
  247. /* IDSEL 0x04 (VIA chip) */
  248. 2000 0 0 1 &mpic 0 1
  249. 2000 0 0 2 &mpic 1 1
  250. 2000 0 0 3 &mpic 2 1
  251. 2000 0 0 4 &mpic 3 1
  252. /* IDSEL 0x05 (8139) */
  253. 2800 0 0 1 &mpic 1 1
  254. /* IDSEL 0x06 (Slot 6) */
  255. 3000 0 0 1 &mpic 2 1
  256. 3000 0 0 2 &mpic 3 1
  257. 3000 0 0 3 &mpic 0 1
  258. 3000 0 0 4 &mpic 1 1
  259. /* IDESL 0x07 (Slot 7) */
  260. 3800 0 0 1 &mpic 3 1
  261. 3800 0 0 2 &mpic 0 1
  262. 3800 0 0 3 &mpic 1 1
  263. 3800 0 0 4 &mpic 2 1>;
  264. reg = <e000 0 0 0 0>;
  265. #interrupt-cells = <1>;
  266. #size-cells = <2>;
  267. #address-cells = <3>;
  268. ranges = <02000000 0 80000000
  269. 02000000 0 80000000
  270. 0 20000000
  271. 01000000 0 00000000
  272. 01000000 0 00000000
  273. 0 00080000>;
  274. clock-frequency = <1fca055>;
  275. isa@4 {
  276. device_type = "isa";
  277. #interrupt-cells = <2>;
  278. #size-cells = <1>;
  279. #address-cells = <2>;
  280. reg = <2000 0 0 0 0>;
  281. ranges = <1 0 01000000 0 0 00001000>;
  282. interrupt-parent = <&i8259>;
  283. i8259: interrupt-controller@20 {
  284. clock-frequency = <0>;
  285. interrupt-controller;
  286. device_type = "interrupt-controller";
  287. reg = <1 20 2
  288. 1 a0 2
  289. 1 4d0 2>;
  290. #address-cells = <0>;
  291. #interrupt-cells = <2>;
  292. built-in;
  293. compatible = "chrp,iic";
  294. interrupts = <0 1>;
  295. interrupt-parent = <&mpic>;
  296. };
  297. rtc@70 {
  298. compatible = "pnpPNP,b00";
  299. reg = <1 70 2>;
  300. };
  301. };
  302. };
  303. };
  304. pci@9000 {
  305. interrupt-map-mask = <f800 0 0 7>;
  306. interrupt-map = <
  307. /* IDSEL 0x15 */
  308. a800 0 0 1 &mpic b 1
  309. a800 0 0 2 &mpic 1 1
  310. a800 0 0 3 &mpic 2 1
  311. a800 0 0 4 &mpic 3 1>;
  312. interrupt-parent = <&mpic>;
  313. interrupts = <19 2>;
  314. bus-range = <0 0>;
  315. ranges = <02000000 0 90000000 90000000 0 10000000
  316. 01000000 0 00000000 e2800000 0 00800000>;
  317. clock-frequency = <3f940aa>;
  318. #interrupt-cells = <1>;
  319. #size-cells = <2>;
  320. #address-cells = <3>;
  321. reg = <9000 1000>;
  322. compatible = "fsl,mpc8540-pci";
  323. device_type = "pci";
  324. };
  325. /* PCI Express */
  326. pcie@a000 {
  327. interrupt-map-mask = <f800 0 0 7>;
  328. interrupt-map = <
  329. /* IDSEL 0x0 (PEX) */
  330. 00000 0 0 1 &mpic 0 1
  331. 00000 0 0 2 &mpic 1 1
  332. 00000 0 0 3 &mpic 2 1
  333. 00000 0 0 4 &mpic 3 1>;
  334. interrupt-parent = <&mpic>;
  335. interrupts = <1a 2>;
  336. bus-range = <0 ff>;
  337. ranges = <02000000 0 a0000000 a0000000 0 20000000
  338. 01000000 0 00000000 e3000000 0 08000000>;
  339. clock-frequency = <1fca055>;
  340. #interrupt-cells = <1>;
  341. #size-cells = <2>;
  342. #address-cells = <3>;
  343. reg = <a000 1000>;
  344. compatible = "fsl,mpc8548-pcie";
  345. device_type = "pci";
  346. };
  347. mpic: pic@40000 {
  348. clock-frequency = <0>;
  349. interrupt-controller;
  350. #address-cells = <0>;
  351. #interrupt-cells = <2>;
  352. reg = <40000 40000>;
  353. built-in;
  354. compatible = "chrp,open-pic";
  355. device_type = "open-pic";
  356. big-endian;
  357. };
  358. };
  359. };