mca.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048
  1. /*
  2. * File: mca.c
  3. * Purpose: Generic MCA handling layer
  4. *
  5. * Updated for latest kernel
  6. * Copyright (C) 2003 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. *
  9. * Copyright (C) 2002 Dell Inc.
  10. * Copyright (C) Matt Domsch (Matt_Domsch@dell.com)
  11. *
  12. * Copyright (C) 2002 Intel
  13. * Copyright (C) Jenna Hall (jenna.s.hall@intel.com)
  14. *
  15. * Copyright (C) 2001 Intel
  16. * Copyright (C) Fred Lewis (frederick.v.lewis@intel.com)
  17. *
  18. * Copyright (C) 2000 Intel
  19. * Copyright (C) Chuck Fleckenstein (cfleck@co.intel.com)
  20. *
  21. * Copyright (C) 1999, 2004 Silicon Graphics, Inc.
  22. * Copyright (C) Vijay Chander(vijay@engr.sgi.com)
  23. *
  24. * 03/04/15 D. Mosberger Added INIT backtrace support.
  25. * 02/03/25 M. Domsch GUID cleanups
  26. *
  27. * 02/01/04 J. Hall Aligned MCA stack to 16 bytes, added platform vs. CPU
  28. * error flag, set SAL default return values, changed
  29. * error record structure to linked list, added init call
  30. * to sal_get_state_info_size().
  31. *
  32. * 01/01/03 F. Lewis Added setup of CMCI and CPEI IRQs, logging of corrected
  33. * platform errors, completed code for logging of
  34. * corrected & uncorrected machine check errors, and
  35. * updated for conformance with Nov. 2000 revision of the
  36. * SAL 3.0 spec.
  37. * 00/03/29 C. Fleckenstein Fixed PAL/SAL update issues, began MCA bug fixes, logging issues,
  38. * added min save state dump, added INIT handler.
  39. *
  40. * 2003-12-08 Keith Owens <kaos@sgi.com>
  41. * smp_call_function() must not be called from interrupt context (can
  42. * deadlock on tasklist_lock). Use keventd to call smp_call_function().
  43. *
  44. * 2004-02-01 Keith Owens <kaos@sgi.com>
  45. * Avoid deadlock when using printk() for MCA and INIT records.
  46. * Delete all record printing code, moved to salinfo_decode in user space.
  47. * Mark variables and functions static where possible.
  48. * Delete dead variables and functions.
  49. * Reorder to remove the need for forward declarations and to consolidate
  50. * related code.
  51. *
  52. * 2005-08-12 Keith Owens <kaos@sgi.com>
  53. * Convert MCA/INIT handlers to use per event stacks and SAL/OS state.
  54. *
  55. * 2005-10-07 Keith Owens <kaos@sgi.com>
  56. * Add notify_die() hooks.
  57. *
  58. * 2006-09-15 Hidetoshi Seto <seto.hidetoshi@jp.fujitsu.com>
  59. * Add printing support for MCA/INIT.
  60. *
  61. * 2007-04-27 Russ Anderson <rja@sgi.com>
  62. * Support multiple cpus going through OS_MCA in the same event.
  63. */
  64. #include <linux/types.h>
  65. #include <linux/init.h>
  66. #include <linux/sched.h>
  67. #include <linux/interrupt.h>
  68. #include <linux/irq.h>
  69. #include <linux/bootmem.h>
  70. #include <linux/acpi.h>
  71. #include <linux/timer.h>
  72. #include <linux/module.h>
  73. #include <linux/kernel.h>
  74. #include <linux/smp.h>
  75. #include <linux/workqueue.h>
  76. #include <linux/cpumask.h>
  77. #include <linux/kdebug.h>
  78. #include <asm/delay.h>
  79. #include <asm/machvec.h>
  80. #include <asm/meminit.h>
  81. #include <asm/page.h>
  82. #include <asm/ptrace.h>
  83. #include <asm/system.h>
  84. #include <asm/sal.h>
  85. #include <asm/mca.h>
  86. #include <asm/kexec.h>
  87. #include <asm/irq.h>
  88. #include <asm/hw_irq.h>
  89. #include "mca_drv.h"
  90. #include "entry.h"
  91. #if defined(IA64_MCA_DEBUG_INFO)
  92. # define IA64_MCA_DEBUG(fmt...) printk(fmt)
  93. #else
  94. # define IA64_MCA_DEBUG(fmt...)
  95. #endif
  96. /* Used by mca_asm.S */
  97. DEFINE_PER_CPU(u64, ia64_mca_data); /* == __per_cpu_mca[smp_processor_id()] */
  98. DEFINE_PER_CPU(u64, ia64_mca_per_cpu_pte); /* PTE to map per-CPU area */
  99. DEFINE_PER_CPU(u64, ia64_mca_pal_pte); /* PTE to map PAL code */
  100. DEFINE_PER_CPU(u64, ia64_mca_pal_base); /* vaddr PAL code granule */
  101. unsigned long __per_cpu_mca[NR_CPUS];
  102. /* In mca_asm.S */
  103. extern void ia64_os_init_dispatch_monarch (void);
  104. extern void ia64_os_init_dispatch_slave (void);
  105. static int monarch_cpu = -1;
  106. static ia64_mc_info_t ia64_mc_info;
  107. #define MAX_CPE_POLL_INTERVAL (15*60*HZ) /* 15 minutes */
  108. #define MIN_CPE_POLL_INTERVAL (2*60*HZ) /* 2 minutes */
  109. #define CMC_POLL_INTERVAL (1*60*HZ) /* 1 minute */
  110. #define CPE_HISTORY_LENGTH 5
  111. #define CMC_HISTORY_LENGTH 5
  112. #ifdef CONFIG_ACPI
  113. static struct timer_list cpe_poll_timer;
  114. #endif
  115. static struct timer_list cmc_poll_timer;
  116. /*
  117. * This variable tells whether we are currently in polling mode.
  118. * Start with this in the wrong state so we won't play w/ timers
  119. * before the system is ready.
  120. */
  121. static int cmc_polling_enabled = 1;
  122. /*
  123. * Clearing this variable prevents CPE polling from getting activated
  124. * in mca_late_init. Use it if your system doesn't provide a CPEI,
  125. * but encounters problems retrieving CPE logs. This should only be
  126. * necessary for debugging.
  127. */
  128. static int cpe_poll_enabled = 1;
  129. extern void salinfo_log_wakeup(int type, u8 *buffer, u64 size, int irqsafe);
  130. static int mca_init __initdata;
  131. /*
  132. * limited & delayed printing support for MCA/INIT handler
  133. */
  134. #define mprintk(fmt...) ia64_mca_printk(fmt)
  135. #define MLOGBUF_SIZE (512+256*NR_CPUS)
  136. #define MLOGBUF_MSGMAX 256
  137. static char mlogbuf[MLOGBUF_SIZE];
  138. static DEFINE_SPINLOCK(mlogbuf_wlock); /* mca context only */
  139. static DEFINE_SPINLOCK(mlogbuf_rlock); /* normal context only */
  140. static unsigned long mlogbuf_start;
  141. static unsigned long mlogbuf_end;
  142. static unsigned int mlogbuf_finished = 0;
  143. static unsigned long mlogbuf_timestamp = 0;
  144. static int loglevel_save = -1;
  145. #define BREAK_LOGLEVEL(__console_loglevel) \
  146. oops_in_progress = 1; \
  147. if (loglevel_save < 0) \
  148. loglevel_save = __console_loglevel; \
  149. __console_loglevel = 15;
  150. #define RESTORE_LOGLEVEL(__console_loglevel) \
  151. if (loglevel_save >= 0) { \
  152. __console_loglevel = loglevel_save; \
  153. loglevel_save = -1; \
  154. } \
  155. mlogbuf_finished = 0; \
  156. oops_in_progress = 0;
  157. /*
  158. * Push messages into buffer, print them later if not urgent.
  159. */
  160. void ia64_mca_printk(const char *fmt, ...)
  161. {
  162. va_list args;
  163. int printed_len;
  164. char temp_buf[MLOGBUF_MSGMAX];
  165. char *p;
  166. va_start(args, fmt);
  167. printed_len = vscnprintf(temp_buf, sizeof(temp_buf), fmt, args);
  168. va_end(args);
  169. /* Copy the output into mlogbuf */
  170. if (oops_in_progress) {
  171. /* mlogbuf was abandoned, use printk directly instead. */
  172. printk(temp_buf);
  173. } else {
  174. spin_lock(&mlogbuf_wlock);
  175. for (p = temp_buf; *p; p++) {
  176. unsigned long next = (mlogbuf_end + 1) % MLOGBUF_SIZE;
  177. if (next != mlogbuf_start) {
  178. mlogbuf[mlogbuf_end] = *p;
  179. mlogbuf_end = next;
  180. } else {
  181. /* buffer full */
  182. break;
  183. }
  184. }
  185. mlogbuf[mlogbuf_end] = '\0';
  186. spin_unlock(&mlogbuf_wlock);
  187. }
  188. }
  189. EXPORT_SYMBOL(ia64_mca_printk);
  190. /*
  191. * Print buffered messages.
  192. * NOTE: call this after returning normal context. (ex. from salinfod)
  193. */
  194. void ia64_mlogbuf_dump(void)
  195. {
  196. char temp_buf[MLOGBUF_MSGMAX];
  197. char *p;
  198. unsigned long index;
  199. unsigned long flags;
  200. unsigned int printed_len;
  201. /* Get output from mlogbuf */
  202. while (mlogbuf_start != mlogbuf_end) {
  203. temp_buf[0] = '\0';
  204. p = temp_buf;
  205. printed_len = 0;
  206. spin_lock_irqsave(&mlogbuf_rlock, flags);
  207. index = mlogbuf_start;
  208. while (index != mlogbuf_end) {
  209. *p = mlogbuf[index];
  210. index = (index + 1) % MLOGBUF_SIZE;
  211. if (!*p)
  212. break;
  213. p++;
  214. if (++printed_len >= MLOGBUF_MSGMAX - 1)
  215. break;
  216. }
  217. *p = '\0';
  218. if (temp_buf[0])
  219. printk(temp_buf);
  220. mlogbuf_start = index;
  221. mlogbuf_timestamp = 0;
  222. spin_unlock_irqrestore(&mlogbuf_rlock, flags);
  223. }
  224. }
  225. EXPORT_SYMBOL(ia64_mlogbuf_dump);
  226. /*
  227. * Call this if system is going to down or if immediate flushing messages to
  228. * console is required. (ex. recovery was failed, crash dump is going to be
  229. * invoked, long-wait rendezvous etc.)
  230. * NOTE: this should be called from monarch.
  231. */
  232. static void ia64_mlogbuf_finish(int wait)
  233. {
  234. BREAK_LOGLEVEL(console_loglevel);
  235. spin_lock_init(&mlogbuf_rlock);
  236. ia64_mlogbuf_dump();
  237. printk(KERN_EMERG "mlogbuf_finish: printing switched to urgent mode, "
  238. "MCA/INIT might be dodgy or fail.\n");
  239. if (!wait)
  240. return;
  241. /* wait for console */
  242. printk("Delaying for 5 seconds...\n");
  243. udelay(5*1000000);
  244. mlogbuf_finished = 1;
  245. }
  246. /*
  247. * Print buffered messages from INIT context.
  248. */
  249. static void ia64_mlogbuf_dump_from_init(void)
  250. {
  251. if (mlogbuf_finished)
  252. return;
  253. if (mlogbuf_timestamp && (mlogbuf_timestamp + 30*HZ > jiffies)) {
  254. printk(KERN_ERR "INIT: mlogbuf_dump is interrupted by INIT "
  255. " and the system seems to be messed up.\n");
  256. ia64_mlogbuf_finish(0);
  257. return;
  258. }
  259. if (!spin_trylock(&mlogbuf_rlock)) {
  260. printk(KERN_ERR "INIT: mlogbuf_dump is interrupted by INIT. "
  261. "Generated messages other than stack dump will be "
  262. "buffered to mlogbuf and will be printed later.\n");
  263. printk(KERN_ERR "INIT: If messages would not printed after "
  264. "this INIT, wait 30sec and assert INIT again.\n");
  265. if (!mlogbuf_timestamp)
  266. mlogbuf_timestamp = jiffies;
  267. return;
  268. }
  269. spin_unlock(&mlogbuf_rlock);
  270. ia64_mlogbuf_dump();
  271. }
  272. static void inline
  273. ia64_mca_spin(const char *func)
  274. {
  275. if (monarch_cpu == smp_processor_id())
  276. ia64_mlogbuf_finish(0);
  277. mprintk(KERN_EMERG "%s: spinning here, not returning to SAL\n", func);
  278. while (1)
  279. cpu_relax();
  280. }
  281. /*
  282. * IA64_MCA log support
  283. */
  284. #define IA64_MAX_LOGS 2 /* Double-buffering for nested MCAs */
  285. #define IA64_MAX_LOG_TYPES 4 /* MCA, INIT, CMC, CPE */
  286. typedef struct ia64_state_log_s
  287. {
  288. spinlock_t isl_lock;
  289. int isl_index;
  290. unsigned long isl_count;
  291. ia64_err_rec_t *isl_log[IA64_MAX_LOGS]; /* need space to store header + error log */
  292. } ia64_state_log_t;
  293. static ia64_state_log_t ia64_state_log[IA64_MAX_LOG_TYPES];
  294. #define IA64_LOG_ALLOCATE(it, size) \
  295. {ia64_state_log[it].isl_log[IA64_LOG_CURR_INDEX(it)] = \
  296. (ia64_err_rec_t *)alloc_bootmem(size); \
  297. ia64_state_log[it].isl_log[IA64_LOG_NEXT_INDEX(it)] = \
  298. (ia64_err_rec_t *)alloc_bootmem(size);}
  299. #define IA64_LOG_LOCK_INIT(it) spin_lock_init(&ia64_state_log[it].isl_lock)
  300. #define IA64_LOG_LOCK(it) spin_lock_irqsave(&ia64_state_log[it].isl_lock, s)
  301. #define IA64_LOG_UNLOCK(it) spin_unlock_irqrestore(&ia64_state_log[it].isl_lock,s)
  302. #define IA64_LOG_NEXT_INDEX(it) ia64_state_log[it].isl_index
  303. #define IA64_LOG_CURR_INDEX(it) 1 - ia64_state_log[it].isl_index
  304. #define IA64_LOG_INDEX_INC(it) \
  305. {ia64_state_log[it].isl_index = 1 - ia64_state_log[it].isl_index; \
  306. ia64_state_log[it].isl_count++;}
  307. #define IA64_LOG_INDEX_DEC(it) \
  308. ia64_state_log[it].isl_index = 1 - ia64_state_log[it].isl_index
  309. #define IA64_LOG_NEXT_BUFFER(it) (void *)((ia64_state_log[it].isl_log[IA64_LOG_NEXT_INDEX(it)]))
  310. #define IA64_LOG_CURR_BUFFER(it) (void *)((ia64_state_log[it].isl_log[IA64_LOG_CURR_INDEX(it)]))
  311. #define IA64_LOG_COUNT(it) ia64_state_log[it].isl_count
  312. /*
  313. * ia64_log_init
  314. * Reset the OS ia64 log buffer
  315. * Inputs : info_type (SAL_INFO_TYPE_{MCA,INIT,CMC,CPE})
  316. * Outputs : None
  317. */
  318. static void __init
  319. ia64_log_init(int sal_info_type)
  320. {
  321. u64 max_size = 0;
  322. IA64_LOG_NEXT_INDEX(sal_info_type) = 0;
  323. IA64_LOG_LOCK_INIT(sal_info_type);
  324. // SAL will tell us the maximum size of any error record of this type
  325. max_size = ia64_sal_get_state_info_size(sal_info_type);
  326. if (!max_size)
  327. /* alloc_bootmem() doesn't like zero-sized allocations! */
  328. return;
  329. // set up OS data structures to hold error info
  330. IA64_LOG_ALLOCATE(sal_info_type, max_size);
  331. memset(IA64_LOG_CURR_BUFFER(sal_info_type), 0, max_size);
  332. memset(IA64_LOG_NEXT_BUFFER(sal_info_type), 0, max_size);
  333. }
  334. /*
  335. * ia64_log_get
  336. *
  337. * Get the current MCA log from SAL and copy it into the OS log buffer.
  338. *
  339. * Inputs : info_type (SAL_INFO_TYPE_{MCA,INIT,CMC,CPE})
  340. * irq_safe whether you can use printk at this point
  341. * Outputs : size (total record length)
  342. * *buffer (ptr to error record)
  343. *
  344. */
  345. static u64
  346. ia64_log_get(int sal_info_type, u8 **buffer, int irq_safe)
  347. {
  348. sal_log_record_header_t *log_buffer;
  349. u64 total_len = 0;
  350. unsigned long s;
  351. IA64_LOG_LOCK(sal_info_type);
  352. /* Get the process state information */
  353. log_buffer = IA64_LOG_NEXT_BUFFER(sal_info_type);
  354. total_len = ia64_sal_get_state_info(sal_info_type, (u64 *)log_buffer);
  355. if (total_len) {
  356. IA64_LOG_INDEX_INC(sal_info_type);
  357. IA64_LOG_UNLOCK(sal_info_type);
  358. if (irq_safe) {
  359. IA64_MCA_DEBUG("%s: SAL error record type %d retrieved. "
  360. "Record length = %ld\n", __FUNCTION__, sal_info_type, total_len);
  361. }
  362. *buffer = (u8 *) log_buffer;
  363. return total_len;
  364. } else {
  365. IA64_LOG_UNLOCK(sal_info_type);
  366. return 0;
  367. }
  368. }
  369. /*
  370. * ia64_mca_log_sal_error_record
  371. *
  372. * This function retrieves a specified error record type from SAL
  373. * and wakes up any processes waiting for error records.
  374. *
  375. * Inputs : sal_info_type (Type of error record MCA/CMC/CPE)
  376. * FIXME: remove MCA and irq_safe.
  377. */
  378. static void
  379. ia64_mca_log_sal_error_record(int sal_info_type)
  380. {
  381. u8 *buffer;
  382. sal_log_record_header_t *rh;
  383. u64 size;
  384. int irq_safe = sal_info_type != SAL_INFO_TYPE_MCA;
  385. #ifdef IA64_MCA_DEBUG_INFO
  386. static const char * const rec_name[] = { "MCA", "INIT", "CMC", "CPE" };
  387. #endif
  388. size = ia64_log_get(sal_info_type, &buffer, irq_safe);
  389. if (!size)
  390. return;
  391. salinfo_log_wakeup(sal_info_type, buffer, size, irq_safe);
  392. if (irq_safe)
  393. IA64_MCA_DEBUG("CPU %d: SAL log contains %s error record\n",
  394. smp_processor_id(),
  395. sal_info_type < ARRAY_SIZE(rec_name) ? rec_name[sal_info_type] : "UNKNOWN");
  396. /* Clear logs from corrected errors in case there's no user-level logger */
  397. rh = (sal_log_record_header_t *)buffer;
  398. if (rh->severity == sal_log_severity_corrected)
  399. ia64_sal_clear_state_info(sal_info_type);
  400. }
  401. /*
  402. * search_mca_table
  403. * See if the MCA surfaced in an instruction range
  404. * that has been tagged as recoverable.
  405. *
  406. * Inputs
  407. * first First address range to check
  408. * last Last address range to check
  409. * ip Instruction pointer, address we are looking for
  410. *
  411. * Return value:
  412. * 1 on Success (in the table)/ 0 on Failure (not in the table)
  413. */
  414. int
  415. search_mca_table (const struct mca_table_entry *first,
  416. const struct mca_table_entry *last,
  417. unsigned long ip)
  418. {
  419. const struct mca_table_entry *curr;
  420. u64 curr_start, curr_end;
  421. curr = first;
  422. while (curr <= last) {
  423. curr_start = (u64) &curr->start_addr + curr->start_addr;
  424. curr_end = (u64) &curr->end_addr + curr->end_addr;
  425. if ((ip >= curr_start) && (ip <= curr_end)) {
  426. return 1;
  427. }
  428. curr++;
  429. }
  430. return 0;
  431. }
  432. /* Given an address, look for it in the mca tables. */
  433. int mca_recover_range(unsigned long addr)
  434. {
  435. extern struct mca_table_entry __start___mca_table[];
  436. extern struct mca_table_entry __stop___mca_table[];
  437. return search_mca_table(__start___mca_table, __stop___mca_table-1, addr);
  438. }
  439. EXPORT_SYMBOL_GPL(mca_recover_range);
  440. #ifdef CONFIG_ACPI
  441. int cpe_vector = -1;
  442. int ia64_cpe_irq = -1;
  443. static irqreturn_t
  444. ia64_mca_cpe_int_handler (int cpe_irq, void *arg)
  445. {
  446. static unsigned long cpe_history[CPE_HISTORY_LENGTH];
  447. static int index;
  448. static DEFINE_SPINLOCK(cpe_history_lock);
  449. IA64_MCA_DEBUG("%s: received interrupt vector = %#x on CPU %d\n",
  450. __FUNCTION__, cpe_irq, smp_processor_id());
  451. /* SAL spec states this should run w/ interrupts enabled */
  452. local_irq_enable();
  453. spin_lock(&cpe_history_lock);
  454. if (!cpe_poll_enabled && cpe_vector >= 0) {
  455. int i, count = 1; /* we know 1 happened now */
  456. unsigned long now = jiffies;
  457. for (i = 0; i < CPE_HISTORY_LENGTH; i++) {
  458. if (now - cpe_history[i] <= HZ)
  459. count++;
  460. }
  461. IA64_MCA_DEBUG(KERN_INFO "CPE threshold %d/%d\n", count, CPE_HISTORY_LENGTH);
  462. if (count >= CPE_HISTORY_LENGTH) {
  463. cpe_poll_enabled = 1;
  464. spin_unlock(&cpe_history_lock);
  465. disable_irq_nosync(local_vector_to_irq(IA64_CPE_VECTOR));
  466. /*
  467. * Corrected errors will still be corrected, but
  468. * make sure there's a log somewhere that indicates
  469. * something is generating more than we can handle.
  470. */
  471. printk(KERN_WARNING "WARNING: Switching to polling CPE handler; error records may be lost\n");
  472. mod_timer(&cpe_poll_timer, jiffies + MIN_CPE_POLL_INTERVAL);
  473. /* lock already released, get out now */
  474. goto out;
  475. } else {
  476. cpe_history[index++] = now;
  477. if (index == CPE_HISTORY_LENGTH)
  478. index = 0;
  479. }
  480. }
  481. spin_unlock(&cpe_history_lock);
  482. out:
  483. /* Get the CPE error record and log it */
  484. ia64_mca_log_sal_error_record(SAL_INFO_TYPE_CPE);
  485. return IRQ_HANDLED;
  486. }
  487. #endif /* CONFIG_ACPI */
  488. #ifdef CONFIG_ACPI
  489. /*
  490. * ia64_mca_register_cpev
  491. *
  492. * Register the corrected platform error vector with SAL.
  493. *
  494. * Inputs
  495. * cpev Corrected Platform Error Vector number
  496. *
  497. * Outputs
  498. * None
  499. */
  500. static void __init
  501. ia64_mca_register_cpev (int cpev)
  502. {
  503. /* Register the CPE interrupt vector with SAL */
  504. struct ia64_sal_retval isrv;
  505. isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_CPE_INT, SAL_MC_PARAM_MECHANISM_INT, cpev, 0, 0);
  506. if (isrv.status) {
  507. printk(KERN_ERR "Failed to register Corrected Platform "
  508. "Error interrupt vector with SAL (status %ld)\n", isrv.status);
  509. return;
  510. }
  511. IA64_MCA_DEBUG("%s: corrected platform error "
  512. "vector %#x registered\n", __FUNCTION__, cpev);
  513. }
  514. #endif /* CONFIG_ACPI */
  515. /*
  516. * ia64_mca_cmc_vector_setup
  517. *
  518. * Setup the corrected machine check vector register in the processor.
  519. * (The interrupt is masked on boot. ia64_mca_late_init unmask this.)
  520. * This function is invoked on a per-processor basis.
  521. *
  522. * Inputs
  523. * None
  524. *
  525. * Outputs
  526. * None
  527. */
  528. void __cpuinit
  529. ia64_mca_cmc_vector_setup (void)
  530. {
  531. cmcv_reg_t cmcv;
  532. cmcv.cmcv_regval = 0;
  533. cmcv.cmcv_mask = 1; /* Mask/disable interrupt at first */
  534. cmcv.cmcv_vector = IA64_CMC_VECTOR;
  535. ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
  536. IA64_MCA_DEBUG("%s: CPU %d corrected "
  537. "machine check vector %#x registered.\n",
  538. __FUNCTION__, smp_processor_id(), IA64_CMC_VECTOR);
  539. IA64_MCA_DEBUG("%s: CPU %d CMCV = %#016lx\n",
  540. __FUNCTION__, smp_processor_id(), ia64_getreg(_IA64_REG_CR_CMCV));
  541. }
  542. /*
  543. * ia64_mca_cmc_vector_disable
  544. *
  545. * Mask the corrected machine check vector register in the processor.
  546. * This function is invoked on a per-processor basis.
  547. *
  548. * Inputs
  549. * dummy(unused)
  550. *
  551. * Outputs
  552. * None
  553. */
  554. static void
  555. ia64_mca_cmc_vector_disable (void *dummy)
  556. {
  557. cmcv_reg_t cmcv;
  558. cmcv.cmcv_regval = ia64_getreg(_IA64_REG_CR_CMCV);
  559. cmcv.cmcv_mask = 1; /* Mask/disable interrupt */
  560. ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
  561. IA64_MCA_DEBUG("%s: CPU %d corrected "
  562. "machine check vector %#x disabled.\n",
  563. __FUNCTION__, smp_processor_id(), cmcv.cmcv_vector);
  564. }
  565. /*
  566. * ia64_mca_cmc_vector_enable
  567. *
  568. * Unmask the corrected machine check vector register in the processor.
  569. * This function is invoked on a per-processor basis.
  570. *
  571. * Inputs
  572. * dummy(unused)
  573. *
  574. * Outputs
  575. * None
  576. */
  577. static void
  578. ia64_mca_cmc_vector_enable (void *dummy)
  579. {
  580. cmcv_reg_t cmcv;
  581. cmcv.cmcv_regval = ia64_getreg(_IA64_REG_CR_CMCV);
  582. cmcv.cmcv_mask = 0; /* Unmask/enable interrupt */
  583. ia64_setreg(_IA64_REG_CR_CMCV, cmcv.cmcv_regval);
  584. IA64_MCA_DEBUG("%s: CPU %d corrected "
  585. "machine check vector %#x enabled.\n",
  586. __FUNCTION__, smp_processor_id(), cmcv.cmcv_vector);
  587. }
  588. /*
  589. * ia64_mca_cmc_vector_disable_keventd
  590. *
  591. * Called via keventd (smp_call_function() is not safe in interrupt context) to
  592. * disable the cmc interrupt vector.
  593. */
  594. static void
  595. ia64_mca_cmc_vector_disable_keventd(struct work_struct *unused)
  596. {
  597. on_each_cpu(ia64_mca_cmc_vector_disable, NULL, 1, 0);
  598. }
  599. /*
  600. * ia64_mca_cmc_vector_enable_keventd
  601. *
  602. * Called via keventd (smp_call_function() is not safe in interrupt context) to
  603. * enable the cmc interrupt vector.
  604. */
  605. static void
  606. ia64_mca_cmc_vector_enable_keventd(struct work_struct *unused)
  607. {
  608. on_each_cpu(ia64_mca_cmc_vector_enable, NULL, 1, 0);
  609. }
  610. /*
  611. * ia64_mca_wakeup
  612. *
  613. * Send an inter-cpu interrupt to wake-up a particular cpu
  614. * and mark that cpu to be out of rendez.
  615. *
  616. * Inputs : cpuid
  617. * Outputs : None
  618. */
  619. static void
  620. ia64_mca_wakeup(int cpu)
  621. {
  622. platform_send_ipi(cpu, IA64_MCA_WAKEUP_VECTOR, IA64_IPI_DM_INT, 0);
  623. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
  624. }
  625. /*
  626. * ia64_mca_wakeup_all
  627. *
  628. * Wakeup all the cpus which have rendez'ed previously.
  629. *
  630. * Inputs : None
  631. * Outputs : None
  632. */
  633. static void
  634. ia64_mca_wakeup_all(void)
  635. {
  636. int cpu;
  637. /* Clear the Rendez checkin flag for all cpus */
  638. for_each_online_cpu(cpu) {
  639. if (ia64_mc_info.imi_rendez_checkin[cpu] == IA64_MCA_RENDEZ_CHECKIN_DONE)
  640. ia64_mca_wakeup(cpu);
  641. }
  642. }
  643. /*
  644. * ia64_mca_rendez_interrupt_handler
  645. *
  646. * This is handler used to put slave processors into spinloop
  647. * while the monarch processor does the mca handling and later
  648. * wake each slave up once the monarch is done.
  649. *
  650. * Inputs : None
  651. * Outputs : None
  652. */
  653. static irqreturn_t
  654. ia64_mca_rendez_int_handler(int rendez_irq, void *arg)
  655. {
  656. unsigned long flags;
  657. int cpu = smp_processor_id();
  658. struct ia64_mca_notify_die nd =
  659. { .sos = NULL, .monarch_cpu = &monarch_cpu };
  660. /* Mask all interrupts */
  661. local_irq_save(flags);
  662. if (notify_die(DIE_MCA_RENDZVOUS_ENTER, "MCA", get_irq_regs(),
  663. (long)&nd, 0, 0) == NOTIFY_STOP)
  664. ia64_mca_spin(__FUNCTION__);
  665. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_DONE;
  666. /* Register with the SAL monarch that the slave has
  667. * reached SAL
  668. */
  669. ia64_sal_mc_rendez();
  670. if (notify_die(DIE_MCA_RENDZVOUS_PROCESS, "MCA", get_irq_regs(),
  671. (long)&nd, 0, 0) == NOTIFY_STOP)
  672. ia64_mca_spin(__FUNCTION__);
  673. /* Wait for the monarch cpu to exit. */
  674. while (monarch_cpu != -1)
  675. cpu_relax(); /* spin until monarch leaves */
  676. if (notify_die(DIE_MCA_RENDZVOUS_LEAVE, "MCA", get_irq_regs(),
  677. (long)&nd, 0, 0) == NOTIFY_STOP)
  678. ia64_mca_spin(__FUNCTION__);
  679. /* Enable all interrupts */
  680. local_irq_restore(flags);
  681. return IRQ_HANDLED;
  682. }
  683. /*
  684. * ia64_mca_wakeup_int_handler
  685. *
  686. * The interrupt handler for processing the inter-cpu interrupt to the
  687. * slave cpu which was spinning in the rendez loop.
  688. * Since this spinning is done by turning off the interrupts and
  689. * polling on the wakeup-interrupt bit in the IRR, there is
  690. * nothing useful to be done in the handler.
  691. *
  692. * Inputs : wakeup_irq (Wakeup-interrupt bit)
  693. * arg (Interrupt handler specific argument)
  694. * Outputs : None
  695. *
  696. */
  697. static irqreturn_t
  698. ia64_mca_wakeup_int_handler(int wakeup_irq, void *arg)
  699. {
  700. return IRQ_HANDLED;
  701. }
  702. /* Function pointer for extra MCA recovery */
  703. int (*ia64_mca_ucmc_extension)
  704. (void*,struct ia64_sal_os_state*)
  705. = NULL;
  706. int
  707. ia64_reg_MCA_extension(int (*fn)(void *, struct ia64_sal_os_state *))
  708. {
  709. if (ia64_mca_ucmc_extension)
  710. return 1;
  711. ia64_mca_ucmc_extension = fn;
  712. return 0;
  713. }
  714. void
  715. ia64_unreg_MCA_extension(void)
  716. {
  717. if (ia64_mca_ucmc_extension)
  718. ia64_mca_ucmc_extension = NULL;
  719. }
  720. EXPORT_SYMBOL(ia64_reg_MCA_extension);
  721. EXPORT_SYMBOL(ia64_unreg_MCA_extension);
  722. static inline void
  723. copy_reg(const u64 *fr, u64 fnat, u64 *tr, u64 *tnat)
  724. {
  725. u64 fslot, tslot, nat;
  726. *tr = *fr;
  727. fslot = ((unsigned long)fr >> 3) & 63;
  728. tslot = ((unsigned long)tr >> 3) & 63;
  729. *tnat &= ~(1UL << tslot);
  730. nat = (fnat >> fslot) & 1;
  731. *tnat |= (nat << tslot);
  732. }
  733. /* Change the comm field on the MCA/INT task to include the pid that
  734. * was interrupted, it makes for easier debugging. If that pid was 0
  735. * (swapper or nested MCA/INIT) then use the start of the previous comm
  736. * field suffixed with its cpu.
  737. */
  738. static void
  739. ia64_mca_modify_comm(const struct task_struct *previous_current)
  740. {
  741. char *p, comm[sizeof(current->comm)];
  742. if (previous_current->pid)
  743. snprintf(comm, sizeof(comm), "%s %d",
  744. current->comm, previous_current->pid);
  745. else {
  746. int l;
  747. if ((p = strchr(previous_current->comm, ' ')))
  748. l = p - previous_current->comm;
  749. else
  750. l = strlen(previous_current->comm);
  751. snprintf(comm, sizeof(comm), "%s %*s %d",
  752. current->comm, l, previous_current->comm,
  753. task_thread_info(previous_current)->cpu);
  754. }
  755. memcpy(current->comm, comm, sizeof(current->comm));
  756. }
  757. /* On entry to this routine, we are running on the per cpu stack, see
  758. * mca_asm.h. The original stack has not been touched by this event. Some of
  759. * the original stack's registers will be in the RBS on this stack. This stack
  760. * also contains a partial pt_regs and switch_stack, the rest of the data is in
  761. * PAL minstate.
  762. *
  763. * The first thing to do is modify the original stack to look like a blocked
  764. * task so we can run backtrace on the original task. Also mark the per cpu
  765. * stack as current to ensure that we use the correct task state, it also means
  766. * that we can do backtrace on the MCA/INIT handler code itself.
  767. */
  768. static struct task_struct *
  769. ia64_mca_modify_original_stack(struct pt_regs *regs,
  770. const struct switch_stack *sw,
  771. struct ia64_sal_os_state *sos,
  772. const char *type)
  773. {
  774. char *p;
  775. ia64_va va;
  776. extern char ia64_leave_kernel[]; /* Need asm address, not function descriptor */
  777. const pal_min_state_area_t *ms = sos->pal_min_state;
  778. struct task_struct *previous_current;
  779. struct pt_regs *old_regs;
  780. struct switch_stack *old_sw;
  781. unsigned size = sizeof(struct pt_regs) +
  782. sizeof(struct switch_stack) + 16;
  783. u64 *old_bspstore, *old_bsp;
  784. u64 *new_bspstore, *new_bsp;
  785. u64 old_unat, old_rnat, new_rnat, nat;
  786. u64 slots, loadrs = regs->loadrs;
  787. u64 r12 = ms->pmsa_gr[12-1], r13 = ms->pmsa_gr[13-1];
  788. u64 ar_bspstore = regs->ar_bspstore;
  789. u64 ar_bsp = regs->ar_bspstore + (loadrs >> 16);
  790. const u64 *bank;
  791. const char *msg;
  792. int cpu = smp_processor_id();
  793. previous_current = curr_task(cpu);
  794. set_curr_task(cpu, current);
  795. if ((p = strchr(current->comm, ' ')))
  796. *p = '\0';
  797. /* Best effort attempt to cope with MCA/INIT delivered while in
  798. * physical mode.
  799. */
  800. regs->cr_ipsr = ms->pmsa_ipsr;
  801. if (ia64_psr(regs)->dt == 0) {
  802. va.l = r12;
  803. if (va.f.reg == 0) {
  804. va.f.reg = 7;
  805. r12 = va.l;
  806. }
  807. va.l = r13;
  808. if (va.f.reg == 0) {
  809. va.f.reg = 7;
  810. r13 = va.l;
  811. }
  812. }
  813. if (ia64_psr(regs)->rt == 0) {
  814. va.l = ar_bspstore;
  815. if (va.f.reg == 0) {
  816. va.f.reg = 7;
  817. ar_bspstore = va.l;
  818. }
  819. va.l = ar_bsp;
  820. if (va.f.reg == 0) {
  821. va.f.reg = 7;
  822. ar_bsp = va.l;
  823. }
  824. }
  825. /* mca_asm.S ia64_old_stack() cannot assume that the dirty registers
  826. * have been copied to the old stack, the old stack may fail the
  827. * validation tests below. So ia64_old_stack() must restore the dirty
  828. * registers from the new stack. The old and new bspstore probably
  829. * have different alignments, so loadrs calculated on the old bsp
  830. * cannot be used to restore from the new bsp. Calculate a suitable
  831. * loadrs for the new stack and save it in the new pt_regs, where
  832. * ia64_old_stack() can get it.
  833. */
  834. old_bspstore = (u64 *)ar_bspstore;
  835. old_bsp = (u64 *)ar_bsp;
  836. slots = ia64_rse_num_regs(old_bspstore, old_bsp);
  837. new_bspstore = (u64 *)((u64)current + IA64_RBS_OFFSET);
  838. new_bsp = ia64_rse_skip_regs(new_bspstore, slots);
  839. regs->loadrs = (new_bsp - new_bspstore) * 8 << 16;
  840. /* Verify the previous stack state before we change it */
  841. if (user_mode(regs)) {
  842. msg = "occurred in user space";
  843. /* previous_current is guaranteed to be valid when the task was
  844. * in user space, so ...
  845. */
  846. ia64_mca_modify_comm(previous_current);
  847. goto no_mod;
  848. }
  849. if (r13 != sos->prev_IA64_KR_CURRENT) {
  850. msg = "inconsistent previous current and r13";
  851. goto no_mod;
  852. }
  853. if (!mca_recover_range(ms->pmsa_iip)) {
  854. if ((r12 - r13) >= KERNEL_STACK_SIZE) {
  855. msg = "inconsistent r12 and r13";
  856. goto no_mod;
  857. }
  858. if ((ar_bspstore - r13) >= KERNEL_STACK_SIZE) {
  859. msg = "inconsistent ar.bspstore and r13";
  860. goto no_mod;
  861. }
  862. va.p = old_bspstore;
  863. if (va.f.reg < 5) {
  864. msg = "old_bspstore is in the wrong region";
  865. goto no_mod;
  866. }
  867. if ((ar_bsp - r13) >= KERNEL_STACK_SIZE) {
  868. msg = "inconsistent ar.bsp and r13";
  869. goto no_mod;
  870. }
  871. size += (ia64_rse_skip_regs(old_bspstore, slots) - old_bspstore) * 8;
  872. if (ar_bspstore + size > r12) {
  873. msg = "no room for blocked state";
  874. goto no_mod;
  875. }
  876. }
  877. ia64_mca_modify_comm(previous_current);
  878. /* Make the original task look blocked. First stack a struct pt_regs,
  879. * describing the state at the time of interrupt. mca_asm.S built a
  880. * partial pt_regs, copy it and fill in the blanks using minstate.
  881. */
  882. p = (char *)r12 - sizeof(*regs);
  883. old_regs = (struct pt_regs *)p;
  884. memcpy(old_regs, regs, sizeof(*regs));
  885. /* If ipsr.ic then use pmsa_{iip,ipsr,ifs}, else use
  886. * pmsa_{xip,xpsr,xfs}
  887. */
  888. if (ia64_psr(regs)->ic) {
  889. old_regs->cr_iip = ms->pmsa_iip;
  890. old_regs->cr_ipsr = ms->pmsa_ipsr;
  891. old_regs->cr_ifs = ms->pmsa_ifs;
  892. } else {
  893. old_regs->cr_iip = ms->pmsa_xip;
  894. old_regs->cr_ipsr = ms->pmsa_xpsr;
  895. old_regs->cr_ifs = ms->pmsa_xfs;
  896. }
  897. old_regs->pr = ms->pmsa_pr;
  898. old_regs->b0 = ms->pmsa_br0;
  899. old_regs->loadrs = loadrs;
  900. old_regs->ar_rsc = ms->pmsa_rsc;
  901. old_unat = old_regs->ar_unat;
  902. copy_reg(&ms->pmsa_gr[1-1], ms->pmsa_nat_bits, &old_regs->r1, &old_unat);
  903. copy_reg(&ms->pmsa_gr[2-1], ms->pmsa_nat_bits, &old_regs->r2, &old_unat);
  904. copy_reg(&ms->pmsa_gr[3-1], ms->pmsa_nat_bits, &old_regs->r3, &old_unat);
  905. copy_reg(&ms->pmsa_gr[8-1], ms->pmsa_nat_bits, &old_regs->r8, &old_unat);
  906. copy_reg(&ms->pmsa_gr[9-1], ms->pmsa_nat_bits, &old_regs->r9, &old_unat);
  907. copy_reg(&ms->pmsa_gr[10-1], ms->pmsa_nat_bits, &old_regs->r10, &old_unat);
  908. copy_reg(&ms->pmsa_gr[11-1], ms->pmsa_nat_bits, &old_regs->r11, &old_unat);
  909. copy_reg(&ms->pmsa_gr[12-1], ms->pmsa_nat_bits, &old_regs->r12, &old_unat);
  910. copy_reg(&ms->pmsa_gr[13-1], ms->pmsa_nat_bits, &old_regs->r13, &old_unat);
  911. copy_reg(&ms->pmsa_gr[14-1], ms->pmsa_nat_bits, &old_regs->r14, &old_unat);
  912. copy_reg(&ms->pmsa_gr[15-1], ms->pmsa_nat_bits, &old_regs->r15, &old_unat);
  913. if (ia64_psr(old_regs)->bn)
  914. bank = ms->pmsa_bank1_gr;
  915. else
  916. bank = ms->pmsa_bank0_gr;
  917. copy_reg(&bank[16-16], ms->pmsa_nat_bits, &old_regs->r16, &old_unat);
  918. copy_reg(&bank[17-16], ms->pmsa_nat_bits, &old_regs->r17, &old_unat);
  919. copy_reg(&bank[18-16], ms->pmsa_nat_bits, &old_regs->r18, &old_unat);
  920. copy_reg(&bank[19-16], ms->pmsa_nat_bits, &old_regs->r19, &old_unat);
  921. copy_reg(&bank[20-16], ms->pmsa_nat_bits, &old_regs->r20, &old_unat);
  922. copy_reg(&bank[21-16], ms->pmsa_nat_bits, &old_regs->r21, &old_unat);
  923. copy_reg(&bank[22-16], ms->pmsa_nat_bits, &old_regs->r22, &old_unat);
  924. copy_reg(&bank[23-16], ms->pmsa_nat_bits, &old_regs->r23, &old_unat);
  925. copy_reg(&bank[24-16], ms->pmsa_nat_bits, &old_regs->r24, &old_unat);
  926. copy_reg(&bank[25-16], ms->pmsa_nat_bits, &old_regs->r25, &old_unat);
  927. copy_reg(&bank[26-16], ms->pmsa_nat_bits, &old_regs->r26, &old_unat);
  928. copy_reg(&bank[27-16], ms->pmsa_nat_bits, &old_regs->r27, &old_unat);
  929. copy_reg(&bank[28-16], ms->pmsa_nat_bits, &old_regs->r28, &old_unat);
  930. copy_reg(&bank[29-16], ms->pmsa_nat_bits, &old_regs->r29, &old_unat);
  931. copy_reg(&bank[30-16], ms->pmsa_nat_bits, &old_regs->r30, &old_unat);
  932. copy_reg(&bank[31-16], ms->pmsa_nat_bits, &old_regs->r31, &old_unat);
  933. /* Next stack a struct switch_stack. mca_asm.S built a partial
  934. * switch_stack, copy it and fill in the blanks using pt_regs and
  935. * minstate.
  936. *
  937. * In the synthesized switch_stack, b0 points to ia64_leave_kernel,
  938. * ar.pfs is set to 0.
  939. *
  940. * unwind.c::unw_unwind() does special processing for interrupt frames.
  941. * It checks if the PRED_NON_SYSCALL predicate is set, if the predicate
  942. * is clear then unw_unwind() does _not_ adjust bsp over pt_regs. Not
  943. * that this is documented, of course. Set PRED_NON_SYSCALL in the
  944. * switch_stack on the original stack so it will unwind correctly when
  945. * unwind.c reads pt_regs.
  946. *
  947. * thread.ksp is updated to point to the synthesized switch_stack.
  948. */
  949. p -= sizeof(struct switch_stack);
  950. old_sw = (struct switch_stack *)p;
  951. memcpy(old_sw, sw, sizeof(*sw));
  952. old_sw->caller_unat = old_unat;
  953. old_sw->ar_fpsr = old_regs->ar_fpsr;
  954. copy_reg(&ms->pmsa_gr[4-1], ms->pmsa_nat_bits, &old_sw->r4, &old_unat);
  955. copy_reg(&ms->pmsa_gr[5-1], ms->pmsa_nat_bits, &old_sw->r5, &old_unat);
  956. copy_reg(&ms->pmsa_gr[6-1], ms->pmsa_nat_bits, &old_sw->r6, &old_unat);
  957. copy_reg(&ms->pmsa_gr[7-1], ms->pmsa_nat_bits, &old_sw->r7, &old_unat);
  958. old_sw->b0 = (u64)ia64_leave_kernel;
  959. old_sw->b1 = ms->pmsa_br1;
  960. old_sw->ar_pfs = 0;
  961. old_sw->ar_unat = old_unat;
  962. old_sw->pr = old_regs->pr | (1UL << PRED_NON_SYSCALL);
  963. previous_current->thread.ksp = (u64)p - 16;
  964. /* Finally copy the original stack's registers back to its RBS.
  965. * Registers from ar.bspstore through ar.bsp at the time of the event
  966. * are in the current RBS, copy them back to the original stack. The
  967. * copy must be done register by register because the original bspstore
  968. * and the current one have different alignments, so the saved RNAT
  969. * data occurs at different places.
  970. *
  971. * mca_asm does cover, so the old_bsp already includes all registers at
  972. * the time of MCA/INIT. It also does flushrs, so all registers before
  973. * this function have been written to backing store on the MCA/INIT
  974. * stack.
  975. */
  976. new_rnat = ia64_get_rnat(ia64_rse_rnat_addr(new_bspstore));
  977. old_rnat = regs->ar_rnat;
  978. while (slots--) {
  979. if (ia64_rse_is_rnat_slot(new_bspstore)) {
  980. new_rnat = ia64_get_rnat(new_bspstore++);
  981. }
  982. if (ia64_rse_is_rnat_slot(old_bspstore)) {
  983. *old_bspstore++ = old_rnat;
  984. old_rnat = 0;
  985. }
  986. nat = (new_rnat >> ia64_rse_slot_num(new_bspstore)) & 1UL;
  987. old_rnat &= ~(1UL << ia64_rse_slot_num(old_bspstore));
  988. old_rnat |= (nat << ia64_rse_slot_num(old_bspstore));
  989. *old_bspstore++ = *new_bspstore++;
  990. }
  991. old_sw->ar_bspstore = (unsigned long)old_bspstore;
  992. old_sw->ar_rnat = old_rnat;
  993. sos->prev_task = previous_current;
  994. return previous_current;
  995. no_mod:
  996. printk(KERN_INFO "cpu %d, %s %s, original stack not modified\n",
  997. smp_processor_id(), type, msg);
  998. return previous_current;
  999. }
  1000. /* The monarch/slave interaction is based on monarch_cpu and requires that all
  1001. * slaves have entered rendezvous before the monarch leaves. If any cpu has
  1002. * not entered rendezvous yet then wait a bit. The assumption is that any
  1003. * slave that has not rendezvoused after a reasonable time is never going to do
  1004. * so. In this context, slave includes cpus that respond to the MCA rendezvous
  1005. * interrupt, as well as cpus that receive the INIT slave event.
  1006. */
  1007. static void
  1008. ia64_wait_for_slaves(int monarch, const char *type)
  1009. {
  1010. int c, wait = 0, missing = 0;
  1011. for_each_online_cpu(c) {
  1012. if (c == monarch)
  1013. continue;
  1014. if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE) {
  1015. udelay(1000); /* short wait first */
  1016. wait = 1;
  1017. break;
  1018. }
  1019. }
  1020. if (!wait)
  1021. goto all_in;
  1022. for_each_online_cpu(c) {
  1023. if (c == monarch)
  1024. continue;
  1025. if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE) {
  1026. udelay(5*1000000); /* wait 5 seconds for slaves (arbitrary) */
  1027. if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE)
  1028. missing = 1;
  1029. break;
  1030. }
  1031. }
  1032. if (!missing)
  1033. goto all_in;
  1034. /*
  1035. * Maybe slave(s) dead. Print buffered messages immediately.
  1036. */
  1037. ia64_mlogbuf_finish(0);
  1038. mprintk(KERN_INFO "OS %s slave did not rendezvous on cpu", type);
  1039. for_each_online_cpu(c) {
  1040. if (c == monarch)
  1041. continue;
  1042. if (ia64_mc_info.imi_rendez_checkin[c] == IA64_MCA_RENDEZ_CHECKIN_NOTDONE)
  1043. mprintk(" %d", c);
  1044. }
  1045. mprintk("\n");
  1046. return;
  1047. all_in:
  1048. mprintk(KERN_INFO "All OS %s slaves have reached rendezvous\n", type);
  1049. return;
  1050. }
  1051. /*
  1052. * ia64_mca_handler
  1053. *
  1054. * This is uncorrectable machine check handler called from OS_MCA
  1055. * dispatch code which is in turn called from SAL_CHECK().
  1056. * This is the place where the core of OS MCA handling is done.
  1057. * Right now the logs are extracted and displayed in a well-defined
  1058. * format. This handler code is supposed to be run only on the
  1059. * monarch processor. Once the monarch is done with MCA handling
  1060. * further MCA logging is enabled by clearing logs.
  1061. * Monarch also has the duty of sending wakeup-IPIs to pull the
  1062. * slave processors out of rendezvous spinloop.
  1063. *
  1064. * If multiple processors call into OS_MCA, the first will become
  1065. * the monarch. Subsequent cpus will be recorded in the mca_cpu
  1066. * bitmask. After the first monarch has processed its MCA, it
  1067. * will wake up the next cpu in the mca_cpu bitmask and then go
  1068. * into the rendezvous loop. When all processors have serviced
  1069. * their MCA, the last monarch frees up the rest of the processors.
  1070. */
  1071. void
  1072. ia64_mca_handler(struct pt_regs *regs, struct switch_stack *sw,
  1073. struct ia64_sal_os_state *sos)
  1074. {
  1075. int recover, cpu = smp_processor_id();
  1076. struct task_struct *previous_current;
  1077. struct ia64_mca_notify_die nd =
  1078. { .sos = sos, .monarch_cpu = &monarch_cpu };
  1079. static atomic_t mca_count;
  1080. static cpumask_t mca_cpu;
  1081. if (atomic_add_return(1, &mca_count) == 1) {
  1082. monarch_cpu = cpu;
  1083. sos->monarch = 1;
  1084. } else {
  1085. cpu_set(cpu, mca_cpu);
  1086. sos->monarch = 0;
  1087. }
  1088. mprintk(KERN_INFO "Entered OS MCA handler. PSP=%lx cpu=%d "
  1089. "monarch=%ld\n", sos->proc_state_param, cpu, sos->monarch);
  1090. previous_current = ia64_mca_modify_original_stack(regs, sw, sos, "MCA");
  1091. if (notify_die(DIE_MCA_MONARCH_ENTER, "MCA", regs, (long)&nd, 0, 0)
  1092. == NOTIFY_STOP)
  1093. ia64_mca_spin(__FUNCTION__);
  1094. if (sos->monarch) {
  1095. ia64_wait_for_slaves(cpu, "MCA");
  1096. } else {
  1097. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_CONCURRENT_MCA;
  1098. while (cpu_isset(cpu, mca_cpu))
  1099. cpu_relax(); /* spin until monarch wakes us */
  1100. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
  1101. }
  1102. /* Wakeup all the processors which are spinning in the rendezvous loop.
  1103. * They will leave SAL, then spin in the OS with interrupts disabled
  1104. * until this monarch cpu leaves the MCA handler. That gets control
  1105. * back to the OS so we can backtrace the other cpus, backtrace when
  1106. * spinning in SAL does not work.
  1107. */
  1108. ia64_mca_wakeup_all();
  1109. if (notify_die(DIE_MCA_MONARCH_PROCESS, "MCA", regs, (long)&nd, 0, 0)
  1110. == NOTIFY_STOP)
  1111. ia64_mca_spin(__FUNCTION__);
  1112. /* Get the MCA error record and log it */
  1113. ia64_mca_log_sal_error_record(SAL_INFO_TYPE_MCA);
  1114. /* MCA error recovery */
  1115. recover = (ia64_mca_ucmc_extension
  1116. && ia64_mca_ucmc_extension(
  1117. IA64_LOG_CURR_BUFFER(SAL_INFO_TYPE_MCA),
  1118. sos));
  1119. if (recover) {
  1120. sal_log_record_header_t *rh = IA64_LOG_CURR_BUFFER(SAL_INFO_TYPE_MCA);
  1121. rh->severity = sal_log_severity_corrected;
  1122. ia64_sal_clear_state_info(SAL_INFO_TYPE_MCA);
  1123. sos->os_status = IA64_MCA_CORRECTED;
  1124. } else {
  1125. /* Dump buffered message to console */
  1126. ia64_mlogbuf_finish(1);
  1127. #ifdef CONFIG_KEXEC
  1128. atomic_set(&kdump_in_progress, 1);
  1129. monarch_cpu = -1;
  1130. #endif
  1131. }
  1132. if (notify_die(DIE_MCA_MONARCH_LEAVE, "MCA", regs, (long)&nd, 0, recover)
  1133. == NOTIFY_STOP)
  1134. ia64_mca_spin(__FUNCTION__);
  1135. if (atomic_dec_return(&mca_count) > 0) {
  1136. int i;
  1137. /* wake up the next monarch cpu,
  1138. * and put this cpu in the rendez loop.
  1139. */
  1140. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_CONCURRENT_MCA;
  1141. for_each_online_cpu(i) {
  1142. if (cpu_isset(i, mca_cpu)) {
  1143. monarch_cpu = i;
  1144. cpu_clear(i, mca_cpu); /* wake next cpu */
  1145. while (monarch_cpu != -1)
  1146. cpu_relax(); /* spin until last cpu leaves */
  1147. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
  1148. set_curr_task(cpu, previous_current);
  1149. return;
  1150. }
  1151. }
  1152. }
  1153. set_curr_task(cpu, previous_current);
  1154. monarch_cpu = -1;
  1155. }
  1156. static DECLARE_WORK(cmc_disable_work, ia64_mca_cmc_vector_disable_keventd);
  1157. static DECLARE_WORK(cmc_enable_work, ia64_mca_cmc_vector_enable_keventd);
  1158. /*
  1159. * ia64_mca_cmc_int_handler
  1160. *
  1161. * This is corrected machine check interrupt handler.
  1162. * Right now the logs are extracted and displayed in a well-defined
  1163. * format.
  1164. *
  1165. * Inputs
  1166. * interrupt number
  1167. * client data arg ptr
  1168. *
  1169. * Outputs
  1170. * None
  1171. */
  1172. static irqreturn_t
  1173. ia64_mca_cmc_int_handler(int cmc_irq, void *arg)
  1174. {
  1175. static unsigned long cmc_history[CMC_HISTORY_LENGTH];
  1176. static int index;
  1177. static DEFINE_SPINLOCK(cmc_history_lock);
  1178. IA64_MCA_DEBUG("%s: received interrupt vector = %#x on CPU %d\n",
  1179. __FUNCTION__, cmc_irq, smp_processor_id());
  1180. /* SAL spec states this should run w/ interrupts enabled */
  1181. local_irq_enable();
  1182. spin_lock(&cmc_history_lock);
  1183. if (!cmc_polling_enabled) {
  1184. int i, count = 1; /* we know 1 happened now */
  1185. unsigned long now = jiffies;
  1186. for (i = 0; i < CMC_HISTORY_LENGTH; i++) {
  1187. if (now - cmc_history[i] <= HZ)
  1188. count++;
  1189. }
  1190. IA64_MCA_DEBUG(KERN_INFO "CMC threshold %d/%d\n", count, CMC_HISTORY_LENGTH);
  1191. if (count >= CMC_HISTORY_LENGTH) {
  1192. cmc_polling_enabled = 1;
  1193. spin_unlock(&cmc_history_lock);
  1194. /* If we're being hit with CMC interrupts, we won't
  1195. * ever execute the schedule_work() below. Need to
  1196. * disable CMC interrupts on this processor now.
  1197. */
  1198. ia64_mca_cmc_vector_disable(NULL);
  1199. schedule_work(&cmc_disable_work);
  1200. /*
  1201. * Corrected errors will still be corrected, but
  1202. * make sure there's a log somewhere that indicates
  1203. * something is generating more than we can handle.
  1204. */
  1205. printk(KERN_WARNING "WARNING: Switching to polling CMC handler; error records may be lost\n");
  1206. mod_timer(&cmc_poll_timer, jiffies + CMC_POLL_INTERVAL);
  1207. /* lock already released, get out now */
  1208. goto out;
  1209. } else {
  1210. cmc_history[index++] = now;
  1211. if (index == CMC_HISTORY_LENGTH)
  1212. index = 0;
  1213. }
  1214. }
  1215. spin_unlock(&cmc_history_lock);
  1216. out:
  1217. /* Get the CMC error record and log it */
  1218. ia64_mca_log_sal_error_record(SAL_INFO_TYPE_CMC);
  1219. return IRQ_HANDLED;
  1220. }
  1221. /*
  1222. * ia64_mca_cmc_int_caller
  1223. *
  1224. * Triggered by sw interrupt from CMC polling routine. Calls
  1225. * real interrupt handler and either triggers a sw interrupt
  1226. * on the next cpu or does cleanup at the end.
  1227. *
  1228. * Inputs
  1229. * interrupt number
  1230. * client data arg ptr
  1231. * Outputs
  1232. * handled
  1233. */
  1234. static irqreturn_t
  1235. ia64_mca_cmc_int_caller(int cmc_irq, void *arg)
  1236. {
  1237. static int start_count = -1;
  1238. unsigned int cpuid;
  1239. cpuid = smp_processor_id();
  1240. /* If first cpu, update count */
  1241. if (start_count == -1)
  1242. start_count = IA64_LOG_COUNT(SAL_INFO_TYPE_CMC);
  1243. ia64_mca_cmc_int_handler(cmc_irq, arg);
  1244. for (++cpuid ; cpuid < NR_CPUS && !cpu_online(cpuid) ; cpuid++);
  1245. if (cpuid < NR_CPUS) {
  1246. platform_send_ipi(cpuid, IA64_CMCP_VECTOR, IA64_IPI_DM_INT, 0);
  1247. } else {
  1248. /* If no log record, switch out of polling mode */
  1249. if (start_count == IA64_LOG_COUNT(SAL_INFO_TYPE_CMC)) {
  1250. printk(KERN_WARNING "Returning to interrupt driven CMC handler\n");
  1251. schedule_work(&cmc_enable_work);
  1252. cmc_polling_enabled = 0;
  1253. } else {
  1254. mod_timer(&cmc_poll_timer, jiffies + CMC_POLL_INTERVAL);
  1255. }
  1256. start_count = -1;
  1257. }
  1258. return IRQ_HANDLED;
  1259. }
  1260. /*
  1261. * ia64_mca_cmc_poll
  1262. *
  1263. * Poll for Corrected Machine Checks (CMCs)
  1264. *
  1265. * Inputs : dummy(unused)
  1266. * Outputs : None
  1267. *
  1268. */
  1269. static void
  1270. ia64_mca_cmc_poll (unsigned long dummy)
  1271. {
  1272. /* Trigger a CMC interrupt cascade */
  1273. platform_send_ipi(first_cpu(cpu_online_map), IA64_CMCP_VECTOR, IA64_IPI_DM_INT, 0);
  1274. }
  1275. /*
  1276. * ia64_mca_cpe_int_caller
  1277. *
  1278. * Triggered by sw interrupt from CPE polling routine. Calls
  1279. * real interrupt handler and either triggers a sw interrupt
  1280. * on the next cpu or does cleanup at the end.
  1281. *
  1282. * Inputs
  1283. * interrupt number
  1284. * client data arg ptr
  1285. * Outputs
  1286. * handled
  1287. */
  1288. #ifdef CONFIG_ACPI
  1289. static irqreturn_t
  1290. ia64_mca_cpe_int_caller(int cpe_irq, void *arg)
  1291. {
  1292. static int start_count = -1;
  1293. static int poll_time = MIN_CPE_POLL_INTERVAL;
  1294. unsigned int cpuid;
  1295. cpuid = smp_processor_id();
  1296. /* If first cpu, update count */
  1297. if (start_count == -1)
  1298. start_count = IA64_LOG_COUNT(SAL_INFO_TYPE_CPE);
  1299. ia64_mca_cpe_int_handler(cpe_irq, arg);
  1300. for (++cpuid ; cpuid < NR_CPUS && !cpu_online(cpuid) ; cpuid++);
  1301. if (cpuid < NR_CPUS) {
  1302. platform_send_ipi(cpuid, IA64_CPEP_VECTOR, IA64_IPI_DM_INT, 0);
  1303. } else {
  1304. /*
  1305. * If a log was recorded, increase our polling frequency,
  1306. * otherwise, backoff or return to interrupt mode.
  1307. */
  1308. if (start_count != IA64_LOG_COUNT(SAL_INFO_TYPE_CPE)) {
  1309. poll_time = max(MIN_CPE_POLL_INTERVAL, poll_time / 2);
  1310. } else if (cpe_vector < 0) {
  1311. poll_time = min(MAX_CPE_POLL_INTERVAL, poll_time * 2);
  1312. } else {
  1313. poll_time = MIN_CPE_POLL_INTERVAL;
  1314. printk(KERN_WARNING "Returning to interrupt driven CPE handler\n");
  1315. enable_irq(local_vector_to_irq(IA64_CPE_VECTOR));
  1316. cpe_poll_enabled = 0;
  1317. }
  1318. if (cpe_poll_enabled)
  1319. mod_timer(&cpe_poll_timer, jiffies + poll_time);
  1320. start_count = -1;
  1321. }
  1322. return IRQ_HANDLED;
  1323. }
  1324. /*
  1325. * ia64_mca_cpe_poll
  1326. *
  1327. * Poll for Corrected Platform Errors (CPEs), trigger interrupt
  1328. * on first cpu, from there it will trickle through all the cpus.
  1329. *
  1330. * Inputs : dummy(unused)
  1331. * Outputs : None
  1332. *
  1333. */
  1334. static void
  1335. ia64_mca_cpe_poll (unsigned long dummy)
  1336. {
  1337. /* Trigger a CPE interrupt cascade */
  1338. platform_send_ipi(first_cpu(cpu_online_map), IA64_CPEP_VECTOR, IA64_IPI_DM_INT, 0);
  1339. }
  1340. #endif /* CONFIG_ACPI */
  1341. static int
  1342. default_monarch_init_process(struct notifier_block *self, unsigned long val, void *data)
  1343. {
  1344. int c;
  1345. struct task_struct *g, *t;
  1346. if (val != DIE_INIT_MONARCH_PROCESS)
  1347. return NOTIFY_DONE;
  1348. #ifdef CONFIG_KEXEC
  1349. if (atomic_read(&kdump_in_progress))
  1350. return NOTIFY_DONE;
  1351. #endif
  1352. /*
  1353. * FIXME: mlogbuf will brim over with INIT stack dumps.
  1354. * To enable show_stack from INIT, we use oops_in_progress which should
  1355. * be used in real oops. This would cause something wrong after INIT.
  1356. */
  1357. BREAK_LOGLEVEL(console_loglevel);
  1358. ia64_mlogbuf_dump_from_init();
  1359. printk(KERN_ERR "Processes interrupted by INIT -");
  1360. for_each_online_cpu(c) {
  1361. struct ia64_sal_os_state *s;
  1362. t = __va(__per_cpu_mca[c] + IA64_MCA_CPU_INIT_STACK_OFFSET);
  1363. s = (struct ia64_sal_os_state *)((char *)t + MCA_SOS_OFFSET);
  1364. g = s->prev_task;
  1365. if (g) {
  1366. if (g->pid)
  1367. printk(" %d", g->pid);
  1368. else
  1369. printk(" %d (cpu %d task 0x%p)", g->pid, task_cpu(g), g);
  1370. }
  1371. }
  1372. printk("\n\n");
  1373. if (read_trylock(&tasklist_lock)) {
  1374. do_each_thread (g, t) {
  1375. printk("\nBacktrace of pid %d (%s)\n", t->pid, t->comm);
  1376. show_stack(t, NULL);
  1377. } while_each_thread (g, t);
  1378. read_unlock(&tasklist_lock);
  1379. }
  1380. /* FIXME: This will not restore zapped printk locks. */
  1381. RESTORE_LOGLEVEL(console_loglevel);
  1382. return NOTIFY_DONE;
  1383. }
  1384. /*
  1385. * C portion of the OS INIT handler
  1386. *
  1387. * Called from ia64_os_init_dispatch
  1388. *
  1389. * Inputs: pointer to pt_regs where processor info was saved. SAL/OS state for
  1390. * this event. This code is used for both monarch and slave INIT events, see
  1391. * sos->monarch.
  1392. *
  1393. * All INIT events switch to the INIT stack and change the previous process to
  1394. * blocked status. If one of the INIT events is the monarch then we are
  1395. * probably processing the nmi button/command. Use the monarch cpu to dump all
  1396. * the processes. The slave INIT events all spin until the monarch cpu
  1397. * returns. We can also get INIT slave events for MCA, in which case the MCA
  1398. * process is the monarch.
  1399. */
  1400. void
  1401. ia64_init_handler(struct pt_regs *regs, struct switch_stack *sw,
  1402. struct ia64_sal_os_state *sos)
  1403. {
  1404. static atomic_t slaves;
  1405. static atomic_t monarchs;
  1406. struct task_struct *previous_current;
  1407. int cpu = smp_processor_id();
  1408. struct ia64_mca_notify_die nd =
  1409. { .sos = sos, .monarch_cpu = &monarch_cpu };
  1410. (void) notify_die(DIE_INIT_ENTER, "INIT", regs, (long)&nd, 0, 0);
  1411. mprintk(KERN_INFO "Entered OS INIT handler. PSP=%lx cpu=%d monarch=%ld\n",
  1412. sos->proc_state_param, cpu, sos->monarch);
  1413. salinfo_log_wakeup(SAL_INFO_TYPE_INIT, NULL, 0, 0);
  1414. previous_current = ia64_mca_modify_original_stack(regs, sw, sos, "INIT");
  1415. sos->os_status = IA64_INIT_RESUME;
  1416. /* FIXME: Workaround for broken proms that drive all INIT events as
  1417. * slaves. The last slave that enters is promoted to be a monarch.
  1418. * Remove this code in September 2006, that gives platforms a year to
  1419. * fix their proms and get their customers updated.
  1420. */
  1421. if (!sos->monarch && atomic_add_return(1, &slaves) == num_online_cpus()) {
  1422. mprintk(KERN_WARNING "%s: Promoting cpu %d to monarch.\n",
  1423. __FUNCTION__, cpu);
  1424. atomic_dec(&slaves);
  1425. sos->monarch = 1;
  1426. }
  1427. /* FIXME: Workaround for broken proms that drive all INIT events as
  1428. * monarchs. Second and subsequent monarchs are demoted to slaves.
  1429. * Remove this code in September 2006, that gives platforms a year to
  1430. * fix their proms and get their customers updated.
  1431. */
  1432. if (sos->monarch && atomic_add_return(1, &monarchs) > 1) {
  1433. mprintk(KERN_WARNING "%s: Demoting cpu %d to slave.\n",
  1434. __FUNCTION__, cpu);
  1435. atomic_dec(&monarchs);
  1436. sos->monarch = 0;
  1437. }
  1438. if (!sos->monarch) {
  1439. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_INIT;
  1440. while (monarch_cpu == -1)
  1441. cpu_relax(); /* spin until monarch enters */
  1442. if (notify_die(DIE_INIT_SLAVE_ENTER, "INIT", regs, (long)&nd, 0, 0)
  1443. == NOTIFY_STOP)
  1444. ia64_mca_spin(__FUNCTION__);
  1445. if (notify_die(DIE_INIT_SLAVE_PROCESS, "INIT", regs, (long)&nd, 0, 0)
  1446. == NOTIFY_STOP)
  1447. ia64_mca_spin(__FUNCTION__);
  1448. while (monarch_cpu != -1)
  1449. cpu_relax(); /* spin until monarch leaves */
  1450. if (notify_die(DIE_INIT_SLAVE_LEAVE, "INIT", regs, (long)&nd, 0, 0)
  1451. == NOTIFY_STOP)
  1452. ia64_mca_spin(__FUNCTION__);
  1453. mprintk("Slave on cpu %d returning to normal service.\n", cpu);
  1454. set_curr_task(cpu, previous_current);
  1455. ia64_mc_info.imi_rendez_checkin[cpu] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
  1456. atomic_dec(&slaves);
  1457. return;
  1458. }
  1459. monarch_cpu = cpu;
  1460. if (notify_die(DIE_INIT_MONARCH_ENTER, "INIT", regs, (long)&nd, 0, 0)
  1461. == NOTIFY_STOP)
  1462. ia64_mca_spin(__FUNCTION__);
  1463. /*
  1464. * Wait for a bit. On some machines (e.g., HP's zx2000 and zx6000, INIT can be
  1465. * generated via the BMC's command-line interface, but since the console is on the
  1466. * same serial line, the user will need some time to switch out of the BMC before
  1467. * the dump begins.
  1468. */
  1469. mprintk("Delaying for 5 seconds...\n");
  1470. udelay(5*1000000);
  1471. ia64_wait_for_slaves(cpu, "INIT");
  1472. /* If nobody intercepts DIE_INIT_MONARCH_PROCESS then we drop through
  1473. * to default_monarch_init_process() above and just print all the
  1474. * tasks.
  1475. */
  1476. if (notify_die(DIE_INIT_MONARCH_PROCESS, "INIT", regs, (long)&nd, 0, 0)
  1477. == NOTIFY_STOP)
  1478. ia64_mca_spin(__FUNCTION__);
  1479. if (notify_die(DIE_INIT_MONARCH_LEAVE, "INIT", regs, (long)&nd, 0, 0)
  1480. == NOTIFY_STOP)
  1481. ia64_mca_spin(__FUNCTION__);
  1482. mprintk("\nINIT dump complete. Monarch on cpu %d returning to normal service.\n", cpu);
  1483. atomic_dec(&monarchs);
  1484. set_curr_task(cpu, previous_current);
  1485. monarch_cpu = -1;
  1486. return;
  1487. }
  1488. static int __init
  1489. ia64_mca_disable_cpe_polling(char *str)
  1490. {
  1491. cpe_poll_enabled = 0;
  1492. return 1;
  1493. }
  1494. __setup("disable_cpe_poll", ia64_mca_disable_cpe_polling);
  1495. static struct irqaction cmci_irqaction = {
  1496. .handler = ia64_mca_cmc_int_handler,
  1497. .flags = IRQF_DISABLED,
  1498. .name = "cmc_hndlr"
  1499. };
  1500. static struct irqaction cmcp_irqaction = {
  1501. .handler = ia64_mca_cmc_int_caller,
  1502. .flags = IRQF_DISABLED,
  1503. .name = "cmc_poll"
  1504. };
  1505. static struct irqaction mca_rdzv_irqaction = {
  1506. .handler = ia64_mca_rendez_int_handler,
  1507. .flags = IRQF_DISABLED,
  1508. .name = "mca_rdzv"
  1509. };
  1510. static struct irqaction mca_wkup_irqaction = {
  1511. .handler = ia64_mca_wakeup_int_handler,
  1512. .flags = IRQF_DISABLED,
  1513. .name = "mca_wkup"
  1514. };
  1515. #ifdef CONFIG_ACPI
  1516. static struct irqaction mca_cpe_irqaction = {
  1517. .handler = ia64_mca_cpe_int_handler,
  1518. .flags = IRQF_DISABLED,
  1519. .name = "cpe_hndlr"
  1520. };
  1521. static struct irqaction mca_cpep_irqaction = {
  1522. .handler = ia64_mca_cpe_int_caller,
  1523. .flags = IRQF_DISABLED,
  1524. .name = "cpe_poll"
  1525. };
  1526. #endif /* CONFIG_ACPI */
  1527. /* Minimal format of the MCA/INIT stacks. The pseudo processes that run on
  1528. * these stacks can never sleep, they cannot return from the kernel to user
  1529. * space, they do not appear in a normal ps listing. So there is no need to
  1530. * format most of the fields.
  1531. */
  1532. static void __cpuinit
  1533. format_mca_init_stack(void *mca_data, unsigned long offset,
  1534. const char *type, int cpu)
  1535. {
  1536. struct task_struct *p = (struct task_struct *)((char *)mca_data + offset);
  1537. struct thread_info *ti;
  1538. memset(p, 0, KERNEL_STACK_SIZE);
  1539. ti = task_thread_info(p);
  1540. ti->flags = _TIF_MCA_INIT;
  1541. ti->preempt_count = 1;
  1542. ti->task = p;
  1543. ti->cpu = cpu;
  1544. p->stack = ti;
  1545. p->state = TASK_UNINTERRUPTIBLE;
  1546. cpu_set(cpu, p->cpus_allowed);
  1547. INIT_LIST_HEAD(&p->tasks);
  1548. p->parent = p->real_parent = p->group_leader = p;
  1549. INIT_LIST_HEAD(&p->children);
  1550. INIT_LIST_HEAD(&p->sibling);
  1551. strncpy(p->comm, type, sizeof(p->comm)-1);
  1552. }
  1553. /* Caller prevents this from being called after init */
  1554. static void * __init_refok mca_bootmem(void)
  1555. {
  1556. void *p;
  1557. p = alloc_bootmem(sizeof(struct ia64_mca_cpu) * NR_CPUS +
  1558. KERNEL_STACK_SIZE);
  1559. return (void *)ALIGN((unsigned long)p, KERNEL_STACK_SIZE);
  1560. }
  1561. /* Do per-CPU MCA-related initialization. */
  1562. void __cpuinit
  1563. ia64_mca_cpu_init(void *cpu_data)
  1564. {
  1565. void *pal_vaddr;
  1566. static int first_time = 1;
  1567. if (first_time) {
  1568. void *mca_data;
  1569. int cpu;
  1570. first_time = 0;
  1571. mca_data = mca_bootmem();
  1572. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1573. format_mca_init_stack(mca_data,
  1574. offsetof(struct ia64_mca_cpu, mca_stack),
  1575. "MCA", cpu);
  1576. format_mca_init_stack(mca_data,
  1577. offsetof(struct ia64_mca_cpu, init_stack),
  1578. "INIT", cpu);
  1579. __per_cpu_mca[cpu] = __pa(mca_data);
  1580. mca_data += sizeof(struct ia64_mca_cpu);
  1581. }
  1582. }
  1583. /*
  1584. * The MCA info structure was allocated earlier and its
  1585. * physical address saved in __per_cpu_mca[cpu]. Copy that
  1586. * address * to ia64_mca_data so we can access it as a per-CPU
  1587. * variable.
  1588. */
  1589. __get_cpu_var(ia64_mca_data) = __per_cpu_mca[smp_processor_id()];
  1590. /*
  1591. * Stash away a copy of the PTE needed to map the per-CPU page.
  1592. * We may need it during MCA recovery.
  1593. */
  1594. __get_cpu_var(ia64_mca_per_cpu_pte) =
  1595. pte_val(mk_pte_phys(__pa(cpu_data), PAGE_KERNEL));
  1596. /*
  1597. * Also, stash away a copy of the PAL address and the PTE
  1598. * needed to map it.
  1599. */
  1600. pal_vaddr = efi_get_pal_addr();
  1601. if (!pal_vaddr)
  1602. return;
  1603. __get_cpu_var(ia64_mca_pal_base) =
  1604. GRANULEROUNDDOWN((unsigned long) pal_vaddr);
  1605. __get_cpu_var(ia64_mca_pal_pte) = pte_val(mk_pte_phys(__pa(pal_vaddr),
  1606. PAGE_KERNEL));
  1607. }
  1608. /*
  1609. * ia64_mca_init
  1610. *
  1611. * Do all the system level mca specific initialization.
  1612. *
  1613. * 1. Register spinloop and wakeup request interrupt vectors
  1614. *
  1615. * 2. Register OS_MCA handler entry point
  1616. *
  1617. * 3. Register OS_INIT handler entry point
  1618. *
  1619. * 4. Initialize MCA/CMC/INIT related log buffers maintained by the OS.
  1620. *
  1621. * Note that this initialization is done very early before some kernel
  1622. * services are available.
  1623. *
  1624. * Inputs : None
  1625. *
  1626. * Outputs : None
  1627. */
  1628. void __init
  1629. ia64_mca_init(void)
  1630. {
  1631. ia64_fptr_t *init_hldlr_ptr_monarch = (ia64_fptr_t *)ia64_os_init_dispatch_monarch;
  1632. ia64_fptr_t *init_hldlr_ptr_slave = (ia64_fptr_t *)ia64_os_init_dispatch_slave;
  1633. ia64_fptr_t *mca_hldlr_ptr = (ia64_fptr_t *)ia64_os_mca_dispatch;
  1634. int i;
  1635. s64 rc;
  1636. struct ia64_sal_retval isrv;
  1637. u64 timeout = IA64_MCA_RENDEZ_TIMEOUT; /* platform specific */
  1638. static struct notifier_block default_init_monarch_nb = {
  1639. .notifier_call = default_monarch_init_process,
  1640. .priority = 0/* we need to notified last */
  1641. };
  1642. IA64_MCA_DEBUG("%s: begin\n", __FUNCTION__);
  1643. /* Clear the Rendez checkin flag for all cpus */
  1644. for(i = 0 ; i < NR_CPUS; i++)
  1645. ia64_mc_info.imi_rendez_checkin[i] = IA64_MCA_RENDEZ_CHECKIN_NOTDONE;
  1646. /*
  1647. * Register the rendezvous spinloop and wakeup mechanism with SAL
  1648. */
  1649. /* Register the rendezvous interrupt vector with SAL */
  1650. while (1) {
  1651. isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_RENDEZ_INT,
  1652. SAL_MC_PARAM_MECHANISM_INT,
  1653. IA64_MCA_RENDEZ_VECTOR,
  1654. timeout,
  1655. SAL_MC_PARAM_RZ_ALWAYS);
  1656. rc = isrv.status;
  1657. if (rc == 0)
  1658. break;
  1659. if (rc == -2) {
  1660. printk(KERN_INFO "Increasing MCA rendezvous timeout from "
  1661. "%ld to %ld milliseconds\n", timeout, isrv.v0);
  1662. timeout = isrv.v0;
  1663. (void) notify_die(DIE_MCA_NEW_TIMEOUT, "MCA", NULL, timeout, 0, 0);
  1664. continue;
  1665. }
  1666. printk(KERN_ERR "Failed to register rendezvous interrupt "
  1667. "with SAL (status %ld)\n", rc);
  1668. return;
  1669. }
  1670. /* Register the wakeup interrupt vector with SAL */
  1671. isrv = ia64_sal_mc_set_params(SAL_MC_PARAM_RENDEZ_WAKEUP,
  1672. SAL_MC_PARAM_MECHANISM_INT,
  1673. IA64_MCA_WAKEUP_VECTOR,
  1674. 0, 0);
  1675. rc = isrv.status;
  1676. if (rc) {
  1677. printk(KERN_ERR "Failed to register wakeup interrupt with SAL "
  1678. "(status %ld)\n", rc);
  1679. return;
  1680. }
  1681. IA64_MCA_DEBUG("%s: registered MCA rendezvous spinloop and wakeup mech.\n", __FUNCTION__);
  1682. ia64_mc_info.imi_mca_handler = ia64_tpa(mca_hldlr_ptr->fp);
  1683. /*
  1684. * XXX - disable SAL checksum by setting size to 0; should be
  1685. * ia64_tpa(ia64_os_mca_dispatch_end) - ia64_tpa(ia64_os_mca_dispatch);
  1686. */
  1687. ia64_mc_info.imi_mca_handler_size = 0;
  1688. /* Register the os mca handler with SAL */
  1689. if ((rc = ia64_sal_set_vectors(SAL_VECTOR_OS_MCA,
  1690. ia64_mc_info.imi_mca_handler,
  1691. ia64_tpa(mca_hldlr_ptr->gp),
  1692. ia64_mc_info.imi_mca_handler_size,
  1693. 0, 0, 0)))
  1694. {
  1695. printk(KERN_ERR "Failed to register OS MCA handler with SAL "
  1696. "(status %ld)\n", rc);
  1697. return;
  1698. }
  1699. IA64_MCA_DEBUG("%s: registered OS MCA handler with SAL at 0x%lx, gp = 0x%lx\n", __FUNCTION__,
  1700. ia64_mc_info.imi_mca_handler, ia64_tpa(mca_hldlr_ptr->gp));
  1701. /*
  1702. * XXX - disable SAL checksum by setting size to 0, should be
  1703. * size of the actual init handler in mca_asm.S.
  1704. */
  1705. ia64_mc_info.imi_monarch_init_handler = ia64_tpa(init_hldlr_ptr_monarch->fp);
  1706. ia64_mc_info.imi_monarch_init_handler_size = 0;
  1707. ia64_mc_info.imi_slave_init_handler = ia64_tpa(init_hldlr_ptr_slave->fp);
  1708. ia64_mc_info.imi_slave_init_handler_size = 0;
  1709. IA64_MCA_DEBUG("%s: OS INIT handler at %lx\n", __FUNCTION__,
  1710. ia64_mc_info.imi_monarch_init_handler);
  1711. /* Register the os init handler with SAL */
  1712. if ((rc = ia64_sal_set_vectors(SAL_VECTOR_OS_INIT,
  1713. ia64_mc_info.imi_monarch_init_handler,
  1714. ia64_tpa(ia64_getreg(_IA64_REG_GP)),
  1715. ia64_mc_info.imi_monarch_init_handler_size,
  1716. ia64_mc_info.imi_slave_init_handler,
  1717. ia64_tpa(ia64_getreg(_IA64_REG_GP)),
  1718. ia64_mc_info.imi_slave_init_handler_size)))
  1719. {
  1720. printk(KERN_ERR "Failed to register m/s INIT handlers with SAL "
  1721. "(status %ld)\n", rc);
  1722. return;
  1723. }
  1724. if (register_die_notifier(&default_init_monarch_nb)) {
  1725. printk(KERN_ERR "Failed to register default monarch INIT process\n");
  1726. return;
  1727. }
  1728. IA64_MCA_DEBUG("%s: registered OS INIT handler with SAL\n", __FUNCTION__);
  1729. /*
  1730. * Configure the CMCI/P vector and handler. Interrupts for CMC are
  1731. * per-processor, so AP CMC interrupts are setup in smp_callin() (smpboot.c).
  1732. */
  1733. register_percpu_irq(IA64_CMC_VECTOR, &cmci_irqaction);
  1734. register_percpu_irq(IA64_CMCP_VECTOR, &cmcp_irqaction);
  1735. ia64_mca_cmc_vector_setup(); /* Setup vector on BSP */
  1736. /* Setup the MCA rendezvous interrupt vector */
  1737. register_percpu_irq(IA64_MCA_RENDEZ_VECTOR, &mca_rdzv_irqaction);
  1738. /* Setup the MCA wakeup interrupt vector */
  1739. register_percpu_irq(IA64_MCA_WAKEUP_VECTOR, &mca_wkup_irqaction);
  1740. #ifdef CONFIG_ACPI
  1741. /* Setup the CPEI/P handler */
  1742. register_percpu_irq(IA64_CPEP_VECTOR, &mca_cpep_irqaction);
  1743. #endif
  1744. /* Initialize the areas set aside by the OS to buffer the
  1745. * platform/processor error states for MCA/INIT/CMC
  1746. * handling.
  1747. */
  1748. ia64_log_init(SAL_INFO_TYPE_MCA);
  1749. ia64_log_init(SAL_INFO_TYPE_INIT);
  1750. ia64_log_init(SAL_INFO_TYPE_CMC);
  1751. ia64_log_init(SAL_INFO_TYPE_CPE);
  1752. mca_init = 1;
  1753. printk(KERN_INFO "MCA related initialization done\n");
  1754. }
  1755. /*
  1756. * ia64_mca_late_init
  1757. *
  1758. * Opportunity to setup things that require initialization later
  1759. * than ia64_mca_init. Setup a timer to poll for CPEs if the
  1760. * platform doesn't support an interrupt driven mechanism.
  1761. *
  1762. * Inputs : None
  1763. * Outputs : Status
  1764. */
  1765. static int __init
  1766. ia64_mca_late_init(void)
  1767. {
  1768. if (!mca_init)
  1769. return 0;
  1770. /* Setup the CMCI/P vector and handler */
  1771. init_timer(&cmc_poll_timer);
  1772. cmc_poll_timer.function = ia64_mca_cmc_poll;
  1773. /* Unmask/enable the vector */
  1774. cmc_polling_enabled = 0;
  1775. schedule_work(&cmc_enable_work);
  1776. IA64_MCA_DEBUG("%s: CMCI/P setup and enabled.\n", __FUNCTION__);
  1777. #ifdef CONFIG_ACPI
  1778. /* Setup the CPEI/P vector and handler */
  1779. cpe_vector = acpi_request_vector(ACPI_INTERRUPT_CPEI);
  1780. init_timer(&cpe_poll_timer);
  1781. cpe_poll_timer.function = ia64_mca_cpe_poll;
  1782. {
  1783. irq_desc_t *desc;
  1784. unsigned int irq;
  1785. if (cpe_vector >= 0) {
  1786. /* If platform supports CPEI, enable the irq. */
  1787. irq = local_vector_to_irq(cpe_vector);
  1788. if (irq > 0) {
  1789. cpe_poll_enabled = 0;
  1790. desc = irq_desc + irq;
  1791. desc->status |= IRQ_PER_CPU;
  1792. setup_irq(irq, &mca_cpe_irqaction);
  1793. ia64_cpe_irq = irq;
  1794. ia64_mca_register_cpev(cpe_vector);
  1795. IA64_MCA_DEBUG("%s: CPEI/P setup and enabled.\n",
  1796. __FUNCTION__);
  1797. return 0;
  1798. }
  1799. printk(KERN_ERR "%s: Failed to find irq for CPE "
  1800. "interrupt handler, vector %d\n",
  1801. __FUNCTION__, cpe_vector);
  1802. }
  1803. /* If platform doesn't support CPEI, get the timer going. */
  1804. if (cpe_poll_enabled) {
  1805. ia64_mca_cpe_poll(0UL);
  1806. IA64_MCA_DEBUG("%s: CPEP setup and enabled.\n", __FUNCTION__);
  1807. }
  1808. }
  1809. #endif
  1810. return 0;
  1811. }
  1812. device_initcall(ia64_mca_late_init);