sh_mipi_dsi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Renesas SH-mobile MIPI DSI support
  3. *
  4. * Copyright (C) 2010 Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  5. *
  6. * This is free software; you can redistribute it and/or modify
  7. * it under the terms of version 2 of the GNU General Public License as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/init.h>
  13. #include <linux/io.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/slab.h>
  16. #include <linux/string.h>
  17. #include <linux/types.h>
  18. #include <video/mipi_display.h>
  19. #include <video/sh_mipi_dsi.h>
  20. #include <video/sh_mobile_lcdc.h>
  21. #define SYSCTRL 0x0000
  22. #define SYSCONF 0x0004
  23. #define TIMSET 0x0008
  24. #define RESREQSET0 0x0018
  25. #define RESREQSET1 0x001c
  26. #define HSTTOVSET 0x0020
  27. #define LPRTOVSET 0x0024
  28. #define TATOVSET 0x0028
  29. #define PRTOVSET 0x002c
  30. #define DSICTRL 0x0030
  31. #define DSIINTE 0x0060
  32. #define PHYCTRL 0x0070
  33. /* relative to linkbase */
  34. #define DTCTR 0x0000
  35. #define VMCTR1 0x0020
  36. #define VMCTR2 0x0024
  37. #define VMLEN1 0x0028
  38. #define CMTSRTREQ 0x0070
  39. #define CMTSRTCTR 0x00d0
  40. /* E.g., sh7372 has 2 MIPI-DSIs - one for each LCDC */
  41. #define MAX_SH_MIPI_DSI 2
  42. struct sh_mipi {
  43. void __iomem *base;
  44. void __iomem *linkbase;
  45. struct clk *dsit_clk;
  46. struct clk *dsip_clk;
  47. };
  48. static struct sh_mipi *mipi_dsi[MAX_SH_MIPI_DSI];
  49. /* Protect the above array */
  50. static DEFINE_MUTEX(array_lock);
  51. static struct sh_mipi *sh_mipi_by_handle(int handle)
  52. {
  53. if (handle >= ARRAY_SIZE(mipi_dsi) || handle < 0)
  54. return NULL;
  55. return mipi_dsi[handle];
  56. }
  57. static int sh_mipi_send_short(struct sh_mipi *mipi, u8 dsi_cmd,
  58. u8 cmd, u8 param)
  59. {
  60. u32 data = (dsi_cmd << 24) | (cmd << 16) | (param << 8);
  61. int cnt = 100;
  62. /* transmit a short packet to LCD panel */
  63. iowrite32(1 | data, mipi->linkbase + CMTSRTCTR);
  64. iowrite32(1, mipi->linkbase + CMTSRTREQ);
  65. while ((ioread32(mipi->linkbase + CMTSRTREQ) & 1) && --cnt)
  66. udelay(1);
  67. return cnt ? 0 : -ETIMEDOUT;
  68. }
  69. #define LCD_CHAN2MIPI(c) ((c) < LCDC_CHAN_MAINLCD || (c) > LCDC_CHAN_SUBLCD ? \
  70. -EINVAL : (c) - 1)
  71. static int sh_mipi_dcs(int handle, u8 cmd)
  72. {
  73. struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
  74. if (!mipi)
  75. return -ENODEV;
  76. return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE, cmd, 0);
  77. }
  78. static int sh_mipi_dcs_param(int handle, u8 cmd, u8 param)
  79. {
  80. struct sh_mipi *mipi = sh_mipi_by_handle(LCD_CHAN2MIPI(handle));
  81. if (!mipi)
  82. return -ENODEV;
  83. return sh_mipi_send_short(mipi, MIPI_DSI_DCS_SHORT_WRITE_PARAM, cmd,
  84. param);
  85. }
  86. static void sh_mipi_dsi_enable(struct sh_mipi *mipi, bool enable)
  87. {
  88. /*
  89. * enable LCDC data tx, transition to LPS after completion of each HS
  90. * packet
  91. */
  92. iowrite32(0x00000002 | enable, mipi->linkbase + DTCTR);
  93. }
  94. static void sh_mipi_shutdown(struct platform_device *pdev)
  95. {
  96. struct sh_mipi *mipi = platform_get_drvdata(pdev);
  97. sh_mipi_dsi_enable(mipi, false);
  98. }
  99. static void mipi_display_on(void *arg, struct fb_info *info)
  100. {
  101. struct sh_mipi *mipi = arg;
  102. sh_mipi_dsi_enable(mipi, true);
  103. }
  104. static void mipi_display_off(void *arg)
  105. {
  106. struct sh_mipi *mipi = arg;
  107. sh_mipi_dsi_enable(mipi, false);
  108. }
  109. static int __init sh_mipi_setup(struct sh_mipi *mipi,
  110. struct sh_mipi_dsi_info *pdata)
  111. {
  112. void __iomem *base = mipi->base;
  113. struct sh_mobile_lcdc_chan_cfg *ch = pdata->lcd_chan;
  114. u32 pctype, datatype, pixfmt;
  115. u32 linelength;
  116. bool yuv;
  117. /*
  118. * Select data format. MIPI DSI is not hot-pluggable, so, we just use
  119. * the default videomode. If this ever becomes a problem, We'll have to
  120. * move this to mipi_display_on() above and use info->var.xres
  121. */
  122. switch (pdata->data_format) {
  123. case MIPI_RGB888:
  124. pctype = 0;
  125. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  126. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  127. linelength = ch->lcd_cfg[0].xres * 3;
  128. yuv = false;
  129. break;
  130. case MIPI_RGB565:
  131. pctype = 1;
  132. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  133. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  134. linelength = ch->lcd_cfg[0].xres * 2;
  135. yuv = false;
  136. break;
  137. case MIPI_RGB666_LP:
  138. pctype = 2;
  139. datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  140. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  141. linelength = ch->lcd_cfg[0].xres * 3;
  142. yuv = false;
  143. break;
  144. case MIPI_RGB666:
  145. pctype = 3;
  146. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  147. pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
  148. linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
  149. yuv = false;
  150. break;
  151. case MIPI_BGR888:
  152. pctype = 8;
  153. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_24;
  154. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  155. linelength = ch->lcd_cfg[0].xres * 3;
  156. yuv = false;
  157. break;
  158. case MIPI_BGR565:
  159. pctype = 9;
  160. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_16;
  161. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  162. linelength = ch->lcd_cfg[0].xres * 2;
  163. yuv = false;
  164. break;
  165. case MIPI_BGR666_LP:
  166. pctype = 0xa;
  167. datatype = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
  168. pixfmt = MIPI_DCS_PIXEL_FMT_24BIT;
  169. linelength = ch->lcd_cfg[0].xres * 3;
  170. yuv = false;
  171. break;
  172. case MIPI_BGR666:
  173. pctype = 0xb;
  174. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_18;
  175. pixfmt = MIPI_DCS_PIXEL_FMT_18BIT;
  176. linelength = (ch->lcd_cfg[0].xres * 18 + 7) / 8;
  177. yuv = false;
  178. break;
  179. case MIPI_YUYV:
  180. pctype = 4;
  181. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
  182. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  183. linelength = ch->lcd_cfg[0].xres * 2;
  184. yuv = true;
  185. break;
  186. case MIPI_UYVY:
  187. pctype = 5;
  188. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR16;
  189. pixfmt = MIPI_DCS_PIXEL_FMT_16BIT;
  190. linelength = ch->lcd_cfg[0].xres * 2;
  191. yuv = true;
  192. break;
  193. case MIPI_YUV420_L:
  194. pctype = 6;
  195. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
  196. pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
  197. linelength = (ch->lcd_cfg[0].xres * 12 + 7) / 8;
  198. yuv = true;
  199. break;
  200. case MIPI_YUV420:
  201. pctype = 7;
  202. datatype = MIPI_DSI_PACKED_PIXEL_STREAM_YCBCR12;
  203. pixfmt = MIPI_DCS_PIXEL_FMT_12BIT;
  204. /* Length of U/V line */
  205. linelength = (ch->lcd_cfg[0].xres + 1) / 2;
  206. yuv = true;
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. if ((yuv && ch->interface_type != YUV422) ||
  212. (!yuv && ch->interface_type != RGB24))
  213. return -EINVAL;
  214. /* reset DSI link */
  215. iowrite32(0x00000001, base + SYSCTRL);
  216. /* Hold reset for 100 cycles of the slowest of bus, HS byte and LP clock */
  217. udelay(50);
  218. iowrite32(0x00000000, base + SYSCTRL);
  219. /* setup DSI link */
  220. /*
  221. * Default = ULPS enable |
  222. * Contention detection enabled |
  223. * EoT packet transmission enable |
  224. * CRC check enable |
  225. * ECC check enable
  226. * additionally enable first two lanes
  227. */
  228. iowrite32(0x00003703, base + SYSCONF);
  229. /*
  230. * T_wakeup = 0x7000
  231. * T_hs-trail = 3
  232. * T_hs-prepare = 3
  233. * T_clk-trail = 3
  234. * T_clk-prepare = 2
  235. */
  236. iowrite32(0x70003332, base + TIMSET);
  237. /* no responses requested */
  238. iowrite32(0x00000000, base + RESREQSET0);
  239. /* request response to packets of type 0x28 */
  240. iowrite32(0x00000100, base + RESREQSET1);
  241. /* High-speed transmission timeout, default 0xffffffff */
  242. iowrite32(0x0fffffff, base + HSTTOVSET);
  243. /* LP reception timeout, default 0xffffffff */
  244. iowrite32(0x0fffffff, base + LPRTOVSET);
  245. /* Turn-around timeout, default 0xffffffff */
  246. iowrite32(0x0fffffff, base + TATOVSET);
  247. /* Peripheral reset timeout, default 0xffffffff */
  248. iowrite32(0x0fffffff, base + PRTOVSET);
  249. /* Enable timeout counters */
  250. iowrite32(0x00000f00, base + DSICTRL);
  251. /* Interrupts not used, disable all */
  252. iowrite32(0, base + DSIINTE);
  253. /* DSI-Tx bias on */
  254. iowrite32(0x00000001, base + PHYCTRL);
  255. udelay(200);
  256. /* Deassert resets, power on, set multiplier */
  257. iowrite32(0x03070b01, base + PHYCTRL);
  258. /* setup l-bridge */
  259. /*
  260. * Enable transmission of all packets,
  261. * transmit LPS after each HS packet completion
  262. */
  263. iowrite32(0x00000006, mipi->linkbase + DTCTR);
  264. /* VSYNC width = 2 (<< 17) */
  265. iowrite32(0x00040000 | (pctype << 12) | datatype,
  266. mipi->linkbase + VMCTR1);
  267. /*
  268. * Non-burst mode with sync pulses: VSE and HSE are output,
  269. * HSA period allowed, no commands in LP
  270. */
  271. iowrite32(0x00e00000, mipi->linkbase + VMCTR2);
  272. /*
  273. * 0x660 = 1632 bytes per line (RGB24, 544 pixels: see
  274. * sh_mobile_lcdc_info.ch[0].lcd_cfg[0].xres), HSALEN = 1 - default
  275. * (unused, since VMCTR2[HSABM] = 0)
  276. */
  277. iowrite32(1 | (linelength << 16), mipi->linkbase + VMLEN1);
  278. msleep(5);
  279. /* setup LCD panel */
  280. /* cf. drivers/video/omap/lcd_mipid.c */
  281. sh_mipi_dcs(ch->chan, MIPI_DCS_EXIT_SLEEP_MODE);
  282. msleep(120);
  283. /*
  284. * [7] - Page Address Mode
  285. * [6] - Column Address Mode
  286. * [5] - Page / Column Address Mode
  287. * [4] - Display Device Line Refresh Order
  288. * [3] - RGB/BGR Order
  289. * [2] - Display Data Latch Data Order
  290. * [1] - Flip Horizontal
  291. * [0] - Flip Vertical
  292. */
  293. sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_ADDRESS_MODE, 0x00);
  294. /* cf. set_data_lines() */
  295. sh_mipi_dcs_param(ch->chan, MIPI_DCS_SET_PIXEL_FORMAT,
  296. pixfmt << 4);
  297. sh_mipi_dcs(ch->chan, MIPI_DCS_SET_DISPLAY_ON);
  298. return 0;
  299. }
  300. static int __init sh_mipi_probe(struct platform_device *pdev)
  301. {
  302. struct sh_mipi *mipi;
  303. struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
  304. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  305. struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  306. unsigned long rate, f_current;
  307. int idx = pdev->id, ret;
  308. char dsip_clk[] = "dsi.p_clk";
  309. if (!res || !res2 || idx >= ARRAY_SIZE(mipi_dsi) || !pdata)
  310. return -ENODEV;
  311. mutex_lock(&array_lock);
  312. if (idx < 0)
  313. for (idx = 0; idx < ARRAY_SIZE(mipi_dsi) && mipi_dsi[idx]; idx++)
  314. ;
  315. if (idx == ARRAY_SIZE(mipi_dsi)) {
  316. ret = -EBUSY;
  317. goto efindslot;
  318. }
  319. mipi = kzalloc(sizeof(*mipi), GFP_KERNEL);
  320. if (!mipi) {
  321. ret = -ENOMEM;
  322. goto ealloc;
  323. }
  324. if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
  325. dev_err(&pdev->dev, "MIPI register region already claimed\n");
  326. ret = -EBUSY;
  327. goto ereqreg;
  328. }
  329. mipi->base = ioremap(res->start, resource_size(res));
  330. if (!mipi->base) {
  331. ret = -ENOMEM;
  332. goto emap;
  333. }
  334. if (!request_mem_region(res2->start, resource_size(res2), pdev->name)) {
  335. dev_err(&pdev->dev, "MIPI register region 2 already claimed\n");
  336. ret = -EBUSY;
  337. goto ereqreg2;
  338. }
  339. mipi->linkbase = ioremap(res2->start, resource_size(res2));
  340. if (!mipi->linkbase) {
  341. ret = -ENOMEM;
  342. goto emap2;
  343. }
  344. mipi->dsit_clk = clk_get(&pdev->dev, "dsit_clk");
  345. if (IS_ERR(mipi->dsit_clk)) {
  346. ret = PTR_ERR(mipi->dsit_clk);
  347. goto eclktget;
  348. }
  349. f_current = clk_get_rate(mipi->dsit_clk);
  350. /* 80MHz required by the datasheet */
  351. rate = clk_round_rate(mipi->dsit_clk, 80000000);
  352. if (rate > 0 && rate != f_current)
  353. ret = clk_set_rate(mipi->dsit_clk, rate);
  354. else
  355. ret = rate;
  356. if (ret < 0)
  357. goto esettrate;
  358. dev_dbg(&pdev->dev, "DSI-T clk %lu -> %lu\n", f_current, rate);
  359. sprintf(dsip_clk, "dsi%1.1dp_clk", idx);
  360. mipi->dsip_clk = clk_get(&pdev->dev, dsip_clk);
  361. if (IS_ERR(mipi->dsip_clk)) {
  362. ret = PTR_ERR(mipi->dsip_clk);
  363. goto eclkpget;
  364. }
  365. f_current = clk_get_rate(mipi->dsip_clk);
  366. /* Between 10 and 50MHz */
  367. rate = clk_round_rate(mipi->dsip_clk, 24000000);
  368. if (rate > 0 && rate != f_current)
  369. ret = clk_set_rate(mipi->dsip_clk, rate);
  370. else
  371. ret = rate;
  372. if (ret < 0)
  373. goto esetprate;
  374. dev_dbg(&pdev->dev, "DSI-P clk %lu -> %lu\n", f_current, rate);
  375. msleep(10);
  376. ret = clk_enable(mipi->dsit_clk);
  377. if (ret < 0)
  378. goto eclkton;
  379. ret = clk_enable(mipi->dsip_clk);
  380. if (ret < 0)
  381. goto eclkpon;
  382. mipi_dsi[idx] = mipi;
  383. ret = sh_mipi_setup(mipi, pdata);
  384. if (ret < 0)
  385. goto emipisetup;
  386. mutex_unlock(&array_lock);
  387. platform_set_drvdata(pdev, mipi);
  388. /* Set up LCDC callbacks */
  389. pdata->lcd_chan->board_cfg.board_data = mipi;
  390. pdata->lcd_chan->board_cfg.display_on = mipi_display_on;
  391. pdata->lcd_chan->board_cfg.display_off = mipi_display_off;
  392. return 0;
  393. emipisetup:
  394. mipi_dsi[idx] = NULL;
  395. clk_disable(mipi->dsip_clk);
  396. eclkpon:
  397. clk_disable(mipi->dsit_clk);
  398. eclkton:
  399. esetprate:
  400. clk_put(mipi->dsip_clk);
  401. eclkpget:
  402. esettrate:
  403. clk_put(mipi->dsit_clk);
  404. eclktget:
  405. iounmap(mipi->linkbase);
  406. emap2:
  407. release_mem_region(res2->start, resource_size(res2));
  408. ereqreg2:
  409. iounmap(mipi->base);
  410. emap:
  411. release_mem_region(res->start, resource_size(res));
  412. ereqreg:
  413. kfree(mipi);
  414. ealloc:
  415. efindslot:
  416. mutex_unlock(&array_lock);
  417. return ret;
  418. }
  419. static int __exit sh_mipi_remove(struct platform_device *pdev)
  420. {
  421. struct sh_mipi_dsi_info *pdata = pdev->dev.platform_data;
  422. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  423. struct resource *res2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  424. struct sh_mipi *mipi = platform_get_drvdata(pdev);
  425. int i, ret;
  426. mutex_lock(&array_lock);
  427. for (i = 0; i < ARRAY_SIZE(mipi_dsi) && mipi_dsi[i] != mipi; i++)
  428. ;
  429. if (i == ARRAY_SIZE(mipi_dsi)) {
  430. ret = -EINVAL;
  431. } else {
  432. ret = 0;
  433. mipi_dsi[i] = NULL;
  434. }
  435. mutex_unlock(&array_lock);
  436. if (ret < 0)
  437. return ret;
  438. pdata->lcd_chan->board_cfg.display_on = NULL;
  439. pdata->lcd_chan->board_cfg.display_off = NULL;
  440. pdata->lcd_chan->board_cfg.board_data = NULL;
  441. clk_disable(mipi->dsip_clk);
  442. clk_disable(mipi->dsit_clk);
  443. clk_put(mipi->dsit_clk);
  444. clk_put(mipi->dsip_clk);
  445. iounmap(mipi->linkbase);
  446. if (res2)
  447. release_mem_region(res2->start, resource_size(res2));
  448. iounmap(mipi->base);
  449. if (res)
  450. release_mem_region(res->start, resource_size(res));
  451. platform_set_drvdata(pdev, NULL);
  452. kfree(mipi);
  453. return 0;
  454. }
  455. static struct platform_driver sh_mipi_driver = {
  456. .remove = __exit_p(sh_mipi_remove),
  457. .shutdown = sh_mipi_shutdown,
  458. .driver = {
  459. .name = "sh-mipi-dsi",
  460. },
  461. };
  462. static int __init sh_mipi_init(void)
  463. {
  464. return platform_driver_probe(&sh_mipi_driver, sh_mipi_probe);
  465. }
  466. module_init(sh_mipi_init);
  467. static void __exit sh_mipi_exit(void)
  468. {
  469. platform_driver_unregister(&sh_mipi_driver);
  470. }
  471. module_exit(sh_mipi_exit);
  472. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  473. MODULE_DESCRIPTION("SuperH / ARM-shmobile MIPI DSI driver");
  474. MODULE_LICENSE("GPL v2");