pfc-r8a7791.c 143 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214
  1. /*
  2. * r8a7791 processor support - PFC hardware block.
  3. *
  4. * Copyright (C) 2013 Renesas Electronics Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2
  8. * as published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_data/gpio-rcar.h>
  12. #include "core.h"
  13. #include "sh_pfc.h"
  14. #define CPU_ALL_PORT(fn, sfx) \
  15. PORT_GP_32(0, fn, sfx), \
  16. PORT_GP_32(1, fn, sfx), \
  17. PORT_GP_32(2, fn, sfx), \
  18. PORT_GP_32(3, fn, sfx), \
  19. PORT_GP_32(4, fn, sfx), \
  20. PORT_GP_32(5, fn, sfx), \
  21. PORT_GP_32(6, fn, sfx), \
  22. PORT_GP_32(7, fn, sfx)
  23. enum {
  24. PINMUX_RESERVED = 0,
  25. PINMUX_DATA_BEGIN,
  26. GP_ALL(DATA),
  27. PINMUX_DATA_END,
  28. PINMUX_FUNCTION_BEGIN,
  29. GP_ALL(FN),
  30. /* GPSR0 */
  31. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  32. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  33. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
  34. FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
  35. FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
  36. FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
  37. /* GPSR1 */
  38. FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
  39. FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
  40. FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
  41. FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
  42. FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
  43. FN_IP3_21_20,
  44. /* GPSR2 */
  45. FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
  46. FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
  47. FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
  48. FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
  49. FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
  50. FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
  51. FN_IP6_5_3, FN_IP6_7_6,
  52. /* GPSR3 */
  53. FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
  54. FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
  55. FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
  56. FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
  57. FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
  58. FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
  59. FN_IP9_18_17,
  60. /* GPSR4 */
  61. FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
  62. FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
  63. FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
  64. FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
  65. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
  66. FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
  67. FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  68. FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
  69. /* GPSR5 */
  70. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
  71. FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
  72. FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
  73. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
  74. FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
  75. FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
  76. FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
  77. /* GPSR6 */
  78. FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
  79. FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19, FN_IP13_22, FN_IP13_24_23,
  80. FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
  81. FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
  82. FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
  83. FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
  84. FN_USB1_OVC, FN_DU0_DOTCLKIN,
  85. /* GPSR7 */
  86. FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
  87. FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
  88. FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
  89. FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
  90. FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
  91. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
  92. /* IPSR0 */
  93. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
  94. FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  95. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
  96. FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
  97. FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
  98. FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
  99. /* IPSR1 */
  100. FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_SCL0,
  101. FN_A9, FN_MSIOF1_SS2, FN_SDA0,
  102. FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
  103. FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
  104. FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
  105. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  106. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  107. FN_A15, FN_BPFCLK_C,
  108. FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
  109. FN_A17, FN_DACK2_B, FN_SDA0_C,
  110. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
  111. /* IPSR2 */
  112. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
  113. FN_A20, FN_SPCLK,
  114. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
  115. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  116. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  117. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  118. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  119. FN_CS0_N, FN_ATAG0_N_B, FN_SCL1,
  120. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1,
  121. FN_EX_CS1_N, FN_MSIOF2_SCK,
  122. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
  123. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
  124. /* IPSR3 */
  125. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
  126. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  127. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
  128. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  129. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
  130. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  131. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
  132. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  133. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
  134. FN_DREQ0, FN_PWM3, FN_TPU_TO3,
  135. FN_DACK0, FN_DRACK0, FN_REMOCON,
  136. FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  137. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  138. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  139. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  140. /* IPSR4 */
  141. FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C,
  142. FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B, FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  143. FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  144. FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
  145. FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  146. FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
  147. FN_GLO_Q1_D, FN_HCTS1_N_E,
  148. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  149. FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
  150. FN_SSI_SCK4, FN_GLO_SS_D,
  151. FN_SSI_WS4, FN_GLO_RFON_D,
  152. FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
  153. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  154. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  155. /* IPSR5 */
  156. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  157. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  158. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  159. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  160. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  161. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  162. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  163. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  164. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
  165. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  166. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
  167. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
  168. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
  169. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  170. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  171. /* IPSR6 */
  172. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  173. FN_SCIF_CLK, FN_BPFCLK_E,
  174. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  175. FN_SCIFA2_RXD, FN_FMIN_E,
  176. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  177. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
  178. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
  179. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
  180. FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  181. FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  182. FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
  183. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_SDA1_E, FN_MSIOF2_SYNC_E,
  184. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
  185. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  186. /* IPSR7 */
  187. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  188. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  189. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  190. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  191. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  192. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  193. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
  194. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
  195. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
  196. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
  197. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
  198. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
  199. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  200. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  201. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  202. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  203. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  204. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  205. /* IPSR8 */
  206. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
  207. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  208. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  209. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  210. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  211. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  212. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  213. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  214. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  215. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  216. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  217. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  218. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  219. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  220. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
  221. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  222. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  223. /* IPSR9 */
  224. FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
  225. FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
  226. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  227. FN_DU1_DOTCLKOUT0, FN_QCLK,
  228. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  229. FN_TX3_B, FN_SCL2_B, FN_PWM4,
  230. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  231. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  232. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  233. FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
  234. FN_DU1_DISP, FN_QPOLA,
  235. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
  236. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  237. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  238. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  239. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  240. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
  241. FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
  242. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
  243. /* IPSR10 */
  244. FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
  245. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
  246. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
  247. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
  248. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
  249. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
  250. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  251. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  252. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  253. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
  254. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
  255. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
  256. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  257. FN_TS_SDATA0_C, FN_ATACS11_N,
  258. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
  259. FN_TS_SCK0_C, FN_ATAG1_N,
  260. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  261. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  262. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
  263. /* IPSR11 */
  264. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
  265. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
  266. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  267. FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
  268. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
  269. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
  270. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
  271. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
  272. FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
  273. FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
  274. FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
  275. FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
  276. FN_VI1_DATA7, FN_AVB_MDC,
  277. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C,
  278. FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C,
  279. /* IPSR12 */
  280. FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7,
  281. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
  282. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  283. FN_SCL2_D, FN_MSIOF1_RXD_E,
  284. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_SDA2_D, FN_MSIOF1_SCK_E,
  285. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  286. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  287. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  288. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  289. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  290. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
  291. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
  292. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
  293. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  294. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  295. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  296. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  297. /* IPSR13 */
  298. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  299. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  300. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  301. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  302. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  303. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  304. FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
  305. FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
  306. FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
  307. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  308. FN_SCIFA5_TXD_B, FN_TX3_C,
  309. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  310. FN_SCIFA5_RXD_B, FN_RX3_C,
  311. FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
  312. FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
  313. FN_SD1_DATA3, FN_IERX_B,
  314. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
  315. /* IPSR14 */
  316. FN_SD1_WP, FN_PWM1_B, FN_SDA1_C,
  317. FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
  318. FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
  319. FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
  320. FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  321. FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  322. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
  323. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
  324. FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
  325. FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  326. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  327. FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B,
  328. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  329. FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B,
  330. /* IPSR15 */
  331. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
  332. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
  333. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
  334. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  335. FN_PWM5_B, FN_SCIFA3_TXD_C,
  336. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  337. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  338. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  339. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  340. FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
  341. FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
  342. FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
  343. FN_TCLK2, FN_VI1_DATA3_C,
  344. FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
  345. FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
  346. /* IPSR16 */
  347. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  348. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
  349. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
  350. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  351. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  352. /* MOD_SEL */
  353. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  354. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  355. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  356. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  357. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  358. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  359. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  360. FN_SEL_QSP_0, FN_SEL_QSP_1,
  361. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  362. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
  363. FN_SEL_HSCIF1_4,
  364. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
  365. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  366. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  367. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  368. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
  369. /* MOD_SEL2 */
  370. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  371. FN_SEL_SCIF0_4,
  372. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  373. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  374. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  375. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  376. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  377. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
  378. FN_SEL_ADG_0, FN_SEL_ADG_1,
  379. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
  380. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  381. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  382. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  383. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
  384. FN_SEL_SIM_0, FN_SEL_SIM_1,
  385. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  386. /* MOD_SEL3 */
  387. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  388. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  389. FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2,
  390. FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2,
  391. FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2,
  392. FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
  393. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  394. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  395. FN_SEL_MMC_0, FN_SEL_MMC_1,
  396. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  397. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  398. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
  399. FN_SEL_IIC1_4,
  400. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
  401. /* MOD_SEL4 */
  402. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  403. FN_SEL_SOF1_4,
  404. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  405. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
  406. FN_SEL_RAD_0, FN_SEL_RAD_1,
  407. FN_SEL_RCN_0, FN_SEL_RCN_1,
  408. FN_SEL_RSP_0, FN_SEL_RSP_1,
  409. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  410. FN_SEL_SCIF2_4,
  411. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
  412. FN_SEL_SOF2_4,
  413. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  414. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  415. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
  416. PINMUX_FUNCTION_END,
  417. PINMUX_MARK_BEGIN,
  418. EX_CS0_N_MARK, RD_N_MARK,
  419. AUDIO_CLKA_MARK,
  420. VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  421. VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  422. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  423. SD1_CLK_MARK,
  424. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  425. DU0_DOTCLKIN_MARK,
  426. /* IPSR0 */
  427. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
  428. D6_MARK, D7_MARK, D8_MARK,
  429. D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
  430. A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, SCL0_C_MARK, PWM2_B_MARK,
  431. A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
  432. A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
  433. A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
  434. /* IPSR1 */
  435. A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, SCL0_MARK,
  436. A9_MARK, MSIOF1_SS2_MARK, SDA0_MARK,
  437. A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
  438. A11_MARK, MSIOF1_RXD_MARK, SCL3_D_MARK, MSIOF1_RXD_D_MARK,
  439. A12_MARK, FMCLK_MARK, SDA3_D_MARK, MSIOF1_SCK_D_MARK,
  440. A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
  441. A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
  442. A15_MARK, BPFCLK_C_MARK,
  443. A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
  444. A17_MARK, DACK2_B_MARK, SDA0_C_MARK,
  445. A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
  446. /* IPSR2 */
  447. A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
  448. SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
  449. A20_MARK, SPCLK_MARK,
  450. A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
  451. A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
  452. A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
  453. A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
  454. A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
  455. RX1_MARK, SCIFA1_RXD_MARK,
  456. CS0_N_MARK, ATAG0_N_B_MARK, SCL1_MARK,
  457. CS1_N_A26_MARK, ATADIR0_N_B_MARK, SDA1_MARK,
  458. EX_CS1_N_MARK, MSIOF2_SCK_MARK,
  459. EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
  460. EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
  461. ATAG0_N_MARK, EX_WAIT1_MARK,
  462. /* IPSR3 */
  463. EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
  464. EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
  465. SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
  466. BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
  467. SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
  468. RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
  469. SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
  470. WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
  471. WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
  472. EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  473. DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
  474. DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
  475. SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
  476. SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
  477. SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
  478. SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
  479. SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
  480. SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
  481. /* IPSR4 */
  482. SSI_SDATA0_MARK, SCL0_B_MARK, SCL7_B_MARK, MSIOF2_SCK_C_MARK,
  483. SSI_SCK1_MARK, SDA0_B_MARK, SDA7_B_MARK,
  484. MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
  485. SSI_WS1_MARK, SCL1_B_MARK, SCL8_B_MARK,
  486. MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
  487. SSI_SDATA1_MARK, SDA1_B_MARK, SDA8_B_MARK, MSIOF2_RXD_C_MARK,
  488. SSI_SCK2_MARK, SCL2_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK, HSCK1_E_MARK,
  489. SSI_WS2_MARK, SDA2_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
  490. GLO_Q1_D_MARK, HCTS1_N_E_MARK,
  491. SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
  492. SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
  493. SSI_SCK4_MARK, GLO_SS_D_MARK,
  494. SSI_WS4_MARK, GLO_RFON_D_MARK,
  495. SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
  496. SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
  497. MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
  498. /* IPSR5 */
  499. SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
  500. MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
  501. SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
  502. MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
  503. SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
  504. MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
  505. SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
  506. SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
  507. SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
  508. SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
  509. SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
  510. SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
  511. SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
  512. SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
  513. SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
  514. /* IPSR6 */
  515. AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
  516. SCIF_CLK_MARK, BPFCLK_E_MARK,
  517. AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
  518. SCIFA2_RXD_MARK, FMIN_E_MARK,
  519. AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
  520. IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
  521. IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
  522. IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
  523. IRQ3_MARK, SCL4_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
  524. IRQ4_MARK, HRX1_C_MARK, SDA4_C_MARK,
  525. MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
  526. IRQ5_MARK, HTX1_C_MARK, SCL1_E_MARK, MSIOF2_SCK_E_MARK,
  527. IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
  528. SDA1_E_MARK, MSIOF2_SYNC_E_MARK,
  529. IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
  530. GPS_CLK_C_MARK, GPS_CLK_D_MARK,
  531. IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
  532. GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
  533. /* IPSR7 */
  534. IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
  535. SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
  536. DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
  537. SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
  538. DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
  539. SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
  540. DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
  541. DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
  542. DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
  543. DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
  544. DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
  545. DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
  546. DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
  547. SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
  548. DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
  549. SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
  550. DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
  551. SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
  552. /* IPSR8 */
  553. DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
  554. DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
  555. SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
  556. DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
  557. SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
  558. DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
  559. SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
  560. DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
  561. SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
  562. DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
  563. SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
  564. DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
  565. SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
  566. DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
  567. SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
  568. DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
  569. DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
  570. DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
  571. /* IPSR9 */
  572. DU1_DB6_MARK, LCDOUT22_MARK, SCL3_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
  573. DU1_DB7_MARK, LCDOUT23_MARK, SDA3_C_MARK,
  574. SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
  575. DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  576. DU1_DOTCLKOUT0_MARK, QCLK_MARK,
  577. DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
  578. TX3_B_MARK, SCL2_B_MARK, PWM4_MARK,
  579. DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
  580. DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
  581. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  582. CAN0_RX_MARK, RX3_B_MARK, SDA2_B_MARK,
  583. DU1_DISP_MARK, QPOLA_MARK,
  584. DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
  585. VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
  586. VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
  587. VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
  588. VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
  589. VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
  590. VI0_G0_MARK, SCL8_MARK, STP_IVCXO27_0_C_MARK, SCL4_MARK,
  591. HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
  592. /* IPSR10 */
  593. VI0_G1_MARK, SDA8_MARK, STP_ISCLK_0_C_MARK, SDA4_MARK,
  594. HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
  595. VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, SCL3_B_MARK,
  596. HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
  597. VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, SDA3_B_MARK,
  598. HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
  599. VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
  600. HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
  601. VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
  602. CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
  603. VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
  604. VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
  605. VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
  606. TS_SDATA0_C_MARK, ATACS11_N_MARK,
  607. VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
  608. TS_SCK0_C_MARK, ATAG1_N_MARK,
  609. VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
  610. VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
  611. VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK, SCL1_D_MARK,
  612. /* IPSR11 */
  613. VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK, SDA1_D_MARK,
  614. VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, SCL4_B_MARK,
  615. VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
  616. SDA4_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
  617. VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
  618. TX4_B_MARK, SCIFA4_TXD_B_MARK,
  619. VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
  620. RX4_B_MARK, SCIFA4_RXD_B_MARK,
  621. VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
  622. VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
  623. VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
  624. VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
  625. VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
  626. VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
  627. VI1_DATA7_MARK, AVB_MDC_MARK,
  628. ETH_MDIO_MARK, AVB_RX_CLK_MARK, SCL2_C_MARK,
  629. ETH_CRS_DV_MARK, AVB_LINK_MARK, SDA2_C_MARK,
  630. /* IPSR12 */
  631. ETH_RX_ER_MARK, AVB_CRS_MARK, SCL3_MARK, SCL7_MARK,
  632. ETH_RXD0_MARK, AVB_PHY_INT_MARK, SDA3_MARK, SDA7_MARK,
  633. ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
  634. SCL2_D_MARK, MSIOF1_RXD_E_MARK,
  635. ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
  636. SDA2_D_MARK, MSIOF1_SCK_E_MARK,
  637. ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
  638. CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
  639. ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
  640. CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
  641. ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
  642. ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
  643. ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
  644. ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
  645. STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
  646. ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
  647. STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
  648. ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
  649. /* IPSR13 */
  650. STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
  651. ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
  652. STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
  653. STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
  654. STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
  655. ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
  656. SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
  657. SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
  658. SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
  659. SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
  660. SCIFA5_TXD_B_MARK, TX3_C_MARK,
  661. SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
  662. SCIFA5_RXD_B_MARK, RX3_C_MARK,
  663. SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
  664. SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
  665. SD1_DATA3_MARK, IERX_B_MARK,
  666. SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, SCL1_C_MARK,
  667. /* IPSR14 */
  668. SD1_WP_MARK, PWM1_B_MARK, SDA1_C_MARK,
  669. SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
  670. SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
  671. SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
  672. SD2_CD_MARK, MMC_D4_MARK, SCL8_C_MARK, TX5_B_MARK, SCIFA5_TXD_C_MARK,
  673. SD2_WP_MARK, MMC_D5_MARK, SDA8_C_MARK, RX5_B_MARK, SCIFA5_RXD_C_MARK,
  674. MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
  675. VI1_CLK_C_MARK, VI1_G0_B_MARK,
  676. MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
  677. VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
  678. MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
  679. MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
  680. MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
  681. VI1_HSYNC_N_C_MARK, SCL7_C_MARK, VI1_G4_B_MARK,
  682. MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
  683. VI1_VSYNC_N_C_MARK, SDA7_C_MARK, VI1_G5_B_MARK,
  684. /* IPSR15 */
  685. SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
  686. SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
  687. SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
  688. GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
  689. PWM5_B_MARK, SCIFA3_TXD_C_MARK,
  690. GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
  691. VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
  692. GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
  693. VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
  694. HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
  695. TCLK1_MARK, VI1_DATA1_C_MARK,
  696. HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
  697. HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
  698. TCLK2_MARK, VI1_DATA3_C_MARK,
  699. HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
  700. CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
  701. HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
  702. CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
  703. /* IPSR16 */
  704. HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
  705. GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
  706. HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
  707. GLO_SS_C_MARK, VI1_DATA7_C_MARK,
  708. HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CK_MARK, GLO_RFON_C_MARK,
  709. HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
  710. HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
  711. PINMUX_MARK_END,
  712. };
  713. static const u16 pinmux_data[] = {
  714. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  715. PINMUX_DATA(EX_CS0_N_MARK, FN_EX_CS0_N),
  716. PINMUX_DATA(RD_N_MARK, FN_RD_N),
  717. PINMUX_DATA(AUDIO_CLKA_MARK, FN_AUDIO_CLKA),
  718. PINMUX_DATA(VI0_CLK_MARK, FN_VI0_CLK),
  719. PINMUX_DATA(VI0_DATA0_VI0_B0_MARK, FN_VI0_DATA0_VI0_B0),
  720. PINMUX_DATA(VI0_DATA1_VI0_B1_MARK, FN_VI0_DATA1_VI0_B1),
  721. PINMUX_DATA(VI0_DATA2_VI0_B2_MARK, FN_VI0_DATA2_VI0_B2),
  722. PINMUX_DATA(VI0_DATA4_VI0_B4_MARK, FN_VI0_DATA4_VI0_B4),
  723. PINMUX_DATA(VI0_DATA5_VI0_B5_MARK, FN_VI0_DATA5_VI0_B5),
  724. PINMUX_DATA(VI0_DATA6_VI0_B6_MARK, FN_VI0_DATA6_VI0_B6),
  725. PINMUX_DATA(VI0_DATA7_VI0_B7_MARK, FN_VI0_DATA7_VI0_B7),
  726. PINMUX_DATA(USB0_PWEN_MARK, FN_USB0_PWEN),
  727. PINMUX_DATA(USB0_OVC_MARK, FN_USB0_OVC),
  728. PINMUX_DATA(USB1_PWEN_MARK, FN_USB1_PWEN),
  729. PINMUX_DATA(USB1_OVC_MARK, FN_USB1_OVC),
  730. PINMUX_DATA(DU0_DOTCLKIN_MARK, FN_DU0_DOTCLKIN),
  731. /* IPSR0 */
  732. PINMUX_IPSR_DATA(IP0_0, D0),
  733. PINMUX_IPSR_DATA(IP0_1, D1),
  734. PINMUX_IPSR_DATA(IP0_2, D2),
  735. PINMUX_IPSR_DATA(IP0_3, D3),
  736. PINMUX_IPSR_DATA(IP0_4, D4),
  737. PINMUX_IPSR_DATA(IP0_5, D5),
  738. PINMUX_IPSR_DATA(IP0_6, D6),
  739. PINMUX_IPSR_DATA(IP0_7, D7),
  740. PINMUX_IPSR_DATA(IP0_8, D8),
  741. PINMUX_IPSR_DATA(IP0_9, D9),
  742. PINMUX_IPSR_DATA(IP0_10, D10),
  743. PINMUX_IPSR_DATA(IP0_11, D11),
  744. PINMUX_IPSR_DATA(IP0_12, D12),
  745. PINMUX_IPSR_DATA(IP0_13, D13),
  746. PINMUX_IPSR_DATA(IP0_14, D14),
  747. PINMUX_IPSR_DATA(IP0_15, D15),
  748. PINMUX_IPSR_DATA(IP0_18_16, A0),
  749. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
  750. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
  751. PINMUX_IPSR_MODSEL_DATA(IP0_18_16, SCL0_C, SEL_IIC0_2),
  752. PINMUX_IPSR_DATA(IP0_18_16, PWM2_B),
  753. PINMUX_IPSR_DATA(IP0_20_19, A1),
  754. PINMUX_IPSR_MODSEL_DATA(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
  755. PINMUX_IPSR_DATA(IP0_22_21, A2),
  756. PINMUX_IPSR_MODSEL_DATA(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
  757. PINMUX_IPSR_DATA(IP0_24_23, A3),
  758. PINMUX_IPSR_MODSEL_DATA(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
  759. PINMUX_IPSR_DATA(IP0_26_25, A4),
  760. PINMUX_IPSR_MODSEL_DATA(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
  761. PINMUX_IPSR_DATA(IP0_28_27, A5),
  762. PINMUX_IPSR_MODSEL_DATA(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
  763. PINMUX_IPSR_DATA(IP0_30_29, A6),
  764. PINMUX_IPSR_MODSEL_DATA(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
  765. /* IPSR1 */
  766. PINMUX_IPSR_DATA(IP1_1_0, A7),
  767. PINMUX_IPSR_MODSEL_DATA(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
  768. PINMUX_IPSR_DATA(IP1_3_2, A8),
  769. PINMUX_IPSR_MODSEL_DATA(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
  770. PINMUX_IPSR_MODSEL_DATA(IP1_3_2, SCL0, SEL_IIC0_0),
  771. PINMUX_IPSR_DATA(IP1_5_4, A9),
  772. PINMUX_IPSR_MODSEL_DATA(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
  773. PINMUX_IPSR_MODSEL_DATA(IP1_5_4, SDA0, SEL_IIC0_0),
  774. PINMUX_IPSR_DATA(IP1_7_6, A10),
  775. PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
  776. PINMUX_IPSR_MODSEL_DATA(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
  777. PINMUX_IPSR_DATA(IP1_10_8, A11),
  778. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
  779. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, SCL3_D, SEL_IIC3_3),
  780. PINMUX_IPSR_MODSEL_DATA(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
  781. PINMUX_IPSR_DATA(IP1_13_11, A12),
  782. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, FMCLK, SEL_FM_0),
  783. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, SDA3_D, SEL_IIC3_3),
  784. PINMUX_IPSR_MODSEL_DATA(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
  785. PINMUX_IPSR_DATA(IP1_16_14, A13),
  786. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
  787. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, BPFCLK, SEL_FM_0),
  788. PINMUX_IPSR_MODSEL_DATA(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
  789. PINMUX_IPSR_DATA(IP1_19_17, A14),
  790. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
  791. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN, SEL_FM_0),
  792. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, FMIN_C, SEL_FM_2),
  793. PINMUX_IPSR_MODSEL_DATA(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
  794. PINMUX_IPSR_DATA(IP1_22_20, A15),
  795. PINMUX_IPSR_MODSEL_DATA(IP1_22_20, BPFCLK_C, SEL_FM_2),
  796. PINMUX_IPSR_DATA(IP1_25_23, A16),
  797. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, DREQ2_B, SEL_LBS_1),
  798. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, FMCLK_C, SEL_FM_2),
  799. PINMUX_IPSR_MODSEL_DATA(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
  800. PINMUX_IPSR_DATA(IP1_28_26, A17),
  801. PINMUX_IPSR_MODSEL_DATA(IP1_28_26, DACK2_B, SEL_LBS_1),
  802. PINMUX_IPSR_MODSEL_DATA(IP1_28_26, SDA0_C, SEL_IIC0_2),
  803. PINMUX_IPSR_DATA(IP1_31_29, A18),
  804. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, DREQ1, SEL_LBS_0),
  805. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
  806. PINMUX_IPSR_MODSEL_DATA(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
  807. /* IPSR2 */
  808. PINMUX_IPSR_DATA(IP2_2_0, A19),
  809. PINMUX_IPSR_DATA(IP2_2_0, DACK1),
  810. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
  811. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
  812. PINMUX_IPSR_MODSEL_DATA(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_0),
  813. PINMUX_IPSR_DATA(IP2_2_0, A20),
  814. PINMUX_IPSR_MODSEL_DATA(IP2_4_3, SPCLK, SEL_QSP_0),
  815. PINMUX_IPSR_DATA(IP2_6_5, A21),
  816. PINMUX_IPSR_MODSEL_DATA(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
  817. PINMUX_IPSR_MODSEL_DATA(IP2_6_5, MOSI_IO0, SEL_QSP_0),
  818. PINMUX_IPSR_DATA(IP2_9_7, A22),
  819. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, MISO_IO1, SEL_QSP_0),
  820. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, FMCLK_B, SEL_FM_1),
  821. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, TX0, SEL_SCIF0_0),
  822. PINMUX_IPSR_MODSEL_DATA(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
  823. PINMUX_IPSR_DATA(IP2_12_10, A23),
  824. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, IO2, SEL_QSP_0),
  825. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, BPFCLK_B, SEL_FM_1),
  826. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, RX0, SEL_SCIF0_0),
  827. PINMUX_IPSR_MODSEL_DATA(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
  828. PINMUX_IPSR_DATA(IP2_15_13, A24),
  829. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, DREQ2, SEL_LBS_0),
  830. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, IO3, SEL_QSP_0),
  831. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, TX1, SEL_SCIF1_0),
  832. PINMUX_IPSR_MODSEL_DATA(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
  833. PINMUX_IPSR_DATA(IP2_18_16, A25),
  834. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DACK2, SEL_LBS_0),
  835. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SSL, SEL_QSP_0),
  836. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, DREQ1_C, SEL_LBS_2),
  837. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, RX1, SEL_SCIF1_0),
  838. PINMUX_IPSR_MODSEL_DATA(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
  839. PINMUX_IPSR_DATA(IP2_20_19, CS0_N),
  840. PINMUX_IPSR_MODSEL_DATA(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
  841. PINMUX_IPSR_MODSEL_DATA(IP2_20_19, SCL1, SEL_IIC1_0),
  842. PINMUX_IPSR_DATA(IP2_22_21, CS1_N_A26),
  843. PINMUX_IPSR_MODSEL_DATA(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
  844. PINMUX_IPSR_MODSEL_DATA(IP2_22_21, SDA1, SEL_IIC1_0),
  845. PINMUX_IPSR_DATA(IP2_24_23, EX_CS1_N),
  846. PINMUX_IPSR_MODSEL_DATA(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
  847. PINMUX_IPSR_DATA(IP2_26_25, EX_CS2_N),
  848. PINMUX_IPSR_MODSEL_DATA(IP2_26_25, ATAWR0_N, SEL_LBS_0),
  849. PINMUX_IPSR_MODSEL_DATA(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
  850. PINMUX_IPSR_DATA(IP2_29_27, EX_CS3_N),
  851. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATADIR0_N, SEL_LBS_0),
  852. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
  853. PINMUX_IPSR_MODSEL_DATA(IP2_29_27, ATAG0_N, SEL_LBS_0),
  854. PINMUX_IPSR_DATA(IP2_29_27, EX_WAIT1),
  855. /* IPSR3 */
  856. PINMUX_IPSR_DATA(IP3_2_0, EX_CS4_N),
  857. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, ATARD0_N, SEL_LBS_0),
  858. PINMUX_IPSR_MODSEL_DATA(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
  859. PINMUX_IPSR_DATA(IP3_2_0, EX_WAIT2),
  860. PINMUX_IPSR_DATA(IP3_5_3, EX_CS5_N),
  861. PINMUX_IPSR_DATA(IP3_5_3, ATACS00_N),
  862. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
  863. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
  864. PINMUX_IPSR_MODSEL_DATA(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
  865. PINMUX_IPSR_DATA(IP3_5_3, PWM1),
  866. PINMUX_IPSR_DATA(IP3_5_3, TPU_TO1),
  867. PINMUX_IPSR_DATA(IP3_8_6, BS_N),
  868. PINMUX_IPSR_DATA(IP3_8_6, ATACS10_N),
  869. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
  870. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
  871. PINMUX_IPSR_MODSEL_DATA(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
  872. PINMUX_IPSR_DATA(IP3_8_6, PWM2),
  873. PINMUX_IPSR_DATA(IP3_8_6, TPU_TO2),
  874. PINMUX_IPSR_DATA(IP3_11_9, RD_WR_N),
  875. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
  876. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, FMIN_B, SEL_FM_1),
  877. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
  878. PINMUX_IPSR_MODSEL_DATA(IP3_11_9, DREQ1_D, SEL_LBS_1),
  879. PINMUX_IPSR_DATA(IP3_13_12, WE0_N),
  880. PINMUX_IPSR_MODSEL_DATA(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
  881. PINMUX_IPSR_MODSEL_DATA(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
  882. PINMUX_IPSR_DATA(IP3_15_14, WE1_N),
  883. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
  884. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
  885. PINMUX_IPSR_MODSEL_DATA(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  886. PINMUX_IPSR_DATA(IP3_17_16, EX_WAIT0),
  887. PINMUX_IPSR_MODSEL_DATA(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
  888. PINMUX_IPSR_MODSEL_DATA(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  889. PINMUX_IPSR_DATA(IP3_19_18, DREQ0),
  890. PINMUX_IPSR_DATA(IP3_19_18, PWM3),
  891. PINMUX_IPSR_DATA(IP3_19_18, TPU_TO3),
  892. PINMUX_IPSR_DATA(IP3_21_20, DACK0),
  893. PINMUX_IPSR_DATA(IP3_21_20, DRACK0),
  894. PINMUX_IPSR_MODSEL_DATA(IP3_21_20, REMOCON, SEL_RCN_0),
  895. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SPEEDIN, SEL_RSP_0),
  896. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
  897. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
  898. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
  899. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
  900. PINMUX_IPSR_MODSEL_DATA(IP3_24_22, DREQ2_C, SEL_LBS_2),
  901. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  902. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
  903. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
  904. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
  905. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
  906. PINMUX_IPSR_MODSEL_DATA(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
  907. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
  908. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
  909. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  910. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
  911. PINMUX_IPSR_MODSEL_DATA(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
  912. /* IPSR4 */
  913. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
  914. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL0_B, SEL_IIC0_1),
  915. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, SCL7_B, SEL_IIC7_1),
  916. PINMUX_IPSR_MODSEL_DATA(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
  917. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
  918. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA0_B, SEL_IIC0_1),
  919. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, SDA7_B, SEL_IIC7_1),
  920. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
  921. PINMUX_IPSR_MODSEL_DATA(IP4_4_2, GLO_I0_D, SEL_GPS_3),
  922. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SSI_WS1, SEL_SSI1_0),
  923. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL1_B, SEL_IIC1_1),
  924. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, SCL8_B, SEL_IIC8_1),
  925. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
  926. PINMUX_IPSR_MODSEL_DATA(IP4_7_5, GLO_I1_D, SEL_GPS_3),
  927. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
  928. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA1_B, SEL_IIC1_1),
  929. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, SDA8_B, SEL_IIC8_1),
  930. PINMUX_IPSR_MODSEL_DATA(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
  931. PINMUX_IPSR_DATA(IP4_12_10, SSI_SCK2),
  932. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, SCL2, SEL_IIC2_0),
  933. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
  934. PINMUX_IPSR_MODSEL_DATA(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
  935. PINMUX_IPSR_DATA(IP4_15_13, SSI_WS2),
  936. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, SDA2, SEL_IIC2_0),
  937. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
  938. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, RX2_E, SEL_SCIF2_4),
  939. PINMUX_IPSR_MODSEL_DATA(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
  940. PINMUX_IPSR_DATA(IP4_18_16, SSI_SDATA2),
  941. PINMUX_IPSR_MODSEL_DATA(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
  942. PINMUX_IPSR_MODSEL_DATA(IP4_18_16, TX2_E, SEL_SCIF2_4),
  943. PINMUX_IPSR_DATA(IP4_19, SSI_SCK34),
  944. PINMUX_IPSR_DATA(IP4_20, SSI_WS34),
  945. PINMUX_IPSR_DATA(IP4_21, SSI_SDATA3),
  946. PINMUX_IPSR_DATA(IP4_23_22, SSI_SCK4),
  947. PINMUX_IPSR_MODSEL_DATA(IP4_23_22, GLO_SS_D, SEL_GPS_3),
  948. PINMUX_IPSR_DATA(IP4_25_24, SSI_WS4),
  949. PINMUX_IPSR_MODSEL_DATA(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
  950. PINMUX_IPSR_DATA(IP4_27_26, SSI_SDATA4),
  951. PINMUX_IPSR_MODSEL_DATA(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
  952. PINMUX_IPSR_DATA(IP4_30_28, SSI_SCK5),
  953. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
  954. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
  955. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, GLO_I0, SEL_GPS_0),
  956. PINMUX_IPSR_MODSEL_DATA(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
  957. PINMUX_IPSR_DATA(IP4_30_28, VI1_R2_B),
  958. /* IPSR5 */
  959. PINMUX_IPSR_DATA(IP5_2_0, SSI_WS5),
  960. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
  961. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
  962. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, GLO_I1, SEL_GPS_0),
  963. PINMUX_IPSR_MODSEL_DATA(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
  964. PINMUX_IPSR_DATA(IP5_2_0, VI1_R3_B),
  965. PINMUX_IPSR_DATA(IP5_5_3, SSI_SDATA5),
  966. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
  967. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
  968. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, GLO_Q0, SEL_GPS_0),
  969. PINMUX_IPSR_MODSEL_DATA(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
  970. PINMUX_IPSR_DATA(IP5_5_3, VI1_R4_B),
  971. PINMUX_IPSR_DATA(IP5_8_6, SSI_SCK6),
  972. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
  973. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
  974. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, GLO_Q1, SEL_GPS_0),
  975. PINMUX_IPSR_MODSEL_DATA(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
  976. PINMUX_IPSR_DATA(IP5_8_6, VI1_R5_B),
  977. PINMUX_IPSR_DATA(IP5_11_9, SSI_WS6),
  978. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, GLO_SCLK, SEL_GPS_0),
  979. PINMUX_IPSR_MODSEL_DATA(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
  980. PINMUX_IPSR_DATA(IP5_11_9, VI1_R6_B),
  981. PINMUX_IPSR_DATA(IP5_14_12, SSI_SDATA6),
  982. PINMUX_IPSR_MODSEL_DATA(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
  983. PINMUX_IPSR_MODSEL_DATA(IP5_14_12, GLO_SDATA, SEL_GPS_0),
  984. PINMUX_IPSR_DATA(IP5_14_12, VI1_R7_B),
  985. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
  986. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
  987. PINMUX_IPSR_MODSEL_DATA(IP5_16_15, GLO_SS, SEL_GPS_0),
  988. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, SSI_WS78, SEL_SSI7_0),
  989. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, TX0_D, SEL_SCIF0_3),
  990. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
  991. PINMUX_IPSR_MODSEL_DATA(IP5_19_17, GLO_RFON, SEL_GPS_0),
  992. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
  993. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, RX0_D, SEL_SCIF0_3),
  994. PINMUX_IPSR_MODSEL_DATA(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
  995. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
  996. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, TX1_D, SEL_SCIF1_3),
  997. PINMUX_IPSR_MODSEL_DATA(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
  998. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
  999. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, RX1_D, SEL_SCIF1_3),
  1000. PINMUX_IPSR_MODSEL_DATA(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
  1001. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, SSI_WS9, SEL_SSI9_0),
  1002. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, TX3_D, SEL_SCIF3_3),
  1003. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
  1004. PINMUX_IPSR_MODSEL_DATA(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
  1005. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
  1006. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, RX3_D, SEL_SCIF3_3),
  1007. PINMUX_IPSR_MODSEL_DATA(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
  1008. /* IPSR6 */
  1009. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
  1010. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
  1011. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
  1012. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
  1013. PINMUX_IPSR_MODSEL_DATA(IP6_2_0, BPFCLK_E, SEL_FM_4),
  1014. PINMUX_IPSR_DATA(IP6_5_3, AUDIO_CLKC),
  1015. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
  1016. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
  1017. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, RX2, SEL_SCIF2_0),
  1018. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1019. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, FMIN_E, SEL_FM_4),
  1020. PINMUX_IPSR_DATA(IP6_7_6, AUDIO_CLKOUT),
  1021. PINMUX_IPSR_MODSEL_DATA(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
  1022. PINMUX_IPSR_MODSEL_DATA(IP6_5_3, TX2, SEL_SCIF2_0),
  1023. PINMUX_IPSR_MODSEL_DATA(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1024. PINMUX_IPSR_DATA(IP6_9_8, IRQ0),
  1025. PINMUX_IPSR_MODSEL_DATA(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1026. PINMUX_IPSR_DATA(IP6_9_8, INTC_IRQ0_N),
  1027. PINMUX_IPSR_DATA(IP6_11_10, IRQ1),
  1028. PINMUX_IPSR_MODSEL_DATA(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
  1029. PINMUX_IPSR_DATA(IP6_11_10, INTC_IRQ1_N),
  1030. PINMUX_IPSR_DATA(IP6_13_12, IRQ2),
  1031. PINMUX_IPSR_MODSEL_DATA(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1032. PINMUX_IPSR_DATA(IP6_13_12, INTC_IRQ2_N),
  1033. PINMUX_IPSR_DATA(IP6_15_14, IRQ3),
  1034. PINMUX_IPSR_MODSEL_DATA(IP6_15_14, SCL4_C, SEL_IIC4_2),
  1035. PINMUX_IPSR_MODSEL_DATA(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
  1036. PINMUX_IPSR_DATA(IP6_15_14, INTC_IRQ4_N),
  1037. PINMUX_IPSR_DATA(IP6_18_16, IRQ4),
  1038. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
  1039. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, SDA4_C, SEL_IIC4_2),
  1040. PINMUX_IPSR_MODSEL_DATA(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
  1041. PINMUX_IPSR_DATA(IP6_18_16, INTC_IRQ4_N),
  1042. PINMUX_IPSR_DATA(IP6_20_19, IRQ5),
  1043. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
  1044. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, SCL1_E, SEL_IIC1_4),
  1045. PINMUX_IPSR_MODSEL_DATA(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
  1046. PINMUX_IPSR_DATA(IP6_23_21, IRQ6),
  1047. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
  1048. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
  1049. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, SDA1_E, SEL_IIC1_4),
  1050. PINMUX_IPSR_MODSEL_DATA(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
  1051. PINMUX_IPSR_DATA(IP6_26_24, IRQ7),
  1052. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
  1053. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
  1054. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
  1055. PINMUX_IPSR_MODSEL_DATA(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
  1056. PINMUX_IPSR_DATA(IP6_29_27, IRQ8),
  1057. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
  1058. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
  1059. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
  1060. PINMUX_IPSR_MODSEL_DATA(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
  1061. /* IPSR7 */
  1062. PINMUX_IPSR_DATA(IP7_2_0, IRQ9),
  1063. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
  1064. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
  1065. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
  1066. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
  1067. PINMUX_IPSR_MODSEL_DATA(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
  1068. PINMUX_IPSR_DATA(IP7_5_3, DU1_DR0),
  1069. PINMUX_IPSR_DATA(IP7_5_3, LCDOUT0),
  1070. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
  1071. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, TX0_B, SEL_SCIF0_1),
  1072. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
  1073. PINMUX_IPSR_MODSEL_DATA(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
  1074. PINMUX_IPSR_DATA(IP7_8_6, DU1_DR1),
  1075. PINMUX_IPSR_DATA(IP7_8_6, LCDOUT1),
  1076. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
  1077. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, RX0_B, SEL_SCIF0_1),
  1078. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
  1079. PINMUX_IPSR_MODSEL_DATA(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
  1080. PINMUX_IPSR_DATA(IP7_10_9, DU1_DR2),
  1081. PINMUX_IPSR_DATA(IP7_10_9, LCDOUT2),
  1082. PINMUX_IPSR_MODSEL_DATA(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
  1083. PINMUX_IPSR_DATA(IP7_12_11, DU1_DR3),
  1084. PINMUX_IPSR_DATA(IP7_12_11, LCDOUT3),
  1085. PINMUX_IPSR_MODSEL_DATA(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
  1086. PINMUX_IPSR_DATA(IP7_14_13, DU1_DR4),
  1087. PINMUX_IPSR_DATA(IP7_14_13, LCDOUT4),
  1088. PINMUX_IPSR_MODSEL_DATA(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
  1089. PINMUX_IPSR_DATA(IP7_16_15, DU1_DR5),
  1090. PINMUX_IPSR_DATA(IP7_16_15, LCDOUT5),
  1091. PINMUX_IPSR_MODSEL_DATA(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
  1092. PINMUX_IPSR_DATA(IP7_18_17, DU1_DR6),
  1093. PINMUX_IPSR_DATA(IP7_18_17, LCDOUT6),
  1094. PINMUX_IPSR_MODSEL_DATA(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
  1095. PINMUX_IPSR_DATA(IP7_20_19, DU1_DR7),
  1096. PINMUX_IPSR_DATA(IP7_20_19, LCDOUT7),
  1097. PINMUX_IPSR_MODSEL_DATA(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
  1098. PINMUX_IPSR_DATA(IP7_23_21, DU1_DG0),
  1099. PINMUX_IPSR_DATA(IP7_23_21, LCDOUT8),
  1100. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
  1101. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, TX1_B, SEL_SCIF1_1),
  1102. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1103. PINMUX_IPSR_MODSEL_DATA(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
  1104. PINMUX_IPSR_DATA(IP7_26_24, DU1_DG1),
  1105. PINMUX_IPSR_DATA(IP7_26_24, LCDOUT9),
  1106. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
  1107. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, RX1_B, SEL_SCIF1_1),
  1108. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1109. PINMUX_IPSR_MODSEL_DATA(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
  1110. PINMUX_IPSR_DATA(IP7_29_27, DU1_DG2),
  1111. PINMUX_IPSR_DATA(IP7_29_27, LCDOUT10),
  1112. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
  1113. PINMUX_IPSR_DATA(IP7_29_27, SCIF1_SCK_B),
  1114. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
  1115. PINMUX_IPSR_MODSEL_DATA(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
  1116. /* IPSR8 */
  1117. PINMUX_IPSR_DATA(IP8_2_0, DU1_DG3),
  1118. PINMUX_IPSR_DATA(IP8_2_0, LCDOUT11),
  1119. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
  1120. PINMUX_IPSR_MODSEL_DATA(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
  1121. PINMUX_IPSR_DATA(IP8_5_3, DU1_DG4),
  1122. PINMUX_IPSR_DATA(IP8_5_3, LCDOUT12),
  1123. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
  1124. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
  1125. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
  1126. PINMUX_IPSR_MODSEL_DATA(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
  1127. PINMUX_IPSR_DATA(IP8_8_6, DU1_DG5),
  1128. PINMUX_IPSR_DATA(IP8_8_6, LCDOUT13),
  1129. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
  1130. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
  1131. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
  1132. PINMUX_IPSR_MODSEL_DATA(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
  1133. PINMUX_IPSR_DATA(IP8_11_9, DU1_DG6),
  1134. PINMUX_IPSR_DATA(IP8_11_9, LCDOUT14),
  1135. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
  1136. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  1137. PINMUX_IPSR_MODSEL_DATA(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1138. PINMUX_IPSR_DATA(IP8_14_12, DU1_DG7),
  1139. PINMUX_IPSR_DATA(IP8_14_12, LCDOUT15),
  1140. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
  1141. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  1142. PINMUX_IPSR_MODSEL_DATA(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
  1143. PINMUX_IPSR_DATA(IP8_17_15, DU1_DB0),
  1144. PINMUX_IPSR_DATA(IP8_17_15, LCDOUT16),
  1145. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
  1146. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, TX2_B, SEL_SCIF2_1),
  1147. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1148. PINMUX_IPSR_MODSEL_DATA(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
  1149. PINMUX_IPSR_DATA(IP8_20_18, DU1_DB1),
  1150. PINMUX_IPSR_DATA(IP8_20_18, LCDOUT17),
  1151. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
  1152. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, RX2_B, SEL_SCIF2_1),
  1153. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1154. PINMUX_IPSR_MODSEL_DATA(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
  1155. PINMUX_IPSR_DATA(IP8_23_21, DU1_DB2),
  1156. PINMUX_IPSR_DATA(IP8_23_21, LCDOUT18),
  1157. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
  1158. PINMUX_IPSR_DATA(IP8_23_21, SCIF2_SCK_B),
  1159. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
  1160. PINMUX_IPSR_MODSEL_DATA(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
  1161. PINMUX_IPSR_DATA(IP8_25_24, DU1_DB3),
  1162. PINMUX_IPSR_DATA(IP8_25_24, LCDOUT19),
  1163. PINMUX_IPSR_MODSEL_DATA(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
  1164. PINMUX_IPSR_DATA(IP8_27_26, DU1_DB4),
  1165. PINMUX_IPSR_DATA(IP8_27_26, LCDOUT20),
  1166. PINMUX_IPSR_MODSEL_DATA(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
  1167. PINMUX_IPSR_MODSEL_DATA(IP8_27_26, CAN1_RX, SEL_CAN1_0),
  1168. PINMUX_IPSR_DATA(IP8_30_28, DU1_DB5),
  1169. PINMUX_IPSR_DATA(IP8_30_28, LCDOUT21),
  1170. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, TX3, SEL_SCIF3_0),
  1171. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
  1172. PINMUX_IPSR_MODSEL_DATA(IP8_30_28, CAN1_TX, SEL_CAN1_0),
  1173. /* IPSR9 */
  1174. PINMUX_IPSR_DATA(IP9_2_0, DU1_DB6),
  1175. PINMUX_IPSR_DATA(IP9_2_0, LCDOUT22),
  1176. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCL3_C, SEL_IIC3_2),
  1177. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, RX3, SEL_SCIF3_0),
  1178. PINMUX_IPSR_MODSEL_DATA(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1179. PINMUX_IPSR_DATA(IP9_5_3, DU1_DB7),
  1180. PINMUX_IPSR_DATA(IP9_5_3, LCDOUT23),
  1181. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SDA3_C, SEL_IIC3_2),
  1182. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
  1183. PINMUX_IPSR_MODSEL_DATA(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
  1184. PINMUX_IPSR_MODSEL_DATA(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
  1185. PINMUX_IPSR_DATA(IP9_6, QSTVA_QVS),
  1186. PINMUX_IPSR_DATA(IP9_7, DU1_DOTCLKOUT0),
  1187. PINMUX_IPSR_DATA(IP9_7, QCLK),
  1188. PINMUX_IPSR_DATA(IP9_10_8, DU1_DOTCLKOUT1),
  1189. PINMUX_IPSR_DATA(IP9_10_8, QSTVB_QVE),
  1190. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, CAN0_TX, SEL_CAN0_0),
  1191. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, TX3_B, SEL_SCIF3_1),
  1192. PINMUX_IPSR_MODSEL_DATA(IP9_10_8, SCL2_B, SEL_IIC2_1),
  1193. PINMUX_IPSR_DATA(IP9_10_8, PWM4),
  1194. PINMUX_IPSR_DATA(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
  1195. PINMUX_IPSR_DATA(IP9_11, QSTH_QHS),
  1196. PINMUX_IPSR_DATA(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
  1197. PINMUX_IPSR_DATA(IP9_12, QSTB_QHE),
  1198. PINMUX_IPSR_DATA(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1199. PINMUX_IPSR_DATA(IP9_15_13, QCPV_QDE),
  1200. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, CAN0_RX, SEL_CAN0_0),
  1201. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, RX3_B, SEL_SCIF3_1),
  1202. PINMUX_IPSR_MODSEL_DATA(IP9_15_13, SDA2_B, SEL_IIC2_1),
  1203. PINMUX_IPSR_DATA(IP9_16, DU1_DISP),
  1204. PINMUX_IPSR_DATA(IP9_16, QPOLA),
  1205. PINMUX_IPSR_DATA(IP9_18_17, DU1_CDE),
  1206. PINMUX_IPSR_DATA(IP9_18_17, QPOLB),
  1207. PINMUX_IPSR_DATA(IP9_18_17, PWM4_B),
  1208. PINMUX_IPSR_DATA(IP9_20_19, VI0_CLKENB),
  1209. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TX4, SEL_SCIF4_0),
  1210. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
  1211. PINMUX_IPSR_MODSEL_DATA(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
  1212. PINMUX_IPSR_DATA(IP9_22_21, VI0_FIELD),
  1213. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, RX4, SEL_SCIF4_0),
  1214. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
  1215. PINMUX_IPSR_MODSEL_DATA(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
  1216. PINMUX_IPSR_DATA(IP9_24_23, VI0_HSYNC_N),
  1217. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TX5, SEL_SCIF5_0),
  1218. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
  1219. PINMUX_IPSR_MODSEL_DATA(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
  1220. PINMUX_IPSR_DATA(IP9_26_25, VI0_VSYNC_N),
  1221. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, RX5, SEL_SCIF5_0),
  1222. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
  1223. PINMUX_IPSR_MODSEL_DATA(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
  1224. PINMUX_IPSR_DATA(IP9_28_27, VI0_DATA3_VI0_B3),
  1225. PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
  1226. PINMUX_IPSR_MODSEL_DATA(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
  1227. PINMUX_IPSR_DATA(IP9_31_29, VI0_G0),
  1228. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL8, SEL_IIC8_0),
  1229. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
  1230. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCL4, SEL_IIC4_0),
  1231. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
  1232. PINMUX_IPSR_MODSEL_DATA(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1233. PINMUX_IPSR_DATA(IP9_31_29, ATAWR1_N),
  1234. /* IPSR10 */
  1235. PINMUX_IPSR_DATA(IP10_2_0, VI0_G1),
  1236. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA8, SEL_IIC8_0),
  1237. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
  1238. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SDA4, SEL_IIC4_0),
  1239. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
  1240. PINMUX_IPSR_MODSEL_DATA(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1241. PINMUX_IPSR_DATA(IP10_2_0, ATADIR1_N),
  1242. PINMUX_IPSR_DATA(IP10_5_3, VI0_G2),
  1243. PINMUX_IPSR_DATA(IP10_5_3, VI2_HSYNC_N),
  1244. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
  1245. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCL3_B, SEL_IIC3_1),
  1246. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, HSCK2, SEL_HSCIF2_0),
  1247. PINMUX_IPSR_MODSEL_DATA(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
  1248. PINMUX_IPSR_DATA(IP10_5_3, ATARD1_N),
  1249. PINMUX_IPSR_DATA(IP10_8_6, VI0_G3),
  1250. PINMUX_IPSR_DATA(IP10_8_6, VI2_VSYNC_N),
  1251. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
  1252. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SDA3_B, SEL_IIC3_1),
  1253. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, HRX2, SEL_HSCIF2_0),
  1254. PINMUX_IPSR_MODSEL_DATA(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
  1255. PINMUX_IPSR_DATA(IP10_8_6, ATACS01_N),
  1256. PINMUX_IPSR_DATA(IP10_11_9, VI0_G4),
  1257. PINMUX_IPSR_DATA(IP10_11_9, VI2_CLKENB),
  1258. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
  1259. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, HTX2, SEL_HSCIF2_0),
  1260. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
  1261. PINMUX_IPSR_MODSEL_DATA(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
  1262. PINMUX_IPSR_DATA(IP10_14_12, VI0_G5),
  1263. PINMUX_IPSR_DATA(IP10_14_12, VI2_FIELD),
  1264. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
  1265. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, FMCLK_D, SEL_FM_3),
  1266. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
  1267. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
  1268. PINMUX_IPSR_MODSEL_DATA(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
  1269. PINMUX_IPSR_DATA(IP10_16_15, VI0_G6),
  1270. PINMUX_IPSR_DATA(IP10_16_15, VI2_CLK),
  1271. PINMUX_IPSR_MODSEL_DATA(IP10_16_15, BPFCLK_D, SEL_FM_3),
  1272. PINMUX_IPSR_DATA(IP10_18_17, VI0_G7),
  1273. PINMUX_IPSR_DATA(IP10_18_17, VI2_DATA0),
  1274. PINMUX_IPSR_MODSEL_DATA(IP10_18_17, FMIN_D, SEL_FM_3),
  1275. PINMUX_IPSR_DATA(IP10_21_19, VI0_R0),
  1276. PINMUX_IPSR_DATA(IP10_21_19, VI2_DATA1),
  1277. PINMUX_IPSR_MODSEL_DATA(IP10_21_19, GLO_I0_B, SEL_GPS_1),
  1278. PINMUX_IPSR_MODSEL_DATA(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
  1279. PINMUX_IPSR_DATA(IP10_21_19, ATACS11_N),
  1280. PINMUX_IPSR_DATA(IP10_24_22, VI0_R1),
  1281. PINMUX_IPSR_DATA(IP10_24_22, VI2_DATA2),
  1282. PINMUX_IPSR_MODSEL_DATA(IP10_24_22, GLO_I1_B, SEL_GPS_1),
  1283. PINMUX_IPSR_MODSEL_DATA(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
  1284. PINMUX_IPSR_DATA(IP10_24_22, ATAG1_N),
  1285. PINMUX_IPSR_DATA(IP10_26_25, VI0_R2),
  1286. PINMUX_IPSR_DATA(IP10_26_25, VI2_DATA3),
  1287. PINMUX_IPSR_MODSEL_DATA(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
  1288. PINMUX_IPSR_MODSEL_DATA(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
  1289. PINMUX_IPSR_DATA(IP10_28_27, VI0_R3),
  1290. PINMUX_IPSR_DATA(IP10_28_27, VI2_DATA4),
  1291. PINMUX_IPSR_MODSEL_DATA(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
  1292. PINMUX_IPSR_MODSEL_DATA(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
  1293. PINMUX_IPSR_DATA(IP10_31_29, VI0_R4),
  1294. PINMUX_IPSR_DATA(IP10_31_29, VI2_DATA5),
  1295. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
  1296. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, TX0_C, SEL_SCIF0_2),
  1297. PINMUX_IPSR_MODSEL_DATA(IP10_31_29, SCL1_D, SEL_IIC1_3),
  1298. /* IPSR11 */
  1299. PINMUX_IPSR_DATA(IP11_2_0, VI0_R5),
  1300. PINMUX_IPSR_DATA(IP11_2_0, VI2_DATA6),
  1301. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
  1302. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, RX0_C, SEL_SCIF0_2),
  1303. PINMUX_IPSR_MODSEL_DATA(IP11_2_0, SDA1_D, SEL_IIC1_3),
  1304. PINMUX_IPSR_DATA(IP11_5_3, VI0_R6),
  1305. PINMUX_IPSR_DATA(IP11_5_3, VI2_DATA7),
  1306. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, GLO_SS_B, SEL_GPS_1),
  1307. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, TX1_C, SEL_SCIF1_2),
  1308. PINMUX_IPSR_MODSEL_DATA(IP11_5_3, SCL4_B, SEL_IIC4_1),
  1309. PINMUX_IPSR_DATA(IP11_8_6, VI0_R7),
  1310. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
  1311. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, RX1_C, SEL_SCIF1_2),
  1312. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
  1313. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SDA4_B, SEL_IIC4_1),
  1314. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
  1315. PINMUX_IPSR_MODSEL_DATA(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
  1316. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
  1317. PINMUX_IPSR_DATA(IP11_11_9, AVB_RXD0),
  1318. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
  1319. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, TX4_B, SEL_SCIF4_1),
  1320. PINMUX_IPSR_MODSEL_DATA(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
  1321. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
  1322. PINMUX_IPSR_DATA(IP11_14_12, AVB_RXD1),
  1323. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
  1324. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, RX4_B, SEL_SCIF4_1),
  1325. PINMUX_IPSR_MODSEL_DATA(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
  1326. PINMUX_IPSR_MODSEL_DATA(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
  1327. PINMUX_IPSR_DATA(IP11_16_15, AVB_RXD2),
  1328. PINMUX_IPSR_MODSEL_DATA(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
  1329. PINMUX_IPSR_MODSEL_DATA(IP11_18_17, VI1_FIELD, SEL_VI1_0),
  1330. PINMUX_IPSR_DATA(IP11_18_17, AVB_RXD3),
  1331. PINMUX_IPSR_MODSEL_DATA(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
  1332. PINMUX_IPSR_MODSEL_DATA(IP11_19, VI1_CLK, SEL_VI1_0),
  1333. PINMUX_IPSR_DATA(IP11_19, AVB_RXD4),
  1334. PINMUX_IPSR_MODSEL_DATA(IP11_20, VI1_DATA0, SEL_VI1_0),
  1335. PINMUX_IPSR_DATA(IP11_20, AVB_RXD5),
  1336. PINMUX_IPSR_MODSEL_DATA(IP11_21, VI1_DATA1, SEL_VI1_0),
  1337. PINMUX_IPSR_DATA(IP11_21, AVB_RXD6),
  1338. PINMUX_IPSR_MODSEL_DATA(IP11_22, VI1_DATA2, SEL_VI1_0),
  1339. PINMUX_IPSR_DATA(IP11_22, AVB_RXD7),
  1340. PINMUX_IPSR_MODSEL_DATA(IP11_23, VI1_DATA3, SEL_VI1_0),
  1341. PINMUX_IPSR_DATA(IP11_23, AVB_RX_ER),
  1342. PINMUX_IPSR_MODSEL_DATA(IP11_24, VI1_DATA4, SEL_VI1_0),
  1343. PINMUX_IPSR_DATA(IP11_24, AVB_MDIO),
  1344. PINMUX_IPSR_MODSEL_DATA(IP11_25, VI1_DATA5, SEL_VI1_0),
  1345. PINMUX_IPSR_DATA(IP11_25, AVB_RX_DV),
  1346. PINMUX_IPSR_MODSEL_DATA(IP11_26, VI1_DATA6, SEL_VI1_0),
  1347. PINMUX_IPSR_DATA(IP11_26, AVB_MAGIC),
  1348. PINMUX_IPSR_MODSEL_DATA(IP11_27, VI1_DATA7, SEL_VI1_0),
  1349. PINMUX_IPSR_DATA(IP11_27, AVB_MDC),
  1350. PINMUX_IPSR_DATA(IP11_29_28, ETH_MDIO),
  1351. PINMUX_IPSR_DATA(IP11_29_28, AVB_RX_CLK),
  1352. PINMUX_IPSR_MODSEL_DATA(IP11_29_28, SCL2_C, SEL_IIC2_2),
  1353. PINMUX_IPSR_DATA(IP11_31_30, ETH_CRS_DV),
  1354. PINMUX_IPSR_DATA(IP11_31_30, AVB_LINK),
  1355. PINMUX_IPSR_MODSEL_DATA(IP11_31_30, SDA2_C, SEL_IIC2_2),
  1356. /* IPSR12 */
  1357. PINMUX_IPSR_DATA(IP12_1_0, ETH_RX_ER),
  1358. PINMUX_IPSR_DATA(IP12_1_0, AVB_CRS),
  1359. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL3, SEL_IIC3_0),
  1360. PINMUX_IPSR_MODSEL_DATA(IP12_1_0, SCL7, SEL_IIC7_0),
  1361. PINMUX_IPSR_DATA(IP12_3_2, ETH_RXD0),
  1362. PINMUX_IPSR_DATA(IP12_3_2, AVB_PHY_INT),
  1363. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA3, SEL_IIC3_0),
  1364. PINMUX_IPSR_MODSEL_DATA(IP12_3_2, SDA7, SEL_IIC7_0),
  1365. PINMUX_IPSR_DATA(IP12_6_4, ETH_RXD1),
  1366. PINMUX_IPSR_DATA(IP12_6_4, AVB_GTXREFCLK),
  1367. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
  1368. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, SCL2_D, SEL_IIC2_3),
  1369. PINMUX_IPSR_MODSEL_DATA(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
  1370. PINMUX_IPSR_DATA(IP12_9_7, ETH_LINK),
  1371. PINMUX_IPSR_DATA(IP12_9_7, AVB_TXD0),
  1372. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
  1373. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, SDA2_D, SEL_IIC2_3),
  1374. PINMUX_IPSR_MODSEL_DATA(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
  1375. PINMUX_IPSR_DATA(IP12_12_10, ETH_REFCLK),
  1376. PINMUX_IPSR_DATA(IP12_12_10, AVB_TXD1),
  1377. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
  1378. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
  1379. PINMUX_IPSR_MODSEL_DATA(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
  1380. PINMUX_IPSR_DATA(IP12_15_13, ETH_TXD1),
  1381. PINMUX_IPSR_DATA(IP12_15_13, AVB_TXD2),
  1382. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
  1383. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
  1384. PINMUX_IPSR_MODSEL_DATA(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
  1385. PINMUX_IPSR_DATA(IP12_17_16, ETH_TX_EN),
  1386. PINMUX_IPSR_DATA(IP12_17_16, AVB_TXD3),
  1387. PINMUX_IPSR_MODSEL_DATA(IP12_17_16, TCLK1_B, SEL_TMU1_0),
  1388. PINMUX_IPSR_MODSEL_DATA(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
  1389. PINMUX_IPSR_DATA(IP12_19_18, ETH_MAGIC),
  1390. PINMUX_IPSR_DATA(IP12_19_18, AVB_TXD4),
  1391. PINMUX_IPSR_MODSEL_DATA(IP12_19_18, IETX_C, SEL_IEB_2),
  1392. PINMUX_IPSR_DATA(IP12_21_20, ETH_TXD0),
  1393. PINMUX_IPSR_DATA(IP12_21_20, AVB_TXD5),
  1394. PINMUX_IPSR_MODSEL_DATA(IP12_21_20, IECLK_C, SEL_IEB_2),
  1395. PINMUX_IPSR_DATA(IP12_23_22, ETH_MDC),
  1396. PINMUX_IPSR_DATA(IP12_23_22, AVB_TXD6),
  1397. PINMUX_IPSR_MODSEL_DATA(IP12_23_22, IERX_C, SEL_IEB_2),
  1398. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
  1399. PINMUX_IPSR_DATA(IP12_26_24, AVB_TXD7),
  1400. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
  1401. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, ADIDATA_B, SEL_RAD_1),
  1402. PINMUX_IPSR_MODSEL_DATA(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
  1403. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
  1404. PINMUX_IPSR_DATA(IP12_29_27, AVB_TX_EN),
  1405. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
  1406. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
  1407. PINMUX_IPSR_MODSEL_DATA(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
  1408. /* IPSR13 */
  1409. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, STP_ISD_0, SEL_SSP_0),
  1410. PINMUX_IPSR_DATA(IP13_2_0, AVB_TX_ER),
  1411. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
  1412. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, ADICLK_B, SEL_RAD_1),
  1413. PINMUX_IPSR_MODSEL_DATA(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
  1414. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
  1415. PINMUX_IPSR_DATA(IP13_4_3, AVB_TX_CLK),
  1416. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, ADICHS0_B, SEL_RAD_1),
  1417. PINMUX_IPSR_MODSEL_DATA(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
  1418. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
  1419. PINMUX_IPSR_DATA(IP13_6_5, AVB_COL),
  1420. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, ADICHS1_B, SEL_RAD_1),
  1421. PINMUX_IPSR_MODSEL_DATA(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
  1422. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
  1423. PINMUX_IPSR_DATA(IP13_9_7, AVB_GTX_CLK),
  1424. PINMUX_IPSR_DATA(IP13_9_7, PWM0_B),
  1425. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, ADICHS2_B, SEL_RAD_1),
  1426. PINMUX_IPSR_MODSEL_DATA(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
  1427. PINMUX_IPSR_DATA(IP13_10, SD0_CLK),
  1428. PINMUX_IPSR_MODSEL_DATA(IP13_10, SPCLK_B, SEL_QSP_1),
  1429. PINMUX_IPSR_DATA(IP13_11, SD0_CMD),
  1430. PINMUX_IPSR_MODSEL_DATA(IP13_11, MOSI_IO0_B, SEL_QSP_1),
  1431. PINMUX_IPSR_DATA(IP13_12, SD0_DATA0),
  1432. PINMUX_IPSR_MODSEL_DATA(IP13_12, MISO_IO1_B, SEL_QSP_1),
  1433. PINMUX_IPSR_DATA(IP13_13, SD0_DATA1),
  1434. PINMUX_IPSR_MODSEL_DATA(IP13_13, IO2_B, SEL_QSP_1),
  1435. PINMUX_IPSR_DATA(IP13_14, SD0_DATA2),
  1436. PINMUX_IPSR_MODSEL_DATA(IP13_14, IO3_B, SEL_QSP_1),
  1437. PINMUX_IPSR_DATA(IP13_15, SD0_DATA3),
  1438. PINMUX_IPSR_MODSEL_DATA(IP13_15, SSL_B, SEL_QSP_1),
  1439. PINMUX_IPSR_DATA(IP13_18_16, SD0_CD),
  1440. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, MMC_D6_B, SEL_MMC_1),
  1441. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
  1442. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
  1443. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
  1444. PINMUX_IPSR_MODSEL_DATA(IP13_18_16, TX3_C, SEL_SCIF3_2),
  1445. PINMUX_IPSR_DATA(IP13_21_19, SD0_WP),
  1446. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, MMC_D7_B, SEL_MMC_1),
  1447. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SIM0_D_B, SEL_SIM_1),
  1448. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
  1449. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
  1450. PINMUX_IPSR_MODSEL_DATA(IP13_21_19, RX3_C, SEL_SCIF3_2),
  1451. PINMUX_IPSR_DATA(IP13_22, SD1_CMD),
  1452. PINMUX_IPSR_MODSEL_DATA(IP13_22, REMOCON_B, SEL_RCN_1),
  1453. PINMUX_IPSR_DATA(IP13_24_23, SD1_DATA0),
  1454. PINMUX_IPSR_MODSEL_DATA(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
  1455. PINMUX_IPSR_DATA(IP13_25, SD1_DATA1),
  1456. PINMUX_IPSR_MODSEL_DATA(IP13_25, IETX_B, SEL_IEB_1),
  1457. PINMUX_IPSR_DATA(IP13_26, SD1_DATA2),
  1458. PINMUX_IPSR_MODSEL_DATA(IP13_26, IECLK_B, SEL_IEB_1),
  1459. PINMUX_IPSR_DATA(IP13_27, SD1_DATA3),
  1460. PINMUX_IPSR_MODSEL_DATA(IP13_27, IERX_B, SEL_IEB_1),
  1461. PINMUX_IPSR_DATA(IP13_30_28, SD1_CD),
  1462. PINMUX_IPSR_DATA(IP13_30_28, PWM0),
  1463. PINMUX_IPSR_DATA(IP13_30_28, TPU_TO0),
  1464. PINMUX_IPSR_MODSEL_DATA(IP13_30_28, SCL1_C, SEL_IIC1_2),
  1465. /* IPSR14 */
  1466. PINMUX_IPSR_DATA(IP14_1_0, SD1_WP),
  1467. PINMUX_IPSR_DATA(IP14_1_0, PWM1_B),
  1468. PINMUX_IPSR_MODSEL_DATA(IP14_1_0, SDA1_C, SEL_IIC1_2),
  1469. PINMUX_IPSR_DATA(IP14_2, SD2_CLK),
  1470. PINMUX_IPSR_DATA(IP14_2, MMC_CLK),
  1471. PINMUX_IPSR_DATA(IP14_3, SD2_CMD),
  1472. PINMUX_IPSR_DATA(IP14_3, MMC_CMD),
  1473. PINMUX_IPSR_DATA(IP14_4, SD2_DATA0),
  1474. PINMUX_IPSR_DATA(IP14_4, MMC_D0),
  1475. PINMUX_IPSR_DATA(IP14_5, SD2_DATA1),
  1476. PINMUX_IPSR_DATA(IP14_5, MMC_D1),
  1477. PINMUX_IPSR_DATA(IP14_6, SD2_DATA2),
  1478. PINMUX_IPSR_DATA(IP14_6, MMC_D2),
  1479. PINMUX_IPSR_DATA(IP14_7, SD2_DATA3),
  1480. PINMUX_IPSR_DATA(IP14_7, MMC_D3),
  1481. PINMUX_IPSR_DATA(IP14_10_8, SD2_CD),
  1482. PINMUX_IPSR_DATA(IP14_10_8, MMC_D4),
  1483. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCL8_C, SEL_IIC8_2),
  1484. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, TX5_B, SEL_SCIF5_1),
  1485. PINMUX_IPSR_MODSEL_DATA(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
  1486. PINMUX_IPSR_DATA(IP14_13_11, SD2_WP),
  1487. PINMUX_IPSR_DATA(IP14_13_11, MMC_D5),
  1488. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SDA8_C, SEL_IIC8_2),
  1489. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, RX5_B, SEL_SCIF5_1),
  1490. PINMUX_IPSR_MODSEL_DATA(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
  1491. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
  1492. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, RX2_C, SEL_SCIF2_2),
  1493. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, ADIDATA, SEL_RAD_0),
  1494. PINMUX_IPSR_MODSEL_DATA(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
  1495. PINMUX_IPSR_DATA(IP14_16_14, VI1_G0_B),
  1496. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
  1497. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, TX2_C, SEL_SCIF2_2),
  1498. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
  1499. PINMUX_IPSR_MODSEL_DATA(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
  1500. PINMUX_IPSR_DATA(IP14_19_17, VI1_G1_B),
  1501. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
  1502. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, ADICLK, SEL_RAD_0),
  1503. PINMUX_IPSR_MODSEL_DATA(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
  1504. PINMUX_IPSR_DATA(IP14_22_20, VI1_G2_B),
  1505. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
  1506. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, ADICHS0, SEL_RAD_0),
  1507. PINMUX_IPSR_MODSEL_DATA(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
  1508. PINMUX_IPSR_DATA(IP14_25_23, VI1_G3_B),
  1509. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
  1510. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, MMC_D6, SEL_MMC_0),
  1511. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, ADICHS1, SEL_RAD_0),
  1512. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, TX0_E, SEL_SCIF0_4),
  1513. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
  1514. PINMUX_IPSR_MODSEL_DATA(IP14_28_26, SCL7_C, SEL_IIC7_2),
  1515. PINMUX_IPSR_DATA(IP14_28_26, VI1_G4_B),
  1516. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
  1517. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, MMC_D7, SEL_MMC_0),
  1518. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, ADICHS2, SEL_RAD_0),
  1519. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, RX0_E, SEL_SCIF0_4),
  1520. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
  1521. PINMUX_IPSR_MODSEL_DATA(IP14_31_29, SDA7_C, SEL_IIC7_2),
  1522. PINMUX_IPSR_DATA(IP14_31_29, VI1_G5_B),
  1523. /* IPSR15 */
  1524. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, SIM0_RST, SEL_SIM_0),
  1525. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, IETX, SEL_IEB_0),
  1526. PINMUX_IPSR_MODSEL_DATA(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
  1527. PINMUX_IPSR_DATA(IP15_3_2, SIM0_CLK),
  1528. PINMUX_IPSR_MODSEL_DATA(IP15_3_2, IECLK, SEL_IEB_0),
  1529. PINMUX_IPSR_MODSEL_DATA(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
  1530. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, SIM0_D, SEL_SIM_0),
  1531. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, IERX, SEL_IEB_0),
  1532. PINMUX_IPSR_MODSEL_DATA(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
  1533. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, GPS_CLK, SEL_GPS_0),
  1534. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
  1535. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1536. PINMUX_IPSR_DATA(IP15_8_6, PWM5_B),
  1537. PINMUX_IPSR_MODSEL_DATA(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
  1538. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, GPS_SIGN, SEL_GPS_0),
  1539. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, TX4_C, SEL_SCIF4_2),
  1540. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  1541. PINMUX_IPSR_DATA(IP15_11_9, PWM5),
  1542. PINMUX_IPSR_DATA(IP15_11_9, VI1_G6_B),
  1543. PINMUX_IPSR_MODSEL_DATA(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
  1544. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, GPS_MAG, SEL_GPS_0),
  1545. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, RX4_C, SEL_SCIF4_2),
  1546. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
  1547. PINMUX_IPSR_DATA(IP15_14_12, PWM6),
  1548. PINMUX_IPSR_DATA(IP15_14_12, VI1_G7_B),
  1549. PINMUX_IPSR_MODSEL_DATA(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
  1550. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
  1551. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
  1552. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, GLO_I0_C, SEL_GPS_2),
  1553. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, TCLK1, SEL_TMU1_0),
  1554. PINMUX_IPSR_MODSEL_DATA(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
  1555. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
  1556. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
  1557. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, GLO_I1_C, SEL_GPS_2),
  1558. PINMUX_IPSR_MODSEL_DATA(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
  1559. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, HSCK0, SEL_HSCIF0_0),
  1560. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
  1561. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
  1562. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
  1563. PINMUX_IPSR_DATA(IP15_23_21, TCLK2),
  1564. PINMUX_IPSR_MODSEL_DATA(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
  1565. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, HRX0, SEL_HSCIF0_0),
  1566. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
  1567. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
  1568. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
  1569. PINMUX_IPSR_MODSEL_DATA(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
  1570. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, HTX0, SEL_HSCIF0_0),
  1571. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
  1572. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
  1573. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
  1574. PINMUX_IPSR_MODSEL_DATA(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
  1575. /* IPSR16 */
  1576. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, HRX1, SEL_HSCIF1_0),
  1577. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
  1578. PINMUX_IPSR_DATA(IP16_2_0, VI1_R0_B),
  1579. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
  1580. PINMUX_IPSR_MODSEL_DATA(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
  1581. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, HTX1, SEL_HSCIF1_0),
  1582. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
  1583. PINMUX_IPSR_DATA(IP16_5_3, VI1_R1_B),
  1584. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, GLO_SS_C, SEL_GPS_2),
  1585. PINMUX_IPSR_MODSEL_DATA(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
  1586. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, HSCK1, SEL_HSCIF1_0),
  1587. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
  1588. PINMUX_IPSR_DATA(IP16_7_6, MLB_CK),
  1589. PINMUX_IPSR_MODSEL_DATA(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
  1590. PINMUX_IPSR_MODSEL_DATA(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
  1591. PINMUX_IPSR_DATA(IP16_9_8, SCIFB1_CTS_N),
  1592. PINMUX_IPSR_DATA(IP16_9_8, MLB_SIG),
  1593. PINMUX_IPSR_MODSEL_DATA(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
  1594. PINMUX_IPSR_MODSEL_DATA(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
  1595. PINMUX_IPSR_DATA(IP16_11_10, SCIFB1_RTS_N),
  1596. PINMUX_IPSR_DATA(IP16_11_10, MLB_DAT),
  1597. PINMUX_IPSR_MODSEL_DATA(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
  1598. };
  1599. static struct sh_pfc_pin pinmux_pins[] = {
  1600. PINMUX_GPIO_GP_ALL(),
  1601. };
  1602. /* - DU --------------------------------------------------------------------- */
  1603. static const unsigned int du_rgb666_pins[] = {
  1604. /* R[7:2], G[7:2], B[7:2] */
  1605. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1606. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1607. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1608. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1609. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1610. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1611. };
  1612. static const unsigned int du_rgb666_mux[] = {
  1613. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1614. DU1_DR3_MARK, DU1_DR2_MARK,
  1615. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1616. DU1_DG3_MARK, DU1_DG2_MARK,
  1617. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1618. DU1_DB3_MARK, DU1_DB2_MARK,
  1619. };
  1620. static const unsigned int du_rgb888_pins[] = {
  1621. /* R[7:0], G[7:0], B[7:0] */
  1622. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1623. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1624. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1625. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1626. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1627. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1628. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1629. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1630. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1631. };
  1632. static const unsigned int du_rgb888_mux[] = {
  1633. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1634. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1635. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1636. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1637. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1638. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1639. };
  1640. static const unsigned int du_clk_out_0_pins[] = {
  1641. /* CLKOUT */
  1642. RCAR_GP_PIN(3, 25),
  1643. };
  1644. static const unsigned int du_clk_out_0_mux[] = {
  1645. DU1_DOTCLKOUT0_MARK
  1646. };
  1647. static const unsigned int du_clk_out_1_pins[] = {
  1648. /* CLKOUT */
  1649. RCAR_GP_PIN(3, 26),
  1650. };
  1651. static const unsigned int du_clk_out_1_mux[] = {
  1652. DU1_DOTCLKOUT1_MARK
  1653. };
  1654. static const unsigned int du_sync_1_pins[] = {
  1655. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC, EXDISP/EXODDF/EXCDE */
  1656. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1657. };
  1658. static const unsigned int du_sync_1_mux[] = {
  1659. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1660. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1661. };
  1662. static const unsigned int du_cde_disp_pins[] = {
  1663. /* CDE DISP */
  1664. RCAR_GP_PIN(3, 31), RCAR_GP_PIN(3, 30),
  1665. };
  1666. static const unsigned int du0_clk_in_pins[] = {
  1667. /* CLKIN */
  1668. RCAR_GP_PIN(6, 31),
  1669. };
  1670. static const unsigned int du0_clk_in_mux[] = {
  1671. DU0_DOTCLKIN_MARK
  1672. };
  1673. static const unsigned int du_cde_disp_mux[] = {
  1674. DU1_CDE_MARK, DU1_DISP_MARK
  1675. };
  1676. static const unsigned int du1_clk_in_pins[] = {
  1677. /* CLKIN */
  1678. RCAR_GP_PIN(7, 20), RCAR_GP_PIN(7, 19), RCAR_GP_PIN(3, 24),
  1679. };
  1680. static const unsigned int du1_clk_in_mux[] = {
  1681. DU1_DOTCLKIN_C_MARK, DU1_DOTCLKIN_B_MARK, DU1_DOTCLKIN_MARK
  1682. };
  1683. /* - ETH -------------------------------------------------------------------- */
  1684. static const unsigned int eth_link_pins[] = {
  1685. /* LINK */
  1686. RCAR_GP_PIN(5, 18),
  1687. };
  1688. static const unsigned int eth_link_mux[] = {
  1689. ETH_LINK_MARK,
  1690. };
  1691. static const unsigned int eth_magic_pins[] = {
  1692. /* MAGIC */
  1693. RCAR_GP_PIN(5, 22),
  1694. };
  1695. static const unsigned int eth_magic_mux[] = {
  1696. ETH_MAGIC_MARK,
  1697. };
  1698. static const unsigned int eth_mdio_pins[] = {
  1699. /* MDC, MDIO */
  1700. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
  1701. };
  1702. static const unsigned int eth_mdio_mux[] = {
  1703. ETH_MDC_MARK, ETH_MDIO_MARK,
  1704. };
  1705. static const unsigned int eth_rmii_pins[] = {
  1706. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  1707. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
  1708. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
  1709. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
  1710. };
  1711. static const unsigned int eth_rmii_mux[] = {
  1712. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  1713. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  1714. };
  1715. /* - INTC ------------------------------------------------------------------- */
  1716. static const unsigned int intc_irq0_pins[] = {
  1717. /* IRQ */
  1718. RCAR_GP_PIN(7, 10),
  1719. };
  1720. static const unsigned int intc_irq0_mux[] = {
  1721. IRQ0_MARK,
  1722. };
  1723. static const unsigned int intc_irq1_pins[] = {
  1724. /* IRQ */
  1725. RCAR_GP_PIN(7, 11),
  1726. };
  1727. static const unsigned int intc_irq1_mux[] = {
  1728. IRQ1_MARK,
  1729. };
  1730. static const unsigned int intc_irq2_pins[] = {
  1731. /* IRQ */
  1732. RCAR_GP_PIN(7, 12),
  1733. };
  1734. static const unsigned int intc_irq2_mux[] = {
  1735. IRQ2_MARK,
  1736. };
  1737. static const unsigned int intc_irq3_pins[] = {
  1738. /* IRQ */
  1739. RCAR_GP_PIN(7, 13),
  1740. };
  1741. static const unsigned int intc_irq3_mux[] = {
  1742. IRQ3_MARK,
  1743. };
  1744. /* - MMCIF ------------------------------------------------------------------ */
  1745. static const unsigned int mmc_data1_pins[] = {
  1746. /* D[0] */
  1747. RCAR_GP_PIN(6, 18),
  1748. };
  1749. static const unsigned int mmc_data1_mux[] = {
  1750. MMC_D0_MARK,
  1751. };
  1752. static const unsigned int mmc_data4_pins[] = {
  1753. /* D[0:3] */
  1754. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  1755. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  1756. };
  1757. static const unsigned int mmc_data4_mux[] = {
  1758. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  1759. };
  1760. static const unsigned int mmc_data8_pins[] = {
  1761. /* D[0:7] */
  1762. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  1763. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  1764. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  1765. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  1766. };
  1767. static const unsigned int mmc_data8_mux[] = {
  1768. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  1769. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  1770. };
  1771. static const unsigned int mmc_ctrl_pins[] = {
  1772. /* CLK, CMD */
  1773. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  1774. };
  1775. static const unsigned int mmc_ctrl_mux[] = {
  1776. MMC_CLK_MARK, MMC_CMD_MARK,
  1777. };
  1778. /* - MSIOF0 ----------------------------------------------------------------- */
  1779. static const unsigned int msiof0_clk_pins[] = {
  1780. /* SCK */
  1781. RCAR_GP_PIN(6, 24),
  1782. };
  1783. static const unsigned int msiof0_clk_mux[] = {
  1784. MSIOF0_SCK_MARK,
  1785. };
  1786. static const unsigned int msiof0_sync_pins[] = {
  1787. /* SYNC */
  1788. RCAR_GP_PIN(6, 25),
  1789. };
  1790. static const unsigned int msiof0_sync_mux[] = {
  1791. MSIOF0_SYNC_MARK,
  1792. };
  1793. static const unsigned int msiof0_ss1_pins[] = {
  1794. /* SS1 */
  1795. RCAR_GP_PIN(6, 28),
  1796. };
  1797. static const unsigned int msiof0_ss1_mux[] = {
  1798. MSIOF0_SS1_MARK,
  1799. };
  1800. static const unsigned int msiof0_ss2_pins[] = {
  1801. /* SS2 */
  1802. RCAR_GP_PIN(6, 29),
  1803. };
  1804. static const unsigned int msiof0_ss2_mux[] = {
  1805. MSIOF0_SS2_MARK,
  1806. };
  1807. static const unsigned int msiof0_rx_pins[] = {
  1808. /* RXD */
  1809. RCAR_GP_PIN(6, 27),
  1810. };
  1811. static const unsigned int msiof0_rx_mux[] = {
  1812. MSIOF0_RXD_MARK,
  1813. };
  1814. static const unsigned int msiof0_tx_pins[] = {
  1815. /* TXD */
  1816. RCAR_GP_PIN(6, 26),
  1817. };
  1818. static const unsigned int msiof0_tx_mux[] = {
  1819. MSIOF0_TXD_MARK,
  1820. };
  1821. /* - MSIOF1 ----------------------------------------------------------------- */
  1822. static const unsigned int msiof1_clk_pins[] = {
  1823. /* SCK */
  1824. RCAR_GP_PIN(0, 22),
  1825. };
  1826. static const unsigned int msiof1_clk_mux[] = {
  1827. MSIOF1_SCK_MARK,
  1828. };
  1829. static const unsigned int msiof1_sync_pins[] = {
  1830. /* SYNC */
  1831. RCAR_GP_PIN(0, 23),
  1832. };
  1833. static const unsigned int msiof1_sync_mux[] = {
  1834. MSIOF1_SYNC_MARK,
  1835. };
  1836. static const unsigned int msiof1_ss1_pins[] = {
  1837. /* SS1 */
  1838. RCAR_GP_PIN(0, 24),
  1839. };
  1840. static const unsigned int msiof1_ss1_mux[] = {
  1841. MSIOF1_SS1_MARK,
  1842. };
  1843. static const unsigned int msiof1_ss2_pins[] = {
  1844. /* SS2 */
  1845. RCAR_GP_PIN(0, 25),
  1846. };
  1847. static const unsigned int msiof1_ss2_mux[] = {
  1848. MSIOF1_SS2_MARK,
  1849. };
  1850. static const unsigned int msiof1_rx_pins[] = {
  1851. /* RXD */
  1852. RCAR_GP_PIN(0, 27),
  1853. };
  1854. static const unsigned int msiof1_rx_mux[] = {
  1855. MSIOF1_RXD_MARK,
  1856. };
  1857. static const unsigned int msiof1_tx_pins[] = {
  1858. /* TXD */
  1859. RCAR_GP_PIN(0, 26),
  1860. };
  1861. static const unsigned int msiof1_tx_mux[] = {
  1862. MSIOF1_TXD_MARK,
  1863. };
  1864. /* - MSIOF2 ----------------------------------------------------------------- */
  1865. static const unsigned int msiof2_clk_pins[] = {
  1866. /* SCK */
  1867. RCAR_GP_PIN(1, 13),
  1868. };
  1869. static const unsigned int msiof2_clk_mux[] = {
  1870. MSIOF2_SCK_MARK,
  1871. };
  1872. static const unsigned int msiof2_sync_pins[] = {
  1873. /* SYNC */
  1874. RCAR_GP_PIN(1, 14),
  1875. };
  1876. static const unsigned int msiof2_sync_mux[] = {
  1877. MSIOF2_SYNC_MARK,
  1878. };
  1879. static const unsigned int msiof2_ss1_pins[] = {
  1880. /* SS1 */
  1881. RCAR_GP_PIN(1, 17),
  1882. };
  1883. static const unsigned int msiof2_ss1_mux[] = {
  1884. MSIOF2_SS1_MARK,
  1885. };
  1886. static const unsigned int msiof2_ss2_pins[] = {
  1887. /* SS2 */
  1888. RCAR_GP_PIN(1, 18),
  1889. };
  1890. static const unsigned int msiof2_ss2_mux[] = {
  1891. MSIOF2_SS2_MARK,
  1892. };
  1893. static const unsigned int msiof2_rx_pins[] = {
  1894. /* RXD */
  1895. RCAR_GP_PIN(1, 16),
  1896. };
  1897. static const unsigned int msiof2_rx_mux[] = {
  1898. MSIOF2_RXD_MARK,
  1899. };
  1900. static const unsigned int msiof2_tx_pins[] = {
  1901. /* TXD */
  1902. RCAR_GP_PIN(1, 15),
  1903. };
  1904. static const unsigned int msiof2_tx_mux[] = {
  1905. MSIOF2_TXD_MARK,
  1906. };
  1907. /* - SCIF0 ------------------------------------------------------------------ */
  1908. static const unsigned int scif0_data_pins[] = {
  1909. /* RX, TX */
  1910. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  1911. };
  1912. static const unsigned int scif0_data_mux[] = {
  1913. RX0_MARK, TX0_MARK,
  1914. };
  1915. static const unsigned int scif0_data_b_pins[] = {
  1916. /* RX, TX */
  1917. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1918. };
  1919. static const unsigned int scif0_data_b_mux[] = {
  1920. RX0_B_MARK, TX0_B_MARK,
  1921. };
  1922. static const unsigned int scif0_data_c_pins[] = {
  1923. /* RX, TX */
  1924. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
  1925. };
  1926. static const unsigned int scif0_data_c_mux[] = {
  1927. RX0_C_MARK, TX0_C_MARK,
  1928. };
  1929. static const unsigned int scif0_data_d_pins[] = {
  1930. /* RX, TX */
  1931. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  1932. };
  1933. static const unsigned int scif0_data_d_mux[] = {
  1934. RX0_D_MARK, TX0_D_MARK,
  1935. };
  1936. static const unsigned int scif0_data_e_pins[] = {
  1937. /* RX, TX */
  1938. RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
  1939. };
  1940. static const unsigned int scif0_data_e_mux[] = {
  1941. RX0_E_MARK, TX0_E_MARK,
  1942. };
  1943. /* - SCIF1 ------------------------------------------------------------------ */
  1944. static const unsigned int scif1_data_pins[] = {
  1945. /* RX, TX */
  1946. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  1947. };
  1948. static const unsigned int scif1_data_mux[] = {
  1949. RX1_MARK, TX1_MARK,
  1950. };
  1951. static const unsigned int scif1_data_b_pins[] = {
  1952. /* RX, TX */
  1953. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1954. };
  1955. static const unsigned int scif1_data_b_mux[] = {
  1956. RX1_B_MARK, TX1_B_MARK,
  1957. };
  1958. static const unsigned int scif1_clk_b_pins[] = {
  1959. /* SCK */
  1960. RCAR_GP_PIN(3, 10),
  1961. };
  1962. static const unsigned int scif1_clk_b_mux[] = {
  1963. SCIF1_SCK_B_MARK,
  1964. };
  1965. static const unsigned int scif1_data_c_pins[] = {
  1966. /* RX, TX */
  1967. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
  1968. };
  1969. static const unsigned int scif1_data_c_mux[] = {
  1970. RX1_C_MARK, TX1_C_MARK,
  1971. };
  1972. static const unsigned int scif1_data_d_pins[] = {
  1973. /* RX, TX */
  1974. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  1975. };
  1976. static const unsigned int scif1_data_d_mux[] = {
  1977. RX1_D_MARK, TX1_D_MARK,
  1978. };
  1979. /* - SCIF2 ------------------------------------------------------------------ */
  1980. static const unsigned int scif2_data_pins[] = {
  1981. /* RX, TX */
  1982. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  1983. };
  1984. static const unsigned int scif2_data_mux[] = {
  1985. RX2_MARK, TX2_MARK,
  1986. };
  1987. static const unsigned int scif2_data_b_pins[] = {
  1988. /* RX, TX */
  1989. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1990. };
  1991. static const unsigned int scif2_data_b_mux[] = {
  1992. RX2_B_MARK, TX2_B_MARK,
  1993. };
  1994. static const unsigned int scif2_clk_b_pins[] = {
  1995. /* SCK */
  1996. RCAR_GP_PIN(3, 18),
  1997. };
  1998. static const unsigned int scif2_clk_b_mux[] = {
  1999. SCIF2_SCK_B_MARK,
  2000. };
  2001. static const unsigned int scif2_data_c_pins[] = {
  2002. /* RX, TX */
  2003. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  2004. };
  2005. static const unsigned int scif2_data_c_mux[] = {
  2006. RX2_C_MARK, TX2_C_MARK,
  2007. };
  2008. static const unsigned int scif2_data_e_pins[] = {
  2009. /* RX, TX */
  2010. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  2011. };
  2012. static const unsigned int scif2_data_e_mux[] = {
  2013. RX2_E_MARK, TX2_E_MARK,
  2014. };
  2015. /* - SCIF3 ------------------------------------------------------------------ */
  2016. static const unsigned int scif3_data_pins[] = {
  2017. /* RX, TX */
  2018. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  2019. };
  2020. static const unsigned int scif3_data_mux[] = {
  2021. RX3_MARK, TX3_MARK,
  2022. };
  2023. static const unsigned int scif3_clk_pins[] = {
  2024. /* SCK */
  2025. RCAR_GP_PIN(3, 23),
  2026. };
  2027. static const unsigned int scif3_clk_mux[] = {
  2028. SCIF3_SCK_MARK,
  2029. };
  2030. static const unsigned int scif3_data_b_pins[] = {
  2031. /* RX, TX */
  2032. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
  2033. };
  2034. static const unsigned int scif3_data_b_mux[] = {
  2035. RX3_B_MARK, TX3_B_MARK,
  2036. };
  2037. static const unsigned int scif3_clk_b_pins[] = {
  2038. /* SCK */
  2039. RCAR_GP_PIN(4, 8),
  2040. };
  2041. static const unsigned int scif3_clk_b_mux[] = {
  2042. SCIF3_SCK_B_MARK,
  2043. };
  2044. static const unsigned int scif3_data_c_pins[] = {
  2045. /* RX, TX */
  2046. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  2047. };
  2048. static const unsigned int scif3_data_c_mux[] = {
  2049. RX3_C_MARK, TX3_C_MARK,
  2050. };
  2051. static const unsigned int scif3_data_d_pins[] = {
  2052. /* RX, TX */
  2053. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
  2054. };
  2055. static const unsigned int scif3_data_d_mux[] = {
  2056. RX3_D_MARK, TX3_D_MARK,
  2057. };
  2058. /* - SCIF4 ------------------------------------------------------------------ */
  2059. static const unsigned int scif4_data_pins[] = {
  2060. /* RX, TX */
  2061. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  2062. };
  2063. static const unsigned int scif4_data_mux[] = {
  2064. RX4_MARK, TX4_MARK,
  2065. };
  2066. static const unsigned int scif4_data_b_pins[] = {
  2067. /* RX, TX */
  2068. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  2069. };
  2070. static const unsigned int scif4_data_b_mux[] = {
  2071. RX4_B_MARK, TX4_B_MARK,
  2072. };
  2073. static const unsigned int scif4_data_c_pins[] = {
  2074. /* RX, TX */
  2075. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  2076. };
  2077. static const unsigned int scif4_data_c_mux[] = {
  2078. RX4_C_MARK, TX4_C_MARK,
  2079. };
  2080. /* - SCIF5 ------------------------------------------------------------------ */
  2081. static const unsigned int scif5_data_pins[] = {
  2082. /* RX, TX */
  2083. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  2084. };
  2085. static const unsigned int scif5_data_mux[] = {
  2086. RX5_MARK, TX5_MARK,
  2087. };
  2088. static const unsigned int scif5_data_b_pins[] = {
  2089. /* RX, TX */
  2090. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  2091. };
  2092. static const unsigned int scif5_data_b_mux[] = {
  2093. RX5_B_MARK, TX5_B_MARK,
  2094. };
  2095. /* - SCIFA0 ----------------------------------------------------------------- */
  2096. static const unsigned int scifa0_data_pins[] = {
  2097. /* RXD, TXD */
  2098. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  2099. };
  2100. static const unsigned int scifa0_data_mux[] = {
  2101. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  2102. };
  2103. static const unsigned int scifa0_data_b_pins[] = {
  2104. /* RXD, TXD */
  2105. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  2106. };
  2107. static const unsigned int scifa0_data_b_mux[] = {
  2108. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  2109. };
  2110. /* - SCIFA1 ----------------------------------------------------------------- */
  2111. static const unsigned int scifa1_data_pins[] = {
  2112. /* RXD, TXD */
  2113. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  2114. };
  2115. static const unsigned int scifa1_data_mux[] = {
  2116. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  2117. };
  2118. static const unsigned int scifa1_clk_pins[] = {
  2119. /* SCK */
  2120. RCAR_GP_PIN(3, 10),
  2121. };
  2122. static const unsigned int scifa1_clk_mux[] = {
  2123. SCIFA1_SCK_MARK,
  2124. };
  2125. static const unsigned int scifa1_data_b_pins[] = {
  2126. /* RXD, TXD */
  2127. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  2128. };
  2129. static const unsigned int scifa1_data_b_mux[] = {
  2130. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  2131. };
  2132. static const unsigned int scifa1_clk_b_pins[] = {
  2133. /* SCK */
  2134. RCAR_GP_PIN(1, 0),
  2135. };
  2136. static const unsigned int scifa1_clk_b_mux[] = {
  2137. SCIFA1_SCK_B_MARK,
  2138. };
  2139. static const unsigned int scifa1_data_c_pins[] = {
  2140. /* RXD, TXD */
  2141. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  2142. };
  2143. static const unsigned int scifa1_data_c_mux[] = {
  2144. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  2145. };
  2146. /* - SCIFA2 ----------------------------------------------------------------- */
  2147. static const unsigned int scifa2_data_pins[] = {
  2148. /* RXD, TXD */
  2149. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  2150. };
  2151. static const unsigned int scifa2_data_mux[] = {
  2152. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  2153. };
  2154. static const unsigned int scifa2_clk_pins[] = {
  2155. /* SCK */
  2156. RCAR_GP_PIN(3, 18),
  2157. };
  2158. static const unsigned int scifa2_clk_mux[] = {
  2159. SCIFA2_SCK_MARK,
  2160. };
  2161. static const unsigned int scifa2_data_b_pins[] = {
  2162. /* RXD, TXD */
  2163. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  2164. };
  2165. static const unsigned int scifa2_data_b_mux[] = {
  2166. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  2167. };
  2168. /* - SCIFA3 ----------------------------------------------------------------- */
  2169. static const unsigned int scifa3_data_pins[] = {
  2170. /* RXD, TXD */
  2171. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  2172. };
  2173. static const unsigned int scifa3_data_mux[] = {
  2174. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  2175. };
  2176. static const unsigned int scifa3_clk_pins[] = {
  2177. /* SCK */
  2178. RCAR_GP_PIN(3, 23),
  2179. };
  2180. static const unsigned int scifa3_clk_mux[] = {
  2181. SCIFA3_SCK_MARK,
  2182. };
  2183. static const unsigned int scifa3_data_b_pins[] = {
  2184. /* RXD, TXD */
  2185. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  2186. };
  2187. static const unsigned int scifa3_data_b_mux[] = {
  2188. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  2189. };
  2190. static const unsigned int scifa3_clk_b_pins[] = {
  2191. /* SCK */
  2192. RCAR_GP_PIN(4, 8),
  2193. };
  2194. static const unsigned int scifa3_clk_b_mux[] = {
  2195. SCIFA3_SCK_B_MARK,
  2196. };
  2197. static const unsigned int scifa3_data_c_pins[] = {
  2198. /* RXD, TXD */
  2199. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
  2200. };
  2201. static const unsigned int scifa3_data_c_mux[] = {
  2202. SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
  2203. };
  2204. static const unsigned int scifa3_clk_c_pins[] = {
  2205. /* SCK */
  2206. RCAR_GP_PIN(7, 22),
  2207. };
  2208. static const unsigned int scifa3_clk_c_mux[] = {
  2209. SCIFA3_SCK_C_MARK,
  2210. };
  2211. /* - SCIFA4 ----------------------------------------------------------------- */
  2212. static const unsigned int scifa4_data_pins[] = {
  2213. /* RXD, TXD */
  2214. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  2215. };
  2216. static const unsigned int scifa4_data_mux[] = {
  2217. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  2218. };
  2219. static const unsigned int scifa4_data_b_pins[] = {
  2220. /* RXD, TXD */
  2221. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  2222. };
  2223. static const unsigned int scifa4_data_b_mux[] = {
  2224. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  2225. };
  2226. static const unsigned int scifa4_data_c_pins[] = {
  2227. /* RXD, TXD */
  2228. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  2229. };
  2230. static const unsigned int scifa4_data_c_mux[] = {
  2231. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  2232. };
  2233. /* - SCIFA5 ----------------------------------------------------------------- */
  2234. static const unsigned int scifa5_data_pins[] = {
  2235. /* RXD, TXD */
  2236. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  2237. };
  2238. static const unsigned int scifa5_data_mux[] = {
  2239. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  2240. };
  2241. static const unsigned int scifa5_data_b_pins[] = {
  2242. /* RXD, TXD */
  2243. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  2244. };
  2245. static const unsigned int scifa5_data_b_mux[] = {
  2246. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  2247. };
  2248. static const unsigned int scifa5_data_c_pins[] = {
  2249. /* RXD, TXD */
  2250. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  2251. };
  2252. static const unsigned int scifa5_data_c_mux[] = {
  2253. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  2254. };
  2255. /* - SCIFB0 ----------------------------------------------------------------- */
  2256. static const unsigned int scifb0_data_pins[] = {
  2257. /* RXD, TXD */
  2258. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  2259. };
  2260. static const unsigned int scifb0_data_mux[] = {
  2261. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  2262. };
  2263. static const unsigned int scifb0_clk_pins[] = {
  2264. /* SCK */
  2265. RCAR_GP_PIN(7, 2),
  2266. };
  2267. static const unsigned int scifb0_clk_mux[] = {
  2268. SCIFB0_SCK_MARK,
  2269. };
  2270. static const unsigned int scifb0_ctrl_pins[] = {
  2271. /* RTS, CTS */
  2272. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  2273. };
  2274. static const unsigned int scifb0_ctrl_mux[] = {
  2275. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  2276. };
  2277. static const unsigned int scifb0_data_b_pins[] = {
  2278. /* RXD, TXD */
  2279. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  2280. };
  2281. static const unsigned int scifb0_data_b_mux[] = {
  2282. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  2283. };
  2284. static const unsigned int scifb0_clk_b_pins[] = {
  2285. /* SCK */
  2286. RCAR_GP_PIN(5, 31),
  2287. };
  2288. static const unsigned int scifb0_clk_b_mux[] = {
  2289. SCIFB0_SCK_B_MARK,
  2290. };
  2291. static const unsigned int scifb0_ctrl_b_pins[] = {
  2292. /* RTS, CTS */
  2293. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
  2294. };
  2295. static const unsigned int scifb0_ctrl_b_mux[] = {
  2296. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  2297. };
  2298. static const unsigned int scifb0_data_c_pins[] = {
  2299. /* RXD, TXD */
  2300. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2301. };
  2302. static const unsigned int scifb0_data_c_mux[] = {
  2303. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  2304. };
  2305. static const unsigned int scifb0_clk_c_pins[] = {
  2306. /* SCK */
  2307. RCAR_GP_PIN(2, 30),
  2308. };
  2309. static const unsigned int scifb0_clk_c_mux[] = {
  2310. SCIFB0_SCK_C_MARK,
  2311. };
  2312. static const unsigned int scifb0_data_d_pins[] = {
  2313. /* RXD, TXD */
  2314. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  2315. };
  2316. static const unsigned int scifb0_data_d_mux[] = {
  2317. SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
  2318. };
  2319. static const unsigned int scifb0_clk_d_pins[] = {
  2320. /* SCK */
  2321. RCAR_GP_PIN(4, 17),
  2322. };
  2323. static const unsigned int scifb0_clk_d_mux[] = {
  2324. SCIFB0_SCK_D_MARK,
  2325. };
  2326. /* - SCIFB1 ----------------------------------------------------------------- */
  2327. static const unsigned int scifb1_data_pins[] = {
  2328. /* RXD, TXD */
  2329. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  2330. };
  2331. static const unsigned int scifb1_data_mux[] = {
  2332. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  2333. };
  2334. static const unsigned int scifb1_clk_pins[] = {
  2335. /* SCK */
  2336. RCAR_GP_PIN(7, 7),
  2337. };
  2338. static const unsigned int scifb1_clk_mux[] = {
  2339. SCIFB1_SCK_MARK,
  2340. };
  2341. static const unsigned int scifb1_ctrl_pins[] = {
  2342. /* RTS, CTS */
  2343. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  2344. };
  2345. static const unsigned int scifb1_ctrl_mux[] = {
  2346. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  2347. };
  2348. static const unsigned int scifb1_data_b_pins[] = {
  2349. /* RXD, TXD */
  2350. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  2351. };
  2352. static const unsigned int scifb1_data_b_mux[] = {
  2353. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  2354. };
  2355. static const unsigned int scifb1_clk_b_pins[] = {
  2356. /* SCK */
  2357. RCAR_GP_PIN(1, 3),
  2358. };
  2359. static const unsigned int scifb1_clk_b_mux[] = {
  2360. SCIFB1_SCK_B_MARK,
  2361. };
  2362. static const unsigned int scifb1_data_c_pins[] = {
  2363. /* RXD, TXD */
  2364. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  2365. };
  2366. static const unsigned int scifb1_data_c_mux[] = {
  2367. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  2368. };
  2369. static const unsigned int scifb1_clk_c_pins[] = {
  2370. /* SCK */
  2371. RCAR_GP_PIN(7, 11),
  2372. };
  2373. static const unsigned int scifb1_clk_c_mux[] = {
  2374. SCIFB1_SCK_C_MARK,
  2375. };
  2376. static const unsigned int scifb1_data_d_pins[] = {
  2377. /* RXD, TXD */
  2378. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
  2379. };
  2380. static const unsigned int scifb1_data_d_mux[] = {
  2381. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  2382. };
  2383. /* - SCIFB2 ----------------------------------------------------------------- */
  2384. static const unsigned int scifb2_data_pins[] = {
  2385. /* RXD, TXD */
  2386. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2387. };
  2388. static const unsigned int scifb2_data_mux[] = {
  2389. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  2390. };
  2391. static const unsigned int scifb2_clk_pins[] = {
  2392. /* SCK */
  2393. RCAR_GP_PIN(4, 15),
  2394. };
  2395. static const unsigned int scifb2_clk_mux[] = {
  2396. SCIFB2_SCK_MARK,
  2397. };
  2398. static const unsigned int scifb2_ctrl_pins[] = {
  2399. /* RTS, CTS */
  2400. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  2401. };
  2402. static const unsigned int scifb2_ctrl_mux[] = {
  2403. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  2404. };
  2405. static const unsigned int scifb2_data_b_pins[] = {
  2406. /* RXD, TXD */
  2407. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  2408. };
  2409. static const unsigned int scifb2_data_b_mux[] = {
  2410. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  2411. };
  2412. static const unsigned int scifb2_clk_b_pins[] = {
  2413. /* SCK */
  2414. RCAR_GP_PIN(5, 31),
  2415. };
  2416. static const unsigned int scifb2_clk_b_mux[] = {
  2417. SCIFB2_SCK_B_MARK,
  2418. };
  2419. static const unsigned int scifb2_ctrl_b_pins[] = {
  2420. /* RTS, CTS */
  2421. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  2422. };
  2423. static const unsigned int scifb2_ctrl_b_mux[] = {
  2424. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  2425. };
  2426. static const unsigned int scifb2_data_c_pins[] = {
  2427. /* RXD, TXD */
  2428. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2429. };
  2430. static const unsigned int scifb2_data_c_mux[] = {
  2431. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  2432. };
  2433. static const unsigned int scifb2_clk_c_pins[] = {
  2434. /* SCK */
  2435. RCAR_GP_PIN(5, 27),
  2436. };
  2437. static const unsigned int scifb2_clk_c_mux[] = {
  2438. SCIFB2_SCK_C_MARK,
  2439. };
  2440. static const unsigned int scifb2_data_d_pins[] = {
  2441. /* RXD, TXD */
  2442. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
  2443. };
  2444. static const unsigned int scifb2_data_d_mux[] = {
  2445. SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
  2446. };
  2447. /* - SDHI0 ------------------------------------------------------------------ */
  2448. static const unsigned int sdhi0_data1_pins[] = {
  2449. /* D0 */
  2450. RCAR_GP_PIN(6, 2),
  2451. };
  2452. static const unsigned int sdhi0_data1_mux[] = {
  2453. SD0_DATA0_MARK,
  2454. };
  2455. static const unsigned int sdhi0_data4_pins[] = {
  2456. /* D[0:3] */
  2457. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  2458. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  2459. };
  2460. static const unsigned int sdhi0_data4_mux[] = {
  2461. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  2462. };
  2463. static const unsigned int sdhi0_ctrl_pins[] = {
  2464. /* CLK, CMD */
  2465. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  2466. };
  2467. static const unsigned int sdhi0_ctrl_mux[] = {
  2468. SD0_CLK_MARK, SD0_CMD_MARK,
  2469. };
  2470. static const unsigned int sdhi0_cd_pins[] = {
  2471. /* CD */
  2472. RCAR_GP_PIN(6, 6),
  2473. };
  2474. static const unsigned int sdhi0_cd_mux[] = {
  2475. SD0_CD_MARK,
  2476. };
  2477. static const unsigned int sdhi0_wp_pins[] = {
  2478. /* WP */
  2479. RCAR_GP_PIN(6, 7),
  2480. };
  2481. static const unsigned int sdhi0_wp_mux[] = {
  2482. SD0_WP_MARK,
  2483. };
  2484. /* - SDHI1 ------------------------------------------------------------------ */
  2485. static const unsigned int sdhi1_data1_pins[] = {
  2486. /* D0 */
  2487. RCAR_GP_PIN(6, 10),
  2488. };
  2489. static const unsigned int sdhi1_data1_mux[] = {
  2490. SD1_DATA0_MARK,
  2491. };
  2492. static const unsigned int sdhi1_data4_pins[] = {
  2493. /* D[0:3] */
  2494. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  2495. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  2496. };
  2497. static const unsigned int sdhi1_data4_mux[] = {
  2498. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  2499. };
  2500. static const unsigned int sdhi1_ctrl_pins[] = {
  2501. /* CLK, CMD */
  2502. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  2503. };
  2504. static const unsigned int sdhi1_ctrl_mux[] = {
  2505. SD1_CLK_MARK, SD1_CMD_MARK,
  2506. };
  2507. static const unsigned int sdhi1_cd_pins[] = {
  2508. /* CD */
  2509. RCAR_GP_PIN(6, 14),
  2510. };
  2511. static const unsigned int sdhi1_cd_mux[] = {
  2512. SD1_CD_MARK,
  2513. };
  2514. static const unsigned int sdhi1_wp_pins[] = {
  2515. /* WP */
  2516. RCAR_GP_PIN(6, 15),
  2517. };
  2518. static const unsigned int sdhi1_wp_mux[] = {
  2519. SD1_WP_MARK,
  2520. };
  2521. /* - SDHI2 ------------------------------------------------------------------ */
  2522. static const unsigned int sdhi2_data1_pins[] = {
  2523. /* D0 */
  2524. RCAR_GP_PIN(6, 18),
  2525. };
  2526. static const unsigned int sdhi2_data1_mux[] = {
  2527. SD2_DATA0_MARK,
  2528. };
  2529. static const unsigned int sdhi2_data4_pins[] = {
  2530. /* D[0:3] */
  2531. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2532. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2533. };
  2534. static const unsigned int sdhi2_data4_mux[] = {
  2535. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  2536. };
  2537. static const unsigned int sdhi2_ctrl_pins[] = {
  2538. /* CLK, CMD */
  2539. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2540. };
  2541. static const unsigned int sdhi2_ctrl_mux[] = {
  2542. SD2_CLK_MARK, SD2_CMD_MARK,
  2543. };
  2544. static const unsigned int sdhi2_cd_pins[] = {
  2545. /* CD */
  2546. RCAR_GP_PIN(6, 22),
  2547. };
  2548. static const unsigned int sdhi2_cd_mux[] = {
  2549. SD2_CD_MARK,
  2550. };
  2551. static const unsigned int sdhi2_wp_pins[] = {
  2552. /* WP */
  2553. RCAR_GP_PIN(6, 23),
  2554. };
  2555. static const unsigned int sdhi2_wp_mux[] = {
  2556. SD2_WP_MARK,
  2557. };
  2558. /* - USB0 ------------------------------------------------------------------- */
  2559. static const unsigned int usb0_pwen_pins[] = {
  2560. /* PWEN */
  2561. RCAR_GP_PIN(7, 23),
  2562. };
  2563. static const unsigned int usb0_pwen_mux[] = {
  2564. USB0_PWEN_MARK,
  2565. };
  2566. static const unsigned int usb0_ovc_pins[] = {
  2567. /* OVC */
  2568. RCAR_GP_PIN(7, 24),
  2569. };
  2570. static const unsigned int usb0_ovc_mux[] = {
  2571. USB0_OVC_MARK,
  2572. };
  2573. /* - USB1 ------------------------------------------------------------------- */
  2574. static const unsigned int usb1_pwen_pins[] = {
  2575. /* PWEN */
  2576. RCAR_GP_PIN(7, 25),
  2577. };
  2578. static const unsigned int usb1_pwen_mux[] = {
  2579. USB1_PWEN_MARK,
  2580. };
  2581. static const unsigned int usb1_ovc_pins[] = {
  2582. /* OVC */
  2583. RCAR_GP_PIN(6, 30),
  2584. };
  2585. static const unsigned int usb1_ovc_mux[] = {
  2586. USB1_OVC_MARK,
  2587. };
  2588. static const struct sh_pfc_pin_group pinmux_groups[] = {
  2589. SH_PFC_PIN_GROUP(du_rgb666),
  2590. SH_PFC_PIN_GROUP(du_rgb888),
  2591. SH_PFC_PIN_GROUP(du_clk_out_0),
  2592. SH_PFC_PIN_GROUP(du_clk_out_1),
  2593. SH_PFC_PIN_GROUP(du_sync_1),
  2594. SH_PFC_PIN_GROUP(du_cde_disp),
  2595. SH_PFC_PIN_GROUP(du0_clk_in),
  2596. SH_PFC_PIN_GROUP(du1_clk_in),
  2597. SH_PFC_PIN_GROUP(eth_link),
  2598. SH_PFC_PIN_GROUP(eth_magic),
  2599. SH_PFC_PIN_GROUP(eth_mdio),
  2600. SH_PFC_PIN_GROUP(eth_rmii),
  2601. SH_PFC_PIN_GROUP(intc_irq0),
  2602. SH_PFC_PIN_GROUP(intc_irq1),
  2603. SH_PFC_PIN_GROUP(intc_irq2),
  2604. SH_PFC_PIN_GROUP(intc_irq3),
  2605. SH_PFC_PIN_GROUP(mmc_data1),
  2606. SH_PFC_PIN_GROUP(mmc_data4),
  2607. SH_PFC_PIN_GROUP(mmc_data8),
  2608. SH_PFC_PIN_GROUP(mmc_ctrl),
  2609. SH_PFC_PIN_GROUP(msiof0_clk),
  2610. SH_PFC_PIN_GROUP(msiof0_sync),
  2611. SH_PFC_PIN_GROUP(msiof0_ss1),
  2612. SH_PFC_PIN_GROUP(msiof0_ss2),
  2613. SH_PFC_PIN_GROUP(msiof0_rx),
  2614. SH_PFC_PIN_GROUP(msiof0_tx),
  2615. SH_PFC_PIN_GROUP(msiof1_clk),
  2616. SH_PFC_PIN_GROUP(msiof1_sync),
  2617. SH_PFC_PIN_GROUP(msiof1_ss1),
  2618. SH_PFC_PIN_GROUP(msiof1_ss2),
  2619. SH_PFC_PIN_GROUP(msiof1_rx),
  2620. SH_PFC_PIN_GROUP(msiof1_tx),
  2621. SH_PFC_PIN_GROUP(msiof2_clk),
  2622. SH_PFC_PIN_GROUP(msiof2_sync),
  2623. SH_PFC_PIN_GROUP(msiof2_ss1),
  2624. SH_PFC_PIN_GROUP(msiof2_ss2),
  2625. SH_PFC_PIN_GROUP(msiof2_rx),
  2626. SH_PFC_PIN_GROUP(msiof2_tx),
  2627. SH_PFC_PIN_GROUP(scif0_data),
  2628. SH_PFC_PIN_GROUP(scif0_data_b),
  2629. SH_PFC_PIN_GROUP(scif0_data_c),
  2630. SH_PFC_PIN_GROUP(scif0_data_d),
  2631. SH_PFC_PIN_GROUP(scif0_data_e),
  2632. SH_PFC_PIN_GROUP(scif1_data),
  2633. SH_PFC_PIN_GROUP(scif1_data_b),
  2634. SH_PFC_PIN_GROUP(scif1_clk_b),
  2635. SH_PFC_PIN_GROUP(scif1_data_c),
  2636. SH_PFC_PIN_GROUP(scif1_data_d),
  2637. SH_PFC_PIN_GROUP(scif2_data),
  2638. SH_PFC_PIN_GROUP(scif2_data_b),
  2639. SH_PFC_PIN_GROUP(scif2_clk_b),
  2640. SH_PFC_PIN_GROUP(scif2_data_c),
  2641. SH_PFC_PIN_GROUP(scif2_data_e),
  2642. SH_PFC_PIN_GROUP(scif3_data),
  2643. SH_PFC_PIN_GROUP(scif3_clk),
  2644. SH_PFC_PIN_GROUP(scif3_data_b),
  2645. SH_PFC_PIN_GROUP(scif3_clk_b),
  2646. SH_PFC_PIN_GROUP(scif3_data_c),
  2647. SH_PFC_PIN_GROUP(scif3_data_d),
  2648. SH_PFC_PIN_GROUP(scif4_data),
  2649. SH_PFC_PIN_GROUP(scif4_data_b),
  2650. SH_PFC_PIN_GROUP(scif4_data_c),
  2651. SH_PFC_PIN_GROUP(scif5_data),
  2652. SH_PFC_PIN_GROUP(scif5_data_b),
  2653. SH_PFC_PIN_GROUP(scifa0_data),
  2654. SH_PFC_PIN_GROUP(scifa0_data_b),
  2655. SH_PFC_PIN_GROUP(scifa1_data),
  2656. SH_PFC_PIN_GROUP(scifa1_clk),
  2657. SH_PFC_PIN_GROUP(scifa1_data_b),
  2658. SH_PFC_PIN_GROUP(scifa1_clk_b),
  2659. SH_PFC_PIN_GROUP(scifa1_data_c),
  2660. SH_PFC_PIN_GROUP(scifa2_data),
  2661. SH_PFC_PIN_GROUP(scifa2_clk),
  2662. SH_PFC_PIN_GROUP(scifa2_data_b),
  2663. SH_PFC_PIN_GROUP(scifa3_data),
  2664. SH_PFC_PIN_GROUP(scifa3_clk),
  2665. SH_PFC_PIN_GROUP(scifa3_data_b),
  2666. SH_PFC_PIN_GROUP(scifa3_clk_b),
  2667. SH_PFC_PIN_GROUP(scifa3_data_c),
  2668. SH_PFC_PIN_GROUP(scifa3_clk_c),
  2669. SH_PFC_PIN_GROUP(scifa4_data),
  2670. SH_PFC_PIN_GROUP(scifa4_data_b),
  2671. SH_PFC_PIN_GROUP(scifa4_data_c),
  2672. SH_PFC_PIN_GROUP(scifa5_data),
  2673. SH_PFC_PIN_GROUP(scifa5_data_b),
  2674. SH_PFC_PIN_GROUP(scifa5_data_c),
  2675. SH_PFC_PIN_GROUP(scifb0_data),
  2676. SH_PFC_PIN_GROUP(scifb0_clk),
  2677. SH_PFC_PIN_GROUP(scifb0_ctrl),
  2678. SH_PFC_PIN_GROUP(scifb0_data_b),
  2679. SH_PFC_PIN_GROUP(scifb0_clk_b),
  2680. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  2681. SH_PFC_PIN_GROUP(scifb0_data_c),
  2682. SH_PFC_PIN_GROUP(scifb0_clk_c),
  2683. SH_PFC_PIN_GROUP(scifb0_data_d),
  2684. SH_PFC_PIN_GROUP(scifb0_clk_d),
  2685. SH_PFC_PIN_GROUP(scifb1_data),
  2686. SH_PFC_PIN_GROUP(scifb1_clk),
  2687. SH_PFC_PIN_GROUP(scifb1_ctrl),
  2688. SH_PFC_PIN_GROUP(scifb1_data_b),
  2689. SH_PFC_PIN_GROUP(scifb1_clk_b),
  2690. SH_PFC_PIN_GROUP(scifb1_data_c),
  2691. SH_PFC_PIN_GROUP(scifb1_clk_c),
  2692. SH_PFC_PIN_GROUP(scifb1_data_d),
  2693. SH_PFC_PIN_GROUP(scifb2_data),
  2694. SH_PFC_PIN_GROUP(scifb2_clk),
  2695. SH_PFC_PIN_GROUP(scifb2_ctrl),
  2696. SH_PFC_PIN_GROUP(scifb2_data_b),
  2697. SH_PFC_PIN_GROUP(scifb2_clk_b),
  2698. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  2699. SH_PFC_PIN_GROUP(scifb2_data_c),
  2700. SH_PFC_PIN_GROUP(scifb2_clk_c),
  2701. SH_PFC_PIN_GROUP(scifb2_data_d),
  2702. SH_PFC_PIN_GROUP(sdhi0_data1),
  2703. SH_PFC_PIN_GROUP(sdhi0_data4),
  2704. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  2705. SH_PFC_PIN_GROUP(sdhi0_cd),
  2706. SH_PFC_PIN_GROUP(sdhi0_wp),
  2707. SH_PFC_PIN_GROUP(sdhi1_data1),
  2708. SH_PFC_PIN_GROUP(sdhi1_data4),
  2709. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  2710. SH_PFC_PIN_GROUP(sdhi1_cd),
  2711. SH_PFC_PIN_GROUP(sdhi1_wp),
  2712. SH_PFC_PIN_GROUP(sdhi2_data1),
  2713. SH_PFC_PIN_GROUP(sdhi2_data4),
  2714. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  2715. SH_PFC_PIN_GROUP(sdhi2_cd),
  2716. SH_PFC_PIN_GROUP(sdhi2_wp),
  2717. SH_PFC_PIN_GROUP(usb0_pwen),
  2718. SH_PFC_PIN_GROUP(usb0_ovc),
  2719. SH_PFC_PIN_GROUP(usb1_pwen),
  2720. SH_PFC_PIN_GROUP(usb1_ovc),
  2721. };
  2722. static const char * const du_groups[] = {
  2723. "du_rgb666",
  2724. "du_rgb888",
  2725. "du_clk_out_0",
  2726. "du_clk_out_1",
  2727. "du_sync_1",
  2728. "du_cde_disp",
  2729. };
  2730. static const char * const du0_groups[] = {
  2731. "du0_clk_in",
  2732. };
  2733. static const char * const du1_groups[] = {
  2734. "du1_clk_in",
  2735. };
  2736. static const char * const eth_groups[] = {
  2737. "eth_link",
  2738. "eth_magic",
  2739. "eth_mdio",
  2740. "eth_rmii",
  2741. };
  2742. static const char * const intc_groups[] = {
  2743. "intc_irq0",
  2744. "intc_irq1",
  2745. "intc_irq2",
  2746. "intc_irq3",
  2747. };
  2748. static const char * const mmc_groups[] = {
  2749. "mmc_data1",
  2750. "mmc_data4",
  2751. "mmc_data8",
  2752. "mmc_ctrl",
  2753. };
  2754. static const char * const msiof0_groups[] = {
  2755. "msiof0_clk",
  2756. "msiof0_ctrl",
  2757. "msiof0_data",
  2758. };
  2759. static const char * const msiof1_groups[] = {
  2760. "msiof1_clk",
  2761. "msiof1_ctrl",
  2762. "msiof1_data",
  2763. };
  2764. static const char * const msiof2_groups[] = {
  2765. "msiof2_clk",
  2766. "msiof2_ctrl",
  2767. "msiof2_data",
  2768. };
  2769. static const char * const scif0_groups[] = {
  2770. "scif0_data",
  2771. "scif0_data_b",
  2772. "scif0_data_c",
  2773. "scif0_data_d",
  2774. "scif0_data_e",
  2775. };
  2776. static const char * const scif1_groups[] = {
  2777. "scif1_data",
  2778. "scif1_data_b",
  2779. "scif1_clk_b",
  2780. "scif1_data_c",
  2781. "scif1_data_d",
  2782. };
  2783. static const char * const scif2_groups[] = {
  2784. "scif2_data",
  2785. "scif2_data_b",
  2786. "scif2_clk_b",
  2787. "scif2_data_c",
  2788. "scif2_data_e",
  2789. };
  2790. static const char * const scif3_groups[] = {
  2791. "scif3_data",
  2792. "scif3_clk",
  2793. "scif3_data_b",
  2794. "scif3_clk_b",
  2795. "scif3_data_c",
  2796. "scif3_data_d",
  2797. };
  2798. static const char * const scif4_groups[] = {
  2799. "scif4_data",
  2800. "scif4_data_b",
  2801. "scif4_data_c",
  2802. };
  2803. static const char * const scif5_groups[] = {
  2804. "scif5_data",
  2805. "scif5_data_b",
  2806. };
  2807. static const char * const scifa0_groups[] = {
  2808. "scifa0_data",
  2809. "scifa0_data_b",
  2810. };
  2811. static const char * const scifa1_groups[] = {
  2812. "scifa1_data",
  2813. "scifa1_clk",
  2814. "scifa1_data_b",
  2815. "scifa1_clk_b",
  2816. "scifa1_data_c",
  2817. };
  2818. static const char * const scifa2_groups[] = {
  2819. "scifa2_data",
  2820. "scifa2_clk",
  2821. "scifa2_data_b",
  2822. };
  2823. static const char * const scifa3_groups[] = {
  2824. "scifa3_data",
  2825. "scifa3_clk",
  2826. "scifa3_data_b",
  2827. "scifa3_clk_b",
  2828. "scifa3_data_c",
  2829. "scifa3_clk_c",
  2830. };
  2831. static const char * const scifa4_groups[] = {
  2832. "scifa4_data",
  2833. "scifa4_data_b",
  2834. "scifa4_data_c",
  2835. };
  2836. static const char * const scifa5_groups[] = {
  2837. "scifa5_data",
  2838. "scifa5_data_b",
  2839. "scifa5_data_c",
  2840. };
  2841. static const char * const scifb0_groups[] = {
  2842. "scifb0_data",
  2843. "scifb0_clk",
  2844. "scifb0_ctrl",
  2845. "scifb0_data_b",
  2846. "scifb0_clk_b",
  2847. "scifb0_ctrl_b",
  2848. "scifb0_data_c",
  2849. "scifb0_clk_c",
  2850. "scifb0_data_d",
  2851. "scifb0_clk_d",
  2852. };
  2853. static const char * const scifb1_groups[] = {
  2854. "scifb1_data",
  2855. "scifb1_clk",
  2856. "scifb1_ctrl",
  2857. "scifb1_data_b",
  2858. "scifb1_clk_b",
  2859. "scifb1_data_c",
  2860. "scifb1_clk_c",
  2861. "scifb1_data_d",
  2862. };
  2863. static const char * const scifb2_groups[] = {
  2864. "scifb2_data",
  2865. "scifb2_clk",
  2866. "scifb2_ctrl",
  2867. "scifb2_data_b",
  2868. "scifb2_clk_b",
  2869. "scifb2_ctrl_b",
  2870. "scifb0_data_c",
  2871. "scifb2_clk_c",
  2872. "scifb2_data_d",
  2873. };
  2874. static const char * const sdhi0_groups[] = {
  2875. "sdhi0_data1",
  2876. "sdhi0_data4",
  2877. "sdhi0_ctrl",
  2878. "sdhi0_cd",
  2879. "sdhi0_wp",
  2880. };
  2881. static const char * const sdhi1_groups[] = {
  2882. "sdhi1_data1",
  2883. "sdhi1_data4",
  2884. "sdhi1_ctrl",
  2885. "sdhi1_cd",
  2886. "sdhi1_wp",
  2887. };
  2888. static const char * const sdhi2_groups[] = {
  2889. "sdhi2_data1",
  2890. "sdhi2_data4",
  2891. "sdhi2_ctrl",
  2892. "sdhi2_cd",
  2893. "sdhi2_wp",
  2894. };
  2895. static const char * const usb0_groups[] = {
  2896. "usb0_pwen",
  2897. "usb0_ovc",
  2898. };
  2899. static const char * const usb1_groups[] = {
  2900. "usb1_pwen",
  2901. "usb1_ovc",
  2902. };
  2903. static const struct sh_pfc_function pinmux_functions[] = {
  2904. SH_PFC_FUNCTION(du),
  2905. SH_PFC_FUNCTION(du0),
  2906. SH_PFC_FUNCTION(du1),
  2907. SH_PFC_FUNCTION(eth),
  2908. SH_PFC_FUNCTION(intc),
  2909. SH_PFC_FUNCTION(mmc),
  2910. SH_PFC_FUNCTION(msiof0),
  2911. SH_PFC_FUNCTION(msiof1),
  2912. SH_PFC_FUNCTION(msiof2),
  2913. SH_PFC_FUNCTION(scif0),
  2914. SH_PFC_FUNCTION(scif1),
  2915. SH_PFC_FUNCTION(scif2),
  2916. SH_PFC_FUNCTION(scif3),
  2917. SH_PFC_FUNCTION(scif4),
  2918. SH_PFC_FUNCTION(scif5),
  2919. SH_PFC_FUNCTION(scifa0),
  2920. SH_PFC_FUNCTION(scifa1),
  2921. SH_PFC_FUNCTION(scifa2),
  2922. SH_PFC_FUNCTION(scifa3),
  2923. SH_PFC_FUNCTION(scifa4),
  2924. SH_PFC_FUNCTION(scifa5),
  2925. SH_PFC_FUNCTION(scifb0),
  2926. SH_PFC_FUNCTION(scifb1),
  2927. SH_PFC_FUNCTION(scifb2),
  2928. SH_PFC_FUNCTION(sdhi0),
  2929. SH_PFC_FUNCTION(sdhi1),
  2930. SH_PFC_FUNCTION(sdhi2),
  2931. SH_PFC_FUNCTION(usb0),
  2932. SH_PFC_FUNCTION(usb1),
  2933. };
  2934. static struct pinmux_cfg_reg pinmux_config_regs[] = {
  2935. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  2936. GP_0_31_FN, FN_IP1_22_20,
  2937. GP_0_30_FN, FN_IP1_19_17,
  2938. GP_0_29_FN, FN_IP1_16_14,
  2939. GP_0_28_FN, FN_IP1_13_11,
  2940. GP_0_27_FN, FN_IP1_10_8,
  2941. GP_0_26_FN, FN_IP1_7_6,
  2942. GP_0_25_FN, FN_IP1_5_4,
  2943. GP_0_24_FN, FN_IP1_3_2,
  2944. GP_0_23_FN, FN_IP1_1_0,
  2945. GP_0_22_FN, FN_IP0_30_29,
  2946. GP_0_21_FN, FN_IP0_28_27,
  2947. GP_0_20_FN, FN_IP0_26_25,
  2948. GP_0_19_FN, FN_IP0_24_23,
  2949. GP_0_18_FN, FN_IP0_22_21,
  2950. GP_0_17_FN, FN_IP0_20_19,
  2951. GP_0_16_FN, FN_IP0_18_16,
  2952. GP_0_15_FN, FN_IP0_15,
  2953. GP_0_14_FN, FN_IP0_14,
  2954. GP_0_13_FN, FN_IP0_13,
  2955. GP_0_12_FN, FN_IP0_12,
  2956. GP_0_11_FN, FN_IP0_11,
  2957. GP_0_10_FN, FN_IP0_10,
  2958. GP_0_9_FN, FN_IP0_9,
  2959. GP_0_8_FN, FN_IP0_8,
  2960. GP_0_7_FN, FN_IP0_7,
  2961. GP_0_6_FN, FN_IP0_6,
  2962. GP_0_5_FN, FN_IP0_5,
  2963. GP_0_4_FN, FN_IP0_4,
  2964. GP_0_3_FN, FN_IP0_3,
  2965. GP_0_2_FN, FN_IP0_2,
  2966. GP_0_1_FN, FN_IP0_1,
  2967. GP_0_0_FN, FN_IP0_0, }
  2968. },
  2969. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  2970. 0, 0,
  2971. 0, 0,
  2972. 0, 0,
  2973. 0, 0,
  2974. 0, 0,
  2975. 0, 0,
  2976. GP_1_25_FN, FN_IP3_21_20,
  2977. GP_1_24_FN, FN_IP3_19_18,
  2978. GP_1_23_FN, FN_IP3_17_16,
  2979. GP_1_22_FN, FN_IP3_15_14,
  2980. GP_1_21_FN, FN_IP3_13_12,
  2981. GP_1_20_FN, FN_IP3_11_9,
  2982. GP_1_19_FN, FN_RD_N,
  2983. GP_1_18_FN, FN_IP3_8_6,
  2984. GP_1_17_FN, FN_IP3_5_3,
  2985. GP_1_16_FN, FN_IP3_2_0,
  2986. GP_1_15_FN, FN_IP2_29_27,
  2987. GP_1_14_FN, FN_IP2_26_25,
  2988. GP_1_13_FN, FN_IP2_24_23,
  2989. GP_1_12_FN, FN_EX_CS0_N,
  2990. GP_1_11_FN, FN_IP2_22_21,
  2991. GP_1_10_FN, FN_IP2_20_19,
  2992. GP_1_9_FN, FN_IP2_18_16,
  2993. GP_1_8_FN, FN_IP2_15_13,
  2994. GP_1_7_FN, FN_IP2_12_10,
  2995. GP_1_6_FN, FN_IP2_9_7,
  2996. GP_1_5_FN, FN_IP2_6_5,
  2997. GP_1_4_FN, FN_IP2_4_3,
  2998. GP_1_3_FN, FN_IP2_2_0,
  2999. GP_1_2_FN, FN_IP1_31_29,
  3000. GP_1_1_FN, FN_IP1_28_26,
  3001. GP_1_0_FN, FN_IP1_25_23, }
  3002. },
  3003. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  3004. GP_2_31_FN, FN_IP6_7_6,
  3005. GP_2_30_FN, FN_IP6_5_3,
  3006. GP_2_29_FN, FN_IP6_2_0,
  3007. GP_2_28_FN, FN_AUDIO_CLKA,
  3008. GP_2_27_FN, FN_IP5_31_29,
  3009. GP_2_26_FN, FN_IP5_28_26,
  3010. GP_2_25_FN, FN_IP5_25_24,
  3011. GP_2_24_FN, FN_IP5_23_22,
  3012. GP_2_23_FN, FN_IP5_21_20,
  3013. GP_2_22_FN, FN_IP5_19_17,
  3014. GP_2_21_FN, FN_IP5_16_15,
  3015. GP_2_20_FN, FN_IP5_14_12,
  3016. GP_2_19_FN, FN_IP5_11_9,
  3017. GP_2_18_FN, FN_IP5_8_6,
  3018. GP_2_17_FN, FN_IP5_5_3,
  3019. GP_2_16_FN, FN_IP5_2_0,
  3020. GP_2_15_FN, FN_IP4_30_28,
  3021. GP_2_14_FN, FN_IP4_27_26,
  3022. GP_2_13_FN, FN_IP4_25_24,
  3023. GP_2_12_FN, FN_IP4_23_22,
  3024. GP_2_11_FN, FN_IP4_21,
  3025. GP_2_10_FN, FN_IP4_20,
  3026. GP_2_9_FN, FN_IP4_19,
  3027. GP_2_8_FN, FN_IP4_18_16,
  3028. GP_2_7_FN, FN_IP4_15_13,
  3029. GP_2_6_FN, FN_IP4_12_10,
  3030. GP_2_5_FN, FN_IP4_9_8,
  3031. GP_2_4_FN, FN_IP4_7_5,
  3032. GP_2_3_FN, FN_IP4_4_2,
  3033. GP_2_2_FN, FN_IP4_1_0,
  3034. GP_2_1_FN, FN_IP3_30_28,
  3035. GP_2_0_FN, FN_IP3_27_25 }
  3036. },
  3037. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  3038. GP_3_31_FN, FN_IP9_18_17,
  3039. GP_3_30_FN, FN_IP9_16,
  3040. GP_3_29_FN, FN_IP9_15_13,
  3041. GP_3_28_FN, FN_IP9_12,
  3042. GP_3_27_FN, FN_IP9_11,
  3043. GP_3_26_FN, FN_IP9_10_8,
  3044. GP_3_25_FN, FN_IP9_7,
  3045. GP_3_24_FN, FN_IP9_6,
  3046. GP_3_23_FN, FN_IP9_5_3,
  3047. GP_3_22_FN, FN_IP9_2_0,
  3048. GP_3_21_FN, FN_IP8_30_28,
  3049. GP_3_20_FN, FN_IP8_27_26,
  3050. GP_3_19_FN, FN_IP8_25_24,
  3051. GP_3_18_FN, FN_IP8_23_21,
  3052. GP_3_17_FN, FN_IP8_20_18,
  3053. GP_3_16_FN, FN_IP8_17_15,
  3054. GP_3_15_FN, FN_IP8_14_12,
  3055. GP_3_14_FN, FN_IP8_11_9,
  3056. GP_3_13_FN, FN_IP8_8_6,
  3057. GP_3_12_FN, FN_IP8_5_3,
  3058. GP_3_11_FN, FN_IP8_2_0,
  3059. GP_3_10_FN, FN_IP7_29_27,
  3060. GP_3_9_FN, FN_IP7_26_24,
  3061. GP_3_8_FN, FN_IP7_23_21,
  3062. GP_3_7_FN, FN_IP7_20_19,
  3063. GP_3_6_FN, FN_IP7_18_17,
  3064. GP_3_5_FN, FN_IP7_16_15,
  3065. GP_3_4_FN, FN_IP7_14_13,
  3066. GP_3_3_FN, FN_IP7_12_11,
  3067. GP_3_2_FN, FN_IP7_10_9,
  3068. GP_3_1_FN, FN_IP7_8_6,
  3069. GP_3_0_FN, FN_IP7_5_3 }
  3070. },
  3071. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  3072. GP_4_31_FN, FN_IP15_5_4,
  3073. GP_4_30_FN, FN_IP15_3_2,
  3074. GP_4_29_FN, FN_IP15_1_0,
  3075. GP_4_28_FN, FN_IP11_8_6,
  3076. GP_4_27_FN, FN_IP11_5_3,
  3077. GP_4_26_FN, FN_IP11_2_0,
  3078. GP_4_25_FN, FN_IP10_31_29,
  3079. GP_4_24_FN, FN_IP10_28_27,
  3080. GP_4_23_FN, FN_IP10_26_25,
  3081. GP_4_22_FN, FN_IP10_24_22,
  3082. GP_4_21_FN, FN_IP10_21_19,
  3083. GP_4_20_FN, FN_IP10_18_17,
  3084. GP_4_19_FN, FN_IP10_16_15,
  3085. GP_4_18_FN, FN_IP10_14_12,
  3086. GP_4_17_FN, FN_IP10_11_9,
  3087. GP_4_16_FN, FN_IP10_8_6,
  3088. GP_4_15_FN, FN_IP10_5_3,
  3089. GP_4_14_FN, FN_IP10_2_0,
  3090. GP_4_13_FN, FN_IP9_31_29,
  3091. GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
  3092. GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
  3093. GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
  3094. GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
  3095. GP_4_8_FN, FN_IP9_28_27,
  3096. GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
  3097. GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
  3098. GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
  3099. GP_4_4_FN, FN_IP9_26_25,
  3100. GP_4_3_FN, FN_IP9_24_23,
  3101. GP_4_2_FN, FN_IP9_22_21,
  3102. GP_4_1_FN, FN_IP9_20_19,
  3103. GP_4_0_FN, FN_VI0_CLK }
  3104. },
  3105. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  3106. GP_5_31_FN, FN_IP3_24_22,
  3107. GP_5_30_FN, FN_IP13_9_7,
  3108. GP_5_29_FN, FN_IP13_6_5,
  3109. GP_5_28_FN, FN_IP13_4_3,
  3110. GP_5_27_FN, FN_IP13_2_0,
  3111. GP_5_26_FN, FN_IP12_29_27,
  3112. GP_5_25_FN, FN_IP12_26_24,
  3113. GP_5_24_FN, FN_IP12_23_22,
  3114. GP_5_23_FN, FN_IP12_21_20,
  3115. GP_5_22_FN, FN_IP12_19_18,
  3116. GP_5_21_FN, FN_IP12_17_16,
  3117. GP_5_20_FN, FN_IP12_15_13,
  3118. GP_5_19_FN, FN_IP12_12_10,
  3119. GP_5_18_FN, FN_IP12_9_7,
  3120. GP_5_17_FN, FN_IP12_6_4,
  3121. GP_5_16_FN, FN_IP12_3_2,
  3122. GP_5_15_FN, FN_IP12_1_0,
  3123. GP_5_14_FN, FN_IP11_31_30,
  3124. GP_5_13_FN, FN_IP11_29_28,
  3125. GP_5_12_FN, FN_IP11_27,
  3126. GP_5_11_FN, FN_IP11_26,
  3127. GP_5_10_FN, FN_IP11_25,
  3128. GP_5_9_FN, FN_IP11_24,
  3129. GP_5_8_FN, FN_IP11_23,
  3130. GP_5_7_FN, FN_IP11_22,
  3131. GP_5_6_FN, FN_IP11_21,
  3132. GP_5_5_FN, FN_IP11_20,
  3133. GP_5_4_FN, FN_IP11_19,
  3134. GP_5_3_FN, FN_IP11_18_17,
  3135. GP_5_2_FN, FN_IP11_16_15,
  3136. GP_5_1_FN, FN_IP11_14_12,
  3137. GP_5_0_FN, FN_IP11_11_9 }
  3138. },
  3139. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  3140. GP_6_31_FN, FN_DU0_DOTCLKIN,
  3141. GP_6_30_FN, FN_USB1_OVC,
  3142. GP_6_29_FN, FN_IP14_31_29,
  3143. GP_6_28_FN, FN_IP14_28_26,
  3144. GP_6_27_FN, FN_IP14_25_23,
  3145. GP_6_26_FN, FN_IP14_22_20,
  3146. GP_6_25_FN, FN_IP14_19_17,
  3147. GP_6_24_FN, FN_IP14_16_14,
  3148. GP_6_23_FN, FN_IP14_13_11,
  3149. GP_6_22_FN, FN_IP14_10_8,
  3150. GP_6_21_FN, FN_IP14_7,
  3151. GP_6_20_FN, FN_IP14_6,
  3152. GP_6_19_FN, FN_IP14_5,
  3153. GP_6_18_FN, FN_IP14_4,
  3154. GP_6_17_FN, FN_IP14_3,
  3155. GP_6_16_FN, FN_IP14_2,
  3156. GP_6_15_FN, FN_IP14_1_0,
  3157. GP_6_14_FN, FN_IP13_30_28,
  3158. GP_6_13_FN, FN_IP13_27,
  3159. GP_6_12_FN, FN_IP13_26,
  3160. GP_6_11_FN, FN_IP13_25,
  3161. GP_6_10_FN, FN_IP13_24_23,
  3162. GP_6_9_FN, FN_IP13_22,
  3163. 0, 0,
  3164. GP_6_7_FN, FN_IP13_21_19,
  3165. GP_6_6_FN, FN_IP13_18_16,
  3166. GP_6_5_FN, FN_IP13_15,
  3167. GP_6_4_FN, FN_IP13_14,
  3168. GP_6_3_FN, FN_IP13_13,
  3169. GP_6_2_FN, FN_IP13_12,
  3170. GP_6_1_FN, FN_IP13_11,
  3171. GP_6_0_FN, FN_IP13_10 }
  3172. },
  3173. { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
  3174. 0, 0,
  3175. 0, 0,
  3176. 0, 0,
  3177. 0, 0,
  3178. 0, 0,
  3179. 0, 0,
  3180. GP_7_25_FN, FN_USB1_PWEN,
  3181. GP_7_24_FN, FN_USB0_OVC,
  3182. GP_7_23_FN, FN_USB0_PWEN,
  3183. GP_7_22_FN, FN_IP15_14_12,
  3184. GP_7_21_FN, FN_IP15_11_9,
  3185. GP_7_20_FN, FN_IP15_8_6,
  3186. GP_7_19_FN, FN_IP7_2_0,
  3187. GP_7_18_FN, FN_IP6_29_27,
  3188. GP_7_17_FN, FN_IP6_26_24,
  3189. GP_7_16_FN, FN_IP6_23_21,
  3190. GP_7_15_FN, FN_IP6_20_19,
  3191. GP_7_14_FN, FN_IP6_18_16,
  3192. GP_7_13_FN, FN_IP6_15_14,
  3193. GP_7_12_FN, FN_IP6_13_12,
  3194. GP_7_11_FN, FN_IP6_11_10,
  3195. GP_7_10_FN, FN_IP6_9_8,
  3196. GP_7_9_FN, FN_IP16_11_10,
  3197. GP_7_8_FN, FN_IP16_9_8,
  3198. GP_7_7_FN, FN_IP16_7_6,
  3199. GP_7_6_FN, FN_IP16_5_3,
  3200. GP_7_5_FN, FN_IP16_2_0,
  3201. GP_7_4_FN, FN_IP15_29_27,
  3202. GP_7_3_FN, FN_IP15_26_24,
  3203. GP_7_2_FN, FN_IP15_23_21,
  3204. GP_7_1_FN, FN_IP15_20_18,
  3205. GP_7_0_FN, FN_IP15_17_15 }
  3206. },
  3207. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  3208. 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
  3209. 1, 1, 1, 1, 1, 1, 1, 1) {
  3210. /* IP0_31 [1] */
  3211. 0, 0,
  3212. /* IP0_30_29 [2] */
  3213. FN_A6, FN_MSIOF1_SCK,
  3214. 0, 0,
  3215. /* IP0_28_27 [2] */
  3216. FN_A5, FN_MSIOF0_RXD_B,
  3217. 0, 0,
  3218. /* IP0_26_25 [2] */
  3219. FN_A4, FN_MSIOF0_TXD_B,
  3220. 0, 0,
  3221. /* IP0_24_23 [2] */
  3222. FN_A3, FN_MSIOF0_SS2_B,
  3223. 0, 0,
  3224. /* IP0_22_21 [2] */
  3225. FN_A2, FN_MSIOF0_SS1_B,
  3226. 0, 0,
  3227. /* IP0_20_19 [2] */
  3228. FN_A1, FN_MSIOF0_SYNC_B,
  3229. 0, 0,
  3230. /* IP0_18_16 [3] */
  3231. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_SCL0_C, FN_PWM2_B,
  3232. 0, 0, 0,
  3233. /* IP0_15 [1] */
  3234. FN_D15, 0,
  3235. /* IP0_14 [1] */
  3236. FN_D14, 0,
  3237. /* IP0_13 [1] */
  3238. FN_D13, 0,
  3239. /* IP0_12 [1] */
  3240. FN_D12, 0,
  3241. /* IP0_11 [1] */
  3242. FN_D11, 0,
  3243. /* IP0_10 [1] */
  3244. FN_D10, 0,
  3245. /* IP0_9 [1] */
  3246. FN_D9, 0,
  3247. /* IP0_8 [1] */
  3248. FN_D8, 0,
  3249. /* IP0_7 [1] */
  3250. FN_D7, 0,
  3251. /* IP0_6 [1] */
  3252. FN_D6, 0,
  3253. /* IP0_5 [1] */
  3254. FN_D5, 0,
  3255. /* IP0_4 [1] */
  3256. FN_D4, 0,
  3257. /* IP0_3 [1] */
  3258. FN_D3, 0,
  3259. /* IP0_2 [1] */
  3260. FN_D2, 0,
  3261. /* IP0_1 [1] */
  3262. FN_D1, 0,
  3263. /* IP0_0 [1] */
  3264. FN_D0, 0, }
  3265. },
  3266. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  3267. 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  3268. /* IP1_31_29 [3] */
  3269. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
  3270. 0, 0, 0,
  3271. /* IP1_28_26 [3] */
  3272. FN_A17, FN_DACK2_B, 0, FN_SDA0_C,
  3273. 0, 0, 0, 0,
  3274. /* IP1_25_23 [3] */
  3275. FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
  3276. 0, 0, 0,
  3277. /* IP1_22_20 [3] */
  3278. FN_A15, FN_BPFCLK_C,
  3279. 0, 0, 0, 0, 0, 0,
  3280. /* IP1_19_17 [3] */
  3281. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  3282. 0, 0, 0,
  3283. /* IP1_16_14 [3] */
  3284. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  3285. 0, 0, 0, 0,
  3286. /* IP1_13_11 [3] */
  3287. FN_A12, FN_FMCLK, FN_SDA3_D, FN_MSIOF1_SCK_D,
  3288. 0, 0, 0, 0,
  3289. /* IP1_10_8 [3] */
  3290. FN_A11, FN_MSIOF1_RXD, FN_SCL3_D, FN_MSIOF1_RXD_D,
  3291. 0, 0, 0, 0,
  3292. /* IP1_7_6 [2] */
  3293. FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
  3294. /* IP1_5_4 [2] */
  3295. FN_A9, FN_MSIOF1_SS2, FN_SDA0, 0,
  3296. /* IP1_3_2 [2] */
  3297. FN_A8, FN_MSIOF1_SS1, FN_SCL0, 0,
  3298. /* IP1_1_0 [2] */
  3299. FN_A7, FN_MSIOF1_SYNC,
  3300. 0, 0, }
  3301. },
  3302. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  3303. 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
  3304. /* IP2_31_20 [2] */
  3305. 0, 0, 0, 0,
  3306. /* IP2_29_27 [3] */
  3307. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
  3308. FN_ATAG0_N, 0, FN_EX_WAIT1,
  3309. 0, 0,
  3310. /* IP2_26_25 [2] */
  3311. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
  3312. /* IP2_24_23 [2] */
  3313. FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
  3314. /* IP2_22_21 [2] */
  3315. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_SDA1, 0,
  3316. /* IP2_20_19 [2] */
  3317. FN_CS0_N, FN_ATAG0_N_B, FN_SCL1, 0,
  3318. /* IP2_18_16 [3] */
  3319. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  3320. 0, 0,
  3321. /* IP2_15_13 [3] */
  3322. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  3323. 0, 0, 0,
  3324. /* IP2_12_0 [3] */
  3325. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  3326. 0, 0, 0,
  3327. /* IP2_9_7 [3] */
  3328. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  3329. 0, 0, 0,
  3330. /* IP2_6_5 [2] */
  3331. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
  3332. /* IP2_4_3 [2] */
  3333. FN_A20, FN_SPCLK, 0, 0,
  3334. /* IP2_2_0 [3] */
  3335. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
  3336. FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
  3337. },
  3338. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  3339. 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
  3340. /* IP3_31 [1] */
  3341. 0, 0,
  3342. /* IP3_30_28 [3] */
  3343. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
  3344. FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  3345. 0, 0, 0,
  3346. /* IP3_27_25 [3] */
  3347. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
  3348. FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  3349. 0, 0, 0,
  3350. /* IP3_24_22 [3] */
  3351. FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  3352. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  3353. /* IP3_21_20 [2] */
  3354. FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
  3355. /* IP3_19_18 [2] */
  3356. FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
  3357. /* IP3_17_16 [2] */
  3358. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
  3359. /* IP3_15_14 [2] */
  3360. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  3361. /* IP3_13_12 [2] */
  3362. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
  3363. /* IP3_11_9 [3] */
  3364. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  3365. 0, 0, 0,
  3366. /* IP3_8_6 [3] */
  3367. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  3368. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
  3369. /* IP3_5_3 [3] */
  3370. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  3371. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
  3372. /* IP3_2_0 [3] */
  3373. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
  3374. 0, 0, 0, }
  3375. },
  3376. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  3377. 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
  3378. /* IP4_31 [1] */
  3379. 0, 0,
  3380. /* IP4_30_28 [3] */
  3381. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  3382. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  3383. 0, 0,
  3384. /* IP4_27_26 [2] */
  3385. FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
  3386. /* IP4_25_24 [2] */
  3387. FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
  3388. /* IP4_23_22 [2] */
  3389. FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
  3390. /* IP4_21 [1] */
  3391. FN_SSI_SDATA3, 0,
  3392. /* IP4_20 [1] */
  3393. FN_SSI_WS34, 0,
  3394. /* IP4_19 [1] */
  3395. FN_SSI_SCK34, 0,
  3396. /* IP4_18_16 [3] */
  3397. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  3398. 0, 0, 0, 0,
  3399. /* IP4_15_13 [3] */
  3400. FN_SSI_WS2, FN_SDA2, FN_GPS_SIGN_B, FN_RX2_E,
  3401. FN_GLO_Q1_D, FN_HCTS1_N_E,
  3402. 0, 0,
  3403. /* IP4_12_10 [3] */
  3404. FN_SSI_SCK2, FN_SCL2, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  3405. 0, 0, 0,
  3406. /* IP4_9_8 [2] */
  3407. FN_SSI_SDATA1, FN_SDA1_B, FN_SDA8_B, FN_MSIOF2_RXD_C,
  3408. /* IP4_7_5 [3] */
  3409. FN_SSI_WS1, FN_SCL1_B, FN_SCL8_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  3410. 0, 0, 0,
  3411. /* IP4_4_2 [3] */
  3412. FN_SSI_SCK1, FN_SDA0_B, FN_SDA7_B,
  3413. FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  3414. 0, 0, 0,
  3415. /* IP4_1_0 [2] */
  3416. FN_SSI_SDATA0, FN_SCL0_B, FN_SCL7_B, FN_MSIOF2_SCK_C, }
  3417. },
  3418. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  3419. 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
  3420. /* IP5_31_29 [3] */
  3421. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  3422. 0, 0, 0, 0, 0,
  3423. /* IP5_28_26 [3] */
  3424. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  3425. 0, 0, 0, 0,
  3426. /* IP5_25_24 [2] */
  3427. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
  3428. /* IP5_23_22 [2] */
  3429. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
  3430. /* IP5_21_20 [2] */
  3431. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
  3432. /* IP5_19_17 [3] */
  3433. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  3434. 0, 0, 0, 0,
  3435. /* IP5_16_15 [2] */
  3436. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
  3437. /* IP5_14_12 [3] */
  3438. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  3439. 0, 0, 0, 0,
  3440. /* IP5_11_9 [3] */
  3441. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  3442. 0, 0, 0, 0,
  3443. /* IP5_8_6 [3] */
  3444. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  3445. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  3446. 0, 0,
  3447. /* IP5_5_3 [3] */
  3448. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  3449. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  3450. 0, 0,
  3451. /* IP5_2_0 [3] */
  3452. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  3453. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  3454. 0, 0, }
  3455. },
  3456. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  3457. 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
  3458. /* IP6_31_30 [2] */
  3459. 0, 0, 0, 0,
  3460. /* IP6_29_27 [3] */
  3461. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
  3462. FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  3463. 0, 0, 0,
  3464. /* IP6_26_24 [3] */
  3465. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
  3466. FN_GPS_CLK_C, FN_GPS_CLK_D,
  3467. 0, 0, 0,
  3468. /* IP6_23_21 [3] */
  3469. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
  3470. FN_SDA1_E, FN_MSIOF2_SYNC_E,
  3471. 0, 0, 0,
  3472. /* IP6_20_19 [2] */
  3473. FN_IRQ5, FN_HTX1_C, FN_SCL1_E, FN_MSIOF2_SCK_E,
  3474. /* IP6_18_16 [3] */
  3475. FN_IRQ4, FN_HRX1_C, FN_SDA4_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  3476. 0, 0, 0,
  3477. /* IP6_15_14 [2] */
  3478. FN_IRQ3, FN_SCL4_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  3479. /* IP6_13_12 [2] */
  3480. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
  3481. /* IP6_11_10 [2] */
  3482. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
  3483. /* IP6_9_8 [2] */
  3484. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
  3485. /* IP6_7_6 [2] */
  3486. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  3487. /* IP6_5_3 [3] */
  3488. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  3489. FN_SCIFA2_RXD, FN_FMIN_E,
  3490. 0, 0,
  3491. /* IP6_2_0 [3] */
  3492. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  3493. FN_SCIF_CLK, 0, FN_BPFCLK_E,
  3494. 0, 0, }
  3495. },
  3496. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  3497. 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
  3498. /* IP7_31_30 [2] */
  3499. 0, 0, 0, 0,
  3500. /* IP7_29_27 [3] */
  3501. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  3502. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  3503. 0, 0,
  3504. /* IP7_26_24 [3] */
  3505. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  3506. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  3507. 0, 0,
  3508. /* IP7_23_21 [3] */
  3509. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  3510. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  3511. 0, 0,
  3512. /* IP7_20_19 [2] */
  3513. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
  3514. /* IP7_18_17 [2] */
  3515. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
  3516. /* IP7_16_15 [2] */
  3517. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
  3518. /* IP7_14_13 [2] */
  3519. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
  3520. /* IP7_12_11 [2] */
  3521. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
  3522. /* IP7_10_9 [2] */
  3523. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
  3524. /* IP7_8_6 [3] */
  3525. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  3526. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  3527. 0, 0,
  3528. /* IP7_5_3 [3] */
  3529. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  3530. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  3531. 0, 0,
  3532. /* IP7_2_0 [3] */
  3533. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  3534. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  3535. 0, 0, }
  3536. },
  3537. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  3538. 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  3539. /* IP8_31 [1] */
  3540. 0, 0,
  3541. /* IP8_30_28 [3] */
  3542. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  3543. 0, 0, 0,
  3544. /* IP8_27_26 [2] */
  3545. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  3546. /* IP8_25_24 [2] */
  3547. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
  3548. /* IP8_23_21 [3] */
  3549. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  3550. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  3551. 0, 0,
  3552. /* IP8_20_18 [3] */
  3553. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  3554. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  3555. 0, 0,
  3556. /* IP8_17_15 [3] */
  3557. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  3558. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  3559. 0, 0,
  3560. /* IP8_14_12 [3] */
  3561. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
  3562. FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  3563. 0, 0, 0,
  3564. /* IP8_11_9 [3] */
  3565. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  3566. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  3567. 0, 0, 0,
  3568. /* IP8_8_6 [3] */
  3569. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  3570. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  3571. 0, 0,
  3572. /* IP8_5_3 [3] */
  3573. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  3574. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  3575. 0, 0,
  3576. /* IP8_2_0 [3] */
  3577. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
  3578. 0, 0, 0, }
  3579. },
  3580. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  3581. 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
  3582. /* IP9_31_29 [3] */
  3583. FN_VI0_G0, FN_SCL8, FN_STP_IVCXO27_0_C, FN_SCL4,
  3584. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
  3585. /* IP9_28_27 [2] */
  3586. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
  3587. /* IP9_26_25 [2] */
  3588. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  3589. /* IP9_24_23 [2] */
  3590. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  3591. /* IP9_22_21 [2] */
  3592. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  3593. /* IP9_20_19 [2] */
  3594. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  3595. /* IP9_18_17 [2] */
  3596. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
  3597. /* IP9_16 [1] */
  3598. FN_DU1_DISP, FN_QPOLA,
  3599. /* IP9_15_13 [3] */
  3600. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  3601. FN_CAN0_RX, FN_RX3_B, FN_SDA2_B,
  3602. 0, 0, 0,
  3603. /* IP9_12 [1] */
  3604. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  3605. /* IP9_11 [1] */
  3606. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  3607. /* IP9_10_8 [3] */
  3608. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  3609. FN_TX3_B, FN_SCL2_B, FN_PWM4,
  3610. 0, 0,
  3611. /* IP9_7 [1] */
  3612. FN_DU1_DOTCLKOUT0, FN_QCLK,
  3613. /* IP9_6 [1] */
  3614. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  3615. /* IP9_5_3 [3] */
  3616. FN_DU1_DB7, FN_LCDOUT23, FN_SDA3_C,
  3617. FN_SCIF3_SCK, FN_SCIFA3_SCK,
  3618. 0, 0, 0,
  3619. /* IP9_2_0 [3] */
  3620. FN_DU1_DB6, FN_LCDOUT22, FN_SCL3_C, FN_RX3, FN_SCIFA3_RXD,
  3621. 0, 0, 0, }
  3622. },
  3623. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  3624. 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
  3625. /* IP10_31_29 [3] */
  3626. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_SCL1_D,
  3627. 0, 0, 0,
  3628. /* IP10_28_27 [2] */
  3629. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  3630. /* IP10_26_25 [2] */
  3631. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  3632. /* IP10_24_22 [3] */
  3633. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
  3634. 0, 0, 0,
  3635. /* IP10_21_29 [3] */
  3636. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  3637. FN_TS_SDATA0_C, FN_ATACS11_N,
  3638. 0, 0, 0,
  3639. /* IP10_18_17 [2] */
  3640. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
  3641. /* IP10_16_15 [2] */
  3642. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
  3643. /* IP10_14_12 [3] */
  3644. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  3645. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
  3646. /* IP10_11_9 [3] */
  3647. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  3648. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  3649. 0, 0,
  3650. /* IP10_8_6 [3] */
  3651. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_SDA3_B,
  3652. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
  3653. /* IP10_5_3 [3] */
  3654. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_SCL3_B,
  3655. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
  3656. /* IP10_2_0 [3] */
  3657. FN_VI0_G1, FN_SDA8, FN_STP_ISCLK_0_C, FN_SDA4,
  3658. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
  3659. },
  3660. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  3661. 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
  3662. 3, 3, 3, 3, 3) {
  3663. /* IP11_31_30 [2] */
  3664. FN_ETH_CRS_DV, FN_AVB_LINK, FN_SDA2_C, 0,
  3665. /* IP11_29_28 [2] */
  3666. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_SCL2_C, 0,
  3667. /* IP11_27 [1] */
  3668. FN_VI1_DATA7, FN_AVB_MDC,
  3669. /* IP11_26 [1] */
  3670. FN_VI1_DATA6, FN_AVB_MAGIC,
  3671. /* IP11_25 [1] */
  3672. FN_VI1_DATA5, FN_AVB_RX_DV,
  3673. /* IP11_24 [1] */
  3674. FN_VI1_DATA4, FN_AVB_MDIO,
  3675. /* IP11_23 [1] */
  3676. FN_VI1_DATA3, FN_AVB_RX_ER,
  3677. /* IP11_22 [1] */
  3678. FN_VI1_DATA2, FN_AVB_RXD7,
  3679. /* IP11_21 [1] */
  3680. FN_VI1_DATA1, FN_AVB_RXD6,
  3681. /* IP11_20 [1] */
  3682. FN_VI1_DATA0, FN_AVB_RXD5,
  3683. /* IP11_19 [1] */
  3684. FN_VI1_CLK, FN_AVB_RXD4,
  3685. /* IP11_18_17 [2] */
  3686. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
  3687. /* IP11_16_15 [2] */
  3688. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
  3689. /* IP11_14_12 [3] */
  3690. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
  3691. FN_RX4_B, FN_SCIFA4_RXD_B,
  3692. 0, 0, 0,
  3693. /* IP11_11_9 [3] */
  3694. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
  3695. FN_TX4_B, FN_SCIFA4_TXD_B,
  3696. 0, 0, 0,
  3697. /* IP11_8_6 [3] */
  3698. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  3699. FN_SDA4_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
  3700. /* IP11_5_3 [3] */
  3701. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_SCL4_B,
  3702. 0, 0, 0,
  3703. /* IP11_2_0 [3] */
  3704. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_SDA1_D,
  3705. 0, 0, 0, }
  3706. },
  3707. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  3708. 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
  3709. /* IP12_31_30 [2] */
  3710. 0, 0, 0, 0,
  3711. /* IP12_29_27 [3] */
  3712. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  3713. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  3714. 0, 0, 0,
  3715. /* IP12_26_24 [3] */
  3716. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  3717. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  3718. 0, 0, 0,
  3719. /* IP12_23_22 [2] */
  3720. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
  3721. /* IP12_21_20 [2] */
  3722. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
  3723. /* IP12_19_18 [2] */
  3724. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
  3725. /* IP12_17_16 [2] */
  3726. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  3727. /* IP12_15_13 [3] */
  3728. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  3729. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  3730. 0, 0, 0,
  3731. /* IP12_12_10 [3] */
  3732. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  3733. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  3734. 0, 0, 0,
  3735. /* IP12_9_7 [3] */
  3736. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
  3737. FN_SDA2_D, FN_MSIOF1_SCK_E,
  3738. 0, 0, 0,
  3739. /* IP12_6_4 [3] */
  3740. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  3741. FN_SCL2_D, FN_MSIOF1_RXD_E,
  3742. 0, 0, 0,
  3743. /* IP12_3_2 [2] */
  3744. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_SDA3, FN_SDA7,
  3745. /* IP12_1_0 [2] */
  3746. FN_ETH_RX_ER, FN_AVB_CRS, FN_SCL3, FN_SCL7, }
  3747. },
  3748. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  3749. 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
  3750. 3, 2, 2, 3) {
  3751. /* IP13_31 [1] */
  3752. 0, 0,
  3753. /* IP13_30_28 [3] */
  3754. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_SCL1_C,
  3755. 0, 0, 0, 0,
  3756. /* IP13_27 [1] */
  3757. FN_SD1_DATA3, FN_IERX_B,
  3758. /* IP13_26 [1] */
  3759. FN_SD1_DATA2, FN_IECLK_B,
  3760. /* IP13_25 [1] */
  3761. FN_SD1_DATA1, FN_IETX_B,
  3762. /* IP13_24_23 [2] */
  3763. FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
  3764. /* IP13_22 [1] */
  3765. FN_SD1_CMD, FN_REMOCON_B,
  3766. /* IP13_21_19 [3] */
  3767. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  3768. FN_SCIFA5_RXD_B, FN_RX3_C,
  3769. 0, 0,
  3770. /* IP13_18_16 [3] */
  3771. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  3772. FN_SCIFA5_TXD_B, FN_TX3_C,
  3773. 0, 0,
  3774. /* IP13_15 [1] */
  3775. FN_SD0_DATA3, FN_SSL_B,
  3776. /* IP13_14 [1] */
  3777. FN_SD0_DATA2, FN_IO3_B,
  3778. /* IP13_13 [1] */
  3779. FN_SD0_DATA1, FN_IO2_B,
  3780. /* IP13_12 [1] */
  3781. FN_SD0_DATA0, FN_MISO_IO1_B,
  3782. /* IP13_11 [1] */
  3783. FN_SD0_CMD, FN_MOSI_IO0_B,
  3784. /* IP13_10 [1] */
  3785. FN_SD0_CLK, FN_SPCLK_B,
  3786. /* IP13_9_7 [3] */
  3787. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  3788. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  3789. 0, 0, 0,
  3790. /* IP13_6_5 [2] */
  3791. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  3792. /* IP13_4_3 [2] */
  3793. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  3794. /* IP13_2_0 [3] */
  3795. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  3796. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  3797. 0, 0, 0, }
  3798. },
  3799. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  3800. 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
  3801. /* IP14_31_29 [3] */
  3802. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  3803. FN_VI1_VSYNC_N_C, FN_SDA7_C, FN_VI1_G5_B, 0,
  3804. /* IP14_28_26 [3] */
  3805. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  3806. FN_VI1_HSYNC_N_C, FN_SCL7_C, FN_VI1_G4_B, 0,
  3807. /* IP14_25_23 [3] */
  3808. FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  3809. 0, 0, 0,
  3810. /* IP14_22_20 [3] */
  3811. FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
  3812. 0, 0, 0,
  3813. /* IP14_19_17 [3] */
  3814. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
  3815. FN_VI1_CLKENB_C, FN_VI1_G1_B,
  3816. 0, 0,
  3817. /* IP14_16_14 [3] */
  3818. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
  3819. FN_VI1_CLK_C, FN_VI1_G0_B,
  3820. 0, 0,
  3821. /* IP14_13_11 [3] */
  3822. FN_SD2_WP, FN_MMC_D5, FN_SDA8_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  3823. 0, 0, 0,
  3824. /* IP14_10_8 [3] */
  3825. FN_SD2_CD, FN_MMC_D4, FN_SCL8_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  3826. 0, 0, 0,
  3827. /* IP14_7 [1] */
  3828. FN_SD2_DATA3, FN_MMC_D3,
  3829. /* IP14_6 [1] */
  3830. FN_SD2_DATA2, FN_MMC_D2,
  3831. /* IP14_5 [1] */
  3832. FN_SD2_DATA1, FN_MMC_D1,
  3833. /* IP14_4 [1] */
  3834. FN_SD2_DATA0, FN_MMC_D0,
  3835. /* IP14_3 [1] */
  3836. FN_SD2_CMD, FN_MMC_CMD,
  3837. /* IP14_2 [1] */
  3838. FN_SD2_CLK, FN_MMC_CLK,
  3839. /* IP14_1_0 [2] */
  3840. FN_SD1_WP, FN_PWM1_B, FN_SDA1_C, 0, }
  3841. },
  3842. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  3843. 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
  3844. /* IP15_31_30 [2] */
  3845. 0, 0, 0, 0,
  3846. /* IP15_29_27 [3] */
  3847. FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
  3848. FN_CAN0_TX_B, FN_VI1_DATA5_C,
  3849. 0, 0,
  3850. /* IP15_26_24 [3] */
  3851. FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
  3852. FN_CAN0_RX_B, FN_VI1_DATA4_C,
  3853. 0, 0,
  3854. /* IP15_23_21 [3] */
  3855. FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
  3856. FN_TCLK2, FN_VI1_DATA3_C, 0,
  3857. /* IP15_20_18 [3] */
  3858. FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
  3859. 0, 0, 0,
  3860. /* IP15_17_15 [3] */
  3861. FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
  3862. FN_TCLK1, FN_VI1_DATA1_C,
  3863. 0, 0,
  3864. /* IP15_14_12 [3] */
  3865. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  3866. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  3867. 0, 0,
  3868. /* IP15_11_9 [3] */
  3869. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  3870. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  3871. 0, 0,
  3872. /* IP15_8_6 [3] */
  3873. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  3874. FN_PWM5_B, FN_SCIFA3_TXD_C,
  3875. 0, 0, 0,
  3876. /* IP15_5_4 [2] */
  3877. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
  3878. /* IP15_3_2 [2] */
  3879. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
  3880. /* IP15_1_0 [2] */
  3881. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
  3882. },
  3883. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  3884. 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
  3885. /* IP16_31_28 [4] */
  3886. 0, 0, 0, 0, 0, 0, 0, 0,
  3887. 0, 0, 0, 0, 0, 0, 0, 0,
  3888. /* IP16_27_24 [4] */
  3889. 0, 0, 0, 0, 0, 0, 0, 0,
  3890. 0, 0, 0, 0, 0, 0, 0, 0,
  3891. /* IP16_23_20 [4] */
  3892. 0, 0, 0, 0, 0, 0, 0, 0,
  3893. 0, 0, 0, 0, 0, 0, 0, 0,
  3894. /* IP16_19_16 [4] */
  3895. 0, 0, 0, 0, 0, 0, 0, 0,
  3896. 0, 0, 0, 0, 0, 0, 0, 0,
  3897. /* IP16_15_12 [4] */
  3898. 0, 0, 0, 0, 0, 0, 0, 0,
  3899. 0, 0, 0, 0, 0, 0, 0, 0,
  3900. /* IP16_11_10 [2] */
  3901. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  3902. /* IP16_9_8 [2] */
  3903. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  3904. /* IP16_7_6 [2] */
  3905. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CK, FN_GLO_RFON_C,
  3906. /* IP16_5_3 [3] */
  3907. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
  3908. FN_GLO_SS_C, FN_VI1_DATA7_C,
  3909. 0, 0, 0,
  3910. /* IP16_2_0 [3] */
  3911. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
  3912. FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  3913. 0, 0, 0, }
  3914. },
  3915. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  3916. 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
  3917. 3, 2, 2, 2, 1, 2, 2, 2) {
  3918. /* RESEVED [1] */
  3919. 0, 0,
  3920. /* SEL_SCIF1 [2] */
  3921. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  3922. /* SEL_SCIFB [2] */
  3923. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  3924. /* SEL_SCIFB2 [2] */
  3925. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
  3926. FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  3927. /* SEL_SCIFB1 [3] */
  3928. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
  3929. FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  3930. 0, 0, 0, 0,
  3931. /* SEL_SCIFA1 [2] */
  3932. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  3933. /* SEL_SSI9 [1] */
  3934. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  3935. /* SEL_SCFA [1] */
  3936. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  3937. /* SEL_QSP [1] */
  3938. FN_SEL_QSP_0, FN_SEL_QSP_1,
  3939. /* SEL_SSI7 [1] */
  3940. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  3941. /* SEL_HSCIF1 [3] */
  3942. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  3943. FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
  3944. 0, 0, 0,
  3945. /* RESEVED [2] */
  3946. 0, 0, 0, 0,
  3947. /* SEL_VI1 [2] */
  3948. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
  3949. /* RESEVED [2] */
  3950. 0, 0, 0, 0,
  3951. /* SEL_TMU [1] */
  3952. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  3953. /* SEL_LBS [2] */
  3954. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  3955. /* SEL_TSIF0 [2] */
  3956. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  3957. /* SEL_SOF0 [2] */
  3958. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
  3959. },
  3960. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  3961. 3, 1, 1, 3, 2, 1, 1, 2, 2,
  3962. 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
  3963. /* SEL_SCIF0 [3] */
  3964. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
  3965. FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
  3966. 0, 0, 0,
  3967. /* RESEVED [1] */
  3968. 0, 0,
  3969. /* SEL_SCIF [1] */
  3970. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  3971. /* SEL_CAN0 [3] */
  3972. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  3973. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  3974. 0, 0,
  3975. /* SEL_CAN1 [2] */
  3976. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  3977. /* RESEVED [1] */
  3978. 0, 0,
  3979. /* SEL_SCIFA2 [1] */
  3980. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  3981. /* SEL_SCIF4 [2] */
  3982. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
  3983. /* RESEVED [2] */
  3984. 0, 0, 0, 0,
  3985. /* SEL_ADG [1] */
  3986. FN_SEL_ADG_0, FN_SEL_ADG_1,
  3987. /* SEL_FM [3] */
  3988. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
  3989. FN_SEL_FM_3, FN_SEL_FM_4,
  3990. 0, 0, 0,
  3991. /* SEL_SCIFA5 [2] */
  3992. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
  3993. /* RESEVED [1] */
  3994. 0, 0,
  3995. /* SEL_GPS [2] */
  3996. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  3997. /* SEL_SCIFA4 [2] */
  3998. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
  3999. /* SEL_SCIFA3 [2] */
  4000. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
  4001. /* SEL_SIM [1] */
  4002. FN_SEL_SIM_0, FN_SEL_SIM_1,
  4003. /* RESEVED [1] */
  4004. 0, 0,
  4005. /* SEL_SSI8 [1] */
  4006. FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
  4007. },
  4008. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  4009. 2, 2, 2, 2, 2, 2, 2, 2,
  4010. 1, 1, 2, 2, 3, 2, 2, 2, 1) {
  4011. /* SEL_HSCIF2 [2] */
  4012. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
  4013. FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  4014. /* SEL_CANCLK [2] */
  4015. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  4016. FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  4017. /* SEL_IIC8 [2] */
  4018. FN_SEL_IIC8_0, FN_SEL_IIC8_1, FN_SEL_IIC8_2, 0,
  4019. /* SEL_IIC7 [2] */
  4020. FN_SEL_IIC7_0, FN_SEL_IIC7_1, FN_SEL_IIC7_2, 0,
  4021. /* SEL_IIC4 [2] */
  4022. FN_SEL_IIC4_0, FN_SEL_IIC4_1, FN_SEL_IIC4_2, 0,
  4023. /* SEL_IIC3 [2] */
  4024. FN_SEL_IIC3_0, FN_SEL_IIC3_1, FN_SEL_IIC3_2, FN_SEL_IIC3_3,
  4025. /* SEL_SCIF3 [2] */
  4026. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  4027. /* SEL_IEB [2] */
  4028. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  4029. /* SEL_MMC [1] */
  4030. FN_SEL_MMC_0, FN_SEL_MMC_1,
  4031. /* SEL_SCIF5 [1] */
  4032. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  4033. /* RESEVED [2] */
  4034. 0, 0, 0, 0,
  4035. /* SEL_IIC2 [2] */
  4036. FN_SEL_IIC2_0, FN_SEL_IIC2_1, FN_SEL_IIC2_2, FN_SEL_IIC2_3,
  4037. /* SEL_IIC1 [3] */
  4038. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, FN_SEL_IIC1_3,
  4039. FN_SEL_IIC1_4,
  4040. 0, 0, 0,
  4041. /* SEL_IIC0 [2] */
  4042. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
  4043. /* RESEVED [2] */
  4044. 0, 0, 0, 0,
  4045. /* RESEVED [2] */
  4046. 0, 0, 0, 0,
  4047. /* RESEVED [1] */
  4048. 0, 0, }
  4049. },
  4050. { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
  4051. 3, 2, 2, 1, 1, 1, 1, 3, 2,
  4052. 2, 3, 1, 1, 1, 2, 2, 2, 2) {
  4053. /* SEL_SOF1 [3] */
  4054. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  4055. FN_SEL_SOF1_4,
  4056. 0, 0, 0,
  4057. /* SEL_HSCIF0 [2] */
  4058. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
  4059. /* SEL_DIS [2] */
  4060. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
  4061. /* RESEVED [1] */
  4062. 0, 0,
  4063. /* SEL_RAD [1] */
  4064. FN_SEL_RAD_0, FN_SEL_RAD_1,
  4065. /* SEL_RCN [1] */
  4066. FN_SEL_RCN_0, FN_SEL_RCN_1,
  4067. /* SEL_RSP [1] */
  4068. FN_SEL_RSP_0, FN_SEL_RSP_1,
  4069. /* SEL_SCIF2 [3] */
  4070. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  4071. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  4072. 0, 0, 0,
  4073. /* RESEVED [2] */
  4074. 0, 0, 0, 0,
  4075. /* RESEVED [2] */
  4076. 0, 0, 0, 0,
  4077. /* SEL_SOF2 [3] */
  4078. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
  4079. FN_SEL_SOF2_3, FN_SEL_SOF2_4,
  4080. 0, 0, 0,
  4081. /* RESEVED [1] */
  4082. 0, 0,
  4083. /* SEL_SSI1 [1] */
  4084. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  4085. /* SEL_SSI0 [1] */
  4086. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  4087. /* SEL_SSP [2] */
  4088. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
  4089. /* RESEVED [2] */
  4090. 0, 0, 0, 0,
  4091. /* RESEVED [2] */
  4092. 0, 0, 0, 0,
  4093. /* RESEVED [2] */
  4094. 0, 0, 0, 0, }
  4095. },
  4096. { },
  4097. };
  4098. const struct sh_pfc_soc_info r8a7791_pinmux_info = {
  4099. .name = "r8a77910_pfc",
  4100. .unlock_reg = 0xe6060000, /* PMMR */
  4101. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  4102. .pins = pinmux_pins,
  4103. .nr_pins = ARRAY_SIZE(pinmux_pins),
  4104. .groups = pinmux_groups,
  4105. .nr_groups = ARRAY_SIZE(pinmux_groups),
  4106. .functions = pinmux_functions,
  4107. .nr_functions = ARRAY_SIZE(pinmux_functions),
  4108. .cfg_regs = pinmux_config_regs,
  4109. .gpio_data = pinmux_data,
  4110. .gpio_data_size = ARRAY_SIZE(pinmux_data),
  4111. };